mcuconf.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
  3. Licensed under the Apache License, Version 2.0 (the "License");
  4. you may not use this file except in compliance with the License.
  5. You may obtain a copy of the License at
  6. http://www.apache.org/licenses/LICENSE-2.0
  7. Unless required by applicable law or agreed to in writing, software
  8. distributed under the License is distributed on an "AS IS" BASIS,
  9. WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  10. See the License for the specific language governing permissions and
  11. limitations under the License.
  12. */
  13. /*
  14. * STM32L4xx drivers configuration.
  15. * The following settings override the default settings present in
  16. * the various device driver implementation headers.
  17. * Note that the settings for each driver only have effect if the whole
  18. * driver is enabled in halconf.h.
  19. *
  20. * IRQ priorities:
  21. * 15...0 Lowest...Highest.
  22. *
  23. * DMA priorities:
  24. * 0...3 Lowest...Highest.
  25. */
  26. #ifndef MCUCONF_H
  27. #define MCUCONF_H
  28. #define STM32L4xx_MCUCONF
  29. #define STM32L432_MCUCONF
  30. #define STM32L433_MCUCONF
  31. /*
  32. * HAL driver system settings.
  33. */
  34. #define STM32_NO_INIT FALSE
  35. #define STM32_VOS STM32_VOS_RANGE1
  36. #define STM32_PVD_ENABLE FALSE
  37. #define STM32_PLS STM32_PLS_LEV0
  38. #define STM32_HSI16_ENABLED FALSE
  39. #define STM32_HSI48_ENABLED FALSE
  40. #define STM32_LSI_ENABLED TRUE
  41. #define STM32_HSE_ENABLED FALSE
  42. #define STM32_LSE_ENABLED TRUE
  43. #define STM32_MSIPLL_ENABLED TRUE
  44. #define STM32_MSIRANGE STM32_MSIRANGE_4M
  45. #define STM32_MSISRANGE STM32_MSISRANGE_4M
  46. #define STM32_SW STM32_SW_PLL
  47. #define STM32_PLLSRC STM32_PLLSRC_MSI
  48. #define STM32_PLLM_VALUE 1
  49. #define STM32_PLLN_VALUE 80
  50. #define STM32_PLLPDIV_VALUE 0
  51. #define STM32_PLLP_VALUE 7
  52. #define STM32_PLLQ_VALUE 6
  53. #define STM32_PLLR_VALUE 4
  54. #define STM32_HPRE STM32_HPRE_DIV1
  55. #define STM32_PPRE1 STM32_PPRE1_DIV1
  56. #define STM32_PPRE2 STM32_PPRE2_DIV1
  57. #define STM32_STOPWUCK STM32_STOPWUCK_MSI
  58. #define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
  59. #define STM32_MCOPRE STM32_MCOPRE_DIV1
  60. #define STM32_LSCOSEL STM32_LSCOSEL_NOCLOCK
  61. #define STM32_PLLSAI1N_VALUE 72
  62. #define STM32_PLLSAI1PDIV_VALUE 6
  63. #define STM32_PLLSAI1P_VALUE 7
  64. #define STM32_PLLSAI1Q_VALUE 6
  65. #define STM32_PLLSAI1R_VALUE 6
  66. /*
  67. * Peripherals clock sources.
  68. */
  69. #define STM32_USART1SEL STM32_USART1SEL_SYSCLK
  70. #define STM32_USART2SEL STM32_USART2SEL_SYSCLK
  71. #define STM32_LPUART1SEL STM32_LPUART1SEL_SYSCLK
  72. #define STM32_I2C1SEL STM32_I2C1SEL_SYSCLK
  73. #define STM32_I2C3SEL STM32_I2C3SEL_SYSCLK
  74. #define STM32_LPTIM1SEL STM32_LPTIM1SEL_PCLK1
  75. #define STM32_LPTIM2SEL STM32_LPTIM2SEL_PCLK1
  76. #define STM32_SAI1SEL STM32_SAI1SEL_OFF
  77. #define STM32_CLK48SEL STM32_CLK48SEL_PLLSAI1
  78. #define STM32_ADCSEL STM32_ADCSEL_SYSCLK
  79. #define STM32_SWPMI1SEL STM32_SWPMI1SEL_PCLK1
  80. #define STM32_RTCSEL STM32_RTCSEL_LSI
  81. /*
  82. * IRQ system settings.
  83. */
  84. #define STM32_IRQ_EXTI0_PRIORITY 6
  85. #define STM32_IRQ_EXTI1_PRIORITY 6
  86. #define STM32_IRQ_EXTI2_PRIORITY 6
  87. #define STM32_IRQ_EXTI3_PRIORITY 6
  88. #define STM32_IRQ_EXTI4_PRIORITY 6
  89. #define STM32_IRQ_EXTI5_9_PRIORITY 6
  90. #define STM32_IRQ_EXTI10_15_PRIORITY 6
  91. #define STM32_IRQ_EXTI1635_38_PRIORITY 6
  92. #define STM32_IRQ_EXTI18_PRIORITY 6
  93. #define STM32_IRQ_EXTI19_PRIORITY 6
  94. #define STM32_IRQ_EXTI20_PRIORITY 6
  95. #define STM32_IRQ_EXTI21_22_PRIORITY 15
  96. #define STM32_IRQ_TIM1_BRK_TIM15_PRIORITY 7
  97. #define STM32_IRQ_TIM1_UP_TIM16_PRIORITY 7
  98. #define STM32_IRQ_TIM1_TRGCO_TIM17_PRIORITY 7
  99. #define STM32_IRQ_TIM1_CC_PRIORITY 7
  100. /*
  101. * ADC driver system settings.
  102. */
  103. #define STM32_ADC_COMPACT_SAMPLES FALSE
  104. #define STM32_ADC_USE_ADC1 FALSE
  105. #define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
  106. #define STM32_ADC_ADC1_DMA_PRIORITY 2
  107. #define STM32_ADC_ADC12_IRQ_PRIORITY 5
  108. #define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 5
  109. #define STM32_ADC_ADC123_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV1
  110. /*
  111. * CAN driver system settings.
  112. */
  113. #define STM32_CAN_USE_CAN1 FALSE
  114. #define STM32_CAN_CAN1_IRQ_PRIORITY 11
  115. /*
  116. * DAC driver system settings.
  117. */
  118. #define STM32_DAC_DUAL_MODE FALSE
  119. #define STM32_DAC_USE_DAC1_CH1 FALSE
  120. #define STM32_DAC_USE_DAC1_CH2 FALSE
  121. #define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
  122. #define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
  123. #define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
  124. #define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
  125. #define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
  126. #define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  127. /*
  128. * GPT driver system settings.
  129. */
  130. #define STM32_GPT_USE_TIM1 FALSE
  131. #define STM32_GPT_USE_TIM2 FALSE
  132. #define STM32_GPT_USE_TIM6 FALSE
  133. #define STM32_GPT_USE_TIM7 FALSE
  134. #define STM32_GPT_USE_TIM15 FALSE
  135. #define STM32_GPT_USE_TIM16 FALSE
  136. #define STM32_GPT_TIM1_IRQ_PRIORITY 7
  137. #define STM32_GPT_TIM2_IRQ_PRIORITY 7
  138. #define STM32_GPT_TIM6_IRQ_PRIORITY 7
  139. #define STM32_GPT_TIM7_IRQ_PRIORITY 7
  140. /*
  141. * I2C driver system settings.
  142. */
  143. #define STM32_I2C_USE_I2C1 FALSE
  144. #define STM32_I2C_USE_I2C3 FALSE
  145. #define STM32_I2C_BUSY_TIMEOUT 50
  146. #define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
  147. #define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
  148. #define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  149. #define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  150. #define STM32_I2C_I2C1_IRQ_PRIORITY 5
  151. #define STM32_I2C_I2C3_IRQ_PRIORITY 5
  152. #define STM32_I2C_I2C1_DMA_PRIORITY 3
  153. #define STM32_I2C_I2C3_DMA_PRIORITY 3
  154. #define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
  155. /*
  156. * ICU driver system settings.
  157. */
  158. #define STM32_ICU_USE_TIM1 FALSE
  159. #define STM32_ICU_USE_TIM2 FALSE
  160. #define STM32_ICU_USE_TIM15 FALSE
  161. #define STM32_ICU_TIM1_IRQ_PRIORITY 7
  162. #define STM32_ICU_TIM2_IRQ_PRIORITY 7
  163. /*
  164. * PWM driver system settings.
  165. */
  166. #define STM32_PWM_USE_ADVANCED FALSE
  167. #define STM32_PWM_USE_TIM1 FALSE
  168. #define STM32_PWM_USE_TIM2 FALSE
  169. #define STM32_PWM_USE_TIM15 FALSE
  170. #define STM32_PWM_USE_TIM16 FALSE
  171. #define STM32_PWM_TIM1_IRQ_PRIORITY 7
  172. #define STM32_PWM_TIM2_IRQ_PRIORITY 7
  173. /*
  174. * RTC driver system settings.
  175. */
  176. #define STM32_RTC_PRESA_VALUE 32
  177. #define STM32_RTC_PRESS_VALUE 1024
  178. #define STM32_RTC_CR_INIT 0
  179. #define STM32_RTC_TAMPCR_INIT 0
  180. /*
  181. * SERIAL driver system settings.
  182. */
  183. #define STM32_SERIAL_USE_USART1 FALSE
  184. #define STM32_SERIAL_USE_USART2 TRUE
  185. #define STM32_SERIAL_USE_LPUART1 FALSE
  186. #define STM32_SERIAL_USART1_PRIORITY 12
  187. #define STM32_SERIAL_USART2_PRIORITY 12
  188. #define STM32_SERIAL_LPUART1_PRIORITY 12
  189. /*
  190. * SPI driver system settings.
  191. */
  192. #define STM32_SPI_USE_SPI1 FALSE
  193. #define STM32_SPI_USE_SPI3 FALSE
  194. #define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
  195. #define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
  196. #define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
  197. #define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
  198. #define STM32_SPI_SPI1_DMA_PRIORITY 1
  199. #define STM32_SPI_SPI3_DMA_PRIORITY 1
  200. #define STM32_SPI_SPI1_IRQ_PRIORITY 10
  201. #define STM32_SPI_SPI3_IRQ_PRIORITY 10
  202. #define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
  203. /*
  204. * ST driver system settings.
  205. */
  206. #define STM32_ST_IRQ_PRIORITY 8
  207. #define STM32_ST_USE_TIMER 2
  208. /*
  209. * UART driver system settings.
  210. */
  211. #define STM32_UART_USE_USART1 FALSE
  212. #define STM32_UART_USE_USART2 TRUE
  213. #define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
  214. #define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 6)
  215. #define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
  216. #define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
  217. #define STM32_UART_USART1_IRQ_PRIORITY 12
  218. #define STM32_UART_USART2_IRQ_PRIORITY 12
  219. #define STM32_UART_USART1_DMA_PRIORITY 0
  220. #define STM32_UART_USART2_DMA_PRIORITY 0
  221. #define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
  222. /*
  223. * USB driver system settings.
  224. */
  225. #define STM32_USB_USE_USB1 FALSE
  226. #define STM32_USB_LOW_POWER_ON_SUSPEND FALSE
  227. #define STM32_USB_USB1_HP_IRQ_PRIORITY 13
  228. #define STM32_USB_USB1_LP_IRQ_PRIORITY 14
  229. /*
  230. * WDG driver system settings.
  231. */
  232. #define STM32_WDG_USE_IWDG FALSE
  233. /*
  234. * WSPI driver system settings.
  235. */
  236. #define STM32_WSPI_USE_QUADSPI1 FALSE
  237. #define STM32_WSPI_QUADSPI1_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
  238. #endif /* MCUCONF_H */