1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681 |
-
- #ifndef __STM32L072xx_H
- #define __STM32L072xx_H
- #ifdef __cplusplus
- extern "C" {
- #endif
-
- #define __CM0PLUS_REV 0
- #define __MPU_PRESENT 1
- #define __VTOR_PRESENT 1
- #define __NVIC_PRIO_BITS 2
- #define __Vendor_SysTickConfig 0
-
-
- typedef enum
- {
- NonMaskableInt_IRQn = -14,
- HardFault_IRQn = -13,
- SVC_IRQn = -5,
- PendSV_IRQn = -2,
- SysTick_IRQn = -1,
- WWDG_IRQn = 0,
- PVD_IRQn = 1,
- RTC_IRQn = 2,
- FLASH_IRQn = 3,
- RCC_CRS_IRQn = 4,
- EXTI0_1_IRQn = 5,
- EXTI2_3_IRQn = 6,
- EXTI4_15_IRQn = 7,
- TSC_IRQn = 8,
- DMA1_Channel1_IRQn = 9,
- DMA1_Channel2_3_IRQn = 10,
- DMA1_Channel4_5_6_7_IRQn = 11,
- ADC1_COMP_IRQn = 12,
- LPTIM1_IRQn = 13,
- USART4_5_IRQn = 14,
- TIM2_IRQn = 15,
- TIM3_IRQn = 16,
- TIM6_DAC_IRQn = 17,
- TIM7_IRQn = 18,
- TIM21_IRQn = 20,
- I2C3_IRQn = 21,
- TIM22_IRQn = 22,
- I2C1_IRQn = 23,
- I2C2_IRQn = 24,
- SPI1_IRQn = 25,
- SPI2_IRQn = 26,
- USART1_IRQn = 27,
- USART2_IRQn = 28,
- RNG_LPUART1_IRQn = 29,
- USB_IRQn = 31,
- } IRQn_Type;
- #include "core_cm0plus.h"
- #include "system_stm32l0xx.h"
- #include <stdint.h>
-
- typedef struct
- {
- __IO uint32_t ISR;
- __IO uint32_t IER;
- __IO uint32_t CR;
- __IO uint32_t CFGR1;
- __IO uint32_t CFGR2;
- __IO uint32_t SMPR;
- uint32_t RESERVED1;
- uint32_t RESERVED2;
- __IO uint32_t TR;
- uint32_t RESERVED3;
- __IO uint32_t CHSELR;
- uint32_t RESERVED4[5];
- __IO uint32_t DR;
- uint32_t RESERVED5[28];
- __IO uint32_t CALFACT;
- } ADC_TypeDef;
- typedef struct
- {
- __IO uint32_t CCR;
- } ADC_Common_TypeDef;
- typedef struct
- {
- __IO uint32_t CSR;
- } COMP_TypeDef;
- typedef struct
- {
- __IO uint32_t CSR;
- } COMP_Common_TypeDef;
- typedef struct
- {
- __IO uint32_t DR;
- __IO uint8_t IDR;
- uint8_t RESERVED0;
- uint16_t RESERVED1;
- __IO uint32_t CR;
- uint32_t RESERVED2;
- __IO uint32_t INIT;
- __IO uint32_t POL;
- } CRC_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t CFGR;
- __IO uint32_t ISR;
- __IO uint32_t ICR;
- } CRS_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t SWTRIGR;
- __IO uint32_t DHR12R1;
- __IO uint32_t DHR12L1;
- __IO uint32_t DHR8R1;
- __IO uint32_t DHR12R2;
- __IO uint32_t DHR12L2;
- __IO uint32_t DHR8R2;
- __IO uint32_t DHR12RD;
- __IO uint32_t DHR12LD;
- __IO uint32_t DHR8RD;
- __IO uint32_t DOR1;
- __IO uint32_t DOR2;
- __IO uint32_t SR;
- } DAC_TypeDef;
- typedef struct
- {
- __IO uint32_t IDCODE;
- __IO uint32_t CR;
- __IO uint32_t APB1FZ;
- __IO uint32_t APB2FZ;
- }DBGMCU_TypeDef;
- typedef struct
- {
- __IO uint32_t CCR;
- __IO uint32_t CNDTR;
- __IO uint32_t CPAR;
- __IO uint32_t CMAR;
- } DMA_Channel_TypeDef;
- typedef struct
- {
- __IO uint32_t ISR;
- __IO uint32_t IFCR;
- } DMA_TypeDef;
-
- typedef struct
- {
- __IO uint32_t CSELR;
- } DMA_Request_TypeDef;
-
-
-
- typedef struct
- {
- __IO uint32_t IMR;
- __IO uint32_t EMR;
- __IO uint32_t RTSR;
- __IO uint32_t FTSR;
- __IO uint32_t SWIER;
- __IO uint32_t PR;
- }EXTI_TypeDef;
- typedef struct
- {
- __IO uint32_t ACR;
- __IO uint32_t PECR;
- __IO uint32_t PDKEYR;
- __IO uint32_t PEKEYR;
- __IO uint32_t PRGKEYR;
- __IO uint32_t OPTKEYR;
- __IO uint32_t SR;
- __IO uint32_t OPTR;
- __IO uint32_t WRPR;
- __IO uint32_t RESERVED1[23];
- __IO uint32_t WRPR2;
- } FLASH_TypeDef;
- typedef struct
- {
- __IO uint32_t RDP;
- __IO uint32_t USER;
- __IO uint32_t WRP01;
- __IO uint32_t WRP23;
- __IO uint32_t WRP45;
- } OB_TypeDef;
-
- typedef struct
- {
- __IO uint32_t MODER;
- __IO uint32_t OTYPER;
- __IO uint32_t OSPEEDR;
- __IO uint32_t PUPDR;
- __IO uint32_t IDR;
- __IO uint32_t ODR;
- __IO uint32_t BSRR;
- __IO uint32_t LCKR;
- __IO uint32_t AFR[2];
- __IO uint32_t BRR;
- }GPIO_TypeDef;
- typedef struct
- {
- __IO uint32_t ISR;
- __IO uint32_t ICR;
- __IO uint32_t IER;
- __IO uint32_t CFGR;
- __IO uint32_t CR;
- __IO uint32_t CMP;
- __IO uint32_t ARR;
- __IO uint32_t CNT;
- } LPTIM_TypeDef;
- typedef struct
- {
- __IO uint32_t CFGR1;
- __IO uint32_t CFGR2;
- __IO uint32_t EXTICR[4];
- uint32_t RESERVED[2];
- __IO uint32_t CFGR3;
- } SYSCFG_TypeDef;
- typedef struct
- {
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t OAR1;
- __IO uint32_t OAR2;
- __IO uint32_t TIMINGR;
- __IO uint32_t TIMEOUTR;
- __IO uint32_t ISR;
- __IO uint32_t ICR;
- __IO uint32_t PECR;
- __IO uint32_t RXDR;
- __IO uint32_t TXDR;
- }I2C_TypeDef;
- typedef struct
- {
- __IO uint32_t KR;
- __IO uint32_t PR;
- __IO uint32_t RLR;
- __IO uint32_t SR;
- __IO uint32_t WINR;
- } IWDG_TypeDef;
- typedef struct
- {
- __IO uint32_t CSSA;
- __IO uint32_t CSL;
- __IO uint32_t NVDSSA;
- __IO uint32_t NVDSL;
- __IO uint32_t VDSSA ;
- __IO uint32_t VDSL ;
- __IO uint32_t LSSA ;
- __IO uint32_t LSL ;
- __IO uint32_t CR ;
-
- } FIREWALL_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t CSR;
- } PWR_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t ICSCR;
- __IO uint32_t CRRCR;
- __IO uint32_t CFGR;
- __IO uint32_t CIER;
- __IO uint32_t CIFR;
- __IO uint32_t CICR;
- __IO uint32_t IOPRSTR;
- __IO uint32_t AHBRSTR;
- __IO uint32_t APB2RSTR;
- __IO uint32_t APB1RSTR;
- __IO uint32_t IOPENR;
- __IO uint32_t AHBENR;
- __IO uint32_t APB2ENR;
- __IO uint32_t APB1ENR;
- __IO uint32_t IOPSMENR;
- __IO uint32_t AHBSMENR;
- __IO uint32_t APB2SMENR;
- __IO uint32_t APB1SMENR;
- __IO uint32_t CCIPR;
- __IO uint32_t CSR;
- } RCC_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t SR;
- __IO uint32_t DR;
- } RNG_TypeDef;
- typedef struct
- {
- __IO uint32_t TR;
- __IO uint32_t DR;
- __IO uint32_t CR;
- __IO uint32_t ISR;
- __IO uint32_t PRER;
- __IO uint32_t WUTR;
- uint32_t RESERVED;
- __IO uint32_t ALRMAR;
- __IO uint32_t ALRMBR;
- __IO uint32_t WPR;
- __IO uint32_t SSR;
- __IO uint32_t SHIFTR;
- __IO uint32_t TSTR;
- __IO uint32_t TSDR;
- __IO uint32_t TSSSR;
- __IO uint32_t CALR;
- __IO uint32_t TAMPCR;
- __IO uint32_t ALRMASSR;
- __IO uint32_t ALRMBSSR;
- __IO uint32_t OR;
- __IO uint32_t BKP0R;
- __IO uint32_t BKP1R;
- __IO uint32_t BKP2R;
- __IO uint32_t BKP3R;
- __IO uint32_t BKP4R;
- } RTC_TypeDef;
- typedef struct
- {
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t SR;
- __IO uint32_t DR;
- __IO uint32_t CRCPR;
- __IO uint32_t RXCRCR;
- __IO uint32_t TXCRCR;
- __IO uint32_t I2SCFGR;
- __IO uint32_t I2SPR;
- } SPI_TypeDef;
- typedef struct
- {
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t SMCR;
- __IO uint32_t DIER;
- __IO uint32_t SR;
- __IO uint32_t EGR;
- __IO uint32_t CCMR1;
- __IO uint32_t CCMR2;
- __IO uint32_t CCER;
- __IO uint32_t CNT;
- __IO uint32_t PSC;
- __IO uint32_t ARR;
- uint32_t RESERVED12;
- __IO uint32_t CCR1;
- __IO uint32_t CCR2;
- __IO uint32_t CCR3;
- __IO uint32_t CCR4;
- uint32_t RESERVED17;
- __IO uint32_t DCR;
- __IO uint32_t DMAR;
- __IO uint32_t OR;
- } TIM_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t IER;
- __IO uint32_t ICR;
- __IO uint32_t ISR;
- __IO uint32_t IOHCR;
- uint32_t RESERVED1;
- __IO uint32_t IOASCR;
- uint32_t RESERVED2;
- __IO uint32_t IOSCR;
- uint32_t RESERVED3;
- __IO uint32_t IOCCR;
- uint32_t RESERVED4;
- __IO uint32_t IOGCSR;
- __IO uint32_t IOGXCR[8];
- } TSC_TypeDef;
- typedef struct
- {
- __IO uint32_t CR1;
- __IO uint32_t CR2;
- __IO uint32_t CR3;
- __IO uint32_t BRR;
- __IO uint32_t GTPR;
- __IO uint32_t RTOR;
- __IO uint32_t RQR;
- __IO uint32_t ISR;
- __IO uint32_t ICR;
- __IO uint32_t RDR;
- __IO uint32_t TDR;
- } USART_TypeDef;
- typedef struct
- {
- __IO uint32_t CR;
- __IO uint32_t CFR;
- __IO uint32_t SR;
- } WWDG_TypeDef;
- typedef struct
- {
- __IO uint16_t EP0R;
- __IO uint16_t RESERVED0;
- __IO uint16_t EP1R;
- __IO uint16_t RESERVED1;
- __IO uint16_t EP2R;
- __IO uint16_t RESERVED2;
- __IO uint16_t EP3R;
- __IO uint16_t RESERVED3;
- __IO uint16_t EP4R;
- __IO uint16_t RESERVED4;
- __IO uint16_t EP5R;
- __IO uint16_t RESERVED5;
- __IO uint16_t EP6R;
- __IO uint16_t RESERVED6;
- __IO uint16_t EP7R;
- __IO uint16_t RESERVED7[17];
- __IO uint16_t CNTR;
- __IO uint16_t RESERVED8;
- __IO uint16_t ISTR;
- __IO uint16_t RESERVED9;
- __IO uint16_t FNR;
- __IO uint16_t RESERVEDA;
- __IO uint16_t DADDR;
- __IO uint16_t RESERVEDB;
- __IO uint16_t BTABLE;
- __IO uint16_t RESERVEDC;
- __IO uint16_t LPMCSR;
- __IO uint16_t RESERVEDD;
- __IO uint16_t BCDR;
- __IO uint16_t RESERVEDE;
- } USB_TypeDef;
-
- #define FLASH_BASE ((uint32_t)0x08000000U)
- #define FLASH_BANK2_BASE ((uint32_t)0x08018000U)
- #define FLASH_BANK1_END ((uint32_t)0x08017FFFU)
- #define FLASH_BANK2_END ((uint32_t)0x0802FFFFU)
- #define DATA_EEPROM_BASE ((uint32_t)0x08080000U)
- #define DATA_EEPROM_BANK2_BASE ((uint32_t)0x08080C00U)
- #define DATA_EEPROM_BANK1_END ((uint32_t)0x08080BFFU)
- #define DATA_EEPROM_BANK2_END ((uint32_t)0x080817FFU)
- #define SRAM_BASE ((uint32_t)0x20000000U)
- #define SRAM_SIZE_MAX ((uint32_t)0x00005000U)
- #define PERIPH_BASE ((uint32_t)0x40000000U)
- #define APBPERIPH_BASE PERIPH_BASE
- #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000U)
- #define IOPPERIPH_BASE (PERIPH_BASE + 0x10000000U)
- #define TIM2_BASE (APBPERIPH_BASE + 0x00000000U)
- #define TIM3_BASE (APBPERIPH_BASE + 0x00000400U)
- #define TIM6_BASE (APBPERIPH_BASE + 0x00001000U)
- #define TIM7_BASE (APBPERIPH_BASE + 0x00001400U)
- #define RTC_BASE (APBPERIPH_BASE + 0x00002800U)
- #define WWDG_BASE (APBPERIPH_BASE + 0x00002C00U)
- #define IWDG_BASE (APBPERIPH_BASE + 0x00003000U)
- #define SPI2_BASE (APBPERIPH_BASE + 0x00003800U)
- #define USART2_BASE (APBPERIPH_BASE + 0x00004400U)
- #define LPUART1_BASE (APBPERIPH_BASE + 0x00004800U)
- #define USART4_BASE (APBPERIPH_BASE + 0x00004C00U)
- #define USART5_BASE (APBPERIPH_BASE + 0x00005000U)
- #define I2C1_BASE (APBPERIPH_BASE + 0x00005400U)
- #define I2C2_BASE (APBPERIPH_BASE + 0x00005800U)
- #define CRS_BASE (APBPERIPH_BASE + 0x00006C00U)
- #define PWR_BASE (APBPERIPH_BASE + 0x00007000U)
- #define DAC_BASE (APBPERIPH_BASE + 0x00007400U)
- #define LPTIM1_BASE (APBPERIPH_BASE + 0x00007C00U)
- #define I2C3_BASE (APBPERIPH_BASE + 0x00007800U)
- #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000U)
- #define COMP1_BASE (APBPERIPH_BASE + 0x00010018U)
- #define COMP2_BASE (APBPERIPH_BASE + 0x0001001CU)
- #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP1_BASE)
- #define EXTI_BASE (APBPERIPH_BASE + 0x00010400U)
- #define TIM21_BASE (APBPERIPH_BASE + 0x00010800U)
- #define TIM22_BASE (APBPERIPH_BASE + 0x00011400U)
- #define FIREWALL_BASE (APBPERIPH_BASE + 0x00011C00U)
- #define ADC1_BASE (APBPERIPH_BASE + 0x00012400U)
- #define ADC_BASE (APBPERIPH_BASE + 0x00012708U)
- #define SPI1_BASE (APBPERIPH_BASE + 0x00013000U)
- #define USART1_BASE (APBPERIPH_BASE + 0x00013800U)
- #define DBGMCU_BASE (APBPERIPH_BASE + 0x00015800U)
- #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000U)
- #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008U)
- #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CU)
- #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030U)
- #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044U)
- #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058U)
- #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006CU)
- #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080U)
- #define DMA1_CSELR_BASE (DMA1_BASE + 0x000000A8U)
- #define RCC_BASE (AHBPERIPH_BASE + 0x00001000U)
- #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000U)
- #define OB_BASE ((uint32_t)0x1FF80000U)
- #define FLASHSIZE_BASE ((uint32_t)0x1FF8007CU)
- #define UID_BASE ((uint32_t)0x1FF80050U)
- #define CRC_BASE (AHBPERIPH_BASE + 0x00003000U)
- #define TSC_BASE (AHBPERIPH_BASE + 0x00004000U)
- #define RNG_BASE (AHBPERIPH_BASE + 0x00005000U)
- #define GPIOA_BASE (IOPPERIPH_BASE + 0x00000000U)
- #define GPIOB_BASE (IOPPERIPH_BASE + 0x00000400U)
- #define GPIOC_BASE (IOPPERIPH_BASE + 0x00000800U)
- #define GPIOD_BASE (IOPPERIPH_BASE + 0x00000C00U)
- #define GPIOE_BASE (IOPPERIPH_BASE + 0x00001000U)
- #define GPIOH_BASE (IOPPERIPH_BASE + 0x00001C00U)
-
-
- #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
- #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
- #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
- #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
- #define RTC ((RTC_TypeDef *) RTC_BASE)
- #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
- #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
- #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
- #define USART2 ((USART_TypeDef *) USART2_BASE)
- #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
- #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
- #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
- #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
- #define CRS ((CRS_TypeDef *) CRS_BASE)
- #define PWR ((PWR_TypeDef *) PWR_BASE)
- #define DAC ((DAC_TypeDef *) DAC_BASE)
- #define DAC1 ((DAC_TypeDef *) DAC_BASE)
- #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
- #define USART4 ((USART_TypeDef *) USART4_BASE)
- #define USART5 ((USART_TypeDef *) USART5_BASE)
- #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
- #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
- #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
- #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
- #define TIM21 ((TIM_TypeDef *) TIM21_BASE)
- #define TIM22 ((TIM_TypeDef *) TIM22_BASE)
- #define FIREWALL ((FIREWALL_TypeDef *) FIREWALL_BASE)
- #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
- #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE)
- #define ADC ADC1_COMMON
- #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
- #define USART1 ((USART_TypeDef *) USART1_BASE)
- #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
- #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
- #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
- #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
- #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
- #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
- #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
- #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
- #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
- #define DMA1_CSELR ((DMA_Request_TypeDef *) DMA1_CSELR_BASE)
- #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
- #define OB ((OB_TypeDef *) OB_BASE)
- #define RCC ((RCC_TypeDef *) RCC_BASE)
- #define CRC ((CRC_TypeDef *) CRC_BASE)
- #define TSC ((TSC_TypeDef *) TSC_BASE)
- #define RNG ((RNG_TypeDef *) RNG_BASE)
- #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
- #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
- #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
- #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
- #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
- #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
- #define USB ((USB_TypeDef *) USB_BASE)
-
-
-
- #define ADC_ISR_EOCAL_Pos (11U)
- #define ADC_ISR_EOCAL_Msk (0x1U << ADC_ISR_EOCAL_Pos)
- #define ADC_ISR_EOCAL ADC_ISR_EOCAL_Msk
- #define ADC_ISR_AWD_Pos (7U)
- #define ADC_ISR_AWD_Msk (0x1U << ADC_ISR_AWD_Pos)
- #define ADC_ISR_AWD ADC_ISR_AWD_Msk
- #define ADC_ISR_OVR_Pos (4U)
- #define ADC_ISR_OVR_Msk (0x1U << ADC_ISR_OVR_Pos)
- #define ADC_ISR_OVR ADC_ISR_OVR_Msk
- #define ADC_ISR_EOSEQ_Pos (3U)
- #define ADC_ISR_EOSEQ_Msk (0x1U << ADC_ISR_EOSEQ_Pos)
- #define ADC_ISR_EOSEQ ADC_ISR_EOSEQ_Msk
- #define ADC_ISR_EOC_Pos (2U)
- #define ADC_ISR_EOC_Msk (0x1U << ADC_ISR_EOC_Pos)
- #define ADC_ISR_EOC ADC_ISR_EOC_Msk
- #define ADC_ISR_EOSMP_Pos (1U)
- #define ADC_ISR_EOSMP_Msk (0x1U << ADC_ISR_EOSMP_Pos)
- #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk
- #define ADC_ISR_ADRDY_Pos (0U)
- #define ADC_ISR_ADRDY_Msk (0x1U << ADC_ISR_ADRDY_Pos)
- #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk
- #define ADC_ISR_EOS ADC_ISR_EOSEQ
- #define ADC_IER_EOCALIE_Pos (11U)
- #define ADC_IER_EOCALIE_Msk (0x1U << ADC_IER_EOCALIE_Pos)
- #define ADC_IER_EOCALIE ADC_IER_EOCALIE_Msk
- #define ADC_IER_AWDIE_Pos (7U)
- #define ADC_IER_AWDIE_Msk (0x1U << ADC_IER_AWDIE_Pos)
- #define ADC_IER_AWDIE ADC_IER_AWDIE_Msk
- #define ADC_IER_OVRIE_Pos (4U)
- #define ADC_IER_OVRIE_Msk (0x1U << ADC_IER_OVRIE_Pos)
- #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk
- #define ADC_IER_EOSEQIE_Pos (3U)
- #define ADC_IER_EOSEQIE_Msk (0x1U << ADC_IER_EOSEQIE_Pos)
- #define ADC_IER_EOSEQIE ADC_IER_EOSEQIE_Msk
- #define ADC_IER_EOCIE_Pos (2U)
- #define ADC_IER_EOCIE_Msk (0x1U << ADC_IER_EOCIE_Pos)
- #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk
- #define ADC_IER_EOSMPIE_Pos (1U)
- #define ADC_IER_EOSMPIE_Msk (0x1U << ADC_IER_EOSMPIE_Pos)
- #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk
- #define ADC_IER_ADRDYIE_Pos (0U)
- #define ADC_IER_ADRDYIE_Msk (0x1U << ADC_IER_ADRDYIE_Pos)
- #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk
- #define ADC_IER_EOSIE ADC_IER_EOSEQIE
- #define ADC_CR_ADCAL_Pos (31U)
- #define ADC_CR_ADCAL_Msk (0x1U << ADC_CR_ADCAL_Pos)
- #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk
- #define ADC_CR_ADVREGEN_Pos (28U)
- #define ADC_CR_ADVREGEN_Msk (0x1U << ADC_CR_ADVREGEN_Pos)
- #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk
- #define ADC_CR_ADSTP_Pos (4U)
- #define ADC_CR_ADSTP_Msk (0x1U << ADC_CR_ADSTP_Pos)
- #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk
- #define ADC_CR_ADSTART_Pos (2U)
- #define ADC_CR_ADSTART_Msk (0x1U << ADC_CR_ADSTART_Pos)
- #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk
- #define ADC_CR_ADDIS_Pos (1U)
- #define ADC_CR_ADDIS_Msk (0x1U << ADC_CR_ADDIS_Pos)
- #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk
- #define ADC_CR_ADEN_Pos (0U)
- #define ADC_CR_ADEN_Msk (0x1U << ADC_CR_ADEN_Pos)
- #define ADC_CR_ADEN ADC_CR_ADEN_Msk
- #define ADC_CFGR1_AWDCH_Pos (26U)
- #define ADC_CFGR1_AWDCH_Msk (0x1FU << ADC_CFGR1_AWDCH_Pos)
- #define ADC_CFGR1_AWDCH ADC_CFGR1_AWDCH_Msk
- #define ADC_CFGR1_AWDCH_0 (0x01U << ADC_CFGR1_AWDCH_Pos)
- #define ADC_CFGR1_AWDCH_1 (0x02U << ADC_CFGR1_AWDCH_Pos)
- #define ADC_CFGR1_AWDCH_2 (0x04U << ADC_CFGR1_AWDCH_Pos)
- #define ADC_CFGR1_AWDCH_3 (0x08U << ADC_CFGR1_AWDCH_Pos)
- #define ADC_CFGR1_AWDCH_4 (0x10U << ADC_CFGR1_AWDCH_Pos)
- #define ADC_CFGR1_AWDEN_Pos (23U)
- #define ADC_CFGR1_AWDEN_Msk (0x1U << ADC_CFGR1_AWDEN_Pos)
- #define ADC_CFGR1_AWDEN ADC_CFGR1_AWDEN_Msk
- #define ADC_CFGR1_AWDSGL_Pos (22U)
- #define ADC_CFGR1_AWDSGL_Msk (0x1U << ADC_CFGR1_AWDSGL_Pos)
- #define ADC_CFGR1_AWDSGL ADC_CFGR1_AWDSGL_Msk
- #define ADC_CFGR1_DISCEN_Pos (16U)
- #define ADC_CFGR1_DISCEN_Msk (0x1U << ADC_CFGR1_DISCEN_Pos)
- #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk
- #define ADC_CFGR1_AUTOFF_Pos (15U)
- #define ADC_CFGR1_AUTOFF_Msk (0x1U << ADC_CFGR1_AUTOFF_Pos)
- #define ADC_CFGR1_AUTOFF ADC_CFGR1_AUTOFF_Msk
- #define ADC_CFGR1_WAIT_Pos (14U)
- #define ADC_CFGR1_WAIT_Msk (0x1U << ADC_CFGR1_WAIT_Pos)
- #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk
- #define ADC_CFGR1_CONT_Pos (13U)
- #define ADC_CFGR1_CONT_Msk (0x1U << ADC_CFGR1_CONT_Pos)
- #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk
- #define ADC_CFGR1_OVRMOD_Pos (12U)
- #define ADC_CFGR1_OVRMOD_Msk (0x1U << ADC_CFGR1_OVRMOD_Pos)
- #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk
- #define ADC_CFGR1_EXTEN_Pos (10U)
- #define ADC_CFGR1_EXTEN_Msk (0x3U << ADC_CFGR1_EXTEN_Pos)
- #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk
- #define ADC_CFGR1_EXTEN_0 (0x1U << ADC_CFGR1_EXTEN_Pos)
- #define ADC_CFGR1_EXTEN_1 (0x2U << ADC_CFGR1_EXTEN_Pos)
- #define ADC_CFGR1_EXTSEL_Pos (6U)
- #define ADC_CFGR1_EXTSEL_Msk (0x7U << ADC_CFGR1_EXTSEL_Pos)
- #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk
- #define ADC_CFGR1_EXTSEL_0 (0x1U << ADC_CFGR1_EXTSEL_Pos)
- #define ADC_CFGR1_EXTSEL_1 (0x2U << ADC_CFGR1_EXTSEL_Pos)
- #define ADC_CFGR1_EXTSEL_2 (0x4U << ADC_CFGR1_EXTSEL_Pos)
- #define ADC_CFGR1_ALIGN_Pos (5U)
- #define ADC_CFGR1_ALIGN_Msk (0x1U << ADC_CFGR1_ALIGN_Pos)
- #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk
- #define ADC_CFGR1_RES_Pos (3U)
- #define ADC_CFGR1_RES_Msk (0x3U << ADC_CFGR1_RES_Pos)
- #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk
- #define ADC_CFGR1_RES_0 (0x1U << ADC_CFGR1_RES_Pos)
- #define ADC_CFGR1_RES_1 (0x2U << ADC_CFGR1_RES_Pos)
- #define ADC_CFGR1_SCANDIR_Pos (2U)
- #define ADC_CFGR1_SCANDIR_Msk (0x1U << ADC_CFGR1_SCANDIR_Pos)
- #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk
- #define ADC_CFGR1_DMACFG_Pos (1U)
- #define ADC_CFGR1_DMACFG_Msk (0x1U << ADC_CFGR1_DMACFG_Pos)
- #define ADC_CFGR1_DMACFG ADC_CFGR1_DMACFG_Msk
- #define ADC_CFGR1_DMAEN_Pos (0U)
- #define ADC_CFGR1_DMAEN_Msk (0x1U << ADC_CFGR1_DMAEN_Pos)
- #define ADC_CFGR1_DMAEN ADC_CFGR1_DMAEN_Msk
- #define ADC_CFGR1_AUTDLY ADC_CFGR1_WAIT
- #define ADC_CFGR2_TOVS_Pos (9U)
- #define ADC_CFGR2_TOVS_Msk (0x1U << ADC_CFGR2_TOVS_Pos)
- #define ADC_CFGR2_TOVS ADC_CFGR2_TOVS_Msk
- #define ADC_CFGR2_OVSS_Pos (5U)
- #define ADC_CFGR2_OVSS_Msk (0xFU << ADC_CFGR2_OVSS_Pos)
- #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk
- #define ADC_CFGR2_OVSS_0 (0x1U << ADC_CFGR2_OVSS_Pos)
- #define ADC_CFGR2_OVSS_1 (0x2U << ADC_CFGR2_OVSS_Pos)
- #define ADC_CFGR2_OVSS_2 (0x4U << ADC_CFGR2_OVSS_Pos)
- #define ADC_CFGR2_OVSS_3 (0x8U << ADC_CFGR2_OVSS_Pos)
- #define ADC_CFGR2_OVSR_Pos (2U)
- #define ADC_CFGR2_OVSR_Msk (0x7U << ADC_CFGR2_OVSR_Pos)
- #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk
- #define ADC_CFGR2_OVSR_0 (0x1U << ADC_CFGR2_OVSR_Pos)
- #define ADC_CFGR2_OVSR_1 (0x2U << ADC_CFGR2_OVSR_Pos)
- #define ADC_CFGR2_OVSR_2 (0x4U << ADC_CFGR2_OVSR_Pos)
- #define ADC_CFGR2_OVSE_Pos (0U)
- #define ADC_CFGR2_OVSE_Msk (0x1U << ADC_CFGR2_OVSE_Pos)
- #define ADC_CFGR2_OVSE ADC_CFGR2_OVSE_Msk
- #define ADC_CFGR2_CKMODE_Pos (30U)
- #define ADC_CFGR2_CKMODE_Msk (0x3U << ADC_CFGR2_CKMODE_Pos)
- #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk
- #define ADC_CFGR2_CKMODE_0 (0x1U << ADC_CFGR2_CKMODE_Pos)
- #define ADC_CFGR2_CKMODE_1 (0x2U << ADC_CFGR2_CKMODE_Pos)
- #define ADC_SMPR_SMP_Pos (0U)
- #define ADC_SMPR_SMP_Msk (0x7U << ADC_SMPR_SMP_Pos)
- #define ADC_SMPR_SMP ADC_SMPR_SMP_Msk
- #define ADC_SMPR_SMP_0 (0x1U << ADC_SMPR_SMP_Pos)
- #define ADC_SMPR_SMP_1 (0x2U << ADC_SMPR_SMP_Pos)
- #define ADC_SMPR_SMP_2 (0x4U << ADC_SMPR_SMP_Pos)
- #define ADC_SMPR_SMPR ADC_SMPR_SMP
- #define ADC_SMPR_SMPR_0 ADC_SMPR_SMP_0
- #define ADC_SMPR_SMPR_1 ADC_SMPR_SMP_1
- #define ADC_SMPR_SMPR_2 ADC_SMPR_SMP_2
- #define ADC_TR_HT_Pos (16U)
- #define ADC_TR_HT_Msk (0xFFFU << ADC_TR_HT_Pos)
- #define ADC_TR_HT ADC_TR_HT_Msk
- #define ADC_TR_LT_Pos (0U)
- #define ADC_TR_LT_Msk (0xFFFU << ADC_TR_LT_Pos)
- #define ADC_TR_LT ADC_TR_LT_Msk
- #define ADC_CHSELR_CHSEL_Pos (0U)
- #define ADC_CHSELR_CHSEL_Msk (0x7FFFFU << ADC_CHSELR_CHSEL_Pos)
- #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk
- #define ADC_CHSELR_CHSEL18_Pos (18U)
- #define ADC_CHSELR_CHSEL18_Msk (0x1U << ADC_CHSELR_CHSEL18_Pos)
- #define ADC_CHSELR_CHSEL18 ADC_CHSELR_CHSEL18_Msk
- #define ADC_CHSELR_CHSEL17_Pos (17U)
- #define ADC_CHSELR_CHSEL17_Msk (0x1U << ADC_CHSELR_CHSEL17_Pos)
- #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk
- #define ADC_CHSELR_CHSEL15_Pos (15U)
- #define ADC_CHSELR_CHSEL15_Msk (0x1U << ADC_CHSELR_CHSEL15_Pos)
- #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk
- #define ADC_CHSELR_CHSEL14_Pos (14U)
- #define ADC_CHSELR_CHSEL14_Msk (0x1U << ADC_CHSELR_CHSEL14_Pos)
- #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk
- #define ADC_CHSELR_CHSEL13_Pos (13U)
- #define ADC_CHSELR_CHSEL13_Msk (0x1U << ADC_CHSELR_CHSEL13_Pos)
- #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk
- #define ADC_CHSELR_CHSEL12_Pos (12U)
- #define ADC_CHSELR_CHSEL12_Msk (0x1U << ADC_CHSELR_CHSEL12_Pos)
- #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk
- #define ADC_CHSELR_CHSEL11_Pos (11U)
- #define ADC_CHSELR_CHSEL11_Msk (0x1U << ADC_CHSELR_CHSEL11_Pos)
- #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk
- #define ADC_CHSELR_CHSEL10_Pos (10U)
- #define ADC_CHSELR_CHSEL10_Msk (0x1U << ADC_CHSELR_CHSEL10_Pos)
- #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk
- #define ADC_CHSELR_CHSEL9_Pos (9U)
- #define ADC_CHSELR_CHSEL9_Msk (0x1U << ADC_CHSELR_CHSEL9_Pos)
- #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk
- #define ADC_CHSELR_CHSEL8_Pos (8U)
- #define ADC_CHSELR_CHSEL8_Msk (0x1U << ADC_CHSELR_CHSEL8_Pos)
- #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk
- #define ADC_CHSELR_CHSEL7_Pos (7U)
- #define ADC_CHSELR_CHSEL7_Msk (0x1U << ADC_CHSELR_CHSEL7_Pos)
- #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk
- #define ADC_CHSELR_CHSEL6_Pos (6U)
- #define ADC_CHSELR_CHSEL6_Msk (0x1U << ADC_CHSELR_CHSEL6_Pos)
- #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk
- #define ADC_CHSELR_CHSEL5_Pos (5U)
- #define ADC_CHSELR_CHSEL5_Msk (0x1U << ADC_CHSELR_CHSEL5_Pos)
- #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk
- #define ADC_CHSELR_CHSEL4_Pos (4U)
- #define ADC_CHSELR_CHSEL4_Msk (0x1U << ADC_CHSELR_CHSEL4_Pos)
- #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk
- #define ADC_CHSELR_CHSEL3_Pos (3U)
- #define ADC_CHSELR_CHSEL3_Msk (0x1U << ADC_CHSELR_CHSEL3_Pos)
- #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk
- #define ADC_CHSELR_CHSEL2_Pos (2U)
- #define ADC_CHSELR_CHSEL2_Msk (0x1U << ADC_CHSELR_CHSEL2_Pos)
- #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk
- #define ADC_CHSELR_CHSEL1_Pos (1U)
- #define ADC_CHSELR_CHSEL1_Msk (0x1U << ADC_CHSELR_CHSEL1_Pos)
- #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk
- #define ADC_CHSELR_CHSEL0_Pos (0U)
- #define ADC_CHSELR_CHSEL0_Msk (0x1U << ADC_CHSELR_CHSEL0_Pos)
- #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk
- #define ADC_DR_DATA_Pos (0U)
- #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos)
- #define ADC_DR_DATA ADC_DR_DATA_Msk
- #define ADC_CALFACT_CALFACT_Pos (0U)
- #define ADC_CALFACT_CALFACT_Msk (0x7FU << ADC_CALFACT_CALFACT_Pos)
- #define ADC_CALFACT_CALFACT ADC_CALFACT_CALFACT_Msk
- #define ADC_CCR_LFMEN_Pos (25U)
- #define ADC_CCR_LFMEN_Msk (0x1U << ADC_CCR_LFMEN_Pos)
- #define ADC_CCR_LFMEN ADC_CCR_LFMEN_Msk
- #define ADC_CCR_TSEN_Pos (23U)
- #define ADC_CCR_TSEN_Msk (0x1U << ADC_CCR_TSEN_Pos)
- #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk
- #define ADC_CCR_VREFEN_Pos (22U)
- #define ADC_CCR_VREFEN_Msk (0x1U << ADC_CCR_VREFEN_Pos)
- #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk
- #define ADC_CCR_PRESC_Pos (18U)
- #define ADC_CCR_PRESC_Msk (0xFU << ADC_CCR_PRESC_Pos)
- #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk
- #define ADC_CCR_PRESC_0 (0x1U << ADC_CCR_PRESC_Pos)
- #define ADC_CCR_PRESC_1 (0x2U << ADC_CCR_PRESC_Pos)
- #define ADC_CCR_PRESC_2 (0x4U << ADC_CCR_PRESC_Pos)
- #define ADC_CCR_PRESC_3 (0x8U << ADC_CCR_PRESC_Pos)
- #define COMP_CSR_COMP1EN_Pos (0U)
- #define COMP_CSR_COMP1EN_Msk (0x1U << COMP_CSR_COMP1EN_Pos)
- #define COMP_CSR_COMP1EN COMP_CSR_COMP1EN_Msk
- #define COMP_CSR_COMP1INNSEL_Pos (4U)
- #define COMP_CSR_COMP1INNSEL_Msk (0x3U << COMP_CSR_COMP1INNSEL_Pos)
- #define COMP_CSR_COMP1INNSEL COMP_CSR_COMP1INNSEL_Msk
- #define COMP_CSR_COMP1INNSEL_0 (0x1U << COMP_CSR_COMP1INNSEL_Pos)
- #define COMP_CSR_COMP1INNSEL_1 (0x2U << COMP_CSR_COMP1INNSEL_Pos)
- #define COMP_CSR_COMP1WM_Pos (8U)
- #define COMP_CSR_COMP1WM_Msk (0x1U << COMP_CSR_COMP1WM_Pos)
- #define COMP_CSR_COMP1WM COMP_CSR_COMP1WM_Msk
- #define COMP_CSR_COMP1LPTIM1IN1_Pos (12U)
- #define COMP_CSR_COMP1LPTIM1IN1_Msk (0x1U << COMP_CSR_COMP1LPTIM1IN1_Pos)
- #define COMP_CSR_COMP1LPTIM1IN1 COMP_CSR_COMP1LPTIM1IN1_Msk
- #define COMP_CSR_COMP1POLARITY_Pos (15U)
- #define COMP_CSR_COMP1POLARITY_Msk (0x1U << COMP_CSR_COMP1POLARITY_Pos)
- #define COMP_CSR_COMP1POLARITY COMP_CSR_COMP1POLARITY_Msk
- #define COMP_CSR_COMP1VALUE_Pos (30U)
- #define COMP_CSR_COMP1VALUE_Msk (0x1U << COMP_CSR_COMP1VALUE_Pos)
- #define COMP_CSR_COMP1VALUE COMP_CSR_COMP1VALUE_Msk
- #define COMP_CSR_COMP1LOCK_Pos (31U)
- #define COMP_CSR_COMP1LOCK_Msk (0x1U << COMP_CSR_COMP1LOCK_Pos)
- #define COMP_CSR_COMP1LOCK COMP_CSR_COMP1LOCK_Msk
- #define COMP_CSR_COMP2EN_Pos (0U)
- #define COMP_CSR_COMP2EN_Msk (0x1U << COMP_CSR_COMP2EN_Pos)
- #define COMP_CSR_COMP2EN COMP_CSR_COMP2EN_Msk
- #define COMP_CSR_COMP2SPEED_Pos (3U)
- #define COMP_CSR_COMP2SPEED_Msk (0x1U << COMP_CSR_COMP2SPEED_Pos)
- #define COMP_CSR_COMP2SPEED COMP_CSR_COMP2SPEED_Msk
- #define COMP_CSR_COMP2INNSEL_Pos (4U)
- #define COMP_CSR_COMP2INNSEL_Msk (0x7U << COMP_CSR_COMP2INNSEL_Pos)
- #define COMP_CSR_COMP2INNSEL COMP_CSR_COMP2INNSEL_Msk
- #define COMP_CSR_COMP2INNSEL_0 (0x1U << COMP_CSR_COMP2INNSEL_Pos)
- #define COMP_CSR_COMP2INNSEL_1 (0x2U << COMP_CSR_COMP2INNSEL_Pos)
- #define COMP_CSR_COMP2INNSEL_2 (0x4U << COMP_CSR_COMP2INNSEL_Pos)
- #define COMP_CSR_COMP2INPSEL_Pos (8U)
- #define COMP_CSR_COMP2INPSEL_Msk (0x7U << COMP_CSR_COMP2INPSEL_Pos)
- #define COMP_CSR_COMP2INPSEL COMP_CSR_COMP2INPSEL_Msk
- #define COMP_CSR_COMP2INPSEL_0 (0x1U << COMP_CSR_COMP2INPSEL_Pos)
- #define COMP_CSR_COMP2INPSEL_1 (0x2U << COMP_CSR_COMP2INPSEL_Pos)
- #define COMP_CSR_COMP2INPSEL_2 (0x4U << COMP_CSR_COMP2INPSEL_Pos)
- #define COMP_CSR_COMP2LPTIM1IN2_Pos (12U)
- #define COMP_CSR_COMP2LPTIM1IN2_Msk (0x1U << COMP_CSR_COMP2LPTIM1IN2_Pos)
- #define COMP_CSR_COMP2LPTIM1IN2 COMP_CSR_COMP2LPTIM1IN2_Msk
- #define COMP_CSR_COMP2LPTIM1IN1_Pos (13U)
- #define COMP_CSR_COMP2LPTIM1IN1_Msk (0x1U << COMP_CSR_COMP2LPTIM1IN1_Pos)
- #define COMP_CSR_COMP2LPTIM1IN1 COMP_CSR_COMP2LPTIM1IN1_Msk
- #define COMP_CSR_COMP2POLARITY_Pos (15U)
- #define COMP_CSR_COMP2POLARITY_Msk (0x1U << COMP_CSR_COMP2POLARITY_Pos)
- #define COMP_CSR_COMP2POLARITY COMP_CSR_COMP2POLARITY_Msk
- #define COMP_CSR_COMP2VALUE_Pos (30U)
- #define COMP_CSR_COMP2VALUE_Msk (0x1U << COMP_CSR_COMP2VALUE_Pos)
- #define COMP_CSR_COMP2VALUE COMP_CSR_COMP2VALUE_Msk
- #define COMP_CSR_COMP2LOCK_Pos (31U)
- #define COMP_CSR_COMP2LOCK_Msk (0x1U << COMP_CSR_COMP2LOCK_Pos)
- #define COMP_CSR_COMP2LOCK COMP_CSR_COMP2LOCK_Msk
- #define COMP_CSR_COMPxEN_Pos (0U)
- #define COMP_CSR_COMPxEN_Msk (0x1U << COMP_CSR_COMPxEN_Pos)
- #define COMP_CSR_COMPxEN COMP_CSR_COMPxEN_Msk
- #define COMP_CSR_COMPxPOLARITY_Pos (15U)
- #define COMP_CSR_COMPxPOLARITY_Msk (0x1U << COMP_CSR_COMPxPOLARITY_Pos)
- #define COMP_CSR_COMPxPOLARITY COMP_CSR_COMPxPOLARITY_Msk
- #define COMP_CSR_COMPxOUTVALUE_Pos (30U)
- #define COMP_CSR_COMPxOUTVALUE_Msk (0x1U << COMP_CSR_COMPxOUTVALUE_Pos)
- #define COMP_CSR_COMPxOUTVALUE COMP_CSR_COMPxOUTVALUE_Msk
- #define COMP_CSR_COMPxLOCK_Pos (31U)
- #define COMP_CSR_COMPxLOCK_Msk (0x1U << COMP_CSR_COMPxLOCK_Pos)
- #define COMP_CSR_COMPxLOCK COMP_CSR_COMPxLOCK_Msk
- #define COMP_CSR_WINMODE COMP_CSR_COMP1WM
- #define CRC_DR_DR_Pos (0U)
- #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos)
- #define CRC_DR_DR CRC_DR_DR_Msk
- #define CRC_IDR_IDR ((uint8_t)0xFFU)
- #define CRC_CR_RESET_Pos (0U)
- #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos)
- #define CRC_CR_RESET CRC_CR_RESET_Msk
- #define CRC_CR_POLYSIZE_Pos (3U)
- #define CRC_CR_POLYSIZE_Msk (0x3U << CRC_CR_POLYSIZE_Pos)
- #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk
- #define CRC_CR_POLYSIZE_0 (0x1U << CRC_CR_POLYSIZE_Pos)
- #define CRC_CR_POLYSIZE_1 (0x2U << CRC_CR_POLYSIZE_Pos)
- #define CRC_CR_REV_IN_Pos (5U)
- #define CRC_CR_REV_IN_Msk (0x3U << CRC_CR_REV_IN_Pos)
- #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk
- #define CRC_CR_REV_IN_0 (0x1U << CRC_CR_REV_IN_Pos)
- #define CRC_CR_REV_IN_1 (0x2U << CRC_CR_REV_IN_Pos)
- #define CRC_CR_REV_OUT_Pos (7U)
- #define CRC_CR_REV_OUT_Msk (0x1U << CRC_CR_REV_OUT_Pos)
- #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk
- #define CRC_INIT_INIT_Pos (0U)
- #define CRC_INIT_INIT_Msk (0xFFFFFFFFU << CRC_INIT_INIT_Pos)
- #define CRC_INIT_INIT CRC_INIT_INIT_Msk
- #define CRC_POL_POL_Pos (0U)
- #define CRC_POL_POL_Msk (0xFFFFFFFFU << CRC_POL_POL_Pos)
- #define CRC_POL_POL CRC_POL_POL_Msk
- #define CRS_CR_SYNCOKIE_Pos (0U)
- #define CRS_CR_SYNCOKIE_Msk (0x1U << CRS_CR_SYNCOKIE_Pos)
- #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk
- #define CRS_CR_SYNCWARNIE_Pos (1U)
- #define CRS_CR_SYNCWARNIE_Msk (0x1U << CRS_CR_SYNCWARNIE_Pos)
- #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk
- #define CRS_CR_ERRIE_Pos (2U)
- #define CRS_CR_ERRIE_Msk (0x1U << CRS_CR_ERRIE_Pos)
- #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk
- #define CRS_CR_ESYNCIE_Pos (3U)
- #define CRS_CR_ESYNCIE_Msk (0x1U << CRS_CR_ESYNCIE_Pos)
- #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk
- #define CRS_CR_CEN_Pos (5U)
- #define CRS_CR_CEN_Msk (0x1U << CRS_CR_CEN_Pos)
- #define CRS_CR_CEN CRS_CR_CEN_Msk
- #define CRS_CR_AUTOTRIMEN_Pos (6U)
- #define CRS_CR_AUTOTRIMEN_Msk (0x1U << CRS_CR_AUTOTRIMEN_Pos)
- #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk
- #define CRS_CR_SWSYNC_Pos (7U)
- #define CRS_CR_SWSYNC_Msk (0x1U << CRS_CR_SWSYNC_Pos)
- #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk
- #define CRS_CR_TRIM_Pos (8U)
- #define CRS_CR_TRIM_Msk (0x3FU << CRS_CR_TRIM_Pos)
- #define CRS_CR_TRIM CRS_CR_TRIM_Msk
- #define CRS_CFGR_RELOAD_Pos (0U)
- #define CRS_CFGR_RELOAD_Msk (0xFFFFU << CRS_CFGR_RELOAD_Pos)
- #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk
- #define CRS_CFGR_FELIM_Pos (16U)
- #define CRS_CFGR_FELIM_Msk (0xFFU << CRS_CFGR_FELIM_Pos)
- #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk
- #define CRS_CFGR_SYNCDIV_Pos (24U)
- #define CRS_CFGR_SYNCDIV_Msk (0x7U << CRS_CFGR_SYNCDIV_Pos)
- #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk
- #define CRS_CFGR_SYNCDIV_0 (0x1U << CRS_CFGR_SYNCDIV_Pos)
- #define CRS_CFGR_SYNCDIV_1 (0x2U << CRS_CFGR_SYNCDIV_Pos)
- #define CRS_CFGR_SYNCDIV_2 (0x4U << CRS_CFGR_SYNCDIV_Pos)
- #define CRS_CFGR_SYNCSRC_Pos (28U)
- #define CRS_CFGR_SYNCSRC_Msk (0x3U << CRS_CFGR_SYNCSRC_Pos)
- #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk
- #define CRS_CFGR_SYNCSRC_0 (0x1U << CRS_CFGR_SYNCSRC_Pos)
- #define CRS_CFGR_SYNCSRC_1 (0x2U << CRS_CFGR_SYNCSRC_Pos)
- #define CRS_CFGR_SYNCPOL_Pos (31U)
- #define CRS_CFGR_SYNCPOL_Msk (0x1U << CRS_CFGR_SYNCPOL_Pos)
- #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk
-
- #define CRS_ISR_SYNCOKF_Pos (0U)
- #define CRS_ISR_SYNCOKF_Msk (0x1U << CRS_ISR_SYNCOKF_Pos)
- #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk
- #define CRS_ISR_SYNCWARNF_Pos (1U)
- #define CRS_ISR_SYNCWARNF_Msk (0x1U << CRS_ISR_SYNCWARNF_Pos)
- #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk
- #define CRS_ISR_ERRF_Pos (2U)
- #define CRS_ISR_ERRF_Msk (0x1U << CRS_ISR_ERRF_Pos)
- #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk
- #define CRS_ISR_ESYNCF_Pos (3U)
- #define CRS_ISR_ESYNCF_Msk (0x1U << CRS_ISR_ESYNCF_Pos)
- #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk
- #define CRS_ISR_SYNCERR_Pos (8U)
- #define CRS_ISR_SYNCERR_Msk (0x1U << CRS_ISR_SYNCERR_Pos)
- #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk
- #define CRS_ISR_SYNCMISS_Pos (9U)
- #define CRS_ISR_SYNCMISS_Msk (0x1U << CRS_ISR_SYNCMISS_Pos)
- #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk
- #define CRS_ISR_TRIMOVF_Pos (10U)
- #define CRS_ISR_TRIMOVF_Msk (0x1U << CRS_ISR_TRIMOVF_Pos)
- #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk
- #define CRS_ISR_FEDIR_Pos (15U)
- #define CRS_ISR_FEDIR_Msk (0x1U << CRS_ISR_FEDIR_Pos)
- #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk
- #define CRS_ISR_FECAP_Pos (16U)
- #define CRS_ISR_FECAP_Msk (0xFFFFU << CRS_ISR_FECAP_Pos)
- #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk
- #define CRS_ICR_SYNCOKC_Pos (0U)
- #define CRS_ICR_SYNCOKC_Msk (0x1U << CRS_ICR_SYNCOKC_Pos)
- #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk
- #define CRS_ICR_SYNCWARNC_Pos (1U)
- #define CRS_ICR_SYNCWARNC_Msk (0x1U << CRS_ICR_SYNCWARNC_Pos)
- #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk
- #define CRS_ICR_ERRC_Pos (2U)
- #define CRS_ICR_ERRC_Msk (0x1U << CRS_ICR_ERRC_Pos)
- #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk
- #define CRS_ICR_ESYNCC_Pos (3U)
- #define CRS_ICR_ESYNCC_Msk (0x1U << CRS_ICR_ESYNCC_Pos)
- #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk
- #define DAC_CHANNEL2_SUPPORT
- #define DAC_CR_EN1_Pos (0U)
- #define DAC_CR_EN1_Msk (0x1U << DAC_CR_EN1_Pos)
- #define DAC_CR_EN1 DAC_CR_EN1_Msk
- #define DAC_CR_BOFF1_Pos (1U)
- #define DAC_CR_BOFF1_Msk (0x1U << DAC_CR_BOFF1_Pos)
- #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk
- #define DAC_CR_TEN1_Pos (2U)
- #define DAC_CR_TEN1_Msk (0x1U << DAC_CR_TEN1_Pos)
- #define DAC_CR_TEN1 DAC_CR_TEN1_Msk
- #define DAC_CR_TSEL1_Pos (3U)
- #define DAC_CR_TSEL1_Msk (0x7U << DAC_CR_TSEL1_Pos)
- #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk
- #define DAC_CR_TSEL1_0 (0x1U << DAC_CR_TSEL1_Pos)
- #define DAC_CR_TSEL1_1 (0x2U << DAC_CR_TSEL1_Pos)
- #define DAC_CR_TSEL1_2 (0x4U << DAC_CR_TSEL1_Pos)
- #define DAC_CR_WAVE1_Pos (6U)
- #define DAC_CR_WAVE1_Msk (0x3U << DAC_CR_WAVE1_Pos)
- #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk
- #define DAC_CR_WAVE1_0 (0x1U << DAC_CR_WAVE1_Pos)
- #define DAC_CR_WAVE1_1 (0x2U << DAC_CR_WAVE1_Pos)
- #define DAC_CR_MAMP1_Pos (8U)
- #define DAC_CR_MAMP1_Msk (0xFU << DAC_CR_MAMP1_Pos)
- #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk
- #define DAC_CR_MAMP1_0 (0x1U << DAC_CR_MAMP1_Pos)
- #define DAC_CR_MAMP1_1 (0x2U << DAC_CR_MAMP1_Pos)
- #define DAC_CR_MAMP1_2 (0x4U << DAC_CR_MAMP1_Pos)
- #define DAC_CR_MAMP1_3 (0x8U << DAC_CR_MAMP1_Pos)
- #define DAC_CR_DMAEN1_Pos (12U)
- #define DAC_CR_DMAEN1_Msk (0x1U << DAC_CR_DMAEN1_Pos)
- #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk
- #define DAC_CR_DMAUDRIE1_Pos (13U)
- #define DAC_CR_DMAUDRIE1_Msk (0x1U << DAC_CR_DMAUDRIE1_Pos)
- #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk
- #define DAC_CR_EN2_Pos (16U)
- #define DAC_CR_EN2_Msk (0x1U << DAC_CR_EN2_Pos)
- #define DAC_CR_EN2 DAC_CR_EN2_Msk
- #define DAC_CR_BOFF2_Pos (17U)
- #define DAC_CR_BOFF2_Msk (0x1U << DAC_CR_BOFF2_Pos)
- #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk
- #define DAC_CR_TEN2_Pos (18U)
- #define DAC_CR_TEN2_Msk (0x1U << DAC_CR_TEN2_Pos)
- #define DAC_CR_TEN2 DAC_CR_TEN2_Msk
- #define DAC_CR_TSEL2_Pos (19U)
- #define DAC_CR_TSEL2_Msk (0x7U << DAC_CR_TSEL2_Pos)
- #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk
- #define DAC_CR_TSEL2_0 (0x1U << DAC_CR_TSEL2_Pos)
- #define DAC_CR_TSEL2_1 (0x2U << DAC_CR_TSEL2_Pos)
- #define DAC_CR_TSEL2_2 (0x4U << DAC_CR_TSEL2_Pos)
- #define DAC_CR_WAVE2_Pos (22U)
- #define DAC_CR_WAVE2_Msk (0x3U << DAC_CR_WAVE2_Pos)
- #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk
- #define DAC_CR_WAVE2_0 (0x1U << DAC_CR_WAVE2_Pos)
- #define DAC_CR_WAVE2_1 (0x2U << DAC_CR_WAVE2_Pos)
- #define DAC_CR_MAMP2_Pos (24U)
- #define DAC_CR_MAMP2_Msk (0xFU << DAC_CR_MAMP2_Pos)
- #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk
- #define DAC_CR_MAMP2_0 (0x1U << DAC_CR_MAMP2_Pos)
- #define DAC_CR_MAMP2_1 (0x2U << DAC_CR_MAMP2_Pos)
- #define DAC_CR_MAMP2_2 (0x4U << DAC_CR_MAMP2_Pos)
- #define DAC_CR_MAMP2_3 (0x8U << DAC_CR_MAMP2_Pos)
- #define DAC_CR_DMAEN2_Pos (28U)
- #define DAC_CR_DMAEN2_Msk (0x1U << DAC_CR_DMAEN2_Pos)
- #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk
- #define DAC_CR_DMAUDRIE2_Pos (29U)
- #define DAC_CR_DMAUDRIE2_Msk (0x1U << DAC_CR_DMAUDRIE2_Pos)
- #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk
- #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
- #define DAC_SWTRIGR_SWTRIG1_Msk (0x1U << DAC_SWTRIGR_SWTRIG1_Pos)
- #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk
- #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
- #define DAC_SWTRIGR_SWTRIG2_Msk (0x1U << DAC_SWTRIGR_SWTRIG2_Pos)
- #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk
- #define DAC_DHR12R1_DACC1DHR_Pos (0U)
- #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFU << DAC_DHR12R1_DACC1DHR_Pos)
- #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk
- #define DAC_DHR12L1_DACC1DHR_Pos (4U)
- #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFU << DAC_DHR12L1_DACC1DHR_Pos)
- #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk
- #define DAC_DHR8R1_DACC1DHR_Pos (0U)
- #define DAC_DHR8R1_DACC1DHR_Msk (0xFFU << DAC_DHR8R1_DACC1DHR_Pos)
- #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk
- #define DAC_DHR12R2_DACC2DHR_Pos (0U)
- #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFU << DAC_DHR12R2_DACC2DHR_Pos)
- #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk
- #define DAC_DHR12L2_DACC2DHR_Pos (4U)
- #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFU << DAC_DHR12L2_DACC2DHR_Pos)
- #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk
- #define DAC_DHR8R2_DACC2DHR_Pos (0U)
- #define DAC_DHR8R2_DACC2DHR_Msk (0xFFU << DAC_DHR8R2_DACC2DHR_Pos)
- #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk
- #define DAC_DHR12RD_DACC1DHR_Pos (0U)
- #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFU << DAC_DHR12RD_DACC1DHR_Pos)
- #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk
- #define DAC_DHR12RD_DACC2DHR_Pos (16U)
- #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFU << DAC_DHR12RD_DACC2DHR_Pos)
- #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk
- #define DAC_DHR12LD_DACC1DHR_Pos (4U)
- #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFU << DAC_DHR12LD_DACC1DHR_Pos)
- #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk
- #define DAC_DHR12LD_DACC2DHR_Pos (20U)
- #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFU << DAC_DHR12LD_DACC2DHR_Pos)
- #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk
- #define DAC_DHR8RD_DACC1DHR_Pos (0U)
- #define DAC_DHR8RD_DACC1DHR_Msk (0xFFU << DAC_DHR8RD_DACC1DHR_Pos)
- #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk
- #define DAC_DHR8RD_DACC2DHR_Pos (8U)
- #define DAC_DHR8RD_DACC2DHR_Msk (0xFFU << DAC_DHR8RD_DACC2DHR_Pos)
- #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk
- #define DAC_DOR1_DACC1DOR ((uint16_t)0x00000FFFU)
- #define DAC_DOR2_DACC2DOR_Pos (0U)
- #define DAC_DOR2_DACC2DOR_Msk (0xFFFU << DAC_DOR2_DACC2DOR_Pos)
- #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk
- #define DAC_SR_DMAUDR1_Pos (13U)
- #define DAC_SR_DMAUDR1_Msk (0x1U << DAC_SR_DMAUDR1_Pos)
- #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk
- #define DAC_SR_DMAUDR2_Pos (29U)
- #define DAC_SR_DMAUDR2_Msk (0x1U << DAC_SR_DMAUDR2_Pos)
- #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk
- #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
- #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos)
- #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
- #define DBGMCU_IDCODE_DIV_ID_Pos (12U)
- #define DBGMCU_IDCODE_DIV_ID_Msk (0xFU << DBGMCU_IDCODE_DIV_ID_Pos)
- #define DBGMCU_IDCODE_DIV_ID DBGMCU_IDCODE_DIV_ID_Msk
- #define DBGMCU_IDCODE_MCD_DIV_ID_Pos (13U)
- #define DBGMCU_IDCODE_MCD_DIV_ID_Msk (0x3U << DBGMCU_IDCODE_MCD_DIV_ID_Pos)
- #define DBGMCU_IDCODE_MCD_DIV_ID DBGMCU_IDCODE_MCD_DIV_ID_Msk
- #define DBGMCU_IDCODE_REV_ID_Pos (16U)
- #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
- #define DBGMCU_IDCODE_REV_ID_0 (0x0001U << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_1 (0x0002U << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_2 (0x0004U << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_3 (0x0008U << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_4 (0x0010U << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_5 (0x0020U << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_6 (0x0040U << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_7 (0x0080U << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_8 (0x0100U << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_9 (0x0200U << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_10 (0x0400U << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_11 (0x0800U << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_12 (0x1000U << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_13 (0x2000U << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_14 (0x4000U << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_IDCODE_REV_ID_15 (0x8000U << DBGMCU_IDCODE_REV_ID_Pos)
- #define DBGMCU_CR_DBG_Pos (0U)
- #define DBGMCU_CR_DBG_Msk (0x7U << DBGMCU_CR_DBG_Pos)
- #define DBGMCU_CR_DBG DBGMCU_CR_DBG_Msk
- #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
- #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos)
- #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk
- #define DBGMCU_CR_DBG_STOP_Pos (1U)
- #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos)
- #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk
- #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
- #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos)
- #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk
- #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U)
- #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk
- #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U)
- #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk
- #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U)
- #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk
- #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos (5U)
- #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_TIM7_STOP DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk
- #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U)
- #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk
- #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U)
- #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk
- #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U)
- #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk
- #define DBGMCU_APB1_FZ_DBG_I2C1_STOP_Pos (21U)
- #define DBGMCU_APB1_FZ_DBG_I2C1_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C1_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_I2C1_STOP DBGMCU_APB1_FZ_DBG_I2C1_STOP_Msk
- #define DBGMCU_APB1_FZ_DBG_I2C2_STOP_Pos (22U)
- #define DBGMCU_APB1_FZ_DBG_I2C2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C2_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_I2C2_STOP DBGMCU_APB1_FZ_DBG_I2C2_STOP_Msk
- #define DBGMCU_APB1_FZ_DBG_I2C3_STOP_Pos (23U)
- #define DBGMCU_APB1_FZ_DBG_I2C3_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C3_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_I2C3_STOP DBGMCU_APB1_FZ_DBG_I2C3_STOP_Msk
- #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Pos (31U)
- #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Pos)
- #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Msk
- #define DBGMCU_APB2_FZ_DBG_TIM22_STOP_Pos (5U)
- #define DBGMCU_APB2_FZ_DBG_TIM22_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM22_STOP_Pos)
- #define DBGMCU_APB2_FZ_DBG_TIM22_STOP DBGMCU_APB2_FZ_DBG_TIM22_STOP_Msk
- #define DBGMCU_APB2_FZ_DBG_TIM21_STOP_Pos (2U)
- #define DBGMCU_APB2_FZ_DBG_TIM21_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM21_STOP_Pos)
- #define DBGMCU_APB2_FZ_DBG_TIM21_STOP DBGMCU_APB2_FZ_DBG_TIM21_STOP_Msk
- #define DMA_ISR_GIF1_Pos (0U)
- #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos)
- #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk
- #define DMA_ISR_TCIF1_Pos (1U)
- #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos)
- #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk
- #define DMA_ISR_HTIF1_Pos (2U)
- #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos)
- #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk
- #define DMA_ISR_TEIF1_Pos (3U)
- #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos)
- #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk
- #define DMA_ISR_GIF2_Pos (4U)
- #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos)
- #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk
- #define DMA_ISR_TCIF2_Pos (5U)
- #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos)
- #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk
- #define DMA_ISR_HTIF2_Pos (6U)
- #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos)
- #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk
- #define DMA_ISR_TEIF2_Pos (7U)
- #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos)
- #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk
- #define DMA_ISR_GIF3_Pos (8U)
- #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos)
- #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk
- #define DMA_ISR_TCIF3_Pos (9U)
- #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos)
- #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk
- #define DMA_ISR_HTIF3_Pos (10U)
- #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos)
- #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk
- #define DMA_ISR_TEIF3_Pos (11U)
- #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos)
- #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk
- #define DMA_ISR_GIF4_Pos (12U)
- #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos)
- #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk
- #define DMA_ISR_TCIF4_Pos (13U)
- #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos)
- #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk
- #define DMA_ISR_HTIF4_Pos (14U)
- #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos)
- #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk
- #define DMA_ISR_TEIF4_Pos (15U)
- #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos)
- #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk
- #define DMA_ISR_GIF5_Pos (16U)
- #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos)
- #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk
- #define DMA_ISR_TCIF5_Pos (17U)
- #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos)
- #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk
- #define DMA_ISR_HTIF5_Pos (18U)
- #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos)
- #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk
- #define DMA_ISR_TEIF5_Pos (19U)
- #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos)
- #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk
- #define DMA_ISR_GIF6_Pos (20U)
- #define DMA_ISR_GIF6_Msk (0x1U << DMA_ISR_GIF6_Pos)
- #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk
- #define DMA_ISR_TCIF6_Pos (21U)
- #define DMA_ISR_TCIF6_Msk (0x1U << DMA_ISR_TCIF6_Pos)
- #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk
- #define DMA_ISR_HTIF6_Pos (22U)
- #define DMA_ISR_HTIF6_Msk (0x1U << DMA_ISR_HTIF6_Pos)
- #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk
- #define DMA_ISR_TEIF6_Pos (23U)
- #define DMA_ISR_TEIF6_Msk (0x1U << DMA_ISR_TEIF6_Pos)
- #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk
- #define DMA_ISR_GIF7_Pos (24U)
- #define DMA_ISR_GIF7_Msk (0x1U << DMA_ISR_GIF7_Pos)
- #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk
- #define DMA_ISR_TCIF7_Pos (25U)
- #define DMA_ISR_TCIF7_Msk (0x1U << DMA_ISR_TCIF7_Pos)
- #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk
- #define DMA_ISR_HTIF7_Pos (26U)
- #define DMA_ISR_HTIF7_Msk (0x1U << DMA_ISR_HTIF7_Pos)
- #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk
- #define DMA_ISR_TEIF7_Pos (27U)
- #define DMA_ISR_TEIF7_Msk (0x1U << DMA_ISR_TEIF7_Pos)
- #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk
- #define DMA_IFCR_CGIF1_Pos (0U)
- #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos)
- #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk
- #define DMA_IFCR_CTCIF1_Pos (1U)
- #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos)
- #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk
- #define DMA_IFCR_CHTIF1_Pos (2U)
- #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos)
- #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk
- #define DMA_IFCR_CTEIF1_Pos (3U)
- #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos)
- #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk
- #define DMA_IFCR_CGIF2_Pos (4U)
- #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos)
- #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk
- #define DMA_IFCR_CTCIF2_Pos (5U)
- #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos)
- #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk
- #define DMA_IFCR_CHTIF2_Pos (6U)
- #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos)
- #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk
- #define DMA_IFCR_CTEIF2_Pos (7U)
- #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos)
- #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk
- #define DMA_IFCR_CGIF3_Pos (8U)
- #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos)
- #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk
- #define DMA_IFCR_CTCIF3_Pos (9U)
- #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos)
- #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk
- #define DMA_IFCR_CHTIF3_Pos (10U)
- #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos)
- #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk
- #define DMA_IFCR_CTEIF3_Pos (11U)
- #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos)
- #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk
- #define DMA_IFCR_CGIF4_Pos (12U)
- #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos)
- #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk
- #define DMA_IFCR_CTCIF4_Pos (13U)
- #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos)
- #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk
- #define DMA_IFCR_CHTIF4_Pos (14U)
- #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos)
- #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk
- #define DMA_IFCR_CTEIF4_Pos (15U)
- #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos)
- #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk
- #define DMA_IFCR_CGIF5_Pos (16U)
- #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos)
- #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk
- #define DMA_IFCR_CTCIF5_Pos (17U)
- #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos)
- #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk
- #define DMA_IFCR_CHTIF5_Pos (18U)
- #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos)
- #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk
- #define DMA_IFCR_CTEIF5_Pos (19U)
- #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos)
- #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk
- #define DMA_IFCR_CGIF6_Pos (20U)
- #define DMA_IFCR_CGIF6_Msk (0x1U << DMA_IFCR_CGIF6_Pos)
- #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk
- #define DMA_IFCR_CTCIF6_Pos (21U)
- #define DMA_IFCR_CTCIF6_Msk (0x1U << DMA_IFCR_CTCIF6_Pos)
- #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk
- #define DMA_IFCR_CHTIF6_Pos (22U)
- #define DMA_IFCR_CHTIF6_Msk (0x1U << DMA_IFCR_CHTIF6_Pos)
- #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk
- #define DMA_IFCR_CTEIF6_Pos (23U)
- #define DMA_IFCR_CTEIF6_Msk (0x1U << DMA_IFCR_CTEIF6_Pos)
- #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk
- #define DMA_IFCR_CGIF7_Pos (24U)
- #define DMA_IFCR_CGIF7_Msk (0x1U << DMA_IFCR_CGIF7_Pos)
- #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk
- #define DMA_IFCR_CTCIF7_Pos (25U)
- #define DMA_IFCR_CTCIF7_Msk (0x1U << DMA_IFCR_CTCIF7_Pos)
- #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk
- #define DMA_IFCR_CHTIF7_Pos (26U)
- #define DMA_IFCR_CHTIF7_Msk (0x1U << DMA_IFCR_CHTIF7_Pos)
- #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk
- #define DMA_IFCR_CTEIF7_Pos (27U)
- #define DMA_IFCR_CTEIF7_Msk (0x1U << DMA_IFCR_CTEIF7_Pos)
- #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk
- #define DMA_CCR_EN_Pos (0U)
- #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos)
- #define DMA_CCR_EN DMA_CCR_EN_Msk
- #define DMA_CCR_TCIE_Pos (1U)
- #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos)
- #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk
- #define DMA_CCR_HTIE_Pos (2U)
- #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos)
- #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk
- #define DMA_CCR_TEIE_Pos (3U)
- #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos)
- #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk
- #define DMA_CCR_DIR_Pos (4U)
- #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos)
- #define DMA_CCR_DIR DMA_CCR_DIR_Msk
- #define DMA_CCR_CIRC_Pos (5U)
- #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos)
- #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk
- #define DMA_CCR_PINC_Pos (6U)
- #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos)
- #define DMA_CCR_PINC DMA_CCR_PINC_Msk
- #define DMA_CCR_MINC_Pos (7U)
- #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos)
- #define DMA_CCR_MINC DMA_CCR_MINC_Msk
- #define DMA_CCR_PSIZE_Pos (8U)
- #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos)
- #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk
- #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos)
- #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos)
- #define DMA_CCR_MSIZE_Pos (10U)
- #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos)
- #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk
- #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos)
- #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos)
- #define DMA_CCR_PL_Pos (12U)
- #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos)
- #define DMA_CCR_PL DMA_CCR_PL_Msk
- #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos)
- #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos)
- #define DMA_CCR_MEM2MEM_Pos (14U)
- #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos)
- #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk
- #define DMA_CNDTR_NDT_Pos (0U)
- #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos)
- #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk
- #define DMA_CPAR_PA_Pos (0U)
- #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos)
- #define DMA_CPAR_PA DMA_CPAR_PA_Msk
- #define DMA_CMAR_MA_Pos (0U)
- #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos)
- #define DMA_CMAR_MA DMA_CMAR_MA_Msk
- #define DMA_CSELR_C1S_Pos (0U)
- #define DMA_CSELR_C1S_Msk (0xFU << DMA_CSELR_C1S_Pos)
- #define DMA_CSELR_C1S DMA_CSELR_C1S_Msk
- #define DMA_CSELR_C2S_Pos (4U)
- #define DMA_CSELR_C2S_Msk (0xFU << DMA_CSELR_C2S_Pos)
- #define DMA_CSELR_C2S DMA_CSELR_C2S_Msk
- #define DMA_CSELR_C3S_Pos (8U)
- #define DMA_CSELR_C3S_Msk (0xFU << DMA_CSELR_C3S_Pos)
- #define DMA_CSELR_C3S DMA_CSELR_C3S_Msk
- #define DMA_CSELR_C4S_Pos (12U)
- #define DMA_CSELR_C4S_Msk (0xFU << DMA_CSELR_C4S_Pos)
- #define DMA_CSELR_C4S DMA_CSELR_C4S_Msk
- #define DMA_CSELR_C5S_Pos (16U)
- #define DMA_CSELR_C5S_Msk (0xFU << DMA_CSELR_C5S_Pos)
- #define DMA_CSELR_C5S DMA_CSELR_C5S_Msk
- #define DMA_CSELR_C6S_Pos (20U)
- #define DMA_CSELR_C6S_Msk (0xFU << DMA_CSELR_C6S_Pos)
- #define DMA_CSELR_C6S DMA_CSELR_C6S_Msk
- #define DMA_CSELR_C7S_Pos (24U)
- #define DMA_CSELR_C7S_Msk (0xFU << DMA_CSELR_C7S_Pos)
- #define DMA_CSELR_C7S DMA_CSELR_C7S_Msk
- #define EXTI_IMR_IM0_Pos (0U)
- #define EXTI_IMR_IM0_Msk (0x1U << EXTI_IMR_IM0_Pos)
- #define EXTI_IMR_IM0 EXTI_IMR_IM0_Msk
- #define EXTI_IMR_IM1_Pos (1U)
- #define EXTI_IMR_IM1_Msk (0x1U << EXTI_IMR_IM1_Pos)
- #define EXTI_IMR_IM1 EXTI_IMR_IM1_Msk
- #define EXTI_IMR_IM2_Pos (2U)
- #define EXTI_IMR_IM2_Msk (0x1U << EXTI_IMR_IM2_Pos)
- #define EXTI_IMR_IM2 EXTI_IMR_IM2_Msk
- #define EXTI_IMR_IM3_Pos (3U)
- #define EXTI_IMR_IM3_Msk (0x1U << EXTI_IMR_IM3_Pos)
- #define EXTI_IMR_IM3 EXTI_IMR_IM3_Msk
- #define EXTI_IMR_IM4_Pos (4U)
- #define EXTI_IMR_IM4_Msk (0x1U << EXTI_IMR_IM4_Pos)
- #define EXTI_IMR_IM4 EXTI_IMR_IM4_Msk
- #define EXTI_IMR_IM5_Pos (5U)
- #define EXTI_IMR_IM5_Msk (0x1U << EXTI_IMR_IM5_Pos)
- #define EXTI_IMR_IM5 EXTI_IMR_IM5_Msk
- #define EXTI_IMR_IM6_Pos (6U)
- #define EXTI_IMR_IM6_Msk (0x1U << EXTI_IMR_IM6_Pos)
- #define EXTI_IMR_IM6 EXTI_IMR_IM6_Msk
- #define EXTI_IMR_IM7_Pos (7U)
- #define EXTI_IMR_IM7_Msk (0x1U << EXTI_IMR_IM7_Pos)
- #define EXTI_IMR_IM7 EXTI_IMR_IM7_Msk
- #define EXTI_IMR_IM8_Pos (8U)
- #define EXTI_IMR_IM8_Msk (0x1U << EXTI_IMR_IM8_Pos)
- #define EXTI_IMR_IM8 EXTI_IMR_IM8_Msk
- #define EXTI_IMR_IM9_Pos (9U)
- #define EXTI_IMR_IM9_Msk (0x1U << EXTI_IMR_IM9_Pos)
- #define EXTI_IMR_IM9 EXTI_IMR_IM9_Msk
- #define EXTI_IMR_IM10_Pos (10U)
- #define EXTI_IMR_IM10_Msk (0x1U << EXTI_IMR_IM10_Pos)
- #define EXTI_IMR_IM10 EXTI_IMR_IM10_Msk
- #define EXTI_IMR_IM11_Pos (11U)
- #define EXTI_IMR_IM11_Msk (0x1U << EXTI_IMR_IM11_Pos)
- #define EXTI_IMR_IM11 EXTI_IMR_IM11_Msk
- #define EXTI_IMR_IM12_Pos (12U)
- #define EXTI_IMR_IM12_Msk (0x1U << EXTI_IMR_IM12_Pos)
- #define EXTI_IMR_IM12 EXTI_IMR_IM12_Msk
- #define EXTI_IMR_IM13_Pos (13U)
- #define EXTI_IMR_IM13_Msk (0x1U << EXTI_IMR_IM13_Pos)
- #define EXTI_IMR_IM13 EXTI_IMR_IM13_Msk
- #define EXTI_IMR_IM14_Pos (14U)
- #define EXTI_IMR_IM14_Msk (0x1U << EXTI_IMR_IM14_Pos)
- #define EXTI_IMR_IM14 EXTI_IMR_IM14_Msk
- #define EXTI_IMR_IM15_Pos (15U)
- #define EXTI_IMR_IM15_Msk (0x1U << EXTI_IMR_IM15_Pos)
- #define EXTI_IMR_IM15 EXTI_IMR_IM15_Msk
- #define EXTI_IMR_IM16_Pos (16U)
- #define EXTI_IMR_IM16_Msk (0x1U << EXTI_IMR_IM16_Pos)
- #define EXTI_IMR_IM16 EXTI_IMR_IM16_Msk
- #define EXTI_IMR_IM17_Pos (17U)
- #define EXTI_IMR_IM17_Msk (0x1U << EXTI_IMR_IM17_Pos)
- #define EXTI_IMR_IM17 EXTI_IMR_IM17_Msk
- #define EXTI_IMR_IM18_Pos (18U)
- #define EXTI_IMR_IM18_Msk (0x1U << EXTI_IMR_IM18_Pos)
- #define EXTI_IMR_IM18 EXTI_IMR_IM18_Msk
- #define EXTI_IMR_IM19_Pos (19U)
- #define EXTI_IMR_IM19_Msk (0x1U << EXTI_IMR_IM19_Pos)
- #define EXTI_IMR_IM19 EXTI_IMR_IM19_Msk
- #define EXTI_IMR_IM20_Pos (20U)
- #define EXTI_IMR_IM20_Msk (0x1U << EXTI_IMR_IM20_Pos)
- #define EXTI_IMR_IM20 EXTI_IMR_IM20_Msk
- #define EXTI_IMR_IM21_Pos (21U)
- #define EXTI_IMR_IM21_Msk (0x1U << EXTI_IMR_IM21_Pos)
- #define EXTI_IMR_IM21 EXTI_IMR_IM21_Msk
- #define EXTI_IMR_IM22_Pos (22U)
- #define EXTI_IMR_IM22_Msk (0x1U << EXTI_IMR_IM22_Pos)
- #define EXTI_IMR_IM22 EXTI_IMR_IM22_Msk
- #define EXTI_IMR_IM23_Pos (23U)
- #define EXTI_IMR_IM23_Msk (0x1U << EXTI_IMR_IM23_Pos)
- #define EXTI_IMR_IM23 EXTI_IMR_IM23_Msk
- #define EXTI_IMR_IM24_Pos (24U)
- #define EXTI_IMR_IM24_Msk (0x1U << EXTI_IMR_IM24_Pos)
- #define EXTI_IMR_IM24 EXTI_IMR_IM24_Msk
- #define EXTI_IMR_IM25_Pos (25U)
- #define EXTI_IMR_IM25_Msk (0x1U << EXTI_IMR_IM25_Pos)
- #define EXTI_IMR_IM25 EXTI_IMR_IM25_Msk
- #define EXTI_IMR_IM26_Pos (26U)
- #define EXTI_IMR_IM26_Msk (0x1U << EXTI_IMR_IM26_Pos)
- #define EXTI_IMR_IM26 EXTI_IMR_IM26_Msk
- #define EXTI_IMR_IM28_Pos (28U)
- #define EXTI_IMR_IM28_Msk (0x1U << EXTI_IMR_IM28_Pos)
- #define EXTI_IMR_IM28 EXTI_IMR_IM28_Msk
- #define EXTI_IMR_IM29_Pos (29U)
- #define EXTI_IMR_IM29_Msk (0x1U << EXTI_IMR_IM29_Pos)
- #define EXTI_IMR_IM29 EXTI_IMR_IM29_Msk
- #define EXTI_IMR_IM_Pos (0U)
- #define EXTI_IMR_IM_Msk (0x37FFFFFFU << EXTI_IMR_IM_Pos)
- #define EXTI_IMR_IM EXTI_IMR_IM_Msk
- #define EXTI_EMR_EM0_Pos (0U)
- #define EXTI_EMR_EM0_Msk (0x1U << EXTI_EMR_EM0_Pos)
- #define EXTI_EMR_EM0 EXTI_EMR_EM0_Msk
- #define EXTI_EMR_EM1_Pos (1U)
- #define EXTI_EMR_EM1_Msk (0x1U << EXTI_EMR_EM1_Pos)
- #define EXTI_EMR_EM1 EXTI_EMR_EM1_Msk
- #define EXTI_EMR_EM2_Pos (2U)
- #define EXTI_EMR_EM2_Msk (0x1U << EXTI_EMR_EM2_Pos)
- #define EXTI_EMR_EM2 EXTI_EMR_EM2_Msk
- #define EXTI_EMR_EM3_Pos (3U)
- #define EXTI_EMR_EM3_Msk (0x1U << EXTI_EMR_EM3_Pos)
- #define EXTI_EMR_EM3 EXTI_EMR_EM3_Msk
- #define EXTI_EMR_EM4_Pos (4U)
- #define EXTI_EMR_EM4_Msk (0x1U << EXTI_EMR_EM4_Pos)
- #define EXTI_EMR_EM4 EXTI_EMR_EM4_Msk
- #define EXTI_EMR_EM5_Pos (5U)
- #define EXTI_EMR_EM5_Msk (0x1U << EXTI_EMR_EM5_Pos)
- #define EXTI_EMR_EM5 EXTI_EMR_EM5_Msk
- #define EXTI_EMR_EM6_Pos (6U)
- #define EXTI_EMR_EM6_Msk (0x1U << EXTI_EMR_EM6_Pos)
- #define EXTI_EMR_EM6 EXTI_EMR_EM6_Msk
- #define EXTI_EMR_EM7_Pos (7U)
- #define EXTI_EMR_EM7_Msk (0x1U << EXTI_EMR_EM7_Pos)
- #define EXTI_EMR_EM7 EXTI_EMR_EM7_Msk
- #define EXTI_EMR_EM8_Pos (8U)
- #define EXTI_EMR_EM8_Msk (0x1U << EXTI_EMR_EM8_Pos)
- #define EXTI_EMR_EM8 EXTI_EMR_EM8_Msk
- #define EXTI_EMR_EM9_Pos (9U)
- #define EXTI_EMR_EM9_Msk (0x1U << EXTI_EMR_EM9_Pos)
- #define EXTI_EMR_EM9 EXTI_EMR_EM9_Msk
- #define EXTI_EMR_EM10_Pos (10U)
- #define EXTI_EMR_EM10_Msk (0x1U << EXTI_EMR_EM10_Pos)
- #define EXTI_EMR_EM10 EXTI_EMR_EM10_Msk
- #define EXTI_EMR_EM11_Pos (11U)
- #define EXTI_EMR_EM11_Msk (0x1U << EXTI_EMR_EM11_Pos)
- #define EXTI_EMR_EM11 EXTI_EMR_EM11_Msk
- #define EXTI_EMR_EM12_Pos (12U)
- #define EXTI_EMR_EM12_Msk (0x1U << EXTI_EMR_EM12_Pos)
- #define EXTI_EMR_EM12 EXTI_EMR_EM12_Msk
- #define EXTI_EMR_EM13_Pos (13U)
- #define EXTI_EMR_EM13_Msk (0x1U << EXTI_EMR_EM13_Pos)
- #define EXTI_EMR_EM13 EXTI_EMR_EM13_Msk
- #define EXTI_EMR_EM14_Pos (14U)
- #define EXTI_EMR_EM14_Msk (0x1U << EXTI_EMR_EM14_Pos)
- #define EXTI_EMR_EM14 EXTI_EMR_EM14_Msk
- #define EXTI_EMR_EM15_Pos (15U)
- #define EXTI_EMR_EM15_Msk (0x1U << EXTI_EMR_EM15_Pos)
- #define EXTI_EMR_EM15 EXTI_EMR_EM15_Msk
- #define EXTI_EMR_EM16_Pos (16U)
- #define EXTI_EMR_EM16_Msk (0x1U << EXTI_EMR_EM16_Pos)
- #define EXTI_EMR_EM16 EXTI_EMR_EM16_Msk
- #define EXTI_EMR_EM17_Pos (17U)
- #define EXTI_EMR_EM17_Msk (0x1U << EXTI_EMR_EM17_Pos)
- #define EXTI_EMR_EM17 EXTI_EMR_EM17_Msk
- #define EXTI_EMR_EM18_Pos (18U)
- #define EXTI_EMR_EM18_Msk (0x1U << EXTI_EMR_EM18_Pos)
- #define EXTI_EMR_EM18 EXTI_EMR_EM18_Msk
- #define EXTI_EMR_EM19_Pos (19U)
- #define EXTI_EMR_EM19_Msk (0x1U << EXTI_EMR_EM19_Pos)
- #define EXTI_EMR_EM19 EXTI_EMR_EM19_Msk
- #define EXTI_EMR_EM20_Pos (20U)
- #define EXTI_EMR_EM20_Msk (0x1U << EXTI_EMR_EM20_Pos)
- #define EXTI_EMR_EM20 EXTI_EMR_EM20_Msk
- #define EXTI_EMR_EM21_Pos (21U)
- #define EXTI_EMR_EM21_Msk (0x1U << EXTI_EMR_EM21_Pos)
- #define EXTI_EMR_EM21 EXTI_EMR_EM21_Msk
- #define EXTI_EMR_EM22_Pos (22U)
- #define EXTI_EMR_EM22_Msk (0x1U << EXTI_EMR_EM22_Pos)
- #define EXTI_EMR_EM22 EXTI_EMR_EM22_Msk
- #define EXTI_EMR_EM23_Pos (23U)
- #define EXTI_EMR_EM23_Msk (0x1U << EXTI_EMR_EM23_Pos)
- #define EXTI_EMR_EM23 EXTI_EMR_EM23_Msk
- #define EXTI_EMR_EM24_Pos (24U)
- #define EXTI_EMR_EM24_Msk (0x1U << EXTI_EMR_EM24_Pos)
- #define EXTI_EMR_EM24 EXTI_EMR_EM24_Msk
- #define EXTI_EMR_EM25_Pos (25U)
- #define EXTI_EMR_EM25_Msk (0x1U << EXTI_EMR_EM25_Pos)
- #define EXTI_EMR_EM25 EXTI_EMR_EM25_Msk
- #define EXTI_EMR_EM26_Pos (26U)
- #define EXTI_EMR_EM26_Msk (0x1U << EXTI_EMR_EM26_Pos)
- #define EXTI_EMR_EM26 EXTI_EMR_EM26_Msk
- #define EXTI_EMR_EM28_Pos (28U)
- #define EXTI_EMR_EM28_Msk (0x1U << EXTI_EMR_EM28_Pos)
- #define EXTI_EMR_EM28 EXTI_EMR_EM28_Msk
- #define EXTI_EMR_EM29_Pos (29U)
- #define EXTI_EMR_EM29_Msk (0x1U << EXTI_EMR_EM29_Pos)
- #define EXTI_EMR_EM29 EXTI_EMR_EM29_Msk
- #define EXTI_RTSR_RT0_Pos (0U)
- #define EXTI_RTSR_RT0_Msk (0x1U << EXTI_RTSR_RT0_Pos)
- #define EXTI_RTSR_RT0 EXTI_RTSR_RT0_Msk
- #define EXTI_RTSR_RT1_Pos (1U)
- #define EXTI_RTSR_RT1_Msk (0x1U << EXTI_RTSR_RT1_Pos)
- #define EXTI_RTSR_RT1 EXTI_RTSR_RT1_Msk
- #define EXTI_RTSR_RT2_Pos (2U)
- #define EXTI_RTSR_RT2_Msk (0x1U << EXTI_RTSR_RT2_Pos)
- #define EXTI_RTSR_RT2 EXTI_RTSR_RT2_Msk
- #define EXTI_RTSR_RT3_Pos (3U)
- #define EXTI_RTSR_RT3_Msk (0x1U << EXTI_RTSR_RT3_Pos)
- #define EXTI_RTSR_RT3 EXTI_RTSR_RT3_Msk
- #define EXTI_RTSR_RT4_Pos (4U)
- #define EXTI_RTSR_RT4_Msk (0x1U << EXTI_RTSR_RT4_Pos)
- #define EXTI_RTSR_RT4 EXTI_RTSR_RT4_Msk
- #define EXTI_RTSR_RT5_Pos (5U)
- #define EXTI_RTSR_RT5_Msk (0x1U << EXTI_RTSR_RT5_Pos)
- #define EXTI_RTSR_RT5 EXTI_RTSR_RT5_Msk
- #define EXTI_RTSR_RT6_Pos (6U)
- #define EXTI_RTSR_RT6_Msk (0x1U << EXTI_RTSR_RT6_Pos)
- #define EXTI_RTSR_RT6 EXTI_RTSR_RT6_Msk
- #define EXTI_RTSR_RT7_Pos (7U)
- #define EXTI_RTSR_RT7_Msk (0x1U << EXTI_RTSR_RT7_Pos)
- #define EXTI_RTSR_RT7 EXTI_RTSR_RT7_Msk
- #define EXTI_RTSR_RT8_Pos (8U)
- #define EXTI_RTSR_RT8_Msk (0x1U << EXTI_RTSR_RT8_Pos)
- #define EXTI_RTSR_RT8 EXTI_RTSR_RT8_Msk
- #define EXTI_RTSR_RT9_Pos (9U)
- #define EXTI_RTSR_RT9_Msk (0x1U << EXTI_RTSR_RT9_Pos)
- #define EXTI_RTSR_RT9 EXTI_RTSR_RT9_Msk
- #define EXTI_RTSR_RT10_Pos (10U)
- #define EXTI_RTSR_RT10_Msk (0x1U << EXTI_RTSR_RT10_Pos)
- #define EXTI_RTSR_RT10 EXTI_RTSR_RT10_Msk
- #define EXTI_RTSR_RT11_Pos (11U)
- #define EXTI_RTSR_RT11_Msk (0x1U << EXTI_RTSR_RT11_Pos)
- #define EXTI_RTSR_RT11 EXTI_RTSR_RT11_Msk
- #define EXTI_RTSR_RT12_Pos (12U)
- #define EXTI_RTSR_RT12_Msk (0x1U << EXTI_RTSR_RT12_Pos)
- #define EXTI_RTSR_RT12 EXTI_RTSR_RT12_Msk
- #define EXTI_RTSR_RT13_Pos (13U)
- #define EXTI_RTSR_RT13_Msk (0x1U << EXTI_RTSR_RT13_Pos)
- #define EXTI_RTSR_RT13 EXTI_RTSR_RT13_Msk
- #define EXTI_RTSR_RT14_Pos (14U)
- #define EXTI_RTSR_RT14_Msk (0x1U << EXTI_RTSR_RT14_Pos)
- #define EXTI_RTSR_RT14 EXTI_RTSR_RT14_Msk
- #define EXTI_RTSR_RT15_Pos (15U)
- #define EXTI_RTSR_RT15_Msk (0x1U << EXTI_RTSR_RT15_Pos)
- #define EXTI_RTSR_RT15 EXTI_RTSR_RT15_Msk
- #define EXTI_RTSR_RT16_Pos (16U)
- #define EXTI_RTSR_RT16_Msk (0x1U << EXTI_RTSR_RT16_Pos)
- #define EXTI_RTSR_RT16 EXTI_RTSR_RT16_Msk
- #define EXTI_RTSR_RT17_Pos (17U)
- #define EXTI_RTSR_RT17_Msk (0x1U << EXTI_RTSR_RT17_Pos)
- #define EXTI_RTSR_RT17 EXTI_RTSR_RT17_Msk
- #define EXTI_RTSR_RT19_Pos (19U)
- #define EXTI_RTSR_RT19_Msk (0x1U << EXTI_RTSR_RT19_Pos)
- #define EXTI_RTSR_RT19 EXTI_RTSR_RT19_Msk
- #define EXTI_RTSR_RT20_Pos (20U)
- #define EXTI_RTSR_RT20_Msk (0x1U << EXTI_RTSR_RT20_Pos)
- #define EXTI_RTSR_RT20 EXTI_RTSR_RT20_Msk
- #define EXTI_RTSR_RT21_Pos (21U)
- #define EXTI_RTSR_RT21_Msk (0x1U << EXTI_RTSR_RT21_Pos)
- #define EXTI_RTSR_RT21 EXTI_RTSR_RT21_Msk
- #define EXTI_RTSR_RT22_Pos (22U)
- #define EXTI_RTSR_RT22_Msk (0x1U << EXTI_RTSR_RT22_Pos)
- #define EXTI_RTSR_RT22 EXTI_RTSR_RT22_Msk
- #define EXTI_RTSR_TR0 EXTI_RTSR_RT0
- #define EXTI_RTSR_TR1 EXTI_RTSR_RT1
- #define EXTI_RTSR_TR2 EXTI_RTSR_RT2
- #define EXTI_RTSR_TR3 EXTI_RTSR_RT3
- #define EXTI_RTSR_TR4 EXTI_RTSR_RT4
- #define EXTI_RTSR_TR5 EXTI_RTSR_RT5
- #define EXTI_RTSR_TR6 EXTI_RTSR_RT6
- #define EXTI_RTSR_TR7 EXTI_RTSR_RT7
- #define EXTI_RTSR_TR8 EXTI_RTSR_RT8
- #define EXTI_RTSR_TR9 EXTI_RTSR_RT9
- #define EXTI_RTSR_TR10 EXTI_RTSR_RT10
- #define EXTI_RTSR_TR11 EXTI_RTSR_RT11
- #define EXTI_RTSR_TR12 EXTI_RTSR_RT12
- #define EXTI_RTSR_TR13 EXTI_RTSR_RT13
- #define EXTI_RTSR_TR14 EXTI_RTSR_RT14
- #define EXTI_RTSR_TR15 EXTI_RTSR_RT15
- #define EXTI_RTSR_TR16 EXTI_RTSR_RT16
- #define EXTI_RTSR_TR17 EXTI_RTSR_RT17
- #define EXTI_RTSR_TR19 EXTI_RTSR_RT19
- #define EXTI_RTSR_TR20 EXTI_RTSR_RT20
- #define EXTI_RTSR_TR21 EXTI_RTSR_RT21
- #define EXTI_RTSR_TR22 EXTI_RTSR_RT22
- #define EXTI_FTSR_FT0_Pos (0U)
- #define EXTI_FTSR_FT0_Msk (0x1U << EXTI_FTSR_FT0_Pos)
- #define EXTI_FTSR_FT0 EXTI_FTSR_FT0_Msk
- #define EXTI_FTSR_FT1_Pos (1U)
- #define EXTI_FTSR_FT1_Msk (0x1U << EXTI_FTSR_FT1_Pos)
- #define EXTI_FTSR_FT1 EXTI_FTSR_FT1_Msk
- #define EXTI_FTSR_FT2_Pos (2U)
- #define EXTI_FTSR_FT2_Msk (0x1U << EXTI_FTSR_FT2_Pos)
- #define EXTI_FTSR_FT2 EXTI_FTSR_FT2_Msk
- #define EXTI_FTSR_FT3_Pos (3U)
- #define EXTI_FTSR_FT3_Msk (0x1U << EXTI_FTSR_FT3_Pos)
- #define EXTI_FTSR_FT3 EXTI_FTSR_FT3_Msk
- #define EXTI_FTSR_FT4_Pos (4U)
- #define EXTI_FTSR_FT4_Msk (0x1U << EXTI_FTSR_FT4_Pos)
- #define EXTI_FTSR_FT4 EXTI_FTSR_FT4_Msk
- #define EXTI_FTSR_FT5_Pos (5U)
- #define EXTI_FTSR_FT5_Msk (0x1U << EXTI_FTSR_FT5_Pos)
- #define EXTI_FTSR_FT5 EXTI_FTSR_FT5_Msk
- #define EXTI_FTSR_FT6_Pos (6U)
- #define EXTI_FTSR_FT6_Msk (0x1U << EXTI_FTSR_FT6_Pos)
- #define EXTI_FTSR_FT6 EXTI_FTSR_FT6_Msk
- #define EXTI_FTSR_FT7_Pos (7U)
- #define EXTI_FTSR_FT7_Msk (0x1U << EXTI_FTSR_FT7_Pos)
- #define EXTI_FTSR_FT7 EXTI_FTSR_FT7_Msk
- #define EXTI_FTSR_FT8_Pos (8U)
- #define EXTI_FTSR_FT8_Msk (0x1U << EXTI_FTSR_FT8_Pos)
- #define EXTI_FTSR_FT8 EXTI_FTSR_FT8_Msk
- #define EXTI_FTSR_FT9_Pos (9U)
- #define EXTI_FTSR_FT9_Msk (0x1U << EXTI_FTSR_FT9_Pos)
- #define EXTI_FTSR_FT9 EXTI_FTSR_FT9_Msk
- #define EXTI_FTSR_FT10_Pos (10U)
- #define EXTI_FTSR_FT10_Msk (0x1U << EXTI_FTSR_FT10_Pos)
- #define EXTI_FTSR_FT10 EXTI_FTSR_FT10_Msk
- #define EXTI_FTSR_FT11_Pos (11U)
- #define EXTI_FTSR_FT11_Msk (0x1U << EXTI_FTSR_FT11_Pos)
- #define EXTI_FTSR_FT11 EXTI_FTSR_FT11_Msk
- #define EXTI_FTSR_FT12_Pos (12U)
- #define EXTI_FTSR_FT12_Msk (0x1U << EXTI_FTSR_FT12_Pos)
- #define EXTI_FTSR_FT12 EXTI_FTSR_FT12_Msk
- #define EXTI_FTSR_FT13_Pos (13U)
- #define EXTI_FTSR_FT13_Msk (0x1U << EXTI_FTSR_FT13_Pos)
- #define EXTI_FTSR_FT13 EXTI_FTSR_FT13_Msk
- #define EXTI_FTSR_FT14_Pos (14U)
- #define EXTI_FTSR_FT14_Msk (0x1U << EXTI_FTSR_FT14_Pos)
- #define EXTI_FTSR_FT14 EXTI_FTSR_FT14_Msk
- #define EXTI_FTSR_FT15_Pos (15U)
- #define EXTI_FTSR_FT15_Msk (0x1U << EXTI_FTSR_FT15_Pos)
- #define EXTI_FTSR_FT15 EXTI_FTSR_FT15_Msk
- #define EXTI_FTSR_FT16_Pos (16U)
- #define EXTI_FTSR_FT16_Msk (0x1U << EXTI_FTSR_FT16_Pos)
- #define EXTI_FTSR_FT16 EXTI_FTSR_FT16_Msk
- #define EXTI_FTSR_FT17_Pos (17U)
- #define EXTI_FTSR_FT17_Msk (0x1U << EXTI_FTSR_FT17_Pos)
- #define EXTI_FTSR_FT17 EXTI_FTSR_FT17_Msk
- #define EXTI_FTSR_FT19_Pos (19U)
- #define EXTI_FTSR_FT19_Msk (0x1U << EXTI_FTSR_FT19_Pos)
- #define EXTI_FTSR_FT19 EXTI_FTSR_FT19_Msk
- #define EXTI_FTSR_FT20_Pos (20U)
- #define EXTI_FTSR_FT20_Msk (0x1U << EXTI_FTSR_FT20_Pos)
- #define EXTI_FTSR_FT20 EXTI_FTSR_FT20_Msk
- #define EXTI_FTSR_FT21_Pos (21U)
- #define EXTI_FTSR_FT21_Msk (0x1U << EXTI_FTSR_FT21_Pos)
- #define EXTI_FTSR_FT21 EXTI_FTSR_FT21_Msk
- #define EXTI_FTSR_FT22_Pos (22U)
- #define EXTI_FTSR_FT22_Msk (0x1U << EXTI_FTSR_FT22_Pos)
- #define EXTI_FTSR_FT22 EXTI_FTSR_FT22_Msk
- #define EXTI_FTSR_TR0 EXTI_FTSR_FT0
- #define EXTI_FTSR_TR1 EXTI_FTSR_FT1
- #define EXTI_FTSR_TR2 EXTI_FTSR_FT2
- #define EXTI_FTSR_TR3 EXTI_FTSR_FT3
- #define EXTI_FTSR_TR4 EXTI_FTSR_FT4
- #define EXTI_FTSR_TR5 EXTI_FTSR_FT5
- #define EXTI_FTSR_TR6 EXTI_FTSR_FT6
- #define EXTI_FTSR_TR7 EXTI_FTSR_FT7
- #define EXTI_FTSR_TR8 EXTI_FTSR_FT8
- #define EXTI_FTSR_TR9 EXTI_FTSR_FT9
- #define EXTI_FTSR_TR10 EXTI_FTSR_FT10
- #define EXTI_FTSR_TR11 EXTI_FTSR_FT11
- #define EXTI_FTSR_TR12 EXTI_FTSR_FT12
- #define EXTI_FTSR_TR13 EXTI_FTSR_FT13
- #define EXTI_FTSR_TR14 EXTI_FTSR_FT14
- #define EXTI_FTSR_TR15 EXTI_FTSR_FT15
- #define EXTI_FTSR_TR16 EXTI_FTSR_FT16
- #define EXTI_FTSR_TR17 EXTI_FTSR_FT17
- #define EXTI_FTSR_TR19 EXTI_FTSR_FT19
- #define EXTI_FTSR_TR20 EXTI_FTSR_FT20
- #define EXTI_FTSR_TR21 EXTI_FTSR_FT21
- #define EXTI_FTSR_TR22 EXTI_FTSR_FT22
- #define EXTI_SWIER_SWI0_Pos (0U)
- #define EXTI_SWIER_SWI0_Msk (0x1U << EXTI_SWIER_SWI0_Pos)
- #define EXTI_SWIER_SWI0 EXTI_SWIER_SWI0_Msk
- #define EXTI_SWIER_SWI1_Pos (1U)
- #define EXTI_SWIER_SWI1_Msk (0x1U << EXTI_SWIER_SWI1_Pos)
- #define EXTI_SWIER_SWI1 EXTI_SWIER_SWI1_Msk
- #define EXTI_SWIER_SWI2_Pos (2U)
- #define EXTI_SWIER_SWI2_Msk (0x1U << EXTI_SWIER_SWI2_Pos)
- #define EXTI_SWIER_SWI2 EXTI_SWIER_SWI2_Msk
- #define EXTI_SWIER_SWI3_Pos (3U)
- #define EXTI_SWIER_SWI3_Msk (0x1U << EXTI_SWIER_SWI3_Pos)
- #define EXTI_SWIER_SWI3 EXTI_SWIER_SWI3_Msk
- #define EXTI_SWIER_SWI4_Pos (4U)
- #define EXTI_SWIER_SWI4_Msk (0x1U << EXTI_SWIER_SWI4_Pos)
- #define EXTI_SWIER_SWI4 EXTI_SWIER_SWI4_Msk
- #define EXTI_SWIER_SWI5_Pos (5U)
- #define EXTI_SWIER_SWI5_Msk (0x1U << EXTI_SWIER_SWI5_Pos)
- #define EXTI_SWIER_SWI5 EXTI_SWIER_SWI5_Msk
- #define EXTI_SWIER_SWI6_Pos (6U)
- #define EXTI_SWIER_SWI6_Msk (0x1U << EXTI_SWIER_SWI6_Pos)
- #define EXTI_SWIER_SWI6 EXTI_SWIER_SWI6_Msk
- #define EXTI_SWIER_SWI7_Pos (7U)
- #define EXTI_SWIER_SWI7_Msk (0x1U << EXTI_SWIER_SWI7_Pos)
- #define EXTI_SWIER_SWI7 EXTI_SWIER_SWI7_Msk
- #define EXTI_SWIER_SWI8_Pos (8U)
- #define EXTI_SWIER_SWI8_Msk (0x1U << EXTI_SWIER_SWI8_Pos)
- #define EXTI_SWIER_SWI8 EXTI_SWIER_SWI8_Msk
- #define EXTI_SWIER_SWI9_Pos (9U)
- #define EXTI_SWIER_SWI9_Msk (0x1U << EXTI_SWIER_SWI9_Pos)
- #define EXTI_SWIER_SWI9 EXTI_SWIER_SWI9_Msk
- #define EXTI_SWIER_SWI10_Pos (10U)
- #define EXTI_SWIER_SWI10_Msk (0x1U << EXTI_SWIER_SWI10_Pos)
- #define EXTI_SWIER_SWI10 EXTI_SWIER_SWI10_Msk
- #define EXTI_SWIER_SWI11_Pos (11U)
- #define EXTI_SWIER_SWI11_Msk (0x1U << EXTI_SWIER_SWI11_Pos)
- #define EXTI_SWIER_SWI11 EXTI_SWIER_SWI11_Msk
- #define EXTI_SWIER_SWI12_Pos (12U)
- #define EXTI_SWIER_SWI12_Msk (0x1U << EXTI_SWIER_SWI12_Pos)
- #define EXTI_SWIER_SWI12 EXTI_SWIER_SWI12_Msk
- #define EXTI_SWIER_SWI13_Pos (13U)
- #define EXTI_SWIER_SWI13_Msk (0x1U << EXTI_SWIER_SWI13_Pos)
- #define EXTI_SWIER_SWI13 EXTI_SWIER_SWI13_Msk
- #define EXTI_SWIER_SWI14_Pos (14U)
- #define EXTI_SWIER_SWI14_Msk (0x1U << EXTI_SWIER_SWI14_Pos)
- #define EXTI_SWIER_SWI14 EXTI_SWIER_SWI14_Msk
- #define EXTI_SWIER_SWI15_Pos (15U)
- #define EXTI_SWIER_SWI15_Msk (0x1U << EXTI_SWIER_SWI15_Pos)
- #define EXTI_SWIER_SWI15 EXTI_SWIER_SWI15_Msk
- #define EXTI_SWIER_SWI16_Pos (16U)
- #define EXTI_SWIER_SWI16_Msk (0x1U << EXTI_SWIER_SWI16_Pos)
- #define EXTI_SWIER_SWI16 EXTI_SWIER_SWI16_Msk
- #define EXTI_SWIER_SWI17_Pos (17U)
- #define EXTI_SWIER_SWI17_Msk (0x1U << EXTI_SWIER_SWI17_Pos)
- #define EXTI_SWIER_SWI17 EXTI_SWIER_SWI17_Msk
- #define EXTI_SWIER_SWI19_Pos (19U)
- #define EXTI_SWIER_SWI19_Msk (0x1U << EXTI_SWIER_SWI19_Pos)
- #define EXTI_SWIER_SWI19 EXTI_SWIER_SWI19_Msk
- #define EXTI_SWIER_SWI20_Pos (20U)
- #define EXTI_SWIER_SWI20_Msk (0x1U << EXTI_SWIER_SWI20_Pos)
- #define EXTI_SWIER_SWI20 EXTI_SWIER_SWI20_Msk
- #define EXTI_SWIER_SWI21_Pos (21U)
- #define EXTI_SWIER_SWI21_Msk (0x1U << EXTI_SWIER_SWI21_Pos)
- #define EXTI_SWIER_SWI21 EXTI_SWIER_SWI21_Msk
- #define EXTI_SWIER_SWI22_Pos (22U)
- #define EXTI_SWIER_SWI22_Msk (0x1U << EXTI_SWIER_SWI22_Pos)
- #define EXTI_SWIER_SWI22 EXTI_SWIER_SWI22_Msk
- #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWI0
- #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWI1
- #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWI2
- #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWI3
- #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWI4
- #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWI5
- #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWI6
- #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWI7
- #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWI8
- #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWI9
- #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWI10
- #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWI11
- #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWI12
- #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWI13
- #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWI14
- #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWI15
- #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWI16
- #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWI17
- #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWI19
- #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWI20
- #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWI21
- #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWI22
- #define EXTI_PR_PIF0_Pos (0U)
- #define EXTI_PR_PIF0_Msk (0x1U << EXTI_PR_PIF0_Pos)
- #define EXTI_PR_PIF0 EXTI_PR_PIF0_Msk
- #define EXTI_PR_PIF1_Pos (1U)
- #define EXTI_PR_PIF1_Msk (0x1U << EXTI_PR_PIF1_Pos)
- #define EXTI_PR_PIF1 EXTI_PR_PIF1_Msk
- #define EXTI_PR_PIF2_Pos (2U)
- #define EXTI_PR_PIF2_Msk (0x1U << EXTI_PR_PIF2_Pos)
- #define EXTI_PR_PIF2 EXTI_PR_PIF2_Msk
- #define EXTI_PR_PIF3_Pos (3U)
- #define EXTI_PR_PIF3_Msk (0x1U << EXTI_PR_PIF3_Pos)
- #define EXTI_PR_PIF3 EXTI_PR_PIF3_Msk
- #define EXTI_PR_PIF4_Pos (4U)
- #define EXTI_PR_PIF4_Msk (0x1U << EXTI_PR_PIF4_Pos)
- #define EXTI_PR_PIF4 EXTI_PR_PIF4_Msk
- #define EXTI_PR_PIF5_Pos (5U)
- #define EXTI_PR_PIF5_Msk (0x1U << EXTI_PR_PIF5_Pos)
- #define EXTI_PR_PIF5 EXTI_PR_PIF5_Msk
- #define EXTI_PR_PIF6_Pos (6U)
- #define EXTI_PR_PIF6_Msk (0x1U << EXTI_PR_PIF6_Pos)
- #define EXTI_PR_PIF6 EXTI_PR_PIF6_Msk
- #define EXTI_PR_PIF7_Pos (7U)
- #define EXTI_PR_PIF7_Msk (0x1U << EXTI_PR_PIF7_Pos)
- #define EXTI_PR_PIF7 EXTI_PR_PIF7_Msk
- #define EXTI_PR_PIF8_Pos (8U)
- #define EXTI_PR_PIF8_Msk (0x1U << EXTI_PR_PIF8_Pos)
- #define EXTI_PR_PIF8 EXTI_PR_PIF8_Msk
- #define EXTI_PR_PIF9_Pos (9U)
- #define EXTI_PR_PIF9_Msk (0x1U << EXTI_PR_PIF9_Pos)
- #define EXTI_PR_PIF9 EXTI_PR_PIF9_Msk
- #define EXTI_PR_PIF10_Pos (10U)
- #define EXTI_PR_PIF10_Msk (0x1U << EXTI_PR_PIF10_Pos)
- #define EXTI_PR_PIF10 EXTI_PR_PIF10_Msk
- #define EXTI_PR_PIF11_Pos (11U)
- #define EXTI_PR_PIF11_Msk (0x1U << EXTI_PR_PIF11_Pos)
- #define EXTI_PR_PIF11 EXTI_PR_PIF11_Msk
- #define EXTI_PR_PIF12_Pos (12U)
- #define EXTI_PR_PIF12_Msk (0x1U << EXTI_PR_PIF12_Pos)
- #define EXTI_PR_PIF12 EXTI_PR_PIF12_Msk
- #define EXTI_PR_PIF13_Pos (13U)
- #define EXTI_PR_PIF13_Msk (0x1U << EXTI_PR_PIF13_Pos)
- #define EXTI_PR_PIF13 EXTI_PR_PIF13_Msk
- #define EXTI_PR_PIF14_Pos (14U)
- #define EXTI_PR_PIF14_Msk (0x1U << EXTI_PR_PIF14_Pos)
- #define EXTI_PR_PIF14 EXTI_PR_PIF14_Msk
- #define EXTI_PR_PIF15_Pos (15U)
- #define EXTI_PR_PIF15_Msk (0x1U << EXTI_PR_PIF15_Pos)
- #define EXTI_PR_PIF15 EXTI_PR_PIF15_Msk
- #define EXTI_PR_PIF16_Pos (16U)
- #define EXTI_PR_PIF16_Msk (0x1U << EXTI_PR_PIF16_Pos)
- #define EXTI_PR_PIF16 EXTI_PR_PIF16_Msk
- #define EXTI_PR_PIF17_Pos (17U)
- #define EXTI_PR_PIF17_Msk (0x1U << EXTI_PR_PIF17_Pos)
- #define EXTI_PR_PIF17 EXTI_PR_PIF17_Msk
- #define EXTI_PR_PIF19_Pos (19U)
- #define EXTI_PR_PIF19_Msk (0x1U << EXTI_PR_PIF19_Pos)
- #define EXTI_PR_PIF19 EXTI_PR_PIF19_Msk
- #define EXTI_PR_PIF20_Pos (20U)
- #define EXTI_PR_PIF20_Msk (0x1U << EXTI_PR_PIF20_Pos)
- #define EXTI_PR_PIF20 EXTI_PR_PIF20_Msk
- #define EXTI_PR_PIF21_Pos (21U)
- #define EXTI_PR_PIF21_Msk (0x1U << EXTI_PR_PIF21_Pos)
- #define EXTI_PR_PIF21 EXTI_PR_PIF21_Msk
- #define EXTI_PR_PIF22_Pos (22U)
- #define EXTI_PR_PIF22_Msk (0x1U << EXTI_PR_PIF22_Pos)
- #define EXTI_PR_PIF22 EXTI_PR_PIF22_Msk
- #define EXTI_PR_PR0 EXTI_PR_PIF0
- #define EXTI_PR_PR1 EXTI_PR_PIF1
- #define EXTI_PR_PR2 EXTI_PR_PIF2
- #define EXTI_PR_PR3 EXTI_PR_PIF3
- #define EXTI_PR_PR4 EXTI_PR_PIF4
- #define EXTI_PR_PR5 EXTI_PR_PIF5
- #define EXTI_PR_PR6 EXTI_PR_PIF6
- #define EXTI_PR_PR7 EXTI_PR_PIF7
- #define EXTI_PR_PR8 EXTI_PR_PIF8
- #define EXTI_PR_PR9 EXTI_PR_PIF9
- #define EXTI_PR_PR10 EXTI_PR_PIF10
- #define EXTI_PR_PR11 EXTI_PR_PIF11
- #define EXTI_PR_PR12 EXTI_PR_PIF12
- #define EXTI_PR_PR13 EXTI_PR_PIF13
- #define EXTI_PR_PR14 EXTI_PR_PIF14
- #define EXTI_PR_PR15 EXTI_PR_PIF15
- #define EXTI_PR_PR16 EXTI_PR_PIF16
- #define EXTI_PR_PR17 EXTI_PR_PIF17
- #define EXTI_PR_PR19 EXTI_PR_PIF19
- #define EXTI_PR_PR20 EXTI_PR_PIF20
- #define EXTI_PR_PR21 EXTI_PR_PIF21
- #define EXTI_PR_PR22 EXTI_PR_PIF22
- #define FLASH_ACR_LATENCY_Pos (0U)
- #define FLASH_ACR_LATENCY_Msk (0x1U << FLASH_ACR_LATENCY_Pos)
- #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
- #define FLASH_ACR_PRFTEN_Pos (1U)
- #define FLASH_ACR_PRFTEN_Msk (0x1U << FLASH_ACR_PRFTEN_Pos)
- #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk
- #define FLASH_ACR_SLEEP_PD_Pos (3U)
- #define FLASH_ACR_SLEEP_PD_Msk (0x1U << FLASH_ACR_SLEEP_PD_Pos)
- #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk
- #define FLASH_ACR_RUN_PD_Pos (4U)
- #define FLASH_ACR_RUN_PD_Msk (0x1U << FLASH_ACR_RUN_PD_Pos)
- #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk
- #define FLASH_ACR_DISAB_BUF_Pos (5U)
- #define FLASH_ACR_DISAB_BUF_Msk (0x1U << FLASH_ACR_DISAB_BUF_Pos)
- #define FLASH_ACR_DISAB_BUF FLASH_ACR_DISAB_BUF_Msk
- #define FLASH_ACR_PRE_READ_Pos (6U)
- #define FLASH_ACR_PRE_READ_Msk (0x1U << FLASH_ACR_PRE_READ_Pos)
- #define FLASH_ACR_PRE_READ FLASH_ACR_PRE_READ_Msk
- #define FLASH_PECR_PELOCK_Pos (0U)
- #define FLASH_PECR_PELOCK_Msk (0x1U << FLASH_PECR_PELOCK_Pos)
- #define FLASH_PECR_PELOCK FLASH_PECR_PELOCK_Msk
- #define FLASH_PECR_PRGLOCK_Pos (1U)
- #define FLASH_PECR_PRGLOCK_Msk (0x1U << FLASH_PECR_PRGLOCK_Pos)
- #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk
- #define FLASH_PECR_OPTLOCK_Pos (2U)
- #define FLASH_PECR_OPTLOCK_Msk (0x1U << FLASH_PECR_OPTLOCK_Pos)
- #define FLASH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk
- #define FLASH_PECR_PROG_Pos (3U)
- #define FLASH_PECR_PROG_Msk (0x1U << FLASH_PECR_PROG_Pos)
- #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk
- #define FLASH_PECR_DATA_Pos (4U)
- #define FLASH_PECR_DATA_Msk (0x1U << FLASH_PECR_DATA_Pos)
- #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk
- #define FLASH_PECR_FIX_Pos (8U)
- #define FLASH_PECR_FIX_Msk (0x1U << FLASH_PECR_FIX_Pos)
- #define FLASH_PECR_FIX FLASH_PECR_FIX_Msk
- #define FLASH_PECR_ERASE_Pos (9U)
- #define FLASH_PECR_ERASE_Msk (0x1U << FLASH_PECR_ERASE_Pos)
- #define FLASH_PECR_ERASE FLASH_PECR_ERASE_Msk
- #define FLASH_PECR_FPRG_Pos (10U)
- #define FLASH_PECR_FPRG_Msk (0x1U << FLASH_PECR_FPRG_Pos)
- #define FLASH_PECR_FPRG FLASH_PECR_FPRG_Msk
- #define FLASH_PECR_PARALLBANK_Pos (15U)
- #define FLASH_PECR_PARALLBANK_Msk (0x1U << FLASH_PECR_PARALLBANK_Pos)
- #define FLASH_PECR_PARALLBANK FLASH_PECR_PARALLBANK_Msk
- #define FLASH_PECR_EOPIE_Pos (16U)
- #define FLASH_PECR_EOPIE_Msk (0x1U << FLASH_PECR_EOPIE_Pos)
- #define FLASH_PECR_EOPIE FLASH_PECR_EOPIE_Msk
- #define FLASH_PECR_ERRIE_Pos (17U)
- #define FLASH_PECR_ERRIE_Msk (0x1U << FLASH_PECR_ERRIE_Pos)
- #define FLASH_PECR_ERRIE FLASH_PECR_ERRIE_Msk
- #define FLASH_PECR_OBL_LAUNCH_Pos (18U)
- #define FLASH_PECR_OBL_LAUNCH_Msk (0x1U << FLASH_PECR_OBL_LAUNCH_Pos)
- #define FLASH_PECR_OBL_LAUNCH FLASH_PECR_OBL_LAUNCH_Msk
- #define FLASH_PECR_HALF_ARRAY_Pos (19U)
- #define FLASH_PECR_HALF_ARRAY_Msk (0x1U << FLASH_PECR_HALF_ARRAY_Pos)
- #define FLASH_PECR_HALF_ARRAY FLASH_PECR_HALF_ARRAY_Msk
- #define FLASH_PECR_NZDISABLE_Pos (22U)
- #define FLASH_PECR_NZDISABLE_Msk (0x1U << FLASH_PECR_NZDISABLE_Pos)
- #define FLASH_PECR_NZDISABLE FLASH_PECR_NZDISABLE_Msk
- #define FLASH_PDKEYR_PDKEYR_Pos (0U)
- #define FLASH_PDKEYR_PDKEYR_Msk (0xFFFFFFFFU << FLASH_PDKEYR_PDKEYR_Pos)
- #define FLASH_PDKEYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk
- #define FLASH_PEKEYR_PEKEYR_Pos (0U)
- #define FLASH_PEKEYR_PEKEYR_Msk (0xFFFFFFFFU << FLASH_PEKEYR_PEKEYR_Pos)
- #define FLASH_PEKEYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk
- #define FLASH_PRGKEYR_PRGKEYR_Pos (0U)
- #define FLASH_PRGKEYR_PRGKEYR_Msk (0xFFFFFFFFU << FLASH_PRGKEYR_PRGKEYR_Pos)
- #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk
- #define FLASH_OPTKEYR_OPTKEYR_Pos (0U)
- #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFU << FLASH_OPTKEYR_OPTKEYR_Pos)
- #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk
- #define FLASH_SR_BSY_Pos (0U)
- #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos)
- #define FLASH_SR_BSY FLASH_SR_BSY_Msk
- #define FLASH_SR_EOP_Pos (1U)
- #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos)
- #define FLASH_SR_EOP FLASH_SR_EOP_Msk
- #define FLASH_SR_HVOFF_Pos (2U)
- #define FLASH_SR_HVOFF_Msk (0x1U << FLASH_SR_HVOFF_Pos)
- #define FLASH_SR_HVOFF FLASH_SR_HVOFF_Msk
- #define FLASH_SR_READY_Pos (3U)
- #define FLASH_SR_READY_Msk (0x1U << FLASH_SR_READY_Pos)
- #define FLASH_SR_READY FLASH_SR_READY_Msk
- #define FLASH_SR_WRPERR_Pos (8U)
- #define FLASH_SR_WRPERR_Msk (0x1U << FLASH_SR_WRPERR_Pos)
- #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk
- #define FLASH_SR_PGAERR_Pos (9U)
- #define FLASH_SR_PGAERR_Msk (0x1U << FLASH_SR_PGAERR_Pos)
- #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk
- #define FLASH_SR_SIZERR_Pos (10U)
- #define FLASH_SR_SIZERR_Msk (0x1U << FLASH_SR_SIZERR_Pos)
- #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk
- #define FLASH_SR_OPTVERR_Pos (11U)
- #define FLASH_SR_OPTVERR_Msk (0x1U << FLASH_SR_OPTVERR_Pos)
- #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk
- #define FLASH_SR_RDERR_Pos (13U)
- #define FLASH_SR_RDERR_Msk (0x1U << FLASH_SR_RDERR_Pos)
- #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk
- #define FLASH_SR_NOTZEROERR_Pos (16U)
- #define FLASH_SR_NOTZEROERR_Msk (0x1U << FLASH_SR_NOTZEROERR_Pos)
- #define FLASH_SR_NOTZEROERR FLASH_SR_NOTZEROERR_Msk
- #define FLASH_SR_FWWERR_Pos (17U)
- #define FLASH_SR_FWWERR_Msk (0x1U << FLASH_SR_FWWERR_Pos)
- #define FLASH_SR_FWWERR FLASH_SR_FWWERR_Msk
- #define FLASH_SR_FWWER FLASH_SR_FWWERR
- #define FLASH_SR_ENHV FLASH_SR_HVOFF
- #define FLASH_SR_ENDHV FLASH_SR_HVOFF
- #define FLASH_OPTR_RDPROT_Pos (0U)
- #define FLASH_OPTR_RDPROT_Msk (0xFFU << FLASH_OPTR_RDPROT_Pos)
- #define FLASH_OPTR_RDPROT FLASH_OPTR_RDPROT_Msk
- #define FLASH_OPTR_WPRMOD_Pos (8U)
- #define FLASH_OPTR_WPRMOD_Msk (0x1U << FLASH_OPTR_WPRMOD_Pos)
- #define FLASH_OPTR_WPRMOD FLASH_OPTR_WPRMOD_Msk
- #define FLASH_OPTR_BOR_LEV_Pos (16U)
- #define FLASH_OPTR_BOR_LEV_Msk (0xFU << FLASH_OPTR_BOR_LEV_Pos)
- #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk
- #define FLASH_OPTR_IWDG_SW_Pos (20U)
- #define FLASH_OPTR_IWDG_SW_Msk (0x1U << FLASH_OPTR_IWDG_SW_Pos)
- #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk
- #define FLASH_OPTR_nRST_STOP_Pos (21U)
- #define FLASH_OPTR_nRST_STOP_Msk (0x1U << FLASH_OPTR_nRST_STOP_Pos)
- #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk
- #define FLASH_OPTR_nRST_STDBY_Pos (22U)
- #define FLASH_OPTR_nRST_STDBY_Msk (0x1U << FLASH_OPTR_nRST_STDBY_Pos)
- #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk
- #define FLASH_OPTR_BFB2_Pos (23U)
- #define FLASH_OPTR_BFB2_Msk (0x1U << FLASH_OPTR_BFB2_Pos)
- #define FLASH_OPTR_BFB2 FLASH_OPTR_BFB2_Msk
- #define FLASH_OPTR_USER_Pos (20U)
- #define FLASH_OPTR_USER_Msk (0x7U << FLASH_OPTR_USER_Pos)
- #define FLASH_OPTR_USER FLASH_OPTR_USER_Msk
- #define FLASH_OPTR_BOOT1_Pos (31U)
- #define FLASH_OPTR_BOOT1_Msk (0x1U << FLASH_OPTR_BOOT1_Pos)
- #define FLASH_OPTR_BOOT1 FLASH_OPTR_BOOT1_Msk
- #define FLASH_WRPR_WRP_Pos (0U)
- #define FLASH_WRPR_WRP_Msk (0xFFFFU << FLASH_WRPR_WRP_Pos)
- #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk
- #define GPIO_MODER_MODE0_Pos (0U)
- #define GPIO_MODER_MODE0_Msk (0x3U << GPIO_MODER_MODE0_Pos)
- #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
- #define GPIO_MODER_MODE0_0 (0x1U << GPIO_MODER_MODE0_Pos)
- #define GPIO_MODER_MODE0_1 (0x2U << GPIO_MODER_MODE0_Pos)
- #define GPIO_MODER_MODE1_Pos (2U)
- #define GPIO_MODER_MODE1_Msk (0x3U << GPIO_MODER_MODE1_Pos)
- #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
- #define GPIO_MODER_MODE1_0 (0x1U << GPIO_MODER_MODE1_Pos)
- #define GPIO_MODER_MODE1_1 (0x2U << GPIO_MODER_MODE1_Pos)
- #define GPIO_MODER_MODE2_Pos (4U)
- #define GPIO_MODER_MODE2_Msk (0x3U << GPIO_MODER_MODE2_Pos)
- #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
- #define GPIO_MODER_MODE2_0 (0x1U << GPIO_MODER_MODE2_Pos)
- #define GPIO_MODER_MODE2_1 (0x2U << GPIO_MODER_MODE2_Pos)
- #define GPIO_MODER_MODE3_Pos (6U)
- #define GPIO_MODER_MODE3_Msk (0x3U << GPIO_MODER_MODE3_Pos)
- #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
- #define GPIO_MODER_MODE3_0 (0x1U << GPIO_MODER_MODE3_Pos)
- #define GPIO_MODER_MODE3_1 (0x2U << GPIO_MODER_MODE3_Pos)
- #define GPIO_MODER_MODE4_Pos (8U)
- #define GPIO_MODER_MODE4_Msk (0x3U << GPIO_MODER_MODE4_Pos)
- #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
- #define GPIO_MODER_MODE4_0 (0x1U << GPIO_MODER_MODE4_Pos)
- #define GPIO_MODER_MODE4_1 (0x2U << GPIO_MODER_MODE4_Pos)
- #define GPIO_MODER_MODE5_Pos (10U)
- #define GPIO_MODER_MODE5_Msk (0x3U << GPIO_MODER_MODE5_Pos)
- #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
- #define GPIO_MODER_MODE5_0 (0x1U << GPIO_MODER_MODE5_Pos)
- #define GPIO_MODER_MODE5_1 (0x2U << GPIO_MODER_MODE5_Pos)
- #define GPIO_MODER_MODE6_Pos (12U)
- #define GPIO_MODER_MODE6_Msk (0x3U << GPIO_MODER_MODE6_Pos)
- #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
- #define GPIO_MODER_MODE6_0 (0x1U << GPIO_MODER_MODE6_Pos)
- #define GPIO_MODER_MODE6_1 (0x2U << GPIO_MODER_MODE6_Pos)
- #define GPIO_MODER_MODE7_Pos (14U)
- #define GPIO_MODER_MODE7_Msk (0x3U << GPIO_MODER_MODE7_Pos)
- #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
- #define GPIO_MODER_MODE7_0 (0x1U << GPIO_MODER_MODE7_Pos)
- #define GPIO_MODER_MODE7_1 (0x2U << GPIO_MODER_MODE7_Pos)
- #define GPIO_MODER_MODE8_Pos (16U)
- #define GPIO_MODER_MODE8_Msk (0x3U << GPIO_MODER_MODE8_Pos)
- #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
- #define GPIO_MODER_MODE8_0 (0x1U << GPIO_MODER_MODE8_Pos)
- #define GPIO_MODER_MODE8_1 (0x2U << GPIO_MODER_MODE8_Pos)
- #define GPIO_MODER_MODE9_Pos (18U)
- #define GPIO_MODER_MODE9_Msk (0x3U << GPIO_MODER_MODE9_Pos)
- #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
- #define GPIO_MODER_MODE9_0 (0x1U << GPIO_MODER_MODE9_Pos)
- #define GPIO_MODER_MODE9_1 (0x2U << GPIO_MODER_MODE9_Pos)
- #define GPIO_MODER_MODE10_Pos (20U)
- #define GPIO_MODER_MODE10_Msk (0x3U << GPIO_MODER_MODE10_Pos)
- #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
- #define GPIO_MODER_MODE10_0 (0x1U << GPIO_MODER_MODE10_Pos)
- #define GPIO_MODER_MODE10_1 (0x2U << GPIO_MODER_MODE10_Pos)
- #define GPIO_MODER_MODE11_Pos (22U)
- #define GPIO_MODER_MODE11_Msk (0x3U << GPIO_MODER_MODE11_Pos)
- #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
- #define GPIO_MODER_MODE11_0 (0x1U << GPIO_MODER_MODE11_Pos)
- #define GPIO_MODER_MODE11_1 (0x2U << GPIO_MODER_MODE11_Pos)
- #define GPIO_MODER_MODE12_Pos (24U)
- #define GPIO_MODER_MODE12_Msk (0x3U << GPIO_MODER_MODE12_Pos)
- #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
- #define GPIO_MODER_MODE12_0 (0x1U << GPIO_MODER_MODE12_Pos)
- #define GPIO_MODER_MODE12_1 (0x2U << GPIO_MODER_MODE12_Pos)
- #define GPIO_MODER_MODE13_Pos (26U)
- #define GPIO_MODER_MODE13_Msk (0x3U << GPIO_MODER_MODE13_Pos)
- #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
- #define GPIO_MODER_MODE13_0 (0x1U << GPIO_MODER_MODE13_Pos)
- #define GPIO_MODER_MODE13_1 (0x2U << GPIO_MODER_MODE13_Pos)
- #define GPIO_MODER_MODE14_Pos (28U)
- #define GPIO_MODER_MODE14_Msk (0x3U << GPIO_MODER_MODE14_Pos)
- #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
- #define GPIO_MODER_MODE14_0 (0x1U << GPIO_MODER_MODE14_Pos)
- #define GPIO_MODER_MODE14_1 (0x2U << GPIO_MODER_MODE14_Pos)
- #define GPIO_MODER_MODE15_Pos (30U)
- #define GPIO_MODER_MODE15_Msk (0x3U << GPIO_MODER_MODE15_Pos)
- #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
- #define GPIO_MODER_MODE15_0 (0x1U << GPIO_MODER_MODE15_Pos)
- #define GPIO_MODER_MODE15_1 (0x2U << GPIO_MODER_MODE15_Pos)
- #define GPIO_OTYPER_OT_0 (0x00000001U)
- #define GPIO_OTYPER_OT_1 (0x00000002U)
- #define GPIO_OTYPER_OT_2 (0x00000004U)
- #define GPIO_OTYPER_OT_3 (0x00000008U)
- #define GPIO_OTYPER_OT_4 (0x00000010U)
- #define GPIO_OTYPER_OT_5 (0x00000020U)
- #define GPIO_OTYPER_OT_6 (0x00000040U)
- #define GPIO_OTYPER_OT_7 (0x00000080U)
- #define GPIO_OTYPER_OT_8 (0x00000100U)
- #define GPIO_OTYPER_OT_9 (0x00000200U)
- #define GPIO_OTYPER_OT_10 (0x00000400U)
- #define GPIO_OTYPER_OT_11 (0x00000800U)
- #define GPIO_OTYPER_OT_12 (0x00001000U)
- #define GPIO_OTYPER_OT_13 (0x00002000U)
- #define GPIO_OTYPER_OT_14 (0x00004000U)
- #define GPIO_OTYPER_OT_15 (0x00008000U)
- #define GPIO_OSPEEDER_OSPEED0_Pos (0U)
- #define GPIO_OSPEEDER_OSPEED0_Msk (0x3U << GPIO_OSPEEDER_OSPEED0_Pos)
- #define GPIO_OSPEEDER_OSPEED0 GPIO_OSPEEDER_OSPEED0_Msk
- #define GPIO_OSPEEDER_OSPEED0_0 (0x1U << GPIO_OSPEEDER_OSPEED0_Pos)
- #define GPIO_OSPEEDER_OSPEED0_1 (0x2U << GPIO_OSPEEDER_OSPEED0_Pos)
- #define GPIO_OSPEEDER_OSPEED1_Pos (2U)
- #define GPIO_OSPEEDER_OSPEED1_Msk (0x3U << GPIO_OSPEEDER_OSPEED1_Pos)
- #define GPIO_OSPEEDER_OSPEED1 GPIO_OSPEEDER_OSPEED1_Msk
- #define GPIO_OSPEEDER_OSPEED1_0 (0x1U << GPIO_OSPEEDER_OSPEED1_Pos)
- #define GPIO_OSPEEDER_OSPEED1_1 (0x2U << GPIO_OSPEEDER_OSPEED1_Pos)
- #define GPIO_OSPEEDER_OSPEED2_Pos (4U)
- #define GPIO_OSPEEDER_OSPEED2_Msk (0x3U << GPIO_OSPEEDER_OSPEED2_Pos)
- #define GPIO_OSPEEDER_OSPEED2 GPIO_OSPEEDER_OSPEED2_Msk
- #define GPIO_OSPEEDER_OSPEED2_0 (0x1U << GPIO_OSPEEDER_OSPEED2_Pos)
- #define GPIO_OSPEEDER_OSPEED2_1 (0x2U << GPIO_OSPEEDER_OSPEED2_Pos)
- #define GPIO_OSPEEDER_OSPEED3_Pos (6U)
- #define GPIO_OSPEEDER_OSPEED3_Msk (0x3U << GPIO_OSPEEDER_OSPEED3_Pos)
- #define GPIO_OSPEEDER_OSPEED3 GPIO_OSPEEDER_OSPEED3_Msk
- #define GPIO_OSPEEDER_OSPEED3_0 (0x1U << GPIO_OSPEEDER_OSPEED3_Pos)
- #define GPIO_OSPEEDER_OSPEED3_1 (0x2U << GPIO_OSPEEDER_OSPEED3_Pos)
- #define GPIO_OSPEEDER_OSPEED4_Pos (8U)
- #define GPIO_OSPEEDER_OSPEED4_Msk (0x3U << GPIO_OSPEEDER_OSPEED4_Pos)
- #define GPIO_OSPEEDER_OSPEED4 GPIO_OSPEEDER_OSPEED4_Msk
- #define GPIO_OSPEEDER_OSPEED4_0 (0x1U << GPIO_OSPEEDER_OSPEED4_Pos)
- #define GPIO_OSPEEDER_OSPEED4_1 (0x2U << GPIO_OSPEEDER_OSPEED4_Pos)
- #define GPIO_OSPEEDER_OSPEED5_Pos (10U)
- #define GPIO_OSPEEDER_OSPEED5_Msk (0x3U << GPIO_OSPEEDER_OSPEED5_Pos)
- #define GPIO_OSPEEDER_OSPEED5 GPIO_OSPEEDER_OSPEED5_Msk
- #define GPIO_OSPEEDER_OSPEED5_0 (0x1U << GPIO_OSPEEDER_OSPEED5_Pos)
- #define GPIO_OSPEEDER_OSPEED5_1 (0x2U << GPIO_OSPEEDER_OSPEED5_Pos)
- #define GPIO_OSPEEDER_OSPEED6_Pos (12U)
- #define GPIO_OSPEEDER_OSPEED6_Msk (0x3U << GPIO_OSPEEDER_OSPEED6_Pos)
- #define GPIO_OSPEEDER_OSPEED6 GPIO_OSPEEDER_OSPEED6_Msk
- #define GPIO_OSPEEDER_OSPEED6_0 (0x1U << GPIO_OSPEEDER_OSPEED6_Pos)
- #define GPIO_OSPEEDER_OSPEED6_1 (0x2U << GPIO_OSPEEDER_OSPEED6_Pos)
- #define GPIO_OSPEEDER_OSPEED7_Pos (14U)
- #define GPIO_OSPEEDER_OSPEED7_Msk (0x3U << GPIO_OSPEEDER_OSPEED7_Pos)
- #define GPIO_OSPEEDER_OSPEED7 GPIO_OSPEEDER_OSPEED7_Msk
- #define GPIO_OSPEEDER_OSPEED7_0 (0x1U << GPIO_OSPEEDER_OSPEED7_Pos)
- #define GPIO_OSPEEDER_OSPEED7_1 (0x2U << GPIO_OSPEEDER_OSPEED7_Pos)
- #define GPIO_OSPEEDER_OSPEED8_Pos (16U)
- #define GPIO_OSPEEDER_OSPEED8_Msk (0x3U << GPIO_OSPEEDER_OSPEED8_Pos)
- #define GPIO_OSPEEDER_OSPEED8 GPIO_OSPEEDER_OSPEED8_Msk
- #define GPIO_OSPEEDER_OSPEED8_0 (0x1U << GPIO_OSPEEDER_OSPEED8_Pos)
- #define GPIO_OSPEEDER_OSPEED8_1 (0x2U << GPIO_OSPEEDER_OSPEED8_Pos)
- #define GPIO_OSPEEDER_OSPEED9_Pos (18U)
- #define GPIO_OSPEEDER_OSPEED9_Msk (0x3U << GPIO_OSPEEDER_OSPEED9_Pos)
- #define GPIO_OSPEEDER_OSPEED9 GPIO_OSPEEDER_OSPEED9_Msk
- #define GPIO_OSPEEDER_OSPEED9_0 (0x1U << GPIO_OSPEEDER_OSPEED9_Pos)
- #define GPIO_OSPEEDER_OSPEED9_1 (0x2U << GPIO_OSPEEDER_OSPEED9_Pos)
- #define GPIO_OSPEEDER_OSPEED10_Pos (20U)
- #define GPIO_OSPEEDER_OSPEED10_Msk (0x3U << GPIO_OSPEEDER_OSPEED10_Pos)
- #define GPIO_OSPEEDER_OSPEED10 GPIO_OSPEEDER_OSPEED10_Msk
- #define GPIO_OSPEEDER_OSPEED10_0 (0x1U << GPIO_OSPEEDER_OSPEED10_Pos)
- #define GPIO_OSPEEDER_OSPEED10_1 (0x2U << GPIO_OSPEEDER_OSPEED10_Pos)
- #define GPIO_OSPEEDER_OSPEED11_Pos (22U)
- #define GPIO_OSPEEDER_OSPEED11_Msk (0x3U << GPIO_OSPEEDER_OSPEED11_Pos)
- #define GPIO_OSPEEDER_OSPEED11 GPIO_OSPEEDER_OSPEED11_Msk
- #define GPIO_OSPEEDER_OSPEED11_0 (0x1U << GPIO_OSPEEDER_OSPEED11_Pos)
- #define GPIO_OSPEEDER_OSPEED11_1 (0x2U << GPIO_OSPEEDER_OSPEED11_Pos)
- #define GPIO_OSPEEDER_OSPEED12_Pos (24U)
- #define GPIO_OSPEEDER_OSPEED12_Msk (0x3U << GPIO_OSPEEDER_OSPEED12_Pos)
- #define GPIO_OSPEEDER_OSPEED12 GPIO_OSPEEDER_OSPEED12_Msk
- #define GPIO_OSPEEDER_OSPEED12_0 (0x1U << GPIO_OSPEEDER_OSPEED12_Pos)
- #define GPIO_OSPEEDER_OSPEED12_1 (0x2U << GPIO_OSPEEDER_OSPEED12_Pos)
- #define GPIO_OSPEEDER_OSPEED13_Pos (26U)
- #define GPIO_OSPEEDER_OSPEED13_Msk (0x3U << GPIO_OSPEEDER_OSPEED13_Pos)
- #define GPIO_OSPEEDER_OSPEED13 GPIO_OSPEEDER_OSPEED13_Msk
- #define GPIO_OSPEEDER_OSPEED13_0 (0x1U << GPIO_OSPEEDER_OSPEED13_Pos)
- #define GPIO_OSPEEDER_OSPEED13_1 (0x2U << GPIO_OSPEEDER_OSPEED13_Pos)
- #define GPIO_OSPEEDER_OSPEED14_Pos (28U)
- #define GPIO_OSPEEDER_OSPEED14_Msk (0x3U << GPIO_OSPEEDER_OSPEED14_Pos)
- #define GPIO_OSPEEDER_OSPEED14 GPIO_OSPEEDER_OSPEED14_Msk
- #define GPIO_OSPEEDER_OSPEED14_0 (0x1U << GPIO_OSPEEDER_OSPEED14_Pos)
- #define GPIO_OSPEEDER_OSPEED14_1 (0x2U << GPIO_OSPEEDER_OSPEED14_Pos)
- #define GPIO_OSPEEDER_OSPEED15_Pos (30U)
- #define GPIO_OSPEEDER_OSPEED15_Msk (0x3U << GPIO_OSPEEDER_OSPEED15_Pos)
- #define GPIO_OSPEEDER_OSPEED15 GPIO_OSPEEDER_OSPEED15_Msk
- #define GPIO_OSPEEDER_OSPEED15_0 (0x1U << GPIO_OSPEEDER_OSPEED15_Pos)
- #define GPIO_OSPEEDER_OSPEED15_1 (0x2U << GPIO_OSPEEDER_OSPEED15_Pos)
- #define GPIO_PUPDR_PUPD0_Pos (0U)
- #define GPIO_PUPDR_PUPD0_Msk (0x3U << GPIO_PUPDR_PUPD0_Pos)
- #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
- #define GPIO_PUPDR_PUPD0_0 (0x1U << GPIO_PUPDR_PUPD0_Pos)
- #define GPIO_PUPDR_PUPD0_1 (0x2U << GPIO_PUPDR_PUPD0_Pos)
- #define GPIO_PUPDR_PUPD1_Pos (2U)
- #define GPIO_PUPDR_PUPD1_Msk (0x3U << GPIO_PUPDR_PUPD1_Pos)
- #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
- #define GPIO_PUPDR_PUPD1_0 (0x1U << GPIO_PUPDR_PUPD1_Pos)
- #define GPIO_PUPDR_PUPD1_1 (0x2U << GPIO_PUPDR_PUPD1_Pos)
- #define GPIO_PUPDR_PUPD2_Pos (4U)
- #define GPIO_PUPDR_PUPD2_Msk (0x3U << GPIO_PUPDR_PUPD2_Pos)
- #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
- #define GPIO_PUPDR_PUPD2_0 (0x1U << GPIO_PUPDR_PUPD2_Pos)
- #define GPIO_PUPDR_PUPD2_1 (0x2U << GPIO_PUPDR_PUPD2_Pos)
- #define GPIO_PUPDR_PUPD3_Pos (6U)
- #define GPIO_PUPDR_PUPD3_Msk (0x3U << GPIO_PUPDR_PUPD3_Pos)
- #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
- #define GPIO_PUPDR_PUPD3_0 (0x1U << GPIO_PUPDR_PUPD3_Pos)
- #define GPIO_PUPDR_PUPD3_1 (0x2U << GPIO_PUPDR_PUPD3_Pos)
- #define GPIO_PUPDR_PUPD4_Pos (8U)
- #define GPIO_PUPDR_PUPD4_Msk (0x3U << GPIO_PUPDR_PUPD4_Pos)
- #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
- #define GPIO_PUPDR_PUPD4_0 (0x1U << GPIO_PUPDR_PUPD4_Pos)
- #define GPIO_PUPDR_PUPD4_1 (0x2U << GPIO_PUPDR_PUPD4_Pos)
- #define GPIO_PUPDR_PUPD5_Pos (10U)
- #define GPIO_PUPDR_PUPD5_Msk (0x3U << GPIO_PUPDR_PUPD5_Pos)
- #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
- #define GPIO_PUPDR_PUPD5_0 (0x1U << GPIO_PUPDR_PUPD5_Pos)
- #define GPIO_PUPDR_PUPD5_1 (0x2U << GPIO_PUPDR_PUPD5_Pos)
- #define GPIO_PUPDR_PUPD6_Pos (12U)
- #define GPIO_PUPDR_PUPD6_Msk (0x3U << GPIO_PUPDR_PUPD6_Pos)
- #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
- #define GPIO_PUPDR_PUPD6_0 (0x1U << GPIO_PUPDR_PUPD6_Pos)
- #define GPIO_PUPDR_PUPD6_1 (0x2U << GPIO_PUPDR_PUPD6_Pos)
- #define GPIO_PUPDR_PUPD7_Pos (14U)
- #define GPIO_PUPDR_PUPD7_Msk (0x3U << GPIO_PUPDR_PUPD7_Pos)
- #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
- #define GPIO_PUPDR_PUPD7_0 (0x1U << GPIO_PUPDR_PUPD7_Pos)
- #define GPIO_PUPDR_PUPD7_1 (0x2U << GPIO_PUPDR_PUPD7_Pos)
- #define GPIO_PUPDR_PUPD8_Pos (16U)
- #define GPIO_PUPDR_PUPD8_Msk (0x3U << GPIO_PUPDR_PUPD8_Pos)
- #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
- #define GPIO_PUPDR_PUPD8_0 (0x1U << GPIO_PUPDR_PUPD8_Pos)
- #define GPIO_PUPDR_PUPD8_1 (0x2U << GPIO_PUPDR_PUPD8_Pos)
- #define GPIO_PUPDR_PUPD9_Pos (18U)
- #define GPIO_PUPDR_PUPD9_Msk (0x3U << GPIO_PUPDR_PUPD9_Pos)
- #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
- #define GPIO_PUPDR_PUPD9_0 (0x1U << GPIO_PUPDR_PUPD9_Pos)
- #define GPIO_PUPDR_PUPD9_1 (0x2U << GPIO_PUPDR_PUPD9_Pos)
- #define GPIO_PUPDR_PUPD10_Pos (20U)
- #define GPIO_PUPDR_PUPD10_Msk (0x3U << GPIO_PUPDR_PUPD10_Pos)
- #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
- #define GPIO_PUPDR_PUPD10_0 (0x1U << GPIO_PUPDR_PUPD10_Pos)
- #define GPIO_PUPDR_PUPD10_1 (0x2U << GPIO_PUPDR_PUPD10_Pos)
- #define GPIO_PUPDR_PUPD11_Pos (22U)
- #define GPIO_PUPDR_PUPD11_Msk (0x3U << GPIO_PUPDR_PUPD11_Pos)
- #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
- #define GPIO_PUPDR_PUPD11_0 (0x1U << GPIO_PUPDR_PUPD11_Pos)
- #define GPIO_PUPDR_PUPD11_1 (0x2U << GPIO_PUPDR_PUPD11_Pos)
- #define GPIO_PUPDR_PUPD12_Pos (24U)
- #define GPIO_PUPDR_PUPD12_Msk (0x3U << GPIO_PUPDR_PUPD12_Pos)
- #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
- #define GPIO_PUPDR_PUPD12_0 (0x1U << GPIO_PUPDR_PUPD12_Pos)
- #define GPIO_PUPDR_PUPD12_1 (0x2U << GPIO_PUPDR_PUPD12_Pos)
- #define GPIO_PUPDR_PUPD13_Pos (26U)
- #define GPIO_PUPDR_PUPD13_Msk (0x3U << GPIO_PUPDR_PUPD13_Pos)
- #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
- #define GPIO_PUPDR_PUPD13_0 (0x1U << GPIO_PUPDR_PUPD13_Pos)
- #define GPIO_PUPDR_PUPD13_1 (0x2U << GPIO_PUPDR_PUPD13_Pos)
- #define GPIO_PUPDR_PUPD14_Pos (28U)
- #define GPIO_PUPDR_PUPD14_Msk (0x3U << GPIO_PUPDR_PUPD14_Pos)
- #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
- #define GPIO_PUPDR_PUPD14_0 (0x1U << GPIO_PUPDR_PUPD14_Pos)
- #define GPIO_PUPDR_PUPD14_1 (0x2U << GPIO_PUPDR_PUPD14_Pos)
- #define GPIO_PUPDR_PUPD15_Pos (30U)
- #define GPIO_PUPDR_PUPD15_Msk (0x3U << GPIO_PUPDR_PUPD15_Pos)
- #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
- #define GPIO_PUPDR_PUPD15_0 (0x1U << GPIO_PUPDR_PUPD15_Pos)
- #define GPIO_PUPDR_PUPD15_1 (0x2U << GPIO_PUPDR_PUPD15_Pos)
- #define GPIO_IDR_ID0_Pos (0U)
- #define GPIO_IDR_ID0_Msk (0x1U << GPIO_IDR_ID0_Pos)
- #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
- #define GPIO_IDR_ID1_Pos (1U)
- #define GPIO_IDR_ID1_Msk (0x1U << GPIO_IDR_ID1_Pos)
- #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
- #define GPIO_IDR_ID2_Pos (2U)
- #define GPIO_IDR_ID2_Msk (0x1U << GPIO_IDR_ID2_Pos)
- #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
- #define GPIO_IDR_ID3_Pos (3U)
- #define GPIO_IDR_ID3_Msk (0x1U << GPIO_IDR_ID3_Pos)
- #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
- #define GPIO_IDR_ID4_Pos (4U)
- #define GPIO_IDR_ID4_Msk (0x1U << GPIO_IDR_ID4_Pos)
- #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
- #define GPIO_IDR_ID5_Pos (5U)
- #define GPIO_IDR_ID5_Msk (0x1U << GPIO_IDR_ID5_Pos)
- #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
- #define GPIO_IDR_ID6_Pos (6U)
- #define GPIO_IDR_ID6_Msk (0x1U << GPIO_IDR_ID6_Pos)
- #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
- #define GPIO_IDR_ID7_Pos (7U)
- #define GPIO_IDR_ID7_Msk (0x1U << GPIO_IDR_ID7_Pos)
- #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
- #define GPIO_IDR_ID8_Pos (8U)
- #define GPIO_IDR_ID8_Msk (0x1U << GPIO_IDR_ID8_Pos)
- #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
- #define GPIO_IDR_ID9_Pos (9U)
- #define GPIO_IDR_ID9_Msk (0x1U << GPIO_IDR_ID9_Pos)
- #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
- #define GPIO_IDR_ID10_Pos (10U)
- #define GPIO_IDR_ID10_Msk (0x1U << GPIO_IDR_ID10_Pos)
- #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
- #define GPIO_IDR_ID11_Pos (11U)
- #define GPIO_IDR_ID11_Msk (0x1U << GPIO_IDR_ID11_Pos)
- #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
- #define GPIO_IDR_ID12_Pos (12U)
- #define GPIO_IDR_ID12_Msk (0x1U << GPIO_IDR_ID12_Pos)
- #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
- #define GPIO_IDR_ID13_Pos (13U)
- #define GPIO_IDR_ID13_Msk (0x1U << GPIO_IDR_ID13_Pos)
- #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
- #define GPIO_IDR_ID14_Pos (14U)
- #define GPIO_IDR_ID14_Msk (0x1U << GPIO_IDR_ID14_Pos)
- #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
- #define GPIO_IDR_ID15_Pos (15U)
- #define GPIO_IDR_ID15_Msk (0x1U << GPIO_IDR_ID15_Pos)
- #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
- #define GPIO_ODR_OD0_Pos (0U)
- #define GPIO_ODR_OD0_Msk (0x1U << GPIO_ODR_OD0_Pos)
- #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
- #define GPIO_ODR_OD1_Pos (1U)
- #define GPIO_ODR_OD1_Msk (0x1U << GPIO_ODR_OD1_Pos)
- #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
- #define GPIO_ODR_OD2_Pos (2U)
- #define GPIO_ODR_OD2_Msk (0x1U << GPIO_ODR_OD2_Pos)
- #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
- #define GPIO_ODR_OD3_Pos (3U)
- #define GPIO_ODR_OD3_Msk (0x1U << GPIO_ODR_OD3_Pos)
- #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
- #define GPIO_ODR_OD4_Pos (4U)
- #define GPIO_ODR_OD4_Msk (0x1U << GPIO_ODR_OD4_Pos)
- #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
- #define GPIO_ODR_OD5_Pos (5U)
- #define GPIO_ODR_OD5_Msk (0x1U << GPIO_ODR_OD5_Pos)
- #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
- #define GPIO_ODR_OD6_Pos (6U)
- #define GPIO_ODR_OD6_Msk (0x1U << GPIO_ODR_OD6_Pos)
- #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
- #define GPIO_ODR_OD7_Pos (7U)
- #define GPIO_ODR_OD7_Msk (0x1U << GPIO_ODR_OD7_Pos)
- #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
- #define GPIO_ODR_OD8_Pos (8U)
- #define GPIO_ODR_OD8_Msk (0x1U << GPIO_ODR_OD8_Pos)
- #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
- #define GPIO_ODR_OD9_Pos (9U)
- #define GPIO_ODR_OD9_Msk (0x1U << GPIO_ODR_OD9_Pos)
- #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
- #define GPIO_ODR_OD10_Pos (10U)
- #define GPIO_ODR_OD10_Msk (0x1U << GPIO_ODR_OD10_Pos)
- #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
- #define GPIO_ODR_OD11_Pos (11U)
- #define GPIO_ODR_OD11_Msk (0x1U << GPIO_ODR_OD11_Pos)
- #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
- #define GPIO_ODR_OD12_Pos (12U)
- #define GPIO_ODR_OD12_Msk (0x1U << GPIO_ODR_OD12_Pos)
- #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
- #define GPIO_ODR_OD13_Pos (13U)
- #define GPIO_ODR_OD13_Msk (0x1U << GPIO_ODR_OD13_Pos)
- #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
- #define GPIO_ODR_OD14_Pos (14U)
- #define GPIO_ODR_OD14_Msk (0x1U << GPIO_ODR_OD14_Pos)
- #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
- #define GPIO_ODR_OD15_Pos (15U)
- #define GPIO_ODR_OD15_Msk (0x1U << GPIO_ODR_OD15_Pos)
- #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
- #define GPIO_BSRR_BS_0 (0x00000001U)
- #define GPIO_BSRR_BS_1 (0x00000002U)
- #define GPIO_BSRR_BS_2 (0x00000004U)
- #define GPIO_BSRR_BS_3 (0x00000008U)
- #define GPIO_BSRR_BS_4 (0x00000010U)
- #define GPIO_BSRR_BS_5 (0x00000020U)
- #define GPIO_BSRR_BS_6 (0x00000040U)
- #define GPIO_BSRR_BS_7 (0x00000080U)
- #define GPIO_BSRR_BS_8 (0x00000100U)
- #define GPIO_BSRR_BS_9 (0x00000200U)
- #define GPIO_BSRR_BS_10 (0x00000400U)
- #define GPIO_BSRR_BS_11 (0x00000800U)
- #define GPIO_BSRR_BS_12 (0x00001000U)
- #define GPIO_BSRR_BS_13 (0x00002000U)
- #define GPIO_BSRR_BS_14 (0x00004000U)
- #define GPIO_BSRR_BS_15 (0x00008000U)
- #define GPIO_BSRR_BR_0 (0x00010000U)
- #define GPIO_BSRR_BR_1 (0x00020000U)
- #define GPIO_BSRR_BR_2 (0x00040000U)
- #define GPIO_BSRR_BR_3 (0x00080000U)
- #define GPIO_BSRR_BR_4 (0x00100000U)
- #define GPIO_BSRR_BR_5 (0x00200000U)
- #define GPIO_BSRR_BR_6 (0x00400000U)
- #define GPIO_BSRR_BR_7 (0x00800000U)
- #define GPIO_BSRR_BR_8 (0x01000000U)
- #define GPIO_BSRR_BR_9 (0x02000000U)
- #define GPIO_BSRR_BR_10 (0x04000000U)
- #define GPIO_BSRR_BR_11 (0x08000000U)
- #define GPIO_BSRR_BR_12 (0x10000000U)
- #define GPIO_BSRR_BR_13 (0x20000000U)
- #define GPIO_BSRR_BR_14 (0x40000000U)
- #define GPIO_BSRR_BR_15 (0x80000000U)
- #define GPIO_LCKR_LCK0_Pos (0U)
- #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos)
- #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
- #define GPIO_LCKR_LCK1_Pos (1U)
- #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos)
- #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
- #define GPIO_LCKR_LCK2_Pos (2U)
- #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos)
- #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
- #define GPIO_LCKR_LCK3_Pos (3U)
- #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos)
- #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
- #define GPIO_LCKR_LCK4_Pos (4U)
- #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos)
- #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
- #define GPIO_LCKR_LCK5_Pos (5U)
- #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos)
- #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
- #define GPIO_LCKR_LCK6_Pos (6U)
- #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos)
- #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
- #define GPIO_LCKR_LCK7_Pos (7U)
- #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos)
- #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
- #define GPIO_LCKR_LCK8_Pos (8U)
- #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos)
- #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
- #define GPIO_LCKR_LCK9_Pos (9U)
- #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos)
- #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
- #define GPIO_LCKR_LCK10_Pos (10U)
- #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos)
- #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
- #define GPIO_LCKR_LCK11_Pos (11U)
- #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos)
- #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
- #define GPIO_LCKR_LCK12_Pos (12U)
- #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos)
- #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
- #define GPIO_LCKR_LCK13_Pos (13U)
- #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos)
- #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
- #define GPIO_LCKR_LCK14_Pos (14U)
- #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos)
- #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
- #define GPIO_LCKR_LCK15_Pos (15U)
- #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos)
- #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
- #define GPIO_LCKR_LCKK_Pos (16U)
- #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos)
- #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
- #define GPIO_AFRL_AFRL0_Pos (0U)
- #define GPIO_AFRL_AFRL0_Msk (0xFU << GPIO_AFRL_AFRL0_Pos)
- #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFRL0_Msk
- #define GPIO_AFRL_AFRL1_Pos (4U)
- #define GPIO_AFRL_AFRL1_Msk (0xFU << GPIO_AFRL_AFRL1_Pos)
- #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFRL1_Msk
- #define GPIO_AFRL_AFRL2_Pos (8U)
- #define GPIO_AFRL_AFRL2_Msk (0xFU << GPIO_AFRL_AFRL2_Pos)
- #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFRL2_Msk
- #define GPIO_AFRL_AFRL3_Pos (12U)
- #define GPIO_AFRL_AFRL3_Msk (0xFU << GPIO_AFRL_AFRL3_Pos)
- #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFRL3_Msk
- #define GPIO_AFRL_AFRL4_Pos (16U)
- #define GPIO_AFRL_AFRL4_Msk (0xFU << GPIO_AFRL_AFRL4_Pos)
- #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFRL4_Msk
- #define GPIO_AFRL_AFRL5_Pos (20U)
- #define GPIO_AFRL_AFRL5_Msk (0xFU << GPIO_AFRL_AFRL5_Pos)
- #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFRL5_Msk
- #define GPIO_AFRL_AFRL6_Pos (24U)
- #define GPIO_AFRL_AFRL6_Msk (0xFU << GPIO_AFRL_AFRL6_Pos)
- #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFRL6_Msk
- #define GPIO_AFRL_AFRL7_Pos (28U)
- #define GPIO_AFRL_AFRL7_Msk (0xFU << GPIO_AFRL_AFRL7_Pos)
- #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFRL7_Msk
- #define GPIO_AFRH_AFRH0_Pos (0U)
- #define GPIO_AFRH_AFRH0_Msk (0xFU << GPIO_AFRH_AFRH0_Pos)
- #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFRH0_Msk
- #define GPIO_AFRH_AFRH1_Pos (4U)
- #define GPIO_AFRH_AFRH1_Msk (0xFU << GPIO_AFRH_AFRH1_Pos)
- #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFRH1_Msk
- #define GPIO_AFRH_AFRH2_Pos (8U)
- #define GPIO_AFRH_AFRH2_Msk (0xFU << GPIO_AFRH_AFRH2_Pos)
- #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFRH2_Msk
- #define GPIO_AFRH_AFRH3_Pos (12U)
- #define GPIO_AFRH_AFRH3_Msk (0xFU << GPIO_AFRH_AFRH3_Pos)
- #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFRH3_Msk
- #define GPIO_AFRH_AFRH4_Pos (16U)
- #define GPIO_AFRH_AFRH4_Msk (0xFU << GPIO_AFRH_AFRH4_Pos)
- #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFRH4_Msk
- #define GPIO_AFRH_AFRH5_Pos (20U)
- #define GPIO_AFRH_AFRH5_Msk (0xFU << GPIO_AFRH_AFRH5_Pos)
- #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFRH5_Msk
- #define GPIO_AFRH_AFRH6_Pos (24U)
- #define GPIO_AFRH_AFRH6_Msk (0xFU << GPIO_AFRH_AFRH6_Pos)
- #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFRH6_Msk
- #define GPIO_AFRH_AFRH7_Pos (28U)
- #define GPIO_AFRH_AFRH7_Msk (0xFU << GPIO_AFRH_AFRH7_Pos)
- #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFRH7_Msk
- #define GPIO_BRR_BR_0 (0x00000001U)
- #define GPIO_BRR_BR_1 (0x00000002U)
- #define GPIO_BRR_BR_2 (0x00000004U)
- #define GPIO_BRR_BR_3 (0x00000008U)
- #define GPIO_BRR_BR_4 (0x00000010U)
- #define GPIO_BRR_BR_5 (0x00000020U)
- #define GPIO_BRR_BR_6 (0x00000040U)
- #define GPIO_BRR_BR_7 (0x00000080U)
- #define GPIO_BRR_BR_8 (0x00000100U)
- #define GPIO_BRR_BR_9 (0x00000200U)
- #define GPIO_BRR_BR_10 (0x00000400U)
- #define GPIO_BRR_BR_11 (0x00000800U)
- #define GPIO_BRR_BR_12 (0x00001000U)
- #define GPIO_BRR_BR_13 (0x00002000U)
- #define GPIO_BRR_BR_14 (0x00004000U)
- #define GPIO_BRR_BR_15 (0x00008000U)
- #define I2C_CR1_PE_Pos (0U)
- #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos)
- #define I2C_CR1_PE I2C_CR1_PE_Msk
- #define I2C_CR1_TXIE_Pos (1U)
- #define I2C_CR1_TXIE_Msk (0x1U << I2C_CR1_TXIE_Pos)
- #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk
- #define I2C_CR1_RXIE_Pos (2U)
- #define I2C_CR1_RXIE_Msk (0x1U << I2C_CR1_RXIE_Pos)
- #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk
- #define I2C_CR1_ADDRIE_Pos (3U)
- #define I2C_CR1_ADDRIE_Msk (0x1U << I2C_CR1_ADDRIE_Pos)
- #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk
- #define I2C_CR1_NACKIE_Pos (4U)
- #define I2C_CR1_NACKIE_Msk (0x1U << I2C_CR1_NACKIE_Pos)
- #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk
- #define I2C_CR1_STOPIE_Pos (5U)
- #define I2C_CR1_STOPIE_Msk (0x1U << I2C_CR1_STOPIE_Pos)
- #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk
- #define I2C_CR1_TCIE_Pos (6U)
- #define I2C_CR1_TCIE_Msk (0x1U << I2C_CR1_TCIE_Pos)
- #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk
- #define I2C_CR1_ERRIE_Pos (7U)
- #define I2C_CR1_ERRIE_Msk (0x1U << I2C_CR1_ERRIE_Pos)
- #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk
- #define I2C_CR1_DNF_Pos (8U)
- #define I2C_CR1_DNF_Msk (0xFU << I2C_CR1_DNF_Pos)
- #define I2C_CR1_DNF I2C_CR1_DNF_Msk
- #define I2C_CR1_ANFOFF_Pos (12U)
- #define I2C_CR1_ANFOFF_Msk (0x1U << I2C_CR1_ANFOFF_Pos)
- #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk
- #define I2C_CR1_TXDMAEN_Pos (14U)
- #define I2C_CR1_TXDMAEN_Msk (0x1U << I2C_CR1_TXDMAEN_Pos)
- #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk
- #define I2C_CR1_RXDMAEN_Pos (15U)
- #define I2C_CR1_RXDMAEN_Msk (0x1U << I2C_CR1_RXDMAEN_Pos)
- #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk
- #define I2C_CR1_SBC_Pos (16U)
- #define I2C_CR1_SBC_Msk (0x1U << I2C_CR1_SBC_Pos)
- #define I2C_CR1_SBC I2C_CR1_SBC_Msk
- #define I2C_CR1_NOSTRETCH_Pos (17U)
- #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos)
- #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk
- #define I2C_CR1_WUPEN_Pos (18U)
- #define I2C_CR1_WUPEN_Msk (0x1U << I2C_CR1_WUPEN_Pos)
- #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk
- #define I2C_CR1_GCEN_Pos (19U)
- #define I2C_CR1_GCEN_Msk (0x1U << I2C_CR1_GCEN_Pos)
- #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk
- #define I2C_CR1_SMBHEN_Pos (20U)
- #define I2C_CR1_SMBHEN_Msk (0x1U << I2C_CR1_SMBHEN_Pos)
- #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk
- #define I2C_CR1_SMBDEN_Pos (21U)
- #define I2C_CR1_SMBDEN_Msk (0x1U << I2C_CR1_SMBDEN_Pos)
- #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk
- #define I2C_CR1_ALERTEN_Pos (22U)
- #define I2C_CR1_ALERTEN_Msk (0x1U << I2C_CR1_ALERTEN_Pos)
- #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk
- #define I2C_CR1_PECEN_Pos (23U)
- #define I2C_CR1_PECEN_Msk (0x1U << I2C_CR1_PECEN_Pos)
- #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk
- #define I2C_CR2_SADD_Pos (0U)
- #define I2C_CR2_SADD_Msk (0x3FFU << I2C_CR2_SADD_Pos)
- #define I2C_CR2_SADD I2C_CR2_SADD_Msk
- #define I2C_CR2_RD_WRN_Pos (10U)
- #define I2C_CR2_RD_WRN_Msk (0x1U << I2C_CR2_RD_WRN_Pos)
- #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk
- #define I2C_CR2_ADD10_Pos (11U)
- #define I2C_CR2_ADD10_Msk (0x1U << I2C_CR2_ADD10_Pos)
- #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk
- #define I2C_CR2_HEAD10R_Pos (12U)
- #define I2C_CR2_HEAD10R_Msk (0x1U << I2C_CR2_HEAD10R_Pos)
- #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk
- #define I2C_CR2_START_Pos (13U)
- #define I2C_CR2_START_Msk (0x1U << I2C_CR2_START_Pos)
- #define I2C_CR2_START I2C_CR2_START_Msk
- #define I2C_CR2_STOP_Pos (14U)
- #define I2C_CR2_STOP_Msk (0x1U << I2C_CR2_STOP_Pos)
- #define I2C_CR2_STOP I2C_CR2_STOP_Msk
- #define I2C_CR2_NACK_Pos (15U)
- #define I2C_CR2_NACK_Msk (0x1U << I2C_CR2_NACK_Pos)
- #define I2C_CR2_NACK I2C_CR2_NACK_Msk
- #define I2C_CR2_NBYTES_Pos (16U)
- #define I2C_CR2_NBYTES_Msk (0xFFU << I2C_CR2_NBYTES_Pos)
- #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk
- #define I2C_CR2_RELOAD_Pos (24U)
- #define I2C_CR2_RELOAD_Msk (0x1U << I2C_CR2_RELOAD_Pos)
- #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk
- #define I2C_CR2_AUTOEND_Pos (25U)
- #define I2C_CR2_AUTOEND_Msk (0x1U << I2C_CR2_AUTOEND_Pos)
- #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk
- #define I2C_CR2_PECBYTE_Pos (26U)
- #define I2C_CR2_PECBYTE_Msk (0x1U << I2C_CR2_PECBYTE_Pos)
- #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk
- #define I2C_OAR1_OA1_Pos (0U)
- #define I2C_OAR1_OA1_Msk (0x3FFU << I2C_OAR1_OA1_Pos)
- #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk
- #define I2C_OAR1_OA1MODE_Pos (10U)
- #define I2C_OAR1_OA1MODE_Msk (0x1U << I2C_OAR1_OA1MODE_Pos)
- #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk
- #define I2C_OAR1_OA1EN_Pos (15U)
- #define I2C_OAR1_OA1EN_Msk (0x1U << I2C_OAR1_OA1EN_Pos)
- #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk
- #define I2C_OAR2_OA2_Pos (1U)
- #define I2C_OAR2_OA2_Msk (0x7FU << I2C_OAR2_OA2_Pos)
- #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk
- #define I2C_OAR2_OA2MSK_Pos (8U)
- #define I2C_OAR2_OA2MSK_Msk (0x7U << I2C_OAR2_OA2MSK_Pos)
- #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk
- #define I2C_OAR2_OA2NOMASK (0x00000000U)
- #define I2C_OAR2_OA2MASK01_Pos (8U)
- #define I2C_OAR2_OA2MASK01_Msk (0x1U << I2C_OAR2_OA2MASK01_Pos)
- #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk
- #define I2C_OAR2_OA2MASK02_Pos (9U)
- #define I2C_OAR2_OA2MASK02_Msk (0x1U << I2C_OAR2_OA2MASK02_Pos)
- #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk
- #define I2C_OAR2_OA2MASK03_Pos (8U)
- #define I2C_OAR2_OA2MASK03_Msk (0x3U << I2C_OAR2_OA2MASK03_Pos)
- #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk
- #define I2C_OAR2_OA2MASK04_Pos (10U)
- #define I2C_OAR2_OA2MASK04_Msk (0x1U << I2C_OAR2_OA2MASK04_Pos)
- #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk
- #define I2C_OAR2_OA2MASK05_Pos (8U)
- #define I2C_OAR2_OA2MASK05_Msk (0x5U << I2C_OAR2_OA2MASK05_Pos)
- #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk
- #define I2C_OAR2_OA2MASK06_Pos (9U)
- #define I2C_OAR2_OA2MASK06_Msk (0x3U << I2C_OAR2_OA2MASK06_Pos)
- #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk
- #define I2C_OAR2_OA2MASK07_Pos (8U)
- #define I2C_OAR2_OA2MASK07_Msk (0x7U << I2C_OAR2_OA2MASK07_Pos)
- #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk
- #define I2C_OAR2_OA2EN_Pos (15U)
- #define I2C_OAR2_OA2EN_Msk (0x1U << I2C_OAR2_OA2EN_Pos)
- #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk
- #define I2C_TIMINGR_SCLL_Pos (0U)
- #define I2C_TIMINGR_SCLL_Msk (0xFFU << I2C_TIMINGR_SCLL_Pos)
- #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk
- #define I2C_TIMINGR_SCLH_Pos (8U)
- #define I2C_TIMINGR_SCLH_Msk (0xFFU << I2C_TIMINGR_SCLH_Pos)
- #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk
- #define I2C_TIMINGR_SDADEL_Pos (16U)
- #define I2C_TIMINGR_SDADEL_Msk (0xFU << I2C_TIMINGR_SDADEL_Pos)
- #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk
- #define I2C_TIMINGR_SCLDEL_Pos (20U)
- #define I2C_TIMINGR_SCLDEL_Msk (0xFU << I2C_TIMINGR_SCLDEL_Pos)
- #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk
- #define I2C_TIMINGR_PRESC_Pos (28U)
- #define I2C_TIMINGR_PRESC_Msk (0xFU << I2C_TIMINGR_PRESC_Pos)
- #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk
- #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
- #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTA_Pos)
- #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk
- #define I2C_TIMEOUTR_TIDLE_Pos (12U)
- #define I2C_TIMEOUTR_TIDLE_Msk (0x1U << I2C_TIMEOUTR_TIDLE_Pos)
- #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk
- #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
- #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1U << I2C_TIMEOUTR_TIMOUTEN_Pos)
- #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk
- #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
- #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTB_Pos)
- #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk
- #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
- #define I2C_TIMEOUTR_TEXTEN_Msk (0x1U << I2C_TIMEOUTR_TEXTEN_Pos)
- #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk
- #define I2C_ISR_TXE_Pos (0U)
- #define I2C_ISR_TXE_Msk (0x1U << I2C_ISR_TXE_Pos)
- #define I2C_ISR_TXE I2C_ISR_TXE_Msk
- #define I2C_ISR_TXIS_Pos (1U)
- #define I2C_ISR_TXIS_Msk (0x1U << I2C_ISR_TXIS_Pos)
- #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk
- #define I2C_ISR_RXNE_Pos (2U)
- #define I2C_ISR_RXNE_Msk (0x1U << I2C_ISR_RXNE_Pos)
- #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk
- #define I2C_ISR_ADDR_Pos (3U)
- #define I2C_ISR_ADDR_Msk (0x1U << I2C_ISR_ADDR_Pos)
- #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk
- #define I2C_ISR_NACKF_Pos (4U)
- #define I2C_ISR_NACKF_Msk (0x1U << I2C_ISR_NACKF_Pos)
- #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk
- #define I2C_ISR_STOPF_Pos (5U)
- #define I2C_ISR_STOPF_Msk (0x1U << I2C_ISR_STOPF_Pos)
- #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk
- #define I2C_ISR_TC_Pos (6U)
- #define I2C_ISR_TC_Msk (0x1U << I2C_ISR_TC_Pos)
- #define I2C_ISR_TC I2C_ISR_TC_Msk
- #define I2C_ISR_TCR_Pos (7U)
- #define I2C_ISR_TCR_Msk (0x1U << I2C_ISR_TCR_Pos)
- #define I2C_ISR_TCR I2C_ISR_TCR_Msk
- #define I2C_ISR_BERR_Pos (8U)
- #define I2C_ISR_BERR_Msk (0x1U << I2C_ISR_BERR_Pos)
- #define I2C_ISR_BERR I2C_ISR_BERR_Msk
- #define I2C_ISR_ARLO_Pos (9U)
- #define I2C_ISR_ARLO_Msk (0x1U << I2C_ISR_ARLO_Pos)
- #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk
- #define I2C_ISR_OVR_Pos (10U)
- #define I2C_ISR_OVR_Msk (0x1U << I2C_ISR_OVR_Pos)
- #define I2C_ISR_OVR I2C_ISR_OVR_Msk
- #define I2C_ISR_PECERR_Pos (11U)
- #define I2C_ISR_PECERR_Msk (0x1U << I2C_ISR_PECERR_Pos)
- #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk
- #define I2C_ISR_TIMEOUT_Pos (12U)
- #define I2C_ISR_TIMEOUT_Msk (0x1U << I2C_ISR_TIMEOUT_Pos)
- #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk
- #define I2C_ISR_ALERT_Pos (13U)
- #define I2C_ISR_ALERT_Msk (0x1U << I2C_ISR_ALERT_Pos)
- #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk
- #define I2C_ISR_BUSY_Pos (15U)
- #define I2C_ISR_BUSY_Msk (0x1U << I2C_ISR_BUSY_Pos)
- #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk
- #define I2C_ISR_DIR_Pos (16U)
- #define I2C_ISR_DIR_Msk (0x1U << I2C_ISR_DIR_Pos)
- #define I2C_ISR_DIR I2C_ISR_DIR_Msk
- #define I2C_ISR_ADDCODE_Pos (17U)
- #define I2C_ISR_ADDCODE_Msk (0x7FU << I2C_ISR_ADDCODE_Pos)
- #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk
- #define I2C_ICR_ADDRCF_Pos (3U)
- #define I2C_ICR_ADDRCF_Msk (0x1U << I2C_ICR_ADDRCF_Pos)
- #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk
- #define I2C_ICR_NACKCF_Pos (4U)
- #define I2C_ICR_NACKCF_Msk (0x1U << I2C_ICR_NACKCF_Pos)
- #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk
- #define I2C_ICR_STOPCF_Pos (5U)
- #define I2C_ICR_STOPCF_Msk (0x1U << I2C_ICR_STOPCF_Pos)
- #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk
- #define I2C_ICR_BERRCF_Pos (8U)
- #define I2C_ICR_BERRCF_Msk (0x1U << I2C_ICR_BERRCF_Pos)
- #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk
- #define I2C_ICR_ARLOCF_Pos (9U)
- #define I2C_ICR_ARLOCF_Msk (0x1U << I2C_ICR_ARLOCF_Pos)
- #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk
- #define I2C_ICR_OVRCF_Pos (10U)
- #define I2C_ICR_OVRCF_Msk (0x1U << I2C_ICR_OVRCF_Pos)
- #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk
- #define I2C_ICR_PECCF_Pos (11U)
- #define I2C_ICR_PECCF_Msk (0x1U << I2C_ICR_PECCF_Pos)
- #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk
- #define I2C_ICR_TIMOUTCF_Pos (12U)
- #define I2C_ICR_TIMOUTCF_Msk (0x1U << I2C_ICR_TIMOUTCF_Pos)
- #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk
- #define I2C_ICR_ALERTCF_Pos (13U)
- #define I2C_ICR_ALERTCF_Msk (0x1U << I2C_ICR_ALERTCF_Pos)
- #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk
- #define I2C_PECR_PEC_Pos (0U)
- #define I2C_PECR_PEC_Msk (0xFFU << I2C_PECR_PEC_Pos)
- #define I2C_PECR_PEC I2C_PECR_PEC_Msk
- #define I2C_RXDR_RXDATA_Pos (0U)
- #define I2C_RXDR_RXDATA_Msk (0xFFU << I2C_RXDR_RXDATA_Pos)
- #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk
- #define I2C_TXDR_TXDATA_Pos (0U)
- #define I2C_TXDR_TXDATA_Msk (0xFFU << I2C_TXDR_TXDATA_Pos)
- #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk
- #define IWDG_KR_KEY_Pos (0U)
- #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos)
- #define IWDG_KR_KEY IWDG_KR_KEY_Msk
- #define IWDG_PR_PR_Pos (0U)
- #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos)
- #define IWDG_PR_PR IWDG_PR_PR_Msk
- #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos)
- #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos)
- #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos)
- #define IWDG_RLR_RL_Pos (0U)
- #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos)
- #define IWDG_RLR_RL IWDG_RLR_RL_Msk
- #define IWDG_SR_PVU_Pos (0U)
- #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos)
- #define IWDG_SR_PVU IWDG_SR_PVU_Msk
- #define IWDG_SR_RVU_Pos (1U)
- #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos)
- #define IWDG_SR_RVU IWDG_SR_RVU_Msk
- #define IWDG_SR_WVU_Pos (2U)
- #define IWDG_SR_WVU_Msk (0x1U << IWDG_SR_WVU_Pos)
- #define IWDG_SR_WVU IWDG_SR_WVU_Msk
- #define IWDG_WINR_WIN_Pos (0U)
- #define IWDG_WINR_WIN_Msk (0xFFFU << IWDG_WINR_WIN_Pos)
- #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk
- #define LPTIM_ISR_CMPM_Pos (0U)
- #define LPTIM_ISR_CMPM_Msk (0x1U << LPTIM_ISR_CMPM_Pos)
- #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk
- #define LPTIM_ISR_ARRM_Pos (1U)
- #define LPTIM_ISR_ARRM_Msk (0x1U << LPTIM_ISR_ARRM_Pos)
- #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk
- #define LPTIM_ISR_EXTTRIG_Pos (2U)
- #define LPTIM_ISR_EXTTRIG_Msk (0x1U << LPTIM_ISR_EXTTRIG_Pos)
- #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk
- #define LPTIM_ISR_CMPOK_Pos (3U)
- #define LPTIM_ISR_CMPOK_Msk (0x1U << LPTIM_ISR_CMPOK_Pos)
- #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk
- #define LPTIM_ISR_ARROK_Pos (4U)
- #define LPTIM_ISR_ARROK_Msk (0x1U << LPTIM_ISR_ARROK_Pos)
- #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk
- #define LPTIM_ISR_UP_Pos (5U)
- #define LPTIM_ISR_UP_Msk (0x1U << LPTIM_ISR_UP_Pos)
- #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk
- #define LPTIM_ISR_DOWN_Pos (6U)
- #define LPTIM_ISR_DOWN_Msk (0x1U << LPTIM_ISR_DOWN_Pos)
- #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk
- #define LPTIM_ICR_CMPMCF_Pos (0U)
- #define LPTIM_ICR_CMPMCF_Msk (0x1U << LPTIM_ICR_CMPMCF_Pos)
- #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk
- #define LPTIM_ICR_ARRMCF_Pos (1U)
- #define LPTIM_ICR_ARRMCF_Msk (0x1U << LPTIM_ICR_ARRMCF_Pos)
- #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk
- #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
- #define LPTIM_ICR_EXTTRIGCF_Msk (0x1U << LPTIM_ICR_EXTTRIGCF_Pos)
- #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk
- #define LPTIM_ICR_CMPOKCF_Pos (3U)
- #define LPTIM_ICR_CMPOKCF_Msk (0x1U << LPTIM_ICR_CMPOKCF_Pos)
- #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk
- #define LPTIM_ICR_ARROKCF_Pos (4U)
- #define LPTIM_ICR_ARROKCF_Msk (0x1U << LPTIM_ICR_ARROKCF_Pos)
- #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk
- #define LPTIM_ICR_UPCF_Pos (5U)
- #define LPTIM_ICR_UPCF_Msk (0x1U << LPTIM_ICR_UPCF_Pos)
- #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk
- #define LPTIM_ICR_DOWNCF_Pos (6U)
- #define LPTIM_ICR_DOWNCF_Msk (0x1U << LPTIM_ICR_DOWNCF_Pos)
- #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk
- #define LPTIM_IER_CMPMIE_Pos (0U)
- #define LPTIM_IER_CMPMIE_Msk (0x1U << LPTIM_IER_CMPMIE_Pos)
- #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk
- #define LPTIM_IER_ARRMIE_Pos (1U)
- #define LPTIM_IER_ARRMIE_Msk (0x1U << LPTIM_IER_ARRMIE_Pos)
- #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk
- #define LPTIM_IER_EXTTRIGIE_Pos (2U)
- #define LPTIM_IER_EXTTRIGIE_Msk (0x1U << LPTIM_IER_EXTTRIGIE_Pos)
- #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk
- #define LPTIM_IER_CMPOKIE_Pos (3U)
- #define LPTIM_IER_CMPOKIE_Msk (0x1U << LPTIM_IER_CMPOKIE_Pos)
- #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk
- #define LPTIM_IER_ARROKIE_Pos (4U)
- #define LPTIM_IER_ARROKIE_Msk (0x1U << LPTIM_IER_ARROKIE_Pos)
- #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk
- #define LPTIM_IER_UPIE_Pos (5U)
- #define LPTIM_IER_UPIE_Msk (0x1U << LPTIM_IER_UPIE_Pos)
- #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk
- #define LPTIM_IER_DOWNIE_Pos (6U)
- #define LPTIM_IER_DOWNIE_Msk (0x1U << LPTIM_IER_DOWNIE_Pos)
- #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk
- #define LPTIM_CFGR_CKSEL_Pos (0U)
- #define LPTIM_CFGR_CKSEL_Msk (0x1U << LPTIM_CFGR_CKSEL_Pos)
- #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk
- #define LPTIM_CFGR_CKPOL_Pos (1U)
- #define LPTIM_CFGR_CKPOL_Msk (0x3U << LPTIM_CFGR_CKPOL_Pos)
- #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk
- #define LPTIM_CFGR_CKPOL_0 (0x1U << LPTIM_CFGR_CKPOL_Pos)
- #define LPTIM_CFGR_CKPOL_1 (0x2U << LPTIM_CFGR_CKPOL_Pos)
- #define LPTIM_CFGR_CKFLT_Pos (3U)
- #define LPTIM_CFGR_CKFLT_Msk (0x3U << LPTIM_CFGR_CKFLT_Pos)
- #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk
- #define LPTIM_CFGR_CKFLT_0 (0x1U << LPTIM_CFGR_CKFLT_Pos)
- #define LPTIM_CFGR_CKFLT_1 (0x2U << LPTIM_CFGR_CKFLT_Pos)
- #define LPTIM_CFGR_TRGFLT_Pos (6U)
- #define LPTIM_CFGR_TRGFLT_Msk (0x3U << LPTIM_CFGR_TRGFLT_Pos)
- #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk
- #define LPTIM_CFGR_TRGFLT_0 (0x1U << LPTIM_CFGR_TRGFLT_Pos)
- #define LPTIM_CFGR_TRGFLT_1 (0x2U << LPTIM_CFGR_TRGFLT_Pos)
- #define LPTIM_CFGR_PRESC_Pos (9U)
- #define LPTIM_CFGR_PRESC_Msk (0x7U << LPTIM_CFGR_PRESC_Pos)
- #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk
- #define LPTIM_CFGR_PRESC_0 (0x1U << LPTIM_CFGR_PRESC_Pos)
- #define LPTIM_CFGR_PRESC_1 (0x2U << LPTIM_CFGR_PRESC_Pos)
- #define LPTIM_CFGR_PRESC_2 (0x4U << LPTIM_CFGR_PRESC_Pos)
- #define LPTIM_CFGR_TRIGSEL_Pos (13U)
- #define LPTIM_CFGR_TRIGSEL_Msk (0x7U << LPTIM_CFGR_TRIGSEL_Pos)
- #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk
- #define LPTIM_CFGR_TRIGSEL_0 (0x1U << LPTIM_CFGR_TRIGSEL_Pos)
- #define LPTIM_CFGR_TRIGSEL_1 (0x2U << LPTIM_CFGR_TRIGSEL_Pos)
- #define LPTIM_CFGR_TRIGSEL_2 (0x4U << LPTIM_CFGR_TRIGSEL_Pos)
- #define LPTIM_CFGR_TRIGEN_Pos (17U)
- #define LPTIM_CFGR_TRIGEN_Msk (0x3U << LPTIM_CFGR_TRIGEN_Pos)
- #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk
- #define LPTIM_CFGR_TRIGEN_0 (0x1U << LPTIM_CFGR_TRIGEN_Pos)
- #define LPTIM_CFGR_TRIGEN_1 (0x2U << LPTIM_CFGR_TRIGEN_Pos)
- #define LPTIM_CFGR_TIMOUT_Pos (19U)
- #define LPTIM_CFGR_TIMOUT_Msk (0x1U << LPTIM_CFGR_TIMOUT_Pos)
- #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk
- #define LPTIM_CFGR_WAVE_Pos (20U)
- #define LPTIM_CFGR_WAVE_Msk (0x1U << LPTIM_CFGR_WAVE_Pos)
- #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk
- #define LPTIM_CFGR_WAVPOL_Pos (21U)
- #define LPTIM_CFGR_WAVPOL_Msk (0x1U << LPTIM_CFGR_WAVPOL_Pos)
- #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk
- #define LPTIM_CFGR_PRELOAD_Pos (22U)
- #define LPTIM_CFGR_PRELOAD_Msk (0x1U << LPTIM_CFGR_PRELOAD_Pos)
- #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk
- #define LPTIM_CFGR_COUNTMODE_Pos (23U)
- #define LPTIM_CFGR_COUNTMODE_Msk (0x1U << LPTIM_CFGR_COUNTMODE_Pos)
- #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk
- #define LPTIM_CFGR_ENC_Pos (24U)
- #define LPTIM_CFGR_ENC_Msk (0x1U << LPTIM_CFGR_ENC_Pos)
- #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk
- #define LPTIM_CR_ENABLE_Pos (0U)
- #define LPTIM_CR_ENABLE_Msk (0x1U << LPTIM_CR_ENABLE_Pos)
- #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk
- #define LPTIM_CR_SNGSTRT_Pos (1U)
- #define LPTIM_CR_SNGSTRT_Msk (0x1U << LPTIM_CR_SNGSTRT_Pos)
- #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk
- #define LPTIM_CR_CNTSTRT_Pos (2U)
- #define LPTIM_CR_CNTSTRT_Msk (0x1U << LPTIM_CR_CNTSTRT_Pos)
- #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk
- #define LPTIM_CMP_CMP_Pos (0U)
- #define LPTIM_CMP_CMP_Msk (0xFFFFU << LPTIM_CMP_CMP_Pos)
- #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk
- #define LPTIM_ARR_ARR_Pos (0U)
- #define LPTIM_ARR_ARR_Msk (0xFFFFU << LPTIM_ARR_ARR_Pos)
- #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk
- #define LPTIM_CNT_CNT_Pos (0U)
- #define LPTIM_CNT_CNT_Msk (0xFFFFU << LPTIM_CNT_CNT_Pos)
- #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk
- #define FW_CSSA_ADD_Pos (8U)
- #define FW_CSSA_ADD_Msk (0xFFFFU << FW_CSSA_ADD_Pos)
- #define FW_CSSA_ADD FW_CSSA_ADD_Msk
- #define FW_CSL_LENG_Pos (8U)
- #define FW_CSL_LENG_Msk (0x3FFFU << FW_CSL_LENG_Pos)
- #define FW_CSL_LENG FW_CSL_LENG_Msk
- #define FW_NVDSSA_ADD_Pos (8U)
- #define FW_NVDSSA_ADD_Msk (0xFFFFU << FW_NVDSSA_ADD_Pos)
- #define FW_NVDSSA_ADD FW_NVDSSA_ADD_Msk
- #define FW_NVDSL_LENG_Pos (8U)
- #define FW_NVDSL_LENG_Msk (0x3FFFU << FW_NVDSL_LENG_Pos)
- #define FW_NVDSL_LENG FW_NVDSL_LENG_Msk
- #define FW_VDSSA_ADD_Pos (6U)
- #define FW_VDSSA_ADD_Msk (0x3FFU << FW_VDSSA_ADD_Pos)
- #define FW_VDSSA_ADD FW_VDSSA_ADD_Msk
- #define FW_VDSL_LENG_Pos (6U)
- #define FW_VDSL_LENG_Msk (0x3FFU << FW_VDSL_LENG_Pos)
- #define FW_VDSL_LENG FW_VDSL_LENG_Msk
- #define FW_CR_FPA_Pos (0U)
- #define FW_CR_FPA_Msk (0x1U << FW_CR_FPA_Pos)
- #define FW_CR_FPA FW_CR_FPA_Msk
- #define FW_CR_VDS_Pos (1U)
- #define FW_CR_VDS_Msk (0x1U << FW_CR_VDS_Pos)
- #define FW_CR_VDS FW_CR_VDS_Msk
- #define FW_CR_VDE_Pos (2U)
- #define FW_CR_VDE_Msk (0x1U << FW_CR_VDE_Pos)
- #define FW_CR_VDE FW_CR_VDE_Msk
- #define PWR_PVD_SUPPORT
- #define PWR_CR_LPSDSR_Pos (0U)
- #define PWR_CR_LPSDSR_Msk (0x1U << PWR_CR_LPSDSR_Pos)
- #define PWR_CR_LPSDSR PWR_CR_LPSDSR_Msk
- #define PWR_CR_PDDS_Pos (1U)
- #define PWR_CR_PDDS_Msk (0x1U << PWR_CR_PDDS_Pos)
- #define PWR_CR_PDDS PWR_CR_PDDS_Msk
- #define PWR_CR_CWUF_Pos (2U)
- #define PWR_CR_CWUF_Msk (0x1U << PWR_CR_CWUF_Pos)
- #define PWR_CR_CWUF PWR_CR_CWUF_Msk
- #define PWR_CR_CSBF_Pos (3U)
- #define PWR_CR_CSBF_Msk (0x1U << PWR_CR_CSBF_Pos)
- #define PWR_CR_CSBF PWR_CR_CSBF_Msk
- #define PWR_CR_PVDE_Pos (4U)
- #define PWR_CR_PVDE_Msk (0x1U << PWR_CR_PVDE_Pos)
- #define PWR_CR_PVDE PWR_CR_PVDE_Msk
- #define PWR_CR_PLS_Pos (5U)
- #define PWR_CR_PLS_Msk (0x7U << PWR_CR_PLS_Pos)
- #define PWR_CR_PLS PWR_CR_PLS_Msk
- #define PWR_CR_PLS_0 (0x1U << PWR_CR_PLS_Pos)
- #define PWR_CR_PLS_1 (0x2U << PWR_CR_PLS_Pos)
- #define PWR_CR_PLS_2 (0x4U << PWR_CR_PLS_Pos)
- #define PWR_CR_PLS_LEV0 (0x00000000U)
- #define PWR_CR_PLS_LEV1 (0x00000020U)
- #define PWR_CR_PLS_LEV2 (0x00000040U)
- #define PWR_CR_PLS_LEV3 (0x00000060U)
- #define PWR_CR_PLS_LEV4 (0x00000080U)
- #define PWR_CR_PLS_LEV5 (0x000000A0U)
- #define PWR_CR_PLS_LEV6 (0x000000C0U)
- #define PWR_CR_PLS_LEV7 (0x000000E0U)
- #define PWR_CR_DBP_Pos (8U)
- #define PWR_CR_DBP_Msk (0x1U << PWR_CR_DBP_Pos)
- #define PWR_CR_DBP PWR_CR_DBP_Msk
- #define PWR_CR_ULP_Pos (9U)
- #define PWR_CR_ULP_Msk (0x1U << PWR_CR_ULP_Pos)
- #define PWR_CR_ULP PWR_CR_ULP_Msk
- #define PWR_CR_FWU_Pos (10U)
- #define PWR_CR_FWU_Msk (0x1U << PWR_CR_FWU_Pos)
- #define PWR_CR_FWU PWR_CR_FWU_Msk
- #define PWR_CR_VOS_Pos (11U)
- #define PWR_CR_VOS_Msk (0x3U << PWR_CR_VOS_Pos)
- #define PWR_CR_VOS PWR_CR_VOS_Msk
- #define PWR_CR_VOS_0 (0x1U << PWR_CR_VOS_Pos)
- #define PWR_CR_VOS_1 (0x2U << PWR_CR_VOS_Pos)
- #define PWR_CR_DSEEKOFF_Pos (13U)
- #define PWR_CR_DSEEKOFF_Msk (0x1U << PWR_CR_DSEEKOFF_Pos)
- #define PWR_CR_DSEEKOFF PWR_CR_DSEEKOFF_Msk
- #define PWR_CR_LPRUN_Pos (14U)
- #define PWR_CR_LPRUN_Msk (0x1U << PWR_CR_LPRUN_Pos)
- #define PWR_CR_LPRUN PWR_CR_LPRUN_Msk
- #define PWR_CSR_WUF_Pos (0U)
- #define PWR_CSR_WUF_Msk (0x1U << PWR_CSR_WUF_Pos)
- #define PWR_CSR_WUF PWR_CSR_WUF_Msk
- #define PWR_CSR_SBF_Pos (1U)
- #define PWR_CSR_SBF_Msk (0x1U << PWR_CSR_SBF_Pos)
- #define PWR_CSR_SBF PWR_CSR_SBF_Msk
- #define PWR_CSR_PVDO_Pos (2U)
- #define PWR_CSR_PVDO_Msk (0x1U << PWR_CSR_PVDO_Pos)
- #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk
- #define PWR_CSR_VREFINTRDYF_Pos (3U)
- #define PWR_CSR_VREFINTRDYF_Msk (0x1U << PWR_CSR_VREFINTRDYF_Pos)
- #define PWR_CSR_VREFINTRDYF PWR_CSR_VREFINTRDYF_Msk
- #define PWR_CSR_VOSF_Pos (4U)
- #define PWR_CSR_VOSF_Msk (0x1U << PWR_CSR_VOSF_Pos)
- #define PWR_CSR_VOSF PWR_CSR_VOSF_Msk
- #define PWR_CSR_REGLPF_Pos (5U)
- #define PWR_CSR_REGLPF_Msk (0x1U << PWR_CSR_REGLPF_Pos)
- #define PWR_CSR_REGLPF PWR_CSR_REGLPF_Msk
- #define PWR_CSR_EWUP1_Pos (8U)
- #define PWR_CSR_EWUP1_Msk (0x1U << PWR_CSR_EWUP1_Pos)
- #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk
- #define PWR_CSR_EWUP2_Pos (9U)
- #define PWR_CSR_EWUP2_Msk (0x1U << PWR_CSR_EWUP2_Pos)
- #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk
- #define PWR_CSR_EWUP3_Pos (10U)
- #define PWR_CSR_EWUP3_Msk (0x1U << PWR_CSR_EWUP3_Pos)
- #define PWR_CSR_EWUP3 PWR_CSR_EWUP3_Msk
- #define RCC_HSI48_SUPPORT
- #define RCC_HSECSS_SUPPORT
- #define RCC_CR_HSION_Pos (0U)
- #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos)
- #define RCC_CR_HSION RCC_CR_HSION_Msk
- #define RCC_CR_HSIKERON_Pos (1U)
- #define RCC_CR_HSIKERON_Msk (0x1U << RCC_CR_HSIKERON_Pos)
- #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk
- #define RCC_CR_HSIRDY_Pos (2U)
- #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos)
- #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk
- #define RCC_CR_HSIDIVEN_Pos (3U)
- #define RCC_CR_HSIDIVEN_Msk (0x1U << RCC_CR_HSIDIVEN_Pos)
- #define RCC_CR_HSIDIVEN RCC_CR_HSIDIVEN_Msk
- #define RCC_CR_HSIDIVF_Pos (4U)
- #define RCC_CR_HSIDIVF_Msk (0x1U << RCC_CR_HSIDIVF_Pos)
- #define RCC_CR_HSIDIVF RCC_CR_HSIDIVF_Msk
- #define RCC_CR_HSIOUTEN_Pos (5U)
- #define RCC_CR_HSIOUTEN_Msk (0x1U << RCC_CR_HSIOUTEN_Pos)
- #define RCC_CR_HSIOUTEN RCC_CR_HSIOUTEN_Msk
- #define RCC_CR_MSION_Pos (8U)
- #define RCC_CR_MSION_Msk (0x1U << RCC_CR_MSION_Pos)
- #define RCC_CR_MSION RCC_CR_MSION_Msk
- #define RCC_CR_MSIRDY_Pos (9U)
- #define RCC_CR_MSIRDY_Msk (0x1U << RCC_CR_MSIRDY_Pos)
- #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk
- #define RCC_CR_HSEON_Pos (16U)
- #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos)
- #define RCC_CR_HSEON RCC_CR_HSEON_Msk
- #define RCC_CR_HSERDY_Pos (17U)
- #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos)
- #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk
- #define RCC_CR_HSEBYP_Pos (18U)
- #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos)
- #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk
- #define RCC_CR_CSSHSEON_Pos (19U)
- #define RCC_CR_CSSHSEON_Msk (0x1U << RCC_CR_CSSHSEON_Pos)
- #define RCC_CR_CSSHSEON RCC_CR_CSSHSEON_Msk
- #define RCC_CR_RTCPRE_Pos (20U)
- #define RCC_CR_RTCPRE_Msk (0x3U << RCC_CR_RTCPRE_Pos)
- #define RCC_CR_RTCPRE RCC_CR_RTCPRE_Msk
- #define RCC_CR_RTCPRE_0 (0x1U << RCC_CR_RTCPRE_Pos)
- #define RCC_CR_RTCPRE_1 (0x2U << RCC_CR_RTCPRE_Pos)
- #define RCC_CR_PLLON_Pos (24U)
- #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos)
- #define RCC_CR_PLLON RCC_CR_PLLON_Msk
- #define RCC_CR_PLLRDY_Pos (25U)
- #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos)
- #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk
- #define RCC_CR_CSSON RCC_CR_CSSHSEON
- #define RCC_ICSCR_HSICAL_Pos (0U)
- #define RCC_ICSCR_HSICAL_Msk (0xFFU << RCC_ICSCR_HSICAL_Pos)
- #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk
- #define RCC_ICSCR_HSITRIM_Pos (8U)
- #define RCC_ICSCR_HSITRIM_Msk (0x1FU << RCC_ICSCR_HSITRIM_Pos)
- #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk
- #define RCC_ICSCR_MSIRANGE_Pos (13U)
- #define RCC_ICSCR_MSIRANGE_Msk (0x7U << RCC_ICSCR_MSIRANGE_Pos)
- #define RCC_ICSCR_MSIRANGE RCC_ICSCR_MSIRANGE_Msk
- #define RCC_ICSCR_MSIRANGE_0 (0x0U << RCC_ICSCR_MSIRANGE_Pos)
- #define RCC_ICSCR_MSIRANGE_1 (0x1U << RCC_ICSCR_MSIRANGE_Pos)
- #define RCC_ICSCR_MSIRANGE_2 (0x2U << RCC_ICSCR_MSIRANGE_Pos)
- #define RCC_ICSCR_MSIRANGE_3 (0x3U << RCC_ICSCR_MSIRANGE_Pos)
- #define RCC_ICSCR_MSIRANGE_4 (0x4U << RCC_ICSCR_MSIRANGE_Pos)
- #define RCC_ICSCR_MSIRANGE_5 (0x5U << RCC_ICSCR_MSIRANGE_Pos)
- #define RCC_ICSCR_MSIRANGE_6 (0x6U << RCC_ICSCR_MSIRANGE_Pos)
- #define RCC_ICSCR_MSICAL_Pos (16U)
- #define RCC_ICSCR_MSICAL_Msk (0xFFU << RCC_ICSCR_MSICAL_Pos)
- #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk
- #define RCC_ICSCR_MSITRIM_Pos (24U)
- #define RCC_ICSCR_MSITRIM_Msk (0xFFU << RCC_ICSCR_MSITRIM_Pos)
- #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk
- #define RCC_CRRCR_HSI48ON_Pos (0U)
- #define RCC_CRRCR_HSI48ON_Msk (0x1U << RCC_CRRCR_HSI48ON_Pos)
- #define RCC_CRRCR_HSI48ON RCC_CRRCR_HSI48ON_Msk
- #define RCC_CRRCR_HSI48RDY_Pos (1U)
- #define RCC_CRRCR_HSI48RDY_Msk (0x1U << RCC_CRRCR_HSI48RDY_Pos)
- #define RCC_CRRCR_HSI48RDY RCC_CRRCR_HSI48RDY_Msk
- #define RCC_CRRCR_HSI48DIV6OUTEN_Pos (2U)
- #define RCC_CRRCR_HSI48DIV6OUTEN_Msk (0x1U << RCC_CRRCR_HSI48DIV6OUTEN_Pos)
- #define RCC_CRRCR_HSI48DIV6OUTEN RCC_CRRCR_HSI48DIV6OUTEN_Msk
- #define RCC_CRRCR_HSI48CAL_Pos (8U)
- #define RCC_CRRCR_HSI48CAL_Msk (0xFFU << RCC_CRRCR_HSI48CAL_Pos)
- #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk
- #define RCC_CFGR_SW_Pos (0U)
- #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos)
- #define RCC_CFGR_SW RCC_CFGR_SW_Msk
- #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos)
- #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos)
- #define RCC_CFGR_SW_MSI (0x00000000U)
- #define RCC_CFGR_SW_HSI (0x00000001U)
- #define RCC_CFGR_SW_HSE (0x00000002U)
- #define RCC_CFGR_SW_PLL (0x00000003U)
- #define RCC_CFGR_SWS_Pos (2U)
- #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos)
- #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk
- #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos)
- #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos)
- #define RCC_CFGR_SWS_MSI (0x00000000U)
- #define RCC_CFGR_SWS_HSI (0x00000004U)
- #define RCC_CFGR_SWS_HSE (0x00000008U)
- #define RCC_CFGR_SWS_PLL (0x0000000CU)
- #define RCC_CFGR_HPRE_Pos (4U)
- #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk
- #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos)
- #define RCC_CFGR_HPRE_DIV1 (0x00000000U)
- #define RCC_CFGR_HPRE_DIV2 (0x00000080U)
- #define RCC_CFGR_HPRE_DIV4 (0x00000090U)
- #define RCC_CFGR_HPRE_DIV8 (0x000000A0U)
- #define RCC_CFGR_HPRE_DIV16 (0x000000B0U)
- #define RCC_CFGR_HPRE_DIV64 (0x000000C0U)
- #define RCC_CFGR_HPRE_DIV128 (0x000000D0U)
- #define RCC_CFGR_HPRE_DIV256 (0x000000E0U)
- #define RCC_CFGR_HPRE_DIV512 (0x000000F0U)
- #define RCC_CFGR_PPRE1_Pos (8U)
- #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos)
- #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk
- #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos)
- #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos)
- #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos)
- #define RCC_CFGR_PPRE1_DIV1 (0x00000000U)
- #define RCC_CFGR_PPRE1_DIV2 (0x00000400U)
- #define RCC_CFGR_PPRE1_DIV4 (0x00000500U)
- #define RCC_CFGR_PPRE1_DIV8 (0x00000600U)
- #define RCC_CFGR_PPRE1_DIV16 (0x00000700U)
- #define RCC_CFGR_PPRE2_Pos (11U)
- #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos)
- #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk
- #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos)
- #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos)
- #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos)
- #define RCC_CFGR_PPRE2_DIV1 (0x00000000U)
- #define RCC_CFGR_PPRE2_DIV2 (0x00002000U)
- #define RCC_CFGR_PPRE2_DIV4 (0x00002800U)
- #define RCC_CFGR_PPRE2_DIV8 (0x00003000U)
- #define RCC_CFGR_PPRE2_DIV16 (0x00003800U)
- #define RCC_CFGR_STOPWUCK_Pos (15U)
- #define RCC_CFGR_STOPWUCK_Msk (0x1U << RCC_CFGR_STOPWUCK_Pos)
- #define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk
- #define RCC_CFGR_PLLSRC_Pos (16U)
- #define RCC_CFGR_PLLSRC_Msk (0x1U << RCC_CFGR_PLLSRC_Pos)
- #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk
- #define RCC_CFGR_PLLSRC_HSI (0x00000000U)
- #define RCC_CFGR_PLLSRC_HSE (0x00010000U)
- #define RCC_CFGR_PLLMUL_Pos (18U)
- #define RCC_CFGR_PLLMUL_Msk (0xFU << RCC_CFGR_PLLMUL_Pos)
- #define RCC_CFGR_PLLMUL RCC_CFGR_PLLMUL_Msk
- #define RCC_CFGR_PLLMUL_0 (0x1U << RCC_CFGR_PLLMUL_Pos)
- #define RCC_CFGR_PLLMUL_1 (0x2U << RCC_CFGR_PLLMUL_Pos)
- #define RCC_CFGR_PLLMUL_2 (0x4U << RCC_CFGR_PLLMUL_Pos)
- #define RCC_CFGR_PLLMUL_3 (0x8U << RCC_CFGR_PLLMUL_Pos)
- #define RCC_CFGR_PLLMUL3 (0x00000000U)
- #define RCC_CFGR_PLLMUL4 (0x00040000U)
- #define RCC_CFGR_PLLMUL6 (0x00080000U)
- #define RCC_CFGR_PLLMUL8 (0x000C0000U)
- #define RCC_CFGR_PLLMUL12 (0x00100000U)
- #define RCC_CFGR_PLLMUL16 (0x00140000U)
- #define RCC_CFGR_PLLMUL24 (0x00180000U)
- #define RCC_CFGR_PLLMUL32 (0x001C0000U)
- #define RCC_CFGR_PLLMUL48 (0x00200000U)
- #define RCC_CFGR_PLLDIV_Pos (22U)
- #define RCC_CFGR_PLLDIV_Msk (0x3U << RCC_CFGR_PLLDIV_Pos)
- #define RCC_CFGR_PLLDIV RCC_CFGR_PLLDIV_Msk
- #define RCC_CFGR_PLLDIV_0 (0x1U << RCC_CFGR_PLLDIV_Pos)
- #define RCC_CFGR_PLLDIV_1 (0x2U << RCC_CFGR_PLLDIV_Pos)
- #define RCC_CFGR_PLLDIV2_Pos (22U)
- #define RCC_CFGR_PLLDIV2_Msk (0x1U << RCC_CFGR_PLLDIV2_Pos)
- #define RCC_CFGR_PLLDIV2 RCC_CFGR_PLLDIV2_Msk
- #define RCC_CFGR_PLLDIV3_Pos (23U)
- #define RCC_CFGR_PLLDIV3_Msk (0x1U << RCC_CFGR_PLLDIV3_Pos)
- #define RCC_CFGR_PLLDIV3 RCC_CFGR_PLLDIV3_Msk
- #define RCC_CFGR_PLLDIV4_Pos (22U)
- #define RCC_CFGR_PLLDIV4_Msk (0x3U << RCC_CFGR_PLLDIV4_Pos)
- #define RCC_CFGR_PLLDIV4 RCC_CFGR_PLLDIV4_Msk
- #define RCC_CFGR_MCOSEL_Pos (24U)
- #define RCC_CFGR_MCOSEL_Msk (0xFU << RCC_CFGR_MCOSEL_Pos)
- #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk
- #define RCC_CFGR_MCOSEL_0 (0x1U << RCC_CFGR_MCOSEL_Pos)
- #define RCC_CFGR_MCOSEL_1 (0x2U << RCC_CFGR_MCOSEL_Pos)
- #define RCC_CFGR_MCOSEL_2 (0x4U << RCC_CFGR_MCOSEL_Pos)
- #define RCC_CFGR_MCOSEL_3 (0x8U << RCC_CFGR_MCOSEL_Pos)
- #define RCC_CFGR_MCOSEL_NOCLOCK (0x00000000U)
- #define RCC_CFGR_MCOSEL_SYSCLK_Pos (24U)
- #define RCC_CFGR_MCOSEL_SYSCLK_Msk (0x1U << RCC_CFGR_MCOSEL_SYSCLK_Pos)
- #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCOSEL_SYSCLK_Msk
- #define RCC_CFGR_MCOSEL_HSI_Pos (25U)
- #define RCC_CFGR_MCOSEL_HSI_Msk (0x1U << RCC_CFGR_MCOSEL_HSI_Pos)
- #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCOSEL_HSI_Msk
- #define RCC_CFGR_MCOSEL_MSI_Pos (24U)
- #define RCC_CFGR_MCOSEL_MSI_Msk (0x3U << RCC_CFGR_MCOSEL_MSI_Pos)
- #define RCC_CFGR_MCOSEL_MSI RCC_CFGR_MCOSEL_MSI_Msk
- #define RCC_CFGR_MCOSEL_HSE_Pos (26U)
- #define RCC_CFGR_MCOSEL_HSE_Msk (0x1U << RCC_CFGR_MCOSEL_HSE_Pos)
- #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCOSEL_HSE_Msk
- #define RCC_CFGR_MCOSEL_PLL_Pos (24U)
- #define RCC_CFGR_MCOSEL_PLL_Msk (0x5U << RCC_CFGR_MCOSEL_PLL_Pos)
- #define RCC_CFGR_MCOSEL_PLL RCC_CFGR_MCOSEL_PLL_Msk
- #define RCC_CFGR_MCOSEL_LSI_Pos (25U)
- #define RCC_CFGR_MCOSEL_LSI_Msk (0x3U << RCC_CFGR_MCOSEL_LSI_Pos)
- #define RCC_CFGR_MCOSEL_LSI RCC_CFGR_MCOSEL_LSI_Msk
- #define RCC_CFGR_MCOSEL_LSE_Pos (24U)
- #define RCC_CFGR_MCOSEL_LSE_Msk (0x7U << RCC_CFGR_MCOSEL_LSE_Pos)
- #define RCC_CFGR_MCOSEL_LSE RCC_CFGR_MCOSEL_LSE_Msk
- #define RCC_CFGR_MCOSEL_HSI48_Pos (27U)
- #define RCC_CFGR_MCOSEL_HSI48_Msk (0x1U << RCC_CFGR_MCOSEL_HSI48_Pos)
- #define RCC_CFGR_MCOSEL_HSI48 RCC_CFGR_MCOSEL_HSI48_Msk
- #define RCC_CFGR_MCOPRE_Pos (28U)
- #define RCC_CFGR_MCOPRE_Msk (0x7U << RCC_CFGR_MCOPRE_Pos)
- #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk
- #define RCC_CFGR_MCOPRE_0 (0x1U << RCC_CFGR_MCOPRE_Pos)
- #define RCC_CFGR_MCOPRE_1 (0x2U << RCC_CFGR_MCOPRE_Pos)
- #define RCC_CFGR_MCOPRE_2 (0x4U << RCC_CFGR_MCOPRE_Pos)
- #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U)
- #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U)
- #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U)
- #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U)
- #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U)
- #define RCC_CFGR_MCO_NOCLOCK RCC_CFGR_MCOSEL_NOCLOCK
- #define RCC_CFGR_MCO_SYSCLK RCC_CFGR_MCOSEL_SYSCLK
- #define RCC_CFGR_MCO_HSI RCC_CFGR_MCOSEL_HSI
- #define RCC_CFGR_MCO_MSI RCC_CFGR_MCOSEL_MSI
- #define RCC_CFGR_MCO_HSE RCC_CFGR_MCOSEL_HSE
- #define RCC_CFGR_MCO_PLL RCC_CFGR_MCOSEL_PLL
- #define RCC_CFGR_MCO_LSI RCC_CFGR_MCOSEL_LSI
- #define RCC_CFGR_MCO_LSE RCC_CFGR_MCOSEL_LSE
- #define RCC_CFGR_MCO_HSI48 RCC_CFGR_MCOSEL_HSI48
- #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE
- #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1
- #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2
- #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4
- #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8
- #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16
- #define RCC_CIER_LSIRDYIE_Pos (0U)
- #define RCC_CIER_LSIRDYIE_Msk (0x1U << RCC_CIER_LSIRDYIE_Pos)
- #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk
- #define RCC_CIER_LSERDYIE_Pos (1U)
- #define RCC_CIER_LSERDYIE_Msk (0x1U << RCC_CIER_LSERDYIE_Pos)
- #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk
- #define RCC_CIER_HSIRDYIE_Pos (2U)
- #define RCC_CIER_HSIRDYIE_Msk (0x1U << RCC_CIER_HSIRDYIE_Pos)
- #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk
- #define RCC_CIER_HSERDYIE_Pos (3U)
- #define RCC_CIER_HSERDYIE_Msk (0x1U << RCC_CIER_HSERDYIE_Pos)
- #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk
- #define RCC_CIER_PLLRDYIE_Pos (4U)
- #define RCC_CIER_PLLRDYIE_Msk (0x1U << RCC_CIER_PLLRDYIE_Pos)
- #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk
- #define RCC_CIER_MSIRDYIE_Pos (5U)
- #define RCC_CIER_MSIRDYIE_Msk (0x1U << RCC_CIER_MSIRDYIE_Pos)
- #define RCC_CIER_MSIRDYIE RCC_CIER_MSIRDYIE_Msk
- #define RCC_CIER_HSI48RDYIE_Pos (6U)
- #define RCC_CIER_HSI48RDYIE_Msk (0x1U << RCC_CIER_HSI48RDYIE_Pos)
- #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk
- #define RCC_CIER_CSSLSE_Pos (7U)
- #define RCC_CIER_CSSLSE_Msk (0x1U << RCC_CIER_CSSLSE_Pos)
- #define RCC_CIER_CSSLSE RCC_CIER_CSSLSE_Msk
- #define RCC_CIER_LSECSSIE RCC_CIER_CSSLSE
- #define RCC_CIFR_LSIRDYF_Pos (0U)
- #define RCC_CIFR_LSIRDYF_Msk (0x1U << RCC_CIFR_LSIRDYF_Pos)
- #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk
- #define RCC_CIFR_LSERDYF_Pos (1U)
- #define RCC_CIFR_LSERDYF_Msk (0x1U << RCC_CIFR_LSERDYF_Pos)
- #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk
- #define RCC_CIFR_HSIRDYF_Pos (2U)
- #define RCC_CIFR_HSIRDYF_Msk (0x1U << RCC_CIFR_HSIRDYF_Pos)
- #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk
- #define RCC_CIFR_HSERDYF_Pos (3U)
- #define RCC_CIFR_HSERDYF_Msk (0x1U << RCC_CIFR_HSERDYF_Pos)
- #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk
- #define RCC_CIFR_PLLRDYF_Pos (4U)
- #define RCC_CIFR_PLLRDYF_Msk (0x1U << RCC_CIFR_PLLRDYF_Pos)
- #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk
- #define RCC_CIFR_MSIRDYF_Pos (5U)
- #define RCC_CIFR_MSIRDYF_Msk (0x1U << RCC_CIFR_MSIRDYF_Pos)
- #define RCC_CIFR_MSIRDYF RCC_CIFR_MSIRDYF_Msk
- #define RCC_CIFR_HSI48RDYF_Pos (6U)
- #define RCC_CIFR_HSI48RDYF_Msk (0x1U << RCC_CIFR_HSI48RDYF_Pos)
- #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk
- #define RCC_CIFR_CSSLSEF_Pos (7U)
- #define RCC_CIFR_CSSLSEF_Msk (0x1U << RCC_CIFR_CSSLSEF_Pos)
- #define RCC_CIFR_CSSLSEF RCC_CIFR_CSSLSEF_Msk
- #define RCC_CIFR_CSSHSEF_Pos (8U)
- #define RCC_CIFR_CSSHSEF_Msk (0x1U << RCC_CIFR_CSSHSEF_Pos)
- #define RCC_CIFR_CSSHSEF RCC_CIFR_CSSHSEF_Msk
- #define RCC_CIFR_LSECSSF RCC_CIFR_CSSLSEF
- #define RCC_CIFR_CSSF RCC_CIFR_CSSHSEF
- #define RCC_CICR_LSIRDYC_Pos (0U)
- #define RCC_CICR_LSIRDYC_Msk (0x1U << RCC_CICR_LSIRDYC_Pos)
- #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk
- #define RCC_CICR_LSERDYC_Pos (1U)
- #define RCC_CICR_LSERDYC_Msk (0x1U << RCC_CICR_LSERDYC_Pos)
- #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk
- #define RCC_CICR_HSIRDYC_Pos (2U)
- #define RCC_CICR_HSIRDYC_Msk (0x1U << RCC_CICR_HSIRDYC_Pos)
- #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk
- #define RCC_CICR_HSERDYC_Pos (3U)
- #define RCC_CICR_HSERDYC_Msk (0x1U << RCC_CICR_HSERDYC_Pos)
- #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk
- #define RCC_CICR_PLLRDYC_Pos (4U)
- #define RCC_CICR_PLLRDYC_Msk (0x1U << RCC_CICR_PLLRDYC_Pos)
- #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk
- #define RCC_CICR_MSIRDYC_Pos (5U)
- #define RCC_CICR_MSIRDYC_Msk (0x1U << RCC_CICR_MSIRDYC_Pos)
- #define RCC_CICR_MSIRDYC RCC_CICR_MSIRDYC_Msk
- #define RCC_CICR_HSI48RDYC_Pos (6U)
- #define RCC_CICR_HSI48RDYC_Msk (0x1U << RCC_CICR_HSI48RDYC_Pos)
- #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk
- #define RCC_CICR_CSSLSEC_Pos (7U)
- #define RCC_CICR_CSSLSEC_Msk (0x1U << RCC_CICR_CSSLSEC_Pos)
- #define RCC_CICR_CSSLSEC RCC_CICR_CSSLSEC_Msk
- #define RCC_CICR_CSSHSEC_Pos (8U)
- #define RCC_CICR_CSSHSEC_Msk (0x1U << RCC_CICR_CSSHSEC_Pos)
- #define RCC_CICR_CSSHSEC RCC_CICR_CSSHSEC_Msk
- #define RCC_CICR_LSECSSC RCC_CICR_CSSLSEC
- #define RCC_CICR_CSSC RCC_CICR_CSSHSEC
- #define RCC_IOPRSTR_IOPARST_Pos (0U)
- #define RCC_IOPRSTR_IOPARST_Msk (0x1U << RCC_IOPRSTR_IOPARST_Pos)
- #define RCC_IOPRSTR_IOPARST RCC_IOPRSTR_IOPARST_Msk
- #define RCC_IOPRSTR_IOPBRST_Pos (1U)
- #define RCC_IOPRSTR_IOPBRST_Msk (0x1U << RCC_IOPRSTR_IOPBRST_Pos)
- #define RCC_IOPRSTR_IOPBRST RCC_IOPRSTR_IOPBRST_Msk
- #define RCC_IOPRSTR_IOPCRST_Pos (2U)
- #define RCC_IOPRSTR_IOPCRST_Msk (0x1U << RCC_IOPRSTR_IOPCRST_Pos)
- #define RCC_IOPRSTR_IOPCRST RCC_IOPRSTR_IOPCRST_Msk
- #define RCC_IOPRSTR_IOPDRST_Pos (3U)
- #define RCC_IOPRSTR_IOPDRST_Msk (0x1U << RCC_IOPRSTR_IOPDRST_Pos)
- #define RCC_IOPRSTR_IOPDRST RCC_IOPRSTR_IOPDRST_Msk
- #define RCC_IOPRSTR_IOPERST_Pos (4U)
- #define RCC_IOPRSTR_IOPERST_Msk (0x1U << RCC_IOPRSTR_IOPERST_Pos)
- #define RCC_IOPRSTR_IOPERST RCC_IOPRSTR_IOPERST_Msk
- #define RCC_IOPRSTR_IOPHRST_Pos (7U)
- #define RCC_IOPRSTR_IOPHRST_Msk (0x1U << RCC_IOPRSTR_IOPHRST_Pos)
- #define RCC_IOPRSTR_IOPHRST RCC_IOPRSTR_IOPHRST_Msk
- #define RCC_IOPRSTR_GPIOARST RCC_IOPRSTR_IOPARST
- #define RCC_IOPRSTR_GPIOBRST RCC_IOPRSTR_IOPBRST
- #define RCC_IOPRSTR_GPIOCRST RCC_IOPRSTR_IOPCRST
- #define RCC_IOPRSTR_GPIODRST RCC_IOPRSTR_IOPDRST
- #define RCC_IOPRSTR_GPIOERST RCC_IOPRSTR_IOPERST
- #define RCC_IOPRSTR_GPIOHRST RCC_IOPRSTR_IOPHRST
- #define RCC_AHBRSTR_DMARST_Pos (0U)
- #define RCC_AHBRSTR_DMARST_Msk (0x1U << RCC_AHBRSTR_DMARST_Pos)
- #define RCC_AHBRSTR_DMARST RCC_AHBRSTR_DMARST_Msk
- #define RCC_AHBRSTR_MIFRST_Pos (8U)
- #define RCC_AHBRSTR_MIFRST_Msk (0x1U << RCC_AHBRSTR_MIFRST_Pos)
- #define RCC_AHBRSTR_MIFRST RCC_AHBRSTR_MIFRST_Msk
- #define RCC_AHBRSTR_CRCRST_Pos (12U)
- #define RCC_AHBRSTR_CRCRST_Msk (0x1U << RCC_AHBRSTR_CRCRST_Pos)
- #define RCC_AHBRSTR_CRCRST RCC_AHBRSTR_CRCRST_Msk
- #define RCC_AHBRSTR_TSCRST_Pos (16U)
- #define RCC_AHBRSTR_TSCRST_Msk (0x1U << RCC_AHBRSTR_TSCRST_Pos)
- #define RCC_AHBRSTR_TSCRST RCC_AHBRSTR_TSCRST_Msk
- #define RCC_AHBRSTR_RNGRST_Pos (20U)
- #define RCC_AHBRSTR_RNGRST_Msk (0x1U << RCC_AHBRSTR_RNGRST_Pos)
- #define RCC_AHBRSTR_RNGRST RCC_AHBRSTR_RNGRST_Msk
- #define RCC_AHBRSTR_DMA1RST RCC_AHBRSTR_DMARST
- #define RCC_APB2RSTR_SYSCFGRST_Pos (0U)
- #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1U << RCC_APB2RSTR_SYSCFGRST_Pos)
- #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk
- #define RCC_APB2RSTR_TIM21RST_Pos (2U)
- #define RCC_APB2RSTR_TIM21RST_Msk (0x1U << RCC_APB2RSTR_TIM21RST_Pos)
- #define RCC_APB2RSTR_TIM21RST RCC_APB2RSTR_TIM21RST_Msk
- #define RCC_APB2RSTR_TIM22RST_Pos (5U)
- #define RCC_APB2RSTR_TIM22RST_Msk (0x1U << RCC_APB2RSTR_TIM22RST_Pos)
- #define RCC_APB2RSTR_TIM22RST RCC_APB2RSTR_TIM22RST_Msk
- #define RCC_APB2RSTR_ADCRST_Pos (9U)
- #define RCC_APB2RSTR_ADCRST_Msk (0x1U << RCC_APB2RSTR_ADCRST_Pos)
- #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk
- #define RCC_APB2RSTR_SPI1RST_Pos (12U)
- #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos)
- #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk
- #define RCC_APB2RSTR_USART1RST_Pos (14U)
- #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos)
- #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk
- #define RCC_APB2RSTR_DBGRST_Pos (22U)
- #define RCC_APB2RSTR_DBGRST_Msk (0x1U << RCC_APB2RSTR_DBGRST_Pos)
- #define RCC_APB2RSTR_DBGRST RCC_APB2RSTR_DBGRST_Msk
- #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADCRST
- #define RCC_APB2RSTR_DBGMCURST RCC_APB2RSTR_DBGRST
- #define RCC_APB1RSTR_TIM2RST_Pos (0U)
- #define RCC_APB1RSTR_TIM2RST_Msk (0x1U << RCC_APB1RSTR_TIM2RST_Pos)
- #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk
- #define RCC_APB1RSTR_TIM3RST_Pos (1U)
- #define RCC_APB1RSTR_TIM3RST_Msk (0x1U << RCC_APB1RSTR_TIM3RST_Pos)
- #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk
- #define RCC_APB1RSTR_TIM6RST_Pos (4U)
- #define RCC_APB1RSTR_TIM6RST_Msk (0x1U << RCC_APB1RSTR_TIM6RST_Pos)
- #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk
- #define RCC_APB1RSTR_TIM7RST_Pos (5U)
- #define RCC_APB1RSTR_TIM7RST_Msk (0x1U << RCC_APB1RSTR_TIM7RST_Pos)
- #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk
- #define RCC_APB1RSTR_WWDGRST_Pos (11U)
- #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos)
- #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk
- #define RCC_APB1RSTR_SPI2RST_Pos (14U)
- #define RCC_APB1RSTR_SPI2RST_Msk (0x1U << RCC_APB1RSTR_SPI2RST_Pos)
- #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk
- #define RCC_APB1RSTR_USART2RST_Pos (17U)
- #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos)
- #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk
- #define RCC_APB1RSTR_LPUART1RST_Pos (18U)
- #define RCC_APB1RSTR_LPUART1RST_Msk (0x1U << RCC_APB1RSTR_LPUART1RST_Pos)
- #define RCC_APB1RSTR_LPUART1RST RCC_APB1RSTR_LPUART1RST_Msk
- #define RCC_APB1RSTR_USART4RST_Pos (19U)
- #define RCC_APB1RSTR_USART4RST_Msk (0x1U << RCC_APB1RSTR_USART4RST_Pos)
- #define RCC_APB1RSTR_USART4RST RCC_APB1RSTR_USART4RST_Msk
- #define RCC_APB1RSTR_USART5RST_Pos (20U)
- #define RCC_APB1RSTR_USART5RST_Msk (0x1U << RCC_APB1RSTR_USART5RST_Pos)
- #define RCC_APB1RSTR_USART5RST RCC_APB1RSTR_USART5RST_Msk
- #define RCC_APB1RSTR_I2C1RST_Pos (21U)
- #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos)
- #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk
- #define RCC_APB1RSTR_I2C2RST_Pos (22U)
- #define RCC_APB1RSTR_I2C2RST_Msk (0x1U << RCC_APB1RSTR_I2C2RST_Pos)
- #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk
- #define RCC_APB1RSTR_USBRST_Pos (23U)
- #define RCC_APB1RSTR_USBRST_Msk (0x1U << RCC_APB1RSTR_USBRST_Pos)
- #define RCC_APB1RSTR_USBRST RCC_APB1RSTR_USBRST_Msk
- #define RCC_APB1RSTR_CRSRST_Pos (27U)
- #define RCC_APB1RSTR_CRSRST_Msk (0x1U << RCC_APB1RSTR_CRSRST_Pos)
- #define RCC_APB1RSTR_CRSRST RCC_APB1RSTR_CRSRST_Msk
- #define RCC_APB1RSTR_PWRRST_Pos (28U)
- #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos)
- #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk
- #define RCC_APB1RSTR_DACRST_Pos (29U)
- #define RCC_APB1RSTR_DACRST_Msk (0x1U << RCC_APB1RSTR_DACRST_Pos)
- #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk
- #define RCC_APB1RSTR_I2C3RST_Pos (30U)
- #define RCC_APB1RSTR_I2C3RST_Msk (0x1U << RCC_APB1RSTR_I2C3RST_Pos)
- #define RCC_APB1RSTR_I2C3RST RCC_APB1RSTR_I2C3RST_Msk
- #define RCC_APB1RSTR_LPTIM1RST_Pos (31U)
- #define RCC_APB1RSTR_LPTIM1RST_Msk (0x1U << RCC_APB1RSTR_LPTIM1RST_Pos)
- #define RCC_APB1RSTR_LPTIM1RST RCC_APB1RSTR_LPTIM1RST_Msk
- #define RCC_IOPENR_IOPAEN_Pos (0U)
- #define RCC_IOPENR_IOPAEN_Msk (0x1U << RCC_IOPENR_IOPAEN_Pos)
- #define RCC_IOPENR_IOPAEN RCC_IOPENR_IOPAEN_Msk
- #define RCC_IOPENR_IOPBEN_Pos (1U)
- #define RCC_IOPENR_IOPBEN_Msk (0x1U << RCC_IOPENR_IOPBEN_Pos)
- #define RCC_IOPENR_IOPBEN RCC_IOPENR_IOPBEN_Msk
- #define RCC_IOPENR_IOPCEN_Pos (2U)
- #define RCC_IOPENR_IOPCEN_Msk (0x1U << RCC_IOPENR_IOPCEN_Pos)
- #define RCC_IOPENR_IOPCEN RCC_IOPENR_IOPCEN_Msk
- #define RCC_IOPENR_IOPDEN_Pos (3U)
- #define RCC_IOPENR_IOPDEN_Msk (0x1U << RCC_IOPENR_IOPDEN_Pos)
- #define RCC_IOPENR_IOPDEN RCC_IOPENR_IOPDEN_Msk
- #define RCC_IOPENR_IOPEEN_Pos (4U)
- #define RCC_IOPENR_IOPEEN_Msk (0x1U << RCC_IOPENR_IOPEEN_Pos)
- #define RCC_IOPENR_IOPEEN RCC_IOPENR_IOPEEN_Msk
- #define RCC_IOPENR_IOPHEN_Pos (7U)
- #define RCC_IOPENR_IOPHEN_Msk (0x1U << RCC_IOPENR_IOPHEN_Pos)
- #define RCC_IOPENR_IOPHEN RCC_IOPENR_IOPHEN_Msk
- #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN
- #define RCC_IOPENR_GPIOBEN RCC_IOPENR_IOPBEN
- #define RCC_IOPENR_GPIOCEN RCC_IOPENR_IOPCEN
- #define RCC_IOPENR_GPIODEN RCC_IOPENR_IOPDEN
- #define RCC_IOPENR_GPIOEEN RCC_IOPENR_IOPEEN
- #define RCC_IOPENR_GPIOHEN RCC_IOPENR_IOPHEN
- #define RCC_AHBENR_DMAEN_Pos (0U)
- #define RCC_AHBENR_DMAEN_Msk (0x1U << RCC_AHBENR_DMAEN_Pos)
- #define RCC_AHBENR_DMAEN RCC_AHBENR_DMAEN_Msk
- #define RCC_AHBENR_MIFEN_Pos (8U)
- #define RCC_AHBENR_MIFEN_Msk (0x1U << RCC_AHBENR_MIFEN_Pos)
- #define RCC_AHBENR_MIFEN RCC_AHBENR_MIFEN_Msk
- #define RCC_AHBENR_CRCEN_Pos (12U)
- #define RCC_AHBENR_CRCEN_Msk (0x1U << RCC_AHBENR_CRCEN_Pos)
- #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk
- #define RCC_AHBENR_TSCEN_Pos (16U)
- #define RCC_AHBENR_TSCEN_Msk (0x1U << RCC_AHBENR_TSCEN_Pos)
- #define RCC_AHBENR_TSCEN RCC_AHBENR_TSCEN_Msk
- #define RCC_AHBENR_RNGEN_Pos (20U)
- #define RCC_AHBENR_RNGEN_Msk (0x1U << RCC_AHBENR_RNGEN_Pos)
- #define RCC_AHBENR_RNGEN RCC_AHBENR_RNGEN_Msk
- #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMAEN
- #define RCC_APB2ENR_SYSCFGEN_Pos (0U)
- #define RCC_APB2ENR_SYSCFGEN_Msk (0x1U << RCC_APB2ENR_SYSCFGEN_Pos)
- #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk
- #define RCC_APB2ENR_TIM21EN_Pos (2U)
- #define RCC_APB2ENR_TIM21EN_Msk (0x1U << RCC_APB2ENR_TIM21EN_Pos)
- #define RCC_APB2ENR_TIM21EN RCC_APB2ENR_TIM21EN_Msk
- #define RCC_APB2ENR_TIM22EN_Pos (5U)
- #define RCC_APB2ENR_TIM22EN_Msk (0x1U << RCC_APB2ENR_TIM22EN_Pos)
- #define RCC_APB2ENR_TIM22EN RCC_APB2ENR_TIM22EN_Msk
- #define RCC_APB2ENR_FWEN_Pos (7U)
- #define RCC_APB2ENR_FWEN_Msk (0x1U << RCC_APB2ENR_FWEN_Pos)
- #define RCC_APB2ENR_FWEN RCC_APB2ENR_FWEN_Msk
- #define RCC_APB2ENR_ADCEN_Pos (9U)
- #define RCC_APB2ENR_ADCEN_Msk (0x1U << RCC_APB2ENR_ADCEN_Pos)
- #define RCC_APB2ENR_ADCEN RCC_APB2ENR_ADCEN_Msk
- #define RCC_APB2ENR_SPI1EN_Pos (12U)
- #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos)
- #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk
- #define RCC_APB2ENR_USART1EN_Pos (14U)
- #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos)
- #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk
- #define RCC_APB2ENR_DBGEN_Pos (22U)
- #define RCC_APB2ENR_DBGEN_Msk (0x1U << RCC_APB2ENR_DBGEN_Pos)
- #define RCC_APB2ENR_DBGEN RCC_APB2ENR_DBGEN_Msk
- #define RCC_APB2ENR_MIFIEN RCC_APB2ENR_FWEN
- #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADCEN
- #define RCC_APB2ENR_DBGMCUEN RCC_APB2ENR_DBGEN
- #define RCC_APB1ENR_TIM2EN_Pos (0U)
- #define RCC_APB1ENR_TIM2EN_Msk (0x1U << RCC_APB1ENR_TIM2EN_Pos)
- #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk
- #define RCC_APB1ENR_TIM3EN_Pos (1U)
- #define RCC_APB1ENR_TIM3EN_Msk (0x1U << RCC_APB1ENR_TIM3EN_Pos)
- #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk
- #define RCC_APB1ENR_TIM6EN_Pos (4U)
- #define RCC_APB1ENR_TIM6EN_Msk (0x1U << RCC_APB1ENR_TIM6EN_Pos)
- #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk
- #define RCC_APB1ENR_TIM7EN_Pos (5U)
- #define RCC_APB1ENR_TIM7EN_Msk (0x1U << RCC_APB1ENR_TIM7EN_Pos)
- #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk
- #define RCC_APB1ENR_WWDGEN_Pos (11U)
- #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos)
- #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk
- #define RCC_APB1ENR_SPI2EN_Pos (14U)
- #define RCC_APB1ENR_SPI2EN_Msk (0x1U << RCC_APB1ENR_SPI2EN_Pos)
- #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk
- #define RCC_APB1ENR_USART2EN_Pos (17U)
- #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos)
- #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk
- #define RCC_APB1ENR_LPUART1EN_Pos (18U)
- #define RCC_APB1ENR_LPUART1EN_Msk (0x1U << RCC_APB1ENR_LPUART1EN_Pos)
- #define RCC_APB1ENR_LPUART1EN RCC_APB1ENR_LPUART1EN_Msk
- #define RCC_APB1ENR_USART4EN_Pos (19U)
- #define RCC_APB1ENR_USART4EN_Msk (0x1U << RCC_APB1ENR_USART4EN_Pos)
- #define RCC_APB1ENR_USART4EN RCC_APB1ENR_USART4EN_Msk
- #define RCC_APB1ENR_USART5EN_Pos (20U)
- #define RCC_APB1ENR_USART5EN_Msk (0x1U << RCC_APB1ENR_USART5EN_Pos)
- #define RCC_APB1ENR_USART5EN RCC_APB1ENR_USART5EN_Msk
- #define RCC_APB1ENR_I2C1EN_Pos (21U)
- #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos)
- #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk
- #define RCC_APB1ENR_I2C2EN_Pos (22U)
- #define RCC_APB1ENR_I2C2EN_Msk (0x1U << RCC_APB1ENR_I2C2EN_Pos)
- #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk
- #define RCC_APB1ENR_USBEN_Pos (23U)
- #define RCC_APB1ENR_USBEN_Msk (0x1U << RCC_APB1ENR_USBEN_Pos)
- #define RCC_APB1ENR_USBEN RCC_APB1ENR_USBEN_Msk
- #define RCC_APB1ENR_CRSEN_Pos (27U)
- #define RCC_APB1ENR_CRSEN_Msk (0x1U << RCC_APB1ENR_CRSEN_Pos)
- #define RCC_APB1ENR_CRSEN RCC_APB1ENR_CRSEN_Msk
- #define RCC_APB1ENR_PWREN_Pos (28U)
- #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos)
- #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk
- #define RCC_APB1ENR_DACEN_Pos (29U)
- #define RCC_APB1ENR_DACEN_Msk (0x1U << RCC_APB1ENR_DACEN_Pos)
- #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk
- #define RCC_APB1ENR_I2C3EN_Pos (30U)
- #define RCC_APB1ENR_I2C3EN_Msk (0x1U << RCC_APB1ENR_I2C3EN_Pos)
- #define RCC_APB1ENR_I2C3EN RCC_APB1ENR_I2C3EN_Msk
- #define RCC_APB1ENR_LPTIM1EN_Pos (31U)
- #define RCC_APB1ENR_LPTIM1EN_Msk (0x1U << RCC_APB1ENR_LPTIM1EN_Pos)
- #define RCC_APB1ENR_LPTIM1EN RCC_APB1ENR_LPTIM1EN_Msk
- #define RCC_IOPSMENR_IOPASMEN_Pos (0U)
- #define RCC_IOPSMENR_IOPASMEN_Msk (0x1U << RCC_IOPSMENR_IOPASMEN_Pos)
- #define RCC_IOPSMENR_IOPASMEN RCC_IOPSMENR_IOPASMEN_Msk
- #define RCC_IOPSMENR_IOPBSMEN_Pos (1U)
- #define RCC_IOPSMENR_IOPBSMEN_Msk (0x1U << RCC_IOPSMENR_IOPBSMEN_Pos)
- #define RCC_IOPSMENR_IOPBSMEN RCC_IOPSMENR_IOPBSMEN_Msk
- #define RCC_IOPSMENR_IOPCSMEN_Pos (2U)
- #define RCC_IOPSMENR_IOPCSMEN_Msk (0x1U << RCC_IOPSMENR_IOPCSMEN_Pos)
- #define RCC_IOPSMENR_IOPCSMEN RCC_IOPSMENR_IOPCSMEN_Msk
- #define RCC_IOPSMENR_IOPDSMEN_Pos (3U)
- #define RCC_IOPSMENR_IOPDSMEN_Msk (0x1U << RCC_IOPSMENR_IOPDSMEN_Pos)
- #define RCC_IOPSMENR_IOPDSMEN RCC_IOPSMENR_IOPDSMEN_Msk
- #define RCC_IOPSMENR_IOPESMEN_Pos (4U)
- #define RCC_IOPSMENR_IOPESMEN_Msk (0x1U << RCC_IOPSMENR_IOPESMEN_Pos)
- #define RCC_IOPSMENR_IOPESMEN RCC_IOPSMENR_IOPESMEN_Msk
- #define RCC_IOPSMENR_IOPHSMEN_Pos (7U)
- #define RCC_IOPSMENR_IOPHSMEN_Msk (0x1U << RCC_IOPSMENR_IOPHSMEN_Pos)
- #define RCC_IOPSMENR_IOPHSMEN RCC_IOPSMENR_IOPHSMEN_Msk
- #define RCC_IOPSMENR_GPIOASMEN RCC_IOPSMENR_IOPASMEN
- #define RCC_IOPSMENR_GPIOBSMEN RCC_IOPSMENR_IOPBSMEN
- #define RCC_IOPSMENR_GPIOCSMEN RCC_IOPSMENR_IOPCSMEN
- #define RCC_IOPSMENR_GPIODSMEN RCC_IOPSMENR_IOPDSMEN
- #define RCC_IOPSMENR_GPIOESMEN RCC_IOPSMENR_IOPESMEN
- #define RCC_IOPSMENR_GPIOHSMEN RCC_IOPSMENR_IOPHSMEN
- #define RCC_AHBSMENR_DMASMEN_Pos (0U)
- #define RCC_AHBSMENR_DMASMEN_Msk (0x1U << RCC_AHBSMENR_DMASMEN_Pos)
- #define RCC_AHBSMENR_DMASMEN RCC_AHBSMENR_DMASMEN_Msk
- #define RCC_AHBSMENR_MIFSMEN_Pos (8U)
- #define RCC_AHBSMENR_MIFSMEN_Msk (0x1U << RCC_AHBSMENR_MIFSMEN_Pos)
- #define RCC_AHBSMENR_MIFSMEN RCC_AHBSMENR_MIFSMEN_Msk
- #define RCC_AHBSMENR_SRAMSMEN_Pos (9U)
- #define RCC_AHBSMENR_SRAMSMEN_Msk (0x1U << RCC_AHBSMENR_SRAMSMEN_Pos)
- #define RCC_AHBSMENR_SRAMSMEN RCC_AHBSMENR_SRAMSMEN_Msk
- #define RCC_AHBSMENR_CRCSMEN_Pos (12U)
- #define RCC_AHBSMENR_CRCSMEN_Msk (0x1U << RCC_AHBSMENR_CRCSMEN_Pos)
- #define RCC_AHBSMENR_CRCSMEN RCC_AHBSMENR_CRCSMEN_Msk
- #define RCC_AHBSMENR_TSCSMEN_Pos (16U)
- #define RCC_AHBSMENR_TSCSMEN_Msk (0x1U << RCC_AHBSMENR_TSCSMEN_Pos)
- #define RCC_AHBSMENR_TSCSMEN RCC_AHBSMENR_TSCSMEN_Msk
- #define RCC_AHBSMENR_RNGSMEN_Pos (20U)
- #define RCC_AHBSMENR_RNGSMEN_Msk (0x1U << RCC_AHBSMENR_RNGSMEN_Pos)
- #define RCC_AHBSMENR_RNGSMEN RCC_AHBSMENR_RNGSMEN_Msk
- #define RCC_AHBSMENR_DMA1SMEN RCC_AHBSMENR_DMASMEN
- #define RCC_APB2SMENR_SYSCFGSMEN_Pos (0U)
- #define RCC_APB2SMENR_SYSCFGSMEN_Msk (0x1U << RCC_APB2SMENR_SYSCFGSMEN_Pos)
- #define RCC_APB2SMENR_SYSCFGSMEN RCC_APB2SMENR_SYSCFGSMEN_Msk
- #define RCC_APB2SMENR_TIM21SMEN_Pos (2U)
- #define RCC_APB2SMENR_TIM21SMEN_Msk (0x1U << RCC_APB2SMENR_TIM21SMEN_Pos)
- #define RCC_APB2SMENR_TIM21SMEN RCC_APB2SMENR_TIM21SMEN_Msk
- #define RCC_APB2SMENR_TIM22SMEN_Pos (5U)
- #define RCC_APB2SMENR_TIM22SMEN_Msk (0x1U << RCC_APB2SMENR_TIM22SMEN_Pos)
- #define RCC_APB2SMENR_TIM22SMEN RCC_APB2SMENR_TIM22SMEN_Msk
- #define RCC_APB2SMENR_ADCSMEN_Pos (9U)
- #define RCC_APB2SMENR_ADCSMEN_Msk (0x1U << RCC_APB2SMENR_ADCSMEN_Pos)
- #define RCC_APB2SMENR_ADCSMEN RCC_APB2SMENR_ADCSMEN_Msk
- #define RCC_APB2SMENR_SPI1SMEN_Pos (12U)
- #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1U << RCC_APB2SMENR_SPI1SMEN_Pos)
- #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk
- #define RCC_APB2SMENR_USART1SMEN_Pos (14U)
- #define RCC_APB2SMENR_USART1SMEN_Msk (0x1U << RCC_APB2SMENR_USART1SMEN_Pos)
- #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk
- #define RCC_APB2SMENR_DBGSMEN_Pos (22U)
- #define RCC_APB2SMENR_DBGSMEN_Msk (0x1U << RCC_APB2SMENR_DBGSMEN_Pos)
- #define RCC_APB2SMENR_DBGSMEN RCC_APB2SMENR_DBGSMEN_Msk
- #define RCC_APB2SMENR_ADC1SMEN RCC_APB2SMENR_ADCSMEN
- #define RCC_APB2SMENR_DBGMCUSMEN RCC_APB2SMENR_DBGSMEN
- #define RCC_APB1SMENR_TIM2SMEN_Pos (0U)
- #define RCC_APB1SMENR_TIM2SMEN_Msk (0x1U << RCC_APB1SMENR_TIM2SMEN_Pos)
- #define RCC_APB1SMENR_TIM2SMEN RCC_APB1SMENR_TIM2SMEN_Msk
- #define RCC_APB1SMENR_TIM3SMEN_Pos (1U)
- #define RCC_APB1SMENR_TIM3SMEN_Msk (0x1U << RCC_APB1SMENR_TIM3SMEN_Pos)
- #define RCC_APB1SMENR_TIM3SMEN RCC_APB1SMENR_TIM3SMEN_Msk
- #define RCC_APB1SMENR_TIM6SMEN_Pos (4U)
- #define RCC_APB1SMENR_TIM6SMEN_Msk (0x1U << RCC_APB1SMENR_TIM6SMEN_Pos)
- #define RCC_APB1SMENR_TIM6SMEN RCC_APB1SMENR_TIM6SMEN_Msk
- #define RCC_APB1SMENR_TIM7SMEN_Pos (5U)
- #define RCC_APB1SMENR_TIM7SMEN_Msk (0x1U << RCC_APB1SMENR_TIM7SMEN_Pos)
- #define RCC_APB1SMENR_TIM7SMEN RCC_APB1SMENR_TIM7SMEN_Msk
- #define RCC_APB1SMENR_WWDGSMEN_Pos (11U)
- #define RCC_APB1SMENR_WWDGSMEN_Msk (0x1U << RCC_APB1SMENR_WWDGSMEN_Pos)
- #define RCC_APB1SMENR_WWDGSMEN RCC_APB1SMENR_WWDGSMEN_Msk
- #define RCC_APB1SMENR_SPI2SMEN_Pos (14U)
- #define RCC_APB1SMENR_SPI2SMEN_Msk (0x1U << RCC_APB1SMENR_SPI2SMEN_Pos)
- #define RCC_APB1SMENR_SPI2SMEN RCC_APB1SMENR_SPI2SMEN_Msk
- #define RCC_APB1SMENR_USART2SMEN_Pos (17U)
- #define RCC_APB1SMENR_USART2SMEN_Msk (0x1U << RCC_APB1SMENR_USART2SMEN_Pos)
- #define RCC_APB1SMENR_USART2SMEN RCC_APB1SMENR_USART2SMEN_Msk
- #define RCC_APB1SMENR_LPUART1SMEN_Pos (18U)
- #define RCC_APB1SMENR_LPUART1SMEN_Msk (0x1U << RCC_APB1SMENR_LPUART1SMEN_Pos)
- #define RCC_APB1SMENR_LPUART1SMEN RCC_APB1SMENR_LPUART1SMEN_Msk
- #define RCC_APB1SMENR_USART4SMEN_Pos (19U)
- #define RCC_APB1SMENR_USART4SMEN_Msk (0x1U << RCC_APB1SMENR_USART4SMEN_Pos)
- #define RCC_APB1SMENR_USART4SMEN RCC_APB1SMENR_USART4SMEN_Msk
- #define RCC_APB1SMENR_USART5SMEN_Pos (20U)
- #define RCC_APB1SMENR_USART5SMEN_Msk (0x1U << RCC_APB1SMENR_USART5SMEN_Pos)
- #define RCC_APB1SMENR_USART5SMEN RCC_APB1SMENR_USART5SMEN_Msk
- #define RCC_APB1SMENR_I2C1SMEN_Pos (21U)
- #define RCC_APB1SMENR_I2C1SMEN_Msk (0x1U << RCC_APB1SMENR_I2C1SMEN_Pos)
- #define RCC_APB1SMENR_I2C1SMEN RCC_APB1SMENR_I2C1SMEN_Msk
- #define RCC_APB1SMENR_I2C2SMEN_Pos (22U)
- #define RCC_APB1SMENR_I2C2SMEN_Msk (0x1U << RCC_APB1SMENR_I2C2SMEN_Pos)
- #define RCC_APB1SMENR_I2C2SMEN RCC_APB1SMENR_I2C2SMEN_Msk
- #define RCC_APB1SMENR_USBSMEN_Pos (23U)
- #define RCC_APB1SMENR_USBSMEN_Msk (0x1U << RCC_APB1SMENR_USBSMEN_Pos)
- #define RCC_APB1SMENR_USBSMEN RCC_APB1SMENR_USBSMEN_Msk
- #define RCC_APB1SMENR_CRSSMEN_Pos (27U)
- #define RCC_APB1SMENR_CRSSMEN_Msk (0x1U << RCC_APB1SMENR_CRSSMEN_Pos)
- #define RCC_APB1SMENR_CRSSMEN RCC_APB1SMENR_CRSSMEN_Msk
- #define RCC_APB1SMENR_PWRSMEN_Pos (28U)
- #define RCC_APB1SMENR_PWRSMEN_Msk (0x1U << RCC_APB1SMENR_PWRSMEN_Pos)
- #define RCC_APB1SMENR_PWRSMEN RCC_APB1SMENR_PWRSMEN_Msk
- #define RCC_APB1SMENR_DACSMEN_Pos (29U)
- #define RCC_APB1SMENR_DACSMEN_Msk (0x1U << RCC_APB1SMENR_DACSMEN_Pos)
- #define RCC_APB1SMENR_DACSMEN RCC_APB1SMENR_DACSMEN_Msk
- #define RCC_APB1SMENR_I2C3SMEN_Pos (30U)
- #define RCC_APB1SMENR_I2C3SMEN_Msk (0x1U << RCC_APB1SMENR_I2C3SMEN_Pos)
- #define RCC_APB1SMENR_I2C3SMEN RCC_APB1SMENR_I2C3SMEN_Msk
- #define RCC_APB1SMENR_LPTIM1SMEN_Pos (31U)
- #define RCC_APB1SMENR_LPTIM1SMEN_Msk (0x1U << RCC_APB1SMENR_LPTIM1SMEN_Pos)
- #define RCC_APB1SMENR_LPTIM1SMEN RCC_APB1SMENR_LPTIM1SMEN_Msk
- #define RCC_CCIPR_USART1SEL_Pos (0U)
- #define RCC_CCIPR_USART1SEL_Msk (0x3U << RCC_CCIPR_USART1SEL_Pos)
- #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk
- #define RCC_CCIPR_USART1SEL_0 (0x1U << RCC_CCIPR_USART1SEL_Pos)
- #define RCC_CCIPR_USART1SEL_1 (0x2U << RCC_CCIPR_USART1SEL_Pos)
- #define RCC_CCIPR_USART2SEL_Pos (2U)
- #define RCC_CCIPR_USART2SEL_Msk (0x3U << RCC_CCIPR_USART2SEL_Pos)
- #define RCC_CCIPR_USART2SEL RCC_CCIPR_USART2SEL_Msk
- #define RCC_CCIPR_USART2SEL_0 (0x1U << RCC_CCIPR_USART2SEL_Pos)
- #define RCC_CCIPR_USART2SEL_1 (0x2U << RCC_CCIPR_USART2SEL_Pos)
-
- #define RCC_CCIPR_LPUART1SEL_Pos (10U)
- #define RCC_CCIPR_LPUART1SEL_Msk (0x3U << RCC_CCIPR_LPUART1SEL_Pos)
- #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk
- #define RCC_CCIPR_LPUART1SEL_0 (0x1U << RCC_CCIPR_LPUART1SEL_Pos)
- #define RCC_CCIPR_LPUART1SEL_1 (0x2U << RCC_CCIPR_LPUART1SEL_Pos)
- #define RCC_CCIPR_I2C1SEL_Pos (12U)
- #define RCC_CCIPR_I2C1SEL_Msk (0x3U << RCC_CCIPR_I2C1SEL_Pos)
- #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk
- #define RCC_CCIPR_I2C1SEL_0 (0x1U << RCC_CCIPR_I2C1SEL_Pos)
- #define RCC_CCIPR_I2C1SEL_1 (0x2U << RCC_CCIPR_I2C1SEL_Pos)
- #define RCC_CCIPR_I2C3SEL_Pos (16U)
- #define RCC_CCIPR_I2C3SEL_Msk (0x3U << RCC_CCIPR_I2C3SEL_Pos)
- #define RCC_CCIPR_I2C3SEL RCC_CCIPR_I2C3SEL_Msk
- #define RCC_CCIPR_I2C3SEL_0 (0x1U << RCC_CCIPR_I2C3SEL_Pos)
- #define RCC_CCIPR_I2C3SEL_1 (0x2U << RCC_CCIPR_I2C3SEL_Pos)
-
- #define RCC_CCIPR_LPTIM1SEL_Pos (18U)
- #define RCC_CCIPR_LPTIM1SEL_Msk (0x3U << RCC_CCIPR_LPTIM1SEL_Pos)
- #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk
- #define RCC_CCIPR_LPTIM1SEL_0 (0x1U << RCC_CCIPR_LPTIM1SEL_Pos)
- #define RCC_CCIPR_LPTIM1SEL_1 (0x2U << RCC_CCIPR_LPTIM1SEL_Pos)
-
- #define RCC_CCIPR_HSI48SEL_Pos (26U)
- #define RCC_CCIPR_HSI48SEL_Msk (0x1U << RCC_CCIPR_HSI48SEL_Pos)
- #define RCC_CCIPR_HSI48SEL RCC_CCIPR_HSI48SEL_Msk
- #define RCC_CCIPR_HSI48MSEL RCC_CCIPR_HSI48SEL
- #define RCC_CSR_LSION_Pos (0U)
- #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos)
- #define RCC_CSR_LSION RCC_CSR_LSION_Msk
- #define RCC_CSR_LSIRDY_Pos (1U)
- #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos)
- #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
- #define RCC_CSR_LSEON_Pos (8U)
- #define RCC_CSR_LSEON_Msk (0x1U << RCC_CSR_LSEON_Pos)
- #define RCC_CSR_LSEON RCC_CSR_LSEON_Msk
- #define RCC_CSR_LSERDY_Pos (9U)
- #define RCC_CSR_LSERDY_Msk (0x1U << RCC_CSR_LSERDY_Pos)
- #define RCC_CSR_LSERDY RCC_CSR_LSERDY_Msk
- #define RCC_CSR_LSEBYP_Pos (10U)
- #define RCC_CSR_LSEBYP_Msk (0x1U << RCC_CSR_LSEBYP_Pos)
- #define RCC_CSR_LSEBYP RCC_CSR_LSEBYP_Msk
-
- #define RCC_CSR_LSEDRV_Pos (11U)
- #define RCC_CSR_LSEDRV_Msk (0x3U << RCC_CSR_LSEDRV_Pos)
- #define RCC_CSR_LSEDRV RCC_CSR_LSEDRV_Msk
- #define RCC_CSR_LSEDRV_0 (0x1U << RCC_CSR_LSEDRV_Pos)
- #define RCC_CSR_LSEDRV_1 (0x2U << RCC_CSR_LSEDRV_Pos)
-
- #define RCC_CSR_LSECSSON_Pos (13U)
- #define RCC_CSR_LSECSSON_Msk (0x1U << RCC_CSR_LSECSSON_Pos)
- #define RCC_CSR_LSECSSON RCC_CSR_LSECSSON_Msk
- #define RCC_CSR_LSECSSD_Pos (14U)
- #define RCC_CSR_LSECSSD_Msk (0x1U << RCC_CSR_LSECSSD_Pos)
- #define RCC_CSR_LSECSSD RCC_CSR_LSECSSD_Msk
-
-
- #define RCC_CSR_RTCSEL_Pos (16U)
- #define RCC_CSR_RTCSEL_Msk (0x3U << RCC_CSR_RTCSEL_Pos)
- #define RCC_CSR_RTCSEL RCC_CSR_RTCSEL_Msk
- #define RCC_CSR_RTCSEL_0 (0x1U << RCC_CSR_RTCSEL_Pos)
- #define RCC_CSR_RTCSEL_1 (0x2U << RCC_CSR_RTCSEL_Pos)
-
- #define RCC_CSR_RTCSEL_NOCLOCK (0x00000000U)
- #define RCC_CSR_RTCSEL_LSE_Pos (16U)
- #define RCC_CSR_RTCSEL_LSE_Msk (0x1U << RCC_CSR_RTCSEL_LSE_Pos)
- #define RCC_CSR_RTCSEL_LSE RCC_CSR_RTCSEL_LSE_Msk
- #define RCC_CSR_RTCSEL_LSI_Pos (17U)
- #define RCC_CSR_RTCSEL_LSI_Msk (0x1U << RCC_CSR_RTCSEL_LSI_Pos)
- #define RCC_CSR_RTCSEL_LSI RCC_CSR_RTCSEL_LSI_Msk
- #define RCC_CSR_RTCSEL_HSE_Pos (16U)
- #define RCC_CSR_RTCSEL_HSE_Msk (0x3U << RCC_CSR_RTCSEL_HSE_Pos)
- #define RCC_CSR_RTCSEL_HSE RCC_CSR_RTCSEL_HSE_Msk
-
- #define RCC_CSR_RTCEN_Pos (18U)
- #define RCC_CSR_RTCEN_Msk (0x1U << RCC_CSR_RTCEN_Pos)
- #define RCC_CSR_RTCEN RCC_CSR_RTCEN_Msk
- #define RCC_CSR_RTCRST_Pos (19U)
- #define RCC_CSR_RTCRST_Msk (0x1U << RCC_CSR_RTCRST_Pos)
- #define RCC_CSR_RTCRST RCC_CSR_RTCRST_Msk
- #define RCC_CSR_RMVF_Pos (23U)
- #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos)
- #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
- #define RCC_CSR_FWRSTF_Pos (24U)
- #define RCC_CSR_FWRSTF_Msk (0x1U << RCC_CSR_FWRSTF_Pos)
- #define RCC_CSR_FWRSTF RCC_CSR_FWRSTF_Msk
- #define RCC_CSR_OBLRSTF_Pos (25U)
- #define RCC_CSR_OBLRSTF_Msk (0x1U << RCC_CSR_OBLRSTF_Pos)
- #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk
- #define RCC_CSR_PINRSTF_Pos (26U)
- #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos)
- #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
- #define RCC_CSR_PORRSTF_Pos (27U)
- #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos)
- #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk
- #define RCC_CSR_SFTRSTF_Pos (28U)
- #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos)
- #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
- #define RCC_CSR_IWDGRSTF_Pos (29U)
- #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos)
- #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
- #define RCC_CSR_WWDGRSTF_Pos (30U)
- #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos)
- #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk
- #define RCC_CSR_LPWRRSTF_Pos (31U)
- #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos)
- #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk
- #define RCC_CSR_OBL RCC_CSR_OBLRSTF
- #define RNG_CR_RNGEN_Pos (2U)
- #define RNG_CR_RNGEN_Msk (0x1U << RNG_CR_RNGEN_Pos)
- #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
- #define RNG_CR_IE_Pos (3U)
- #define RNG_CR_IE_Msk (0x1U << RNG_CR_IE_Pos)
- #define RNG_CR_IE RNG_CR_IE_Msk
- #define RNG_SR_DRDY_Pos (0U)
- #define RNG_SR_DRDY_Msk (0x1U << RNG_SR_DRDY_Pos)
- #define RNG_SR_DRDY RNG_SR_DRDY_Msk
- #define RNG_SR_CECS_Pos (1U)
- #define RNG_SR_CECS_Msk (0x1U << RNG_SR_CECS_Pos)
- #define RNG_SR_CECS RNG_SR_CECS_Msk
- #define RNG_SR_SECS_Pos (2U)
- #define RNG_SR_SECS_Msk (0x1U << RNG_SR_SECS_Pos)
- #define RNG_SR_SECS RNG_SR_SECS_Msk
- #define RNG_SR_CEIS_Pos (5U)
- #define RNG_SR_CEIS_Msk (0x1U << RNG_SR_CEIS_Pos)
- #define RNG_SR_CEIS RNG_SR_CEIS_Msk
- #define RNG_SR_SEIS_Pos (6U)
- #define RNG_SR_SEIS_Msk (0x1U << RNG_SR_SEIS_Pos)
- #define RNG_SR_SEIS RNG_SR_SEIS_Msk
- #define RTC_TAMPER1_SUPPORT
- #define RTC_TAMPER2_SUPPORT
- #define RTC_TAMPER3_SUPPORT
- #define RTC_WAKEUP_SUPPORT
- #define RTC_BACKUP_SUPPORT
- #define RTC_TR_PM_Pos (22U)
- #define RTC_TR_PM_Msk (0x1U << RTC_TR_PM_Pos)
- #define RTC_TR_PM RTC_TR_PM_Msk
- #define RTC_TR_HT_Pos (20U)
- #define RTC_TR_HT_Msk (0x3U << RTC_TR_HT_Pos)
- #define RTC_TR_HT RTC_TR_HT_Msk
- #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos)
- #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos)
- #define RTC_TR_HU_Pos (16U)
- #define RTC_TR_HU_Msk (0xFU << RTC_TR_HU_Pos)
- #define RTC_TR_HU RTC_TR_HU_Msk
- #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos)
- #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos)
- #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos)
- #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos)
- #define RTC_TR_MNT_Pos (12U)
- #define RTC_TR_MNT_Msk (0x7U << RTC_TR_MNT_Pos)
- #define RTC_TR_MNT RTC_TR_MNT_Msk
- #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos)
- #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos)
- #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos)
- #define RTC_TR_MNU_Pos (8U)
- #define RTC_TR_MNU_Msk (0xFU << RTC_TR_MNU_Pos)
- #define RTC_TR_MNU RTC_TR_MNU_Msk
- #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos)
- #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos)
- #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos)
- #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos)
- #define RTC_TR_ST_Pos (4U)
- #define RTC_TR_ST_Msk (0x7U << RTC_TR_ST_Pos)
- #define RTC_TR_ST RTC_TR_ST_Msk
- #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos)
- #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos)
- #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos)
- #define RTC_TR_SU_Pos (0U)
- #define RTC_TR_SU_Msk (0xFU << RTC_TR_SU_Pos)
- #define RTC_TR_SU RTC_TR_SU_Msk
- #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos)
- #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos)
- #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos)
- #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos)
- #define RTC_DR_YT_Pos (20U)
- #define RTC_DR_YT_Msk (0xFU << RTC_DR_YT_Pos)
- #define RTC_DR_YT RTC_DR_YT_Msk
- #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos)
- #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos)
- #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos)
- #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos)
- #define RTC_DR_YU_Pos (16U)
- #define RTC_DR_YU_Msk (0xFU << RTC_DR_YU_Pos)
- #define RTC_DR_YU RTC_DR_YU_Msk
- #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos)
- #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos)
- #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos)
- #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos)
- #define RTC_DR_WDU_Pos (13U)
- #define RTC_DR_WDU_Msk (0x7U << RTC_DR_WDU_Pos)
- #define RTC_DR_WDU RTC_DR_WDU_Msk
- #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos)
- #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos)
- #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos)
- #define RTC_DR_MT_Pos (12U)
- #define RTC_DR_MT_Msk (0x1U << RTC_DR_MT_Pos)
- #define RTC_DR_MT RTC_DR_MT_Msk
- #define RTC_DR_MU_Pos (8U)
- #define RTC_DR_MU_Msk (0xFU << RTC_DR_MU_Pos)
- #define RTC_DR_MU RTC_DR_MU_Msk
- #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos)
- #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos)
- #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos)
- #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos)
- #define RTC_DR_DT_Pos (4U)
- #define RTC_DR_DT_Msk (0x3U << RTC_DR_DT_Pos)
- #define RTC_DR_DT RTC_DR_DT_Msk
- #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos)
- #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos)
- #define RTC_DR_DU_Pos (0U)
- #define RTC_DR_DU_Msk (0xFU << RTC_DR_DU_Pos)
- #define RTC_DR_DU RTC_DR_DU_Msk
- #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos)
- #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos)
- #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos)
- #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos)
- #define RTC_CR_COE_Pos (23U)
- #define RTC_CR_COE_Msk (0x1U << RTC_CR_COE_Pos)
- #define RTC_CR_COE RTC_CR_COE_Msk
- #define RTC_CR_OSEL_Pos (21U)
- #define RTC_CR_OSEL_Msk (0x3U << RTC_CR_OSEL_Pos)
- #define RTC_CR_OSEL RTC_CR_OSEL_Msk
- #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos)
- #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos)
- #define RTC_CR_POL_Pos (20U)
- #define RTC_CR_POL_Msk (0x1U << RTC_CR_POL_Pos)
- #define RTC_CR_POL RTC_CR_POL_Msk
- #define RTC_CR_COSEL_Pos (19U)
- #define RTC_CR_COSEL_Msk (0x1U << RTC_CR_COSEL_Pos)
- #define RTC_CR_COSEL RTC_CR_COSEL_Msk
- #define RTC_CR_BCK_Pos (18U)
- #define RTC_CR_BCK_Msk (0x1U << RTC_CR_BCK_Pos)
- #define RTC_CR_BCK RTC_CR_BCK_Msk
- #define RTC_CR_SUB1H_Pos (17U)
- #define RTC_CR_SUB1H_Msk (0x1U << RTC_CR_SUB1H_Pos)
- #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
- #define RTC_CR_ADD1H_Pos (16U)
- #define RTC_CR_ADD1H_Msk (0x1U << RTC_CR_ADD1H_Pos)
- #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
- #define RTC_CR_TSIE_Pos (15U)
- #define RTC_CR_TSIE_Msk (0x1U << RTC_CR_TSIE_Pos)
- #define RTC_CR_TSIE RTC_CR_TSIE_Msk
- #define RTC_CR_WUTIE_Pos (14U)
- #define RTC_CR_WUTIE_Msk (0x1U << RTC_CR_WUTIE_Pos)
- #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk
- #define RTC_CR_ALRBIE_Pos (13U)
- #define RTC_CR_ALRBIE_Msk (0x1U << RTC_CR_ALRBIE_Pos)
- #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
- #define RTC_CR_ALRAIE_Pos (12U)
- #define RTC_CR_ALRAIE_Msk (0x1U << RTC_CR_ALRAIE_Pos)
- #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
- #define RTC_CR_TSE_Pos (11U)
- #define RTC_CR_TSE_Msk (0x1U << RTC_CR_TSE_Pos)
- #define RTC_CR_TSE RTC_CR_TSE_Msk
- #define RTC_CR_WUTE_Pos (10U)
- #define RTC_CR_WUTE_Msk (0x1U << RTC_CR_WUTE_Pos)
- #define RTC_CR_WUTE RTC_CR_WUTE_Msk
- #define RTC_CR_ALRBE_Pos (9U)
- #define RTC_CR_ALRBE_Msk (0x1U << RTC_CR_ALRBE_Pos)
- #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
- #define RTC_CR_ALRAE_Pos (8U)
- #define RTC_CR_ALRAE_Msk (0x1U << RTC_CR_ALRAE_Pos)
- #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
- #define RTC_CR_FMT_Pos (6U)
- #define RTC_CR_FMT_Msk (0x1U << RTC_CR_FMT_Pos)
- #define RTC_CR_FMT RTC_CR_FMT_Msk
- #define RTC_CR_BYPSHAD_Pos (5U)
- #define RTC_CR_BYPSHAD_Msk (0x1U << RTC_CR_BYPSHAD_Pos)
- #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
- #define RTC_CR_REFCKON_Pos (4U)
- #define RTC_CR_REFCKON_Msk (0x1U << RTC_CR_REFCKON_Pos)
- #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
- #define RTC_CR_TSEDGE_Pos (3U)
- #define RTC_CR_TSEDGE_Msk (0x1U << RTC_CR_TSEDGE_Pos)
- #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
- #define RTC_CR_WUCKSEL_Pos (0U)
- #define RTC_CR_WUCKSEL_Msk (0x7U << RTC_CR_WUCKSEL_Pos)
- #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk
- #define RTC_CR_WUCKSEL_0 (0x1U << RTC_CR_WUCKSEL_Pos)
- #define RTC_CR_WUCKSEL_1 (0x2U << RTC_CR_WUCKSEL_Pos)
- #define RTC_CR_WUCKSEL_2 (0x4U << RTC_CR_WUCKSEL_Pos)
- #define RTC_ISR_RECALPF_Pos (16U)
- #define RTC_ISR_RECALPF_Msk (0x1U << RTC_ISR_RECALPF_Pos)
- #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk
- #define RTC_ISR_TAMP3F_Pos (15U)
- #define RTC_ISR_TAMP3F_Msk (0x1U << RTC_ISR_TAMP3F_Pos)
- #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk
- #define RTC_ISR_TAMP2F_Pos (14U)
- #define RTC_ISR_TAMP2F_Msk (0x1U << RTC_ISR_TAMP2F_Pos)
- #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk
- #define RTC_ISR_TAMP1F_Pos (13U)
- #define RTC_ISR_TAMP1F_Msk (0x1U << RTC_ISR_TAMP1F_Pos)
- #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk
- #define RTC_ISR_TSOVF_Pos (12U)
- #define RTC_ISR_TSOVF_Msk (0x1U << RTC_ISR_TSOVF_Pos)
- #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk
- #define RTC_ISR_TSF_Pos (11U)
- #define RTC_ISR_TSF_Msk (0x1U << RTC_ISR_TSF_Pos)
- #define RTC_ISR_TSF RTC_ISR_TSF_Msk
- #define RTC_ISR_WUTF_Pos (10U)
- #define RTC_ISR_WUTF_Msk (0x1U << RTC_ISR_WUTF_Pos)
- #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk
- #define RTC_ISR_ALRBF_Pos (9U)
- #define RTC_ISR_ALRBF_Msk (0x1U << RTC_ISR_ALRBF_Pos)
- #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk
- #define RTC_ISR_ALRAF_Pos (8U)
- #define RTC_ISR_ALRAF_Msk (0x1U << RTC_ISR_ALRAF_Pos)
- #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk
- #define RTC_ISR_INIT_Pos (7U)
- #define RTC_ISR_INIT_Msk (0x1U << RTC_ISR_INIT_Pos)
- #define RTC_ISR_INIT RTC_ISR_INIT_Msk
- #define RTC_ISR_INITF_Pos (6U)
- #define RTC_ISR_INITF_Msk (0x1U << RTC_ISR_INITF_Pos)
- #define RTC_ISR_INITF RTC_ISR_INITF_Msk
- #define RTC_ISR_RSF_Pos (5U)
- #define RTC_ISR_RSF_Msk (0x1U << RTC_ISR_RSF_Pos)
- #define RTC_ISR_RSF RTC_ISR_RSF_Msk
- #define RTC_ISR_INITS_Pos (4U)
- #define RTC_ISR_INITS_Msk (0x1U << RTC_ISR_INITS_Pos)
- #define RTC_ISR_INITS RTC_ISR_INITS_Msk
- #define RTC_ISR_SHPF_Pos (3U)
- #define RTC_ISR_SHPF_Msk (0x1U << RTC_ISR_SHPF_Pos)
- #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk
- #define RTC_ISR_WUTWF_Pos (2U)
- #define RTC_ISR_WUTWF_Msk (0x1U << RTC_ISR_WUTWF_Pos)
- #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk
- #define RTC_ISR_ALRBWF_Pos (1U)
- #define RTC_ISR_ALRBWF_Msk (0x1U << RTC_ISR_ALRBWF_Pos)
- #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk
- #define RTC_ISR_ALRAWF_Pos (0U)
- #define RTC_ISR_ALRAWF_Msk (0x1U << RTC_ISR_ALRAWF_Pos)
- #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk
- #define RTC_PRER_PREDIV_A_Pos (16U)
- #define RTC_PRER_PREDIV_A_Msk (0x7FU << RTC_PRER_PREDIV_A_Pos)
- #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
- #define RTC_PRER_PREDIV_S_Pos (0U)
- #define RTC_PRER_PREDIV_S_Msk (0x7FFFU << RTC_PRER_PREDIV_S_Pos)
- #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
- #define RTC_WUTR_WUT_Pos (0U)
- #define RTC_WUTR_WUT_Msk (0xFFFFU << RTC_WUTR_WUT_Pos)
- #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
- #define RTC_ALRMAR_MSK4_Pos (31U)
- #define RTC_ALRMAR_MSK4_Msk (0x1U << RTC_ALRMAR_MSK4_Pos)
- #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
- #define RTC_ALRMAR_WDSEL_Pos (30U)
- #define RTC_ALRMAR_WDSEL_Msk (0x1U << RTC_ALRMAR_WDSEL_Pos)
- #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
- #define RTC_ALRMAR_DT_Pos (28U)
- #define RTC_ALRMAR_DT_Msk (0x3U << RTC_ALRMAR_DT_Pos)
- #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
- #define RTC_ALRMAR_DT_0 (0x1U << RTC_ALRMAR_DT_Pos)
- #define RTC_ALRMAR_DT_1 (0x2U << RTC_ALRMAR_DT_Pos)
- #define RTC_ALRMAR_DU_Pos (24U)
- #define RTC_ALRMAR_DU_Msk (0xFU << RTC_ALRMAR_DU_Pos)
- #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
- #define RTC_ALRMAR_DU_0 (0x1U << RTC_ALRMAR_DU_Pos)
- #define RTC_ALRMAR_DU_1 (0x2U << RTC_ALRMAR_DU_Pos)
- #define RTC_ALRMAR_DU_2 (0x4U << RTC_ALRMAR_DU_Pos)
- #define RTC_ALRMAR_DU_3 (0x8U << RTC_ALRMAR_DU_Pos)
- #define RTC_ALRMAR_MSK3_Pos (23U)
- #define RTC_ALRMAR_MSK3_Msk (0x1U << RTC_ALRMAR_MSK3_Pos)
- #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
- #define RTC_ALRMAR_PM_Pos (22U)
- #define RTC_ALRMAR_PM_Msk (0x1U << RTC_ALRMAR_PM_Pos)
- #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
- #define RTC_ALRMAR_HT_Pos (20U)
- #define RTC_ALRMAR_HT_Msk (0x3U << RTC_ALRMAR_HT_Pos)
- #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
- #define RTC_ALRMAR_HT_0 (0x1U << RTC_ALRMAR_HT_Pos)
- #define RTC_ALRMAR_HT_1 (0x2U << RTC_ALRMAR_HT_Pos)
- #define RTC_ALRMAR_HU_Pos (16U)
- #define RTC_ALRMAR_HU_Msk (0xFU << RTC_ALRMAR_HU_Pos)
- #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
- #define RTC_ALRMAR_HU_0 (0x1U << RTC_ALRMAR_HU_Pos)
- #define RTC_ALRMAR_HU_1 (0x2U << RTC_ALRMAR_HU_Pos)
- #define RTC_ALRMAR_HU_2 (0x4U << RTC_ALRMAR_HU_Pos)
- #define RTC_ALRMAR_HU_3 (0x8U << RTC_ALRMAR_HU_Pos)
- #define RTC_ALRMAR_MSK2_Pos (15U)
- #define RTC_ALRMAR_MSK2_Msk (0x1U << RTC_ALRMAR_MSK2_Pos)
- #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
- #define RTC_ALRMAR_MNT_Pos (12U)
- #define RTC_ALRMAR_MNT_Msk (0x7U << RTC_ALRMAR_MNT_Pos)
- #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
- #define RTC_ALRMAR_MNT_0 (0x1U << RTC_ALRMAR_MNT_Pos)
- #define RTC_ALRMAR_MNT_1 (0x2U << RTC_ALRMAR_MNT_Pos)
- #define RTC_ALRMAR_MNT_2 (0x4U << RTC_ALRMAR_MNT_Pos)
- #define RTC_ALRMAR_MNU_Pos (8U)
- #define RTC_ALRMAR_MNU_Msk (0xFU << RTC_ALRMAR_MNU_Pos)
- #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
- #define RTC_ALRMAR_MNU_0 (0x1U << RTC_ALRMAR_MNU_Pos)
- #define RTC_ALRMAR_MNU_1 (0x2U << RTC_ALRMAR_MNU_Pos)
- #define RTC_ALRMAR_MNU_2 (0x4U << RTC_ALRMAR_MNU_Pos)
- #define RTC_ALRMAR_MNU_3 (0x8U << RTC_ALRMAR_MNU_Pos)
- #define RTC_ALRMAR_MSK1_Pos (7U)
- #define RTC_ALRMAR_MSK1_Msk (0x1U << RTC_ALRMAR_MSK1_Pos)
- #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
- #define RTC_ALRMAR_ST_Pos (4U)
- #define RTC_ALRMAR_ST_Msk (0x7U << RTC_ALRMAR_ST_Pos)
- #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
- #define RTC_ALRMAR_ST_0 (0x1U << RTC_ALRMAR_ST_Pos)
- #define RTC_ALRMAR_ST_1 (0x2U << RTC_ALRMAR_ST_Pos)
- #define RTC_ALRMAR_ST_2 (0x4U << RTC_ALRMAR_ST_Pos)
- #define RTC_ALRMAR_SU_Pos (0U)
- #define RTC_ALRMAR_SU_Msk (0xFU << RTC_ALRMAR_SU_Pos)
- #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
- #define RTC_ALRMAR_SU_0 (0x1U << RTC_ALRMAR_SU_Pos)
- #define RTC_ALRMAR_SU_1 (0x2U << RTC_ALRMAR_SU_Pos)
- #define RTC_ALRMAR_SU_2 (0x4U << RTC_ALRMAR_SU_Pos)
- #define RTC_ALRMAR_SU_3 (0x8U << RTC_ALRMAR_SU_Pos)
- #define RTC_ALRMBR_MSK4_Pos (31U)
- #define RTC_ALRMBR_MSK4_Msk (0x1U << RTC_ALRMBR_MSK4_Pos)
- #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
- #define RTC_ALRMBR_WDSEL_Pos (30U)
- #define RTC_ALRMBR_WDSEL_Msk (0x1U << RTC_ALRMBR_WDSEL_Pos)
- #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
- #define RTC_ALRMBR_DT_Pos (28U)
- #define RTC_ALRMBR_DT_Msk (0x3U << RTC_ALRMBR_DT_Pos)
- #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
- #define RTC_ALRMBR_DT_0 (0x1U << RTC_ALRMBR_DT_Pos)
- #define RTC_ALRMBR_DT_1 (0x2U << RTC_ALRMBR_DT_Pos)
- #define RTC_ALRMBR_DU_Pos (24U)
- #define RTC_ALRMBR_DU_Msk (0xFU << RTC_ALRMBR_DU_Pos)
- #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
- #define RTC_ALRMBR_DU_0 (0x1U << RTC_ALRMBR_DU_Pos)
- #define RTC_ALRMBR_DU_1 (0x2U << RTC_ALRMBR_DU_Pos)
- #define RTC_ALRMBR_DU_2 (0x4U << RTC_ALRMBR_DU_Pos)
- #define RTC_ALRMBR_DU_3 (0x8U << RTC_ALRMBR_DU_Pos)
- #define RTC_ALRMBR_MSK3_Pos (23U)
- #define RTC_ALRMBR_MSK3_Msk (0x1U << RTC_ALRMBR_MSK3_Pos)
- #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
- #define RTC_ALRMBR_PM_Pos (22U)
- #define RTC_ALRMBR_PM_Msk (0x1U << RTC_ALRMBR_PM_Pos)
- #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
- #define RTC_ALRMBR_HT_Pos (20U)
- #define RTC_ALRMBR_HT_Msk (0x3U << RTC_ALRMBR_HT_Pos)
- #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
- #define RTC_ALRMBR_HT_0 (0x1U << RTC_ALRMBR_HT_Pos)
- #define RTC_ALRMBR_HT_1 (0x2U << RTC_ALRMBR_HT_Pos)
- #define RTC_ALRMBR_HU_Pos (16U)
- #define RTC_ALRMBR_HU_Msk (0xFU << RTC_ALRMBR_HU_Pos)
- #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
- #define RTC_ALRMBR_HU_0 (0x1U << RTC_ALRMBR_HU_Pos)
- #define RTC_ALRMBR_HU_1 (0x2U << RTC_ALRMBR_HU_Pos)
- #define RTC_ALRMBR_HU_2 (0x4U << RTC_ALRMBR_HU_Pos)
- #define RTC_ALRMBR_HU_3 (0x8U << RTC_ALRMBR_HU_Pos)
- #define RTC_ALRMBR_MSK2_Pos (15U)
- #define RTC_ALRMBR_MSK2_Msk (0x1U << RTC_ALRMBR_MSK2_Pos)
- #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
- #define RTC_ALRMBR_MNT_Pos (12U)
- #define RTC_ALRMBR_MNT_Msk (0x7U << RTC_ALRMBR_MNT_Pos)
- #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
- #define RTC_ALRMBR_MNT_0 (0x1U << RTC_ALRMBR_MNT_Pos)
- #define RTC_ALRMBR_MNT_1 (0x2U << RTC_ALRMBR_MNT_Pos)
- #define RTC_ALRMBR_MNT_2 (0x4U << RTC_ALRMBR_MNT_Pos)
- #define RTC_ALRMBR_MNU_Pos (8U)
- #define RTC_ALRMBR_MNU_Msk (0xFU << RTC_ALRMBR_MNU_Pos)
- #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
- #define RTC_ALRMBR_MNU_0 (0x1U << RTC_ALRMBR_MNU_Pos)
- #define RTC_ALRMBR_MNU_1 (0x2U << RTC_ALRMBR_MNU_Pos)
- #define RTC_ALRMBR_MNU_2 (0x4U << RTC_ALRMBR_MNU_Pos)
- #define RTC_ALRMBR_MNU_3 (0x8U << RTC_ALRMBR_MNU_Pos)
- #define RTC_ALRMBR_MSK1_Pos (7U)
- #define RTC_ALRMBR_MSK1_Msk (0x1U << RTC_ALRMBR_MSK1_Pos)
- #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
- #define RTC_ALRMBR_ST_Pos (4U)
- #define RTC_ALRMBR_ST_Msk (0x7U << RTC_ALRMBR_ST_Pos)
- #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
- #define RTC_ALRMBR_ST_0 (0x1U << RTC_ALRMBR_ST_Pos)
- #define RTC_ALRMBR_ST_1 (0x2U << RTC_ALRMBR_ST_Pos)
- #define RTC_ALRMBR_ST_2 (0x4U << RTC_ALRMBR_ST_Pos)
- #define RTC_ALRMBR_SU_Pos (0U)
- #define RTC_ALRMBR_SU_Msk (0xFU << RTC_ALRMBR_SU_Pos)
- #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
- #define RTC_ALRMBR_SU_0 (0x1U << RTC_ALRMBR_SU_Pos)
- #define RTC_ALRMBR_SU_1 (0x2U << RTC_ALRMBR_SU_Pos)
- #define RTC_ALRMBR_SU_2 (0x4U << RTC_ALRMBR_SU_Pos)
- #define RTC_ALRMBR_SU_3 (0x8U << RTC_ALRMBR_SU_Pos)
- #define RTC_WPR_KEY_Pos (0U)
- #define RTC_WPR_KEY_Msk (0xFFU << RTC_WPR_KEY_Pos)
- #define RTC_WPR_KEY RTC_WPR_KEY_Msk
- #define RTC_SSR_SS_Pos (0U)
- #define RTC_SSR_SS_Msk (0xFFFFU << RTC_SSR_SS_Pos)
- #define RTC_SSR_SS RTC_SSR_SS_Msk
- #define RTC_SHIFTR_SUBFS_Pos (0U)
- #define RTC_SHIFTR_SUBFS_Msk (0x7FFFU << RTC_SHIFTR_SUBFS_Pos)
- #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
- #define RTC_SHIFTR_ADD1S_Pos (31U)
- #define RTC_SHIFTR_ADD1S_Msk (0x1U << RTC_SHIFTR_ADD1S_Pos)
- #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
- #define RTC_TSTR_PM_Pos (22U)
- #define RTC_TSTR_PM_Msk (0x1U << RTC_TSTR_PM_Pos)
- #define RTC_TSTR_PM RTC_TSTR_PM_Msk
- #define RTC_TSTR_HT_Pos (20U)
- #define RTC_TSTR_HT_Msk (0x3U << RTC_TSTR_HT_Pos)
- #define RTC_TSTR_HT RTC_TSTR_HT_Msk
- #define RTC_TSTR_HT_0 (0x1U << RTC_TSTR_HT_Pos)
- #define RTC_TSTR_HT_1 (0x2U << RTC_TSTR_HT_Pos)
- #define RTC_TSTR_HU_Pos (16U)
- #define RTC_TSTR_HU_Msk (0xFU << RTC_TSTR_HU_Pos)
- #define RTC_TSTR_HU RTC_TSTR_HU_Msk
- #define RTC_TSTR_HU_0 (0x1U << RTC_TSTR_HU_Pos)
- #define RTC_TSTR_HU_1 (0x2U << RTC_TSTR_HU_Pos)
- #define RTC_TSTR_HU_2 (0x4U << RTC_TSTR_HU_Pos)
- #define RTC_TSTR_HU_3 (0x8U << RTC_TSTR_HU_Pos)
- #define RTC_TSTR_MNT_Pos (12U)
- #define RTC_TSTR_MNT_Msk (0x7U << RTC_TSTR_MNT_Pos)
- #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
- #define RTC_TSTR_MNT_0 (0x1U << RTC_TSTR_MNT_Pos)
- #define RTC_TSTR_MNT_1 (0x2U << RTC_TSTR_MNT_Pos)
- #define RTC_TSTR_MNT_2 (0x4U << RTC_TSTR_MNT_Pos)
- #define RTC_TSTR_MNU_Pos (8U)
- #define RTC_TSTR_MNU_Msk (0xFU << RTC_TSTR_MNU_Pos)
- #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
- #define RTC_TSTR_MNU_0 (0x1U << RTC_TSTR_MNU_Pos)
- #define RTC_TSTR_MNU_1 (0x2U << RTC_TSTR_MNU_Pos)
- #define RTC_TSTR_MNU_2 (0x4U << RTC_TSTR_MNU_Pos)
- #define RTC_TSTR_MNU_3 (0x8U << RTC_TSTR_MNU_Pos)
- #define RTC_TSTR_ST_Pos (4U)
- #define RTC_TSTR_ST_Msk (0x7U << RTC_TSTR_ST_Pos)
- #define RTC_TSTR_ST RTC_TSTR_ST_Msk
- #define RTC_TSTR_ST_0 (0x1U << RTC_TSTR_ST_Pos)
- #define RTC_TSTR_ST_1 (0x2U << RTC_TSTR_ST_Pos)
- #define RTC_TSTR_ST_2 (0x4U << RTC_TSTR_ST_Pos)
- #define RTC_TSTR_SU_Pos (0U)
- #define RTC_TSTR_SU_Msk (0xFU << RTC_TSTR_SU_Pos)
- #define RTC_TSTR_SU RTC_TSTR_SU_Msk
- #define RTC_TSTR_SU_0 (0x1U << RTC_TSTR_SU_Pos)
- #define RTC_TSTR_SU_1 (0x2U << RTC_TSTR_SU_Pos)
- #define RTC_TSTR_SU_2 (0x4U << RTC_TSTR_SU_Pos)
- #define RTC_TSTR_SU_3 (0x8U << RTC_TSTR_SU_Pos)
- #define RTC_TSDR_WDU_Pos (13U)
- #define RTC_TSDR_WDU_Msk (0x7U << RTC_TSDR_WDU_Pos)
- #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
- #define RTC_TSDR_WDU_0 (0x1U << RTC_TSDR_WDU_Pos)
- #define RTC_TSDR_WDU_1 (0x2U << RTC_TSDR_WDU_Pos)
- #define RTC_TSDR_WDU_2 (0x4U << RTC_TSDR_WDU_Pos)
- #define RTC_TSDR_MT_Pos (12U)
- #define RTC_TSDR_MT_Msk (0x1U << RTC_TSDR_MT_Pos)
- #define RTC_TSDR_MT RTC_TSDR_MT_Msk
- #define RTC_TSDR_MU_Pos (8U)
- #define RTC_TSDR_MU_Msk (0xFU << RTC_TSDR_MU_Pos)
- #define RTC_TSDR_MU RTC_TSDR_MU_Msk
- #define RTC_TSDR_MU_0 (0x1U << RTC_TSDR_MU_Pos)
- #define RTC_TSDR_MU_1 (0x2U << RTC_TSDR_MU_Pos)
- #define RTC_TSDR_MU_2 (0x4U << RTC_TSDR_MU_Pos)
- #define RTC_TSDR_MU_3 (0x8U << RTC_TSDR_MU_Pos)
- #define RTC_TSDR_DT_Pos (4U)
- #define RTC_TSDR_DT_Msk (0x3U << RTC_TSDR_DT_Pos)
- #define RTC_TSDR_DT RTC_TSDR_DT_Msk
- #define RTC_TSDR_DT_0 (0x1U << RTC_TSDR_DT_Pos)
- #define RTC_TSDR_DT_1 (0x2U << RTC_TSDR_DT_Pos)
- #define RTC_TSDR_DU_Pos (0U)
- #define RTC_TSDR_DU_Msk (0xFU << RTC_TSDR_DU_Pos)
- #define RTC_TSDR_DU RTC_TSDR_DU_Msk
- #define RTC_TSDR_DU_0 (0x1U << RTC_TSDR_DU_Pos)
- #define RTC_TSDR_DU_1 (0x2U << RTC_TSDR_DU_Pos)
- #define RTC_TSDR_DU_2 (0x4U << RTC_TSDR_DU_Pos)
- #define RTC_TSDR_DU_3 (0x8U << RTC_TSDR_DU_Pos)
- #define RTC_TSSSR_SS_Pos (0U)
- #define RTC_TSSSR_SS_Msk (0xFFFFU << RTC_TSSSR_SS_Pos)
- #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
- #define RTC_CALR_CALP_Pos (15U)
- #define RTC_CALR_CALP_Msk (0x1U << RTC_CALR_CALP_Pos)
- #define RTC_CALR_CALP RTC_CALR_CALP_Msk
- #define RTC_CALR_CALW8_Pos (14U)
- #define RTC_CALR_CALW8_Msk (0x1U << RTC_CALR_CALW8_Pos)
- #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
- #define RTC_CALR_CALW16_Pos (13U)
- #define RTC_CALR_CALW16_Msk (0x1U << RTC_CALR_CALW16_Pos)
- #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
- #define RTC_CALR_CALM_Pos (0U)
- #define RTC_CALR_CALM_Msk (0x1FFU << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM RTC_CALR_CALM_Msk
- #define RTC_CALR_CALM_0 (0x001U << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM_1 (0x002U << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM_2 (0x004U << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM_3 (0x008U << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM_4 (0x010U << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM_5 (0x020U << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM_6 (0x040U << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM_7 (0x080U << RTC_CALR_CALM_Pos)
- #define RTC_CALR_CALM_8 (0x100U << RTC_CALR_CALM_Pos)
- #define RTC_CAL_CALP RTC_CALR_CALP
- #define RTC_CAL_CALW8 RTC_CALR_CALW8
- #define RTC_CAL_CALW16 RTC_CALR_CALW16
- #define RTC_CAL_CALM RTC_CALR_CALM
- #define RTC_CAL_CALM_0 RTC_CALR_CALM_0
- #define RTC_CAL_CALM_1 RTC_CALR_CALM_1
- #define RTC_CAL_CALM_2 RTC_CALR_CALM_2
- #define RTC_CAL_CALM_3 RTC_CALR_CALM_3
- #define RTC_CAL_CALM_4 RTC_CALR_CALM_4
- #define RTC_CAL_CALM_5 RTC_CALR_CALM_5
- #define RTC_CAL_CALM_6 RTC_CALR_CALM_6
- #define RTC_CAL_CALM_7 RTC_CALR_CALM_7
- #define RTC_CAL_CALM_8 RTC_CALR_CALM_8
- #define RTC_TAMPCR_TAMP3MF_Pos (24U)
- #define RTC_TAMPCR_TAMP3MF_Msk (0x1U << RTC_TAMPCR_TAMP3MF_Pos)
- #define RTC_TAMPCR_TAMP3MF RTC_TAMPCR_TAMP3MF_Msk
- #define RTC_TAMPCR_TAMP3NOERASE_Pos (23U)
- #define RTC_TAMPCR_TAMP3NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP3NOERASE_Pos)
- #define RTC_TAMPCR_TAMP3NOERASE RTC_TAMPCR_TAMP3NOERASE_Msk
- #define RTC_TAMPCR_TAMP3IE_Pos (22U)
- #define RTC_TAMPCR_TAMP3IE_Msk (0x1U << RTC_TAMPCR_TAMP3IE_Pos)
- #define RTC_TAMPCR_TAMP3IE RTC_TAMPCR_TAMP3IE_Msk
- #define RTC_TAMPCR_TAMP2MF_Pos (21U)
- #define RTC_TAMPCR_TAMP2MF_Msk (0x1U << RTC_TAMPCR_TAMP2MF_Pos)
- #define RTC_TAMPCR_TAMP2MF RTC_TAMPCR_TAMP2MF_Msk
- #define RTC_TAMPCR_TAMP2NOERASE_Pos (20U)
- #define RTC_TAMPCR_TAMP2NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP2NOERASE_Pos)
- #define RTC_TAMPCR_TAMP2NOERASE RTC_TAMPCR_TAMP2NOERASE_Msk
- #define RTC_TAMPCR_TAMP2IE_Pos (19U)
- #define RTC_TAMPCR_TAMP2IE_Msk (0x1U << RTC_TAMPCR_TAMP2IE_Pos)
- #define RTC_TAMPCR_TAMP2IE RTC_TAMPCR_TAMP2IE_Msk
- #define RTC_TAMPCR_TAMP1MF_Pos (18U)
- #define RTC_TAMPCR_TAMP1MF_Msk (0x1U << RTC_TAMPCR_TAMP1MF_Pos)
- #define RTC_TAMPCR_TAMP1MF RTC_TAMPCR_TAMP1MF_Msk
- #define RTC_TAMPCR_TAMP1NOERASE_Pos (17U)
- #define RTC_TAMPCR_TAMP1NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP1NOERASE_Pos)
- #define RTC_TAMPCR_TAMP1NOERASE RTC_TAMPCR_TAMP1NOERASE_Msk
- #define RTC_TAMPCR_TAMP1IE_Pos (16U)
- #define RTC_TAMPCR_TAMP1IE_Msk (0x1U << RTC_TAMPCR_TAMP1IE_Pos)
- #define RTC_TAMPCR_TAMP1IE RTC_TAMPCR_TAMP1IE_Msk
- #define RTC_TAMPCR_TAMPPUDIS_Pos (15U)
- #define RTC_TAMPCR_TAMPPUDIS_Msk (0x1U << RTC_TAMPCR_TAMPPUDIS_Pos)
- #define RTC_TAMPCR_TAMPPUDIS RTC_TAMPCR_TAMPPUDIS_Msk
- #define RTC_TAMPCR_TAMPPRCH_Pos (13U)
- #define RTC_TAMPCR_TAMPPRCH_Msk (0x3U << RTC_TAMPCR_TAMPPRCH_Pos)
- #define RTC_TAMPCR_TAMPPRCH RTC_TAMPCR_TAMPPRCH_Msk
- #define RTC_TAMPCR_TAMPPRCH_0 (0x1U << RTC_TAMPCR_TAMPPRCH_Pos)
- #define RTC_TAMPCR_TAMPPRCH_1 (0x2U << RTC_TAMPCR_TAMPPRCH_Pos)
- #define RTC_TAMPCR_TAMPFLT_Pos (11U)
- #define RTC_TAMPCR_TAMPFLT_Msk (0x3U << RTC_TAMPCR_TAMPFLT_Pos)
- #define RTC_TAMPCR_TAMPFLT RTC_TAMPCR_TAMPFLT_Msk
- #define RTC_TAMPCR_TAMPFLT_0 (0x1U << RTC_TAMPCR_TAMPFLT_Pos)
- #define RTC_TAMPCR_TAMPFLT_1 (0x2U << RTC_TAMPCR_TAMPFLT_Pos)
- #define RTC_TAMPCR_TAMPFREQ_Pos (8U)
- #define RTC_TAMPCR_TAMPFREQ_Msk (0x7U << RTC_TAMPCR_TAMPFREQ_Pos)
- #define RTC_TAMPCR_TAMPFREQ RTC_TAMPCR_TAMPFREQ_Msk
- #define RTC_TAMPCR_TAMPFREQ_0 (0x1U << RTC_TAMPCR_TAMPFREQ_Pos)
- #define RTC_TAMPCR_TAMPFREQ_1 (0x2U << RTC_TAMPCR_TAMPFREQ_Pos)
- #define RTC_TAMPCR_TAMPFREQ_2 (0x4U << RTC_TAMPCR_TAMPFREQ_Pos)
- #define RTC_TAMPCR_TAMPTS_Pos (7U)
- #define RTC_TAMPCR_TAMPTS_Msk (0x1U << RTC_TAMPCR_TAMPTS_Pos)
- #define RTC_TAMPCR_TAMPTS RTC_TAMPCR_TAMPTS_Msk
- #define RTC_TAMPCR_TAMP3TRG_Pos (6U)
- #define RTC_TAMPCR_TAMP3TRG_Msk (0x1U << RTC_TAMPCR_TAMP3TRG_Pos)
- #define RTC_TAMPCR_TAMP3TRG RTC_TAMPCR_TAMP3TRG_Msk
- #define RTC_TAMPCR_TAMP3E_Pos (5U)
- #define RTC_TAMPCR_TAMP3E_Msk (0x1U << RTC_TAMPCR_TAMP3E_Pos)
- #define RTC_TAMPCR_TAMP3E RTC_TAMPCR_TAMP3E_Msk
- #define RTC_TAMPCR_TAMP2TRG_Pos (4U)
- #define RTC_TAMPCR_TAMP2TRG_Msk (0x1U << RTC_TAMPCR_TAMP2TRG_Pos)
- #define RTC_TAMPCR_TAMP2TRG RTC_TAMPCR_TAMP2TRG_Msk
- #define RTC_TAMPCR_TAMP2E_Pos (3U)
- #define RTC_TAMPCR_TAMP2E_Msk (0x1U << RTC_TAMPCR_TAMP2E_Pos)
- #define RTC_TAMPCR_TAMP2E RTC_TAMPCR_TAMP2E_Msk
- #define RTC_TAMPCR_TAMPIE_Pos (2U)
- #define RTC_TAMPCR_TAMPIE_Msk (0x1U << RTC_TAMPCR_TAMPIE_Pos)
- #define RTC_TAMPCR_TAMPIE RTC_TAMPCR_TAMPIE_Msk
- #define RTC_TAMPCR_TAMP1TRG_Pos (1U)
- #define RTC_TAMPCR_TAMP1TRG_Msk (0x1U << RTC_TAMPCR_TAMP1TRG_Pos)
- #define RTC_TAMPCR_TAMP1TRG RTC_TAMPCR_TAMP1TRG_Msk
- #define RTC_TAMPCR_TAMP1E_Pos (0U)
- #define RTC_TAMPCR_TAMP1E_Msk (0x1U << RTC_TAMPCR_TAMP1E_Pos)
- #define RTC_TAMPCR_TAMP1E RTC_TAMPCR_TAMP1E_Msk
- #define RTC_ALRMASSR_MASKSS_Pos (24U)
- #define RTC_ALRMASSR_MASKSS_Msk (0xFU << RTC_ALRMASSR_MASKSS_Pos)
- #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
- #define RTC_ALRMASSR_MASKSS_0 (0x1U << RTC_ALRMASSR_MASKSS_Pos)
- #define RTC_ALRMASSR_MASKSS_1 (0x2U << RTC_ALRMASSR_MASKSS_Pos)
- #define RTC_ALRMASSR_MASKSS_2 (0x4U << RTC_ALRMASSR_MASKSS_Pos)
- #define RTC_ALRMASSR_MASKSS_3 (0x8U << RTC_ALRMASSR_MASKSS_Pos)
- #define RTC_ALRMASSR_SS_Pos (0U)
- #define RTC_ALRMASSR_SS_Msk (0x7FFFU << RTC_ALRMASSR_SS_Pos)
- #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
- #define RTC_ALRMBSSR_MASKSS_Pos (24U)
- #define RTC_ALRMBSSR_MASKSS_Msk (0xFU << RTC_ALRMBSSR_MASKSS_Pos)
- #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
- #define RTC_ALRMBSSR_MASKSS_0 (0x1U << RTC_ALRMBSSR_MASKSS_Pos)
- #define RTC_ALRMBSSR_MASKSS_1 (0x2U << RTC_ALRMBSSR_MASKSS_Pos)
- #define RTC_ALRMBSSR_MASKSS_2 (0x4U << RTC_ALRMBSSR_MASKSS_Pos)
- #define RTC_ALRMBSSR_MASKSS_3 (0x8U << RTC_ALRMBSSR_MASKSS_Pos)
- #define RTC_ALRMBSSR_SS_Pos (0U)
- #define RTC_ALRMBSSR_SS_Msk (0x7FFFU << RTC_ALRMBSSR_SS_Pos)
- #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
- #define RTC_OR_OUT_RMP_Pos (1U)
- #define RTC_OR_OUT_RMP_Msk (0x1U << RTC_OR_OUT_RMP_Pos)
- #define RTC_OR_OUT_RMP RTC_OR_OUT_RMP_Msk
- #define RTC_OR_ALARMOUTTYPE_Pos (0U)
- #define RTC_OR_ALARMOUTTYPE_Msk (0x1U << RTC_OR_ALARMOUTTYPE_Pos)
- #define RTC_OR_ALARMOUTTYPE RTC_OR_ALARMOUTTYPE_Msk
- #define RTC_OR_RTC_OUT_RMP RTC_OR_OUT_RMP
- #define RTC_BKP0R_Pos (0U)
- #define RTC_BKP0R_Msk (0xFFFFFFFFU << RTC_BKP0R_Pos)
- #define RTC_BKP0R RTC_BKP0R_Msk
- #define RTC_BKP1R_Pos (0U)
- #define RTC_BKP1R_Msk (0xFFFFFFFFU << RTC_BKP1R_Pos)
- #define RTC_BKP1R RTC_BKP1R_Msk
- #define RTC_BKP2R_Pos (0U)
- #define RTC_BKP2R_Msk (0xFFFFFFFFU << RTC_BKP2R_Pos)
- #define RTC_BKP2R RTC_BKP2R_Msk
- #define RTC_BKP3R_Pos (0U)
- #define RTC_BKP3R_Msk (0xFFFFFFFFU << RTC_BKP3R_Pos)
- #define RTC_BKP3R RTC_BKP3R_Msk
- #define RTC_BKP4R_Pos (0U)
- #define RTC_BKP4R_Msk (0xFFFFFFFFU << RTC_BKP4R_Pos)
- #define RTC_BKP4R RTC_BKP4R_Msk
- #define RTC_BKP_NUMBER (0x00000005U)
- #define SPI_I2S_SUPPORT
- #define SPI_CR1_CPHA_Pos (0U)
- #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos)
- #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk
- #define SPI_CR1_CPOL_Pos (1U)
- #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos)
- #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk
- #define SPI_CR1_MSTR_Pos (2U)
- #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos)
- #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk
- #define SPI_CR1_BR_Pos (3U)
- #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos)
- #define SPI_CR1_BR SPI_CR1_BR_Msk
- #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos)
- #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos)
- #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos)
- #define SPI_CR1_SPE_Pos (6U)
- #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos)
- #define SPI_CR1_SPE SPI_CR1_SPE_Msk
- #define SPI_CR1_LSBFIRST_Pos (7U)
- #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos)
- #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk
- #define SPI_CR1_SSI_Pos (8U)
- #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos)
- #define SPI_CR1_SSI SPI_CR1_SSI_Msk
- #define SPI_CR1_SSM_Pos (9U)
- #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos)
- #define SPI_CR1_SSM SPI_CR1_SSM_Msk
- #define SPI_CR1_RXONLY_Pos (10U)
- #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos)
- #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk
- #define SPI_CR1_DFF_Pos (11U)
- #define SPI_CR1_DFF_Msk (0x1U << SPI_CR1_DFF_Pos)
- #define SPI_CR1_DFF SPI_CR1_DFF_Msk
- #define SPI_CR1_CRCNEXT_Pos (12U)
- #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos)
- #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk
- #define SPI_CR1_CRCEN_Pos (13U)
- #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos)
- #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk
- #define SPI_CR1_BIDIOE_Pos (14U)
- #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos)
- #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk
- #define SPI_CR1_BIDIMODE_Pos (15U)
- #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos)
- #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk
- #define SPI_CR2_RXDMAEN_Pos (0U)
- #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos)
- #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk
- #define SPI_CR2_TXDMAEN_Pos (1U)
- #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos)
- #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk
- #define SPI_CR2_SSOE_Pos (2U)
- #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos)
- #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk
- #define SPI_CR2_FRF_Pos (4U)
- #define SPI_CR2_FRF_Msk (0x1U << SPI_CR2_FRF_Pos)
- #define SPI_CR2_FRF SPI_CR2_FRF_Msk
- #define SPI_CR2_ERRIE_Pos (5U)
- #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos)
- #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk
- #define SPI_CR2_RXNEIE_Pos (6U)
- #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos)
- #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk
- #define SPI_CR2_TXEIE_Pos (7U)
- #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos)
- #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk
- #define SPI_SR_RXNE_Pos (0U)
- #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos)
- #define SPI_SR_RXNE SPI_SR_RXNE_Msk
- #define SPI_SR_TXE_Pos (1U)
- #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos)
- #define SPI_SR_TXE SPI_SR_TXE_Msk
- #define SPI_SR_CHSIDE_Pos (2U)
- #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos)
- #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk
- #define SPI_SR_UDR_Pos (3U)
- #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos)
- #define SPI_SR_UDR SPI_SR_UDR_Msk
- #define SPI_SR_CRCERR_Pos (4U)
- #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos)
- #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk
- #define SPI_SR_MODF_Pos (5U)
- #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos)
- #define SPI_SR_MODF SPI_SR_MODF_Msk
- #define SPI_SR_OVR_Pos (6U)
- #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos)
- #define SPI_SR_OVR SPI_SR_OVR_Msk
- #define SPI_SR_BSY_Pos (7U)
- #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos)
- #define SPI_SR_BSY SPI_SR_BSY_Msk
- #define SPI_SR_FRE_Pos (8U)
- #define SPI_SR_FRE_Msk (0x1U << SPI_SR_FRE_Pos)
- #define SPI_SR_FRE SPI_SR_FRE_Msk
- #define SPI_DR_DR_Pos (0U)
- #define SPI_DR_DR_Msk (0xFFFFU << SPI_DR_DR_Pos)
- #define SPI_DR_DR SPI_DR_DR_Msk
- #define SPI_CRCPR_CRCPOLY_Pos (0U)
- #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFU << SPI_CRCPR_CRCPOLY_Pos)
- #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk
- #define SPI_RXCRCR_RXCRC_Pos (0U)
- #define SPI_RXCRCR_RXCRC_Msk (0xFFFFU << SPI_RXCRCR_RXCRC_Pos)
- #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk
- #define SPI_TXCRCR_TXCRC_Pos (0U)
- #define SPI_TXCRCR_TXCRC_Msk (0xFFFFU << SPI_TXCRCR_TXCRC_Pos)
- #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk
- #define SPI_I2SCFGR_CHLEN_Pos (0U)
- #define SPI_I2SCFGR_CHLEN_Msk (0x1U << SPI_I2SCFGR_CHLEN_Pos)
- #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk
- #define SPI_I2SCFGR_DATLEN_Pos (1U)
- #define SPI_I2SCFGR_DATLEN_Msk (0x3U << SPI_I2SCFGR_DATLEN_Pos)
- #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk
- #define SPI_I2SCFGR_DATLEN_0 (0x1U << SPI_I2SCFGR_DATLEN_Pos)
- #define SPI_I2SCFGR_DATLEN_1 (0x2U << SPI_I2SCFGR_DATLEN_Pos)
- #define SPI_I2SCFGR_CKPOL_Pos (3U)
- #define SPI_I2SCFGR_CKPOL_Msk (0x1U << SPI_I2SCFGR_CKPOL_Pos)
- #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk
- #define SPI_I2SCFGR_I2SSTD_Pos (4U)
- #define SPI_I2SCFGR_I2SSTD_Msk (0x3U << SPI_I2SCFGR_I2SSTD_Pos)
- #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk
- #define SPI_I2SCFGR_I2SSTD_0 (0x1U << SPI_I2SCFGR_I2SSTD_Pos)
- #define SPI_I2SCFGR_I2SSTD_1 (0x2U << SPI_I2SCFGR_I2SSTD_Pos)
- #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
- #define SPI_I2SCFGR_PCMSYNC_Msk (0x1U << SPI_I2SCFGR_PCMSYNC_Pos)
- #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk
- #define SPI_I2SCFGR_I2SCFG_Pos (8U)
- #define SPI_I2SCFGR_I2SCFG_Msk (0x3U << SPI_I2SCFGR_I2SCFG_Pos)
- #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk
- #define SPI_I2SCFGR_I2SCFG_0 (0x1U << SPI_I2SCFGR_I2SCFG_Pos)
- #define SPI_I2SCFGR_I2SCFG_1 (0x2U << SPI_I2SCFGR_I2SCFG_Pos)
- #define SPI_I2SCFGR_I2SE_Pos (10U)
- #define SPI_I2SCFGR_I2SE_Msk (0x1U << SPI_I2SCFGR_I2SE_Pos)
- #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk
- #define SPI_I2SCFGR_I2SMOD_Pos (11U)
- #define SPI_I2SCFGR_I2SMOD_Msk (0x1U << SPI_I2SCFGR_I2SMOD_Pos)
- #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk
- #define SPI_I2SCFGR_ASTRTEN_Pos (12U)
- #define SPI_I2SCFGR_ASTRTEN_Msk (0x1U << SPI_I2SCFGR_ASTRTEN_Pos)
- #define SPI_I2SCFGR_ASTRTEN SPI_I2SCFGR_ASTRTEN_Msk
- #define SPI_I2SPR_I2SDIV_Pos (0U)
- #define SPI_I2SPR_I2SDIV_Msk (0xFFU << SPI_I2SPR_I2SDIV_Pos)
- #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk
- #define SPI_I2SPR_ODD_Pos (8U)
- #define SPI_I2SPR_ODD_Msk (0x1U << SPI_I2SPR_ODD_Pos)
- #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk
- #define SPI_I2SPR_MCKOE_Pos (9U)
- #define SPI_I2SPR_MCKOE_Msk (0x1U << SPI_I2SPR_MCKOE_Pos)
- #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk
- #define SYSCFG_CFGR1_MEM_MODE_Pos (0U)
- #define SYSCFG_CFGR1_MEM_MODE_Msk (0x3U << SYSCFG_CFGR1_MEM_MODE_Pos)
- #define SYSCFG_CFGR1_MEM_MODE SYSCFG_CFGR1_MEM_MODE_Msk
- #define SYSCFG_CFGR1_MEM_MODE_0 (0x1U << SYSCFG_CFGR1_MEM_MODE_Pos)
- #define SYSCFG_CFGR1_MEM_MODE_1 (0x2U << SYSCFG_CFGR1_MEM_MODE_Pos)
- #define SYSCFG_CFGR1_UFB_Pos (3U)
- #define SYSCFG_CFGR1_UFB_Msk (0x1U << SYSCFG_CFGR1_UFB_Pos)
- #define SYSCFG_CFGR1_UFB SYSCFG_CFGR1_UFB_Msk
- #define SYSCFG_CFGR1_BOOT_MODE_Pos (8U)
- #define SYSCFG_CFGR1_BOOT_MODE_Msk (0x3U << SYSCFG_CFGR1_BOOT_MODE_Pos)
- #define SYSCFG_CFGR1_BOOT_MODE SYSCFG_CFGR1_BOOT_MODE_Msk
- #define SYSCFG_CFGR1_BOOT_MODE_0 (0x1U << SYSCFG_CFGR1_BOOT_MODE_Pos)
- #define SYSCFG_CFGR1_BOOT_MODE_1 (0x2U << SYSCFG_CFGR1_BOOT_MODE_Pos)
- #define SYSCFG_CFGR2_FWDISEN_Pos (0U)
- #define SYSCFG_CFGR2_FWDISEN_Msk (0x1U << SYSCFG_CFGR2_FWDISEN_Pos)
- #define SYSCFG_CFGR2_FWDISEN SYSCFG_CFGR2_FWDISEN_Msk
- #define SYSCFG_CFGR2_I2C_PB6_FMP_Pos (8U)
- #define SYSCFG_CFGR2_I2C_PB6_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB6_FMP_Pos)
- #define SYSCFG_CFGR2_I2C_PB6_FMP SYSCFG_CFGR2_I2C_PB6_FMP_Msk
- #define SYSCFG_CFGR2_I2C_PB7_FMP_Pos (9U)
- #define SYSCFG_CFGR2_I2C_PB7_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB7_FMP_Pos)
- #define SYSCFG_CFGR2_I2C_PB7_FMP SYSCFG_CFGR2_I2C_PB7_FMP_Msk
- #define SYSCFG_CFGR2_I2C_PB8_FMP_Pos (10U)
- #define SYSCFG_CFGR2_I2C_PB8_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB8_FMP_Pos)
- #define SYSCFG_CFGR2_I2C_PB8_FMP SYSCFG_CFGR2_I2C_PB8_FMP_Msk
- #define SYSCFG_CFGR2_I2C_PB9_FMP_Pos (11U)
- #define SYSCFG_CFGR2_I2C_PB9_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB9_FMP_Pos)
- #define SYSCFG_CFGR2_I2C_PB9_FMP SYSCFG_CFGR2_I2C_PB9_FMP_Msk
- #define SYSCFG_CFGR2_I2C1_FMP_Pos (12U)
- #define SYSCFG_CFGR2_I2C1_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C1_FMP_Pos)
- #define SYSCFG_CFGR2_I2C1_FMP SYSCFG_CFGR2_I2C1_FMP_Msk
- #define SYSCFG_CFGR2_I2C2_FMP_Pos (13U)
- #define SYSCFG_CFGR2_I2C2_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C2_FMP_Pos)
- #define SYSCFG_CFGR2_I2C2_FMP SYSCFG_CFGR2_I2C2_FMP_Msk
- #define SYSCFG_CFGR2_I2C3_FMP_Pos (14U)
- #define SYSCFG_CFGR2_I2C3_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C3_FMP_Pos)
- #define SYSCFG_CFGR2_I2C3_FMP SYSCFG_CFGR2_I2C3_FMP_Msk
- #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
- #define SYSCFG_EXTICR1_EXTI0_Msk (0xFU << SYSCFG_EXTICR1_EXTI0_Pos)
- #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk
- #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
- #define SYSCFG_EXTICR1_EXTI1_Msk (0xFU << SYSCFG_EXTICR1_EXTI1_Pos)
- #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk
- #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
- #define SYSCFG_EXTICR1_EXTI2_Msk (0xFU << SYSCFG_EXTICR1_EXTI2_Pos)
- #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk
- #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
- #define SYSCFG_EXTICR1_EXTI3_Msk (0xFU << SYSCFG_EXTICR1_EXTI3_Pos)
- #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk
- #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U)
- #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U)
- #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U)
- #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U)
- #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U)
- #define SYSCFG_EXTICR1_EXTI0_PH (0x00000005U)
-
- #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U)
- #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U)
- #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U)
- #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U)
- #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U)
- #define SYSCFG_EXTICR1_EXTI1_PH (0x00000050U)
- #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U)
- #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U)
- #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U)
- #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U)
- #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U)
- #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U)
- #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U)
- #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U)
- #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U)
- #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U)
- #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
- #define SYSCFG_EXTICR2_EXTI4_Msk (0xFU << SYSCFG_EXTICR2_EXTI4_Pos)
- #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk
- #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
- #define SYSCFG_EXTICR2_EXTI5_Msk (0xFU << SYSCFG_EXTICR2_EXTI5_Pos)
- #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk
- #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
- #define SYSCFG_EXTICR2_EXTI6_Msk (0xFU << SYSCFG_EXTICR2_EXTI6_Pos)
- #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk
- #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
- #define SYSCFG_EXTICR2_EXTI7_Msk (0xFU << SYSCFG_EXTICR2_EXTI7_Pos)
- #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk
- #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U)
- #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U)
- #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U)
- #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U)
- #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U)
- #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U)
- #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U)
- #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U)
- #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U)
- #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U)
- #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U)
- #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U)
- #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U)
- #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U)
- #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U)
- #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U)
- #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U)
- #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U)
- #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U)
- #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U)
- #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
- #define SYSCFG_EXTICR3_EXTI8_Msk (0xFU << SYSCFG_EXTICR3_EXTI8_Pos)
- #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk
- #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
- #define SYSCFG_EXTICR3_EXTI9_Msk (0xFU << SYSCFG_EXTICR3_EXTI9_Pos)
- #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk
- #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
- #define SYSCFG_EXTICR3_EXTI10_Msk (0xFU << SYSCFG_EXTICR3_EXTI10_Pos)
- #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk
- #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
- #define SYSCFG_EXTICR3_EXTI11_Msk (0xFU << SYSCFG_EXTICR3_EXTI11_Pos)
- #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk
- #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U)
- #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U)
- #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U)
- #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U)
- #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U)
- #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U)
- #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U)
- #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U)
- #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U)
- #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U)
- #define SYSCFG_EXTICR3_EXTI9_PH (0x00000050U)
- #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U)
- #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U)
- #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U)
- #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U)
- #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U)
- #define SYSCFG_EXTICR3_EXTI10_PH (0x00000500U)
- #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U)
- #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U)
- #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U)
- #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U)
- #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U)
- #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
- #define SYSCFG_EXTICR4_EXTI12_Msk (0xFU << SYSCFG_EXTICR4_EXTI12_Pos)
- #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk
- #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
- #define SYSCFG_EXTICR4_EXTI13_Msk (0xFU << SYSCFG_EXTICR4_EXTI13_Pos)
- #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk
- #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
- #define SYSCFG_EXTICR4_EXTI14_Msk (0xFU << SYSCFG_EXTICR4_EXTI14_Pos)
- #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk
- #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
- #define SYSCFG_EXTICR4_EXTI15_Msk (0xFU << SYSCFG_EXTICR4_EXTI15_Pos)
- #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk
- #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U)
- #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U)
- #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U)
- #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U)
- #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U)
- #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U)
- #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U)
- #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U)
- #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U)
- #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U)
- #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U)
- #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U)
- #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U)
- #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U)
- #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U)
- #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U)
- #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U)
- #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U)
- #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U)
- #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U)
- #define SYSCFG_CFGR3_VREF_OUT_Pos (4U)
- #define SYSCFG_CFGR3_VREF_OUT_Msk (0x3U << SYSCFG_CFGR3_VREF_OUT_Pos)
- #define SYSCFG_CFGR3_VREF_OUT SYSCFG_CFGR3_VREF_OUT_Msk
- #define SYSCFG_CFGR3_VREF_OUT_0 (0x1U << SYSCFG_CFGR3_VREF_OUT_Pos)
- #define SYSCFG_CFGR3_VREF_OUT_1 (0x2U << SYSCFG_CFGR3_VREF_OUT_Pos)
- #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Pos (8U)
- #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Msk (0x1U << SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Pos)
- #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Msk
- #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Pos (9U)
- #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Msk (0x1U << SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Pos)
- #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Msk
- #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Pos (12U)
- #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Msk (0x1U << SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Pos)
- #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Msk
- #define SYSCFG_CFGR3_ENREF_HSI48_Pos (13U)
- #define SYSCFG_CFGR3_ENREF_HSI48_Msk (0x1U << SYSCFG_CFGR3_ENREF_HSI48_Pos)
- #define SYSCFG_CFGR3_ENREF_HSI48 SYSCFG_CFGR3_ENREF_HSI48_Msk
- #define SYSCFG_CFGR3_VREFINT_RDYF_Pos (30U)
- #define SYSCFG_CFGR3_VREFINT_RDYF_Msk (0x1U << SYSCFG_CFGR3_VREFINT_RDYF_Pos)
- #define SYSCFG_CFGR3_VREFINT_RDYF SYSCFG_CFGR3_VREFINT_RDYF_Msk
- #define SYSCFG_CFGR3_REF_LOCK_Pos (31U)
- #define SYSCFG_CFGR3_REF_LOCK_Msk (0x1U << SYSCFG_CFGR3_REF_LOCK_Pos)
- #define SYSCFG_CFGR3_REF_LOCK SYSCFG_CFGR3_REF_LOCK_Msk
- #define SYSCFG_CFGR3_ENBUF_BGAP_ADC SYSCFG_CFGR3_ENBUF_VREFINT_ADC
- #define SYSCFG_CFGR3_ENBUFLP_BGAP_COMP SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP
- #define SYSCFG_CFGR3_ENREF_RC48MHz SYSCFG_CFGR3_ENREF_HSI48
- #define SYSCFG_CFGR3_REF_RC48MHz_RDYF SYSCFG_CFGR3_VREFINT_RDYF
- #define SYSCFG_CFGR3_REF_HSI48_RDYF SYSCFG_CFGR3_VREFINT_RDYF
- #define SYSCFG_VREFINT_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF
- #define SYSCFG_CFGR3_SENSOR_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF
- #define SYSCFG_CFGR3_VREFINT_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF
- #define SYSCFG_CFGR3_VREFINT_COMP_RDYF SYSCFG_CFGR3_VREFINT_RDYF
- #if defined (STM32L071xx) || defined (STM32L072xx) || defined (STM32L073xx) \
- || defined (STM32L081xx) || defined (STM32L082xx) || defined (STM32L083xx)
- #define TIM_TIM2_REMAP_HSI_SUPPORT
- #define TIM_TIM2_REMAP_HSI48_SUPPORT
- #else
- #define TIM_TIM2_REMAP_HSI48_SUPPORT
- #endif
- #define TIM_CR1_CEN_Pos (0U)
- #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos)
- #define TIM_CR1_CEN TIM_CR1_CEN_Msk
- #define TIM_CR1_UDIS_Pos (1U)
- #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos)
- #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk
- #define TIM_CR1_URS_Pos (2U)
- #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos)
- #define TIM_CR1_URS TIM_CR1_URS_Msk
- #define TIM_CR1_OPM_Pos (3U)
- #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos)
- #define TIM_CR1_OPM TIM_CR1_OPM_Msk
- #define TIM_CR1_DIR_Pos (4U)
- #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos)
- #define TIM_CR1_DIR TIM_CR1_DIR_Msk
- #define TIM_CR1_CMS_Pos (5U)
- #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos)
- #define TIM_CR1_CMS TIM_CR1_CMS_Msk
- #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos)
- #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos)
- #define TIM_CR1_ARPE_Pos (7U)
- #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos)
- #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk
- #define TIM_CR1_CKD_Pos (8U)
- #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos)
- #define TIM_CR1_CKD TIM_CR1_CKD_Msk
- #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos)
- #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos)
- #define TIM_CR2_CCDS_Pos (3U)
- #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos)
- #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk
- #define TIM_CR2_MMS_Pos (4U)
- #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos)
- #define TIM_CR2_MMS TIM_CR2_MMS_Msk
- #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos)
- #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos)
- #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos)
- #define TIM_CR2_TI1S_Pos (7U)
- #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos)
- #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk
- #define TIM_SMCR_SMS_Pos (0U)
- #define TIM_SMCR_SMS_Msk (0x7U << TIM_SMCR_SMS_Pos)
- #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk
- #define TIM_SMCR_SMS_0 (0x1U << TIM_SMCR_SMS_Pos)
- #define TIM_SMCR_SMS_1 (0x2U << TIM_SMCR_SMS_Pos)
- #define TIM_SMCR_SMS_2 (0x4U << TIM_SMCR_SMS_Pos)
- #define TIM_SMCR_OCCS_Pos (3U)
- #define TIM_SMCR_OCCS_Msk (0x1U << TIM_SMCR_OCCS_Pos)
- #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk
- #define TIM_SMCR_TS_Pos (4U)
- #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos)
- #define TIM_SMCR_TS TIM_SMCR_TS_Msk
- #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos)
- #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos)
- #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos)
- #define TIM_SMCR_MSM_Pos (7U)
- #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos)
- #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk
- #define TIM_SMCR_ETF_Pos (8U)
- #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk
- #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos)
- #define TIM_SMCR_ETPS_Pos (12U)
- #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos)
- #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk
- #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos)
- #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos)
- #define TIM_SMCR_ECE_Pos (14U)
- #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos)
- #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk
- #define TIM_SMCR_ETP_Pos (15U)
- #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos)
- #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk
- #define TIM_DIER_UIE_Pos (0U)
- #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos)
- #define TIM_DIER_UIE TIM_DIER_UIE_Msk
- #define TIM_DIER_CC1IE_Pos (1U)
- #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos)
- #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk
- #define TIM_DIER_CC2IE_Pos (2U)
- #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos)
- #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk
- #define TIM_DIER_CC3IE_Pos (3U)
- #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos)
- #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk
- #define TIM_DIER_CC4IE_Pos (4U)
- #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos)
- #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk
- #define TIM_DIER_TIE_Pos (6U)
- #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos)
- #define TIM_DIER_TIE TIM_DIER_TIE_Msk
- #define TIM_DIER_UDE_Pos (8U)
- #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos)
- #define TIM_DIER_UDE TIM_DIER_UDE_Msk
- #define TIM_DIER_CC1DE_Pos (9U)
- #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos)
- #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk
- #define TIM_DIER_CC2DE_Pos (10U)
- #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos)
- #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk
- #define TIM_DIER_CC3DE_Pos (11U)
- #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos)
- #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk
- #define TIM_DIER_CC4DE_Pos (12U)
- #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos)
- #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk
- #define TIM_DIER_TDE_Pos (14U)
- #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos)
- #define TIM_DIER_TDE TIM_DIER_TDE_Msk
- #define TIM_SR_UIF_Pos (0U)
- #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos)
- #define TIM_SR_UIF TIM_SR_UIF_Msk
- #define TIM_SR_CC1IF_Pos (1U)
- #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos)
- #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk
- #define TIM_SR_CC2IF_Pos (2U)
- #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos)
- #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk
- #define TIM_SR_CC3IF_Pos (3U)
- #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos)
- #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk
- #define TIM_SR_CC4IF_Pos (4U)
- #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos)
- #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk
- #define TIM_SR_TIF_Pos (6U)
- #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos)
- #define TIM_SR_TIF TIM_SR_TIF_Msk
- #define TIM_SR_CC1OF_Pos (9U)
- #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos)
- #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk
- #define TIM_SR_CC2OF_Pos (10U)
- #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos)
- #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk
- #define TIM_SR_CC3OF_Pos (11U)
- #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos)
- #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk
- #define TIM_SR_CC4OF_Pos (12U)
- #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos)
- #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk
- #define TIM_EGR_UG_Pos (0U)
- #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos)
- #define TIM_EGR_UG TIM_EGR_UG_Msk
- #define TIM_EGR_CC1G_Pos (1U)
- #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos)
- #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk
- #define TIM_EGR_CC2G_Pos (2U)
- #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos)
- #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk
- #define TIM_EGR_CC3G_Pos (3U)
- #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos)
- #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk
- #define TIM_EGR_CC4G_Pos (4U)
- #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos)
- #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk
- #define TIM_EGR_TG_Pos (6U)
- #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos)
- #define TIM_EGR_TG TIM_EGR_TG_Msk
- #define TIM_CCMR1_CC1S_Pos (0U)
- #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos)
- #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk
- #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos)
- #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos)
- #define TIM_CCMR1_OC1FE_Pos (2U)
- #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos)
- #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk
- #define TIM_CCMR1_OC1PE_Pos (3U)
- #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos)
- #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk
- #define TIM_CCMR1_OC1M_Pos (4U)
- #define TIM_CCMR1_OC1M_Msk (0x7U << TIM_CCMR1_OC1M_Pos)
- #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk
- #define TIM_CCMR1_OC1M_0 (0x1U << TIM_CCMR1_OC1M_Pos)
- #define TIM_CCMR1_OC1M_1 (0x2U << TIM_CCMR1_OC1M_Pos)
- #define TIM_CCMR1_OC1M_2 (0x4U << TIM_CCMR1_OC1M_Pos)
- #define TIM_CCMR1_OC1CE_Pos (7U)
- #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos)
- #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk
- #define TIM_CCMR1_CC2S_Pos (8U)
- #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos)
- #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk
- #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos)
- #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos)
- #define TIM_CCMR1_OC2FE_Pos (10U)
- #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos)
- #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk
- #define TIM_CCMR1_OC2PE_Pos (11U)
- #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos)
- #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk
- #define TIM_CCMR1_OC2M_Pos (12U)
- #define TIM_CCMR1_OC2M_Msk (0x7U << TIM_CCMR1_OC2M_Pos)
- #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk
- #define TIM_CCMR1_OC2M_0 (0x1U << TIM_CCMR1_OC2M_Pos)
- #define TIM_CCMR1_OC2M_1 (0x2U << TIM_CCMR1_OC2M_Pos)
- #define TIM_CCMR1_OC2M_2 (0x4U << TIM_CCMR1_OC2M_Pos)
- #define TIM_CCMR1_OC2CE_Pos (15U)
- #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos)
- #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk
- #define TIM_CCMR1_IC1PSC_Pos (2U)
- #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos)
- #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk
- #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos)
- #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos)
- #define TIM_CCMR1_IC1F_Pos (4U)
- #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk
- #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos)
- #define TIM_CCMR1_IC2PSC_Pos (10U)
- #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos)
- #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk
- #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos)
- #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos)
- #define TIM_CCMR1_IC2F_Pos (12U)
- #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk
- #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos)
- #define TIM_CCMR2_CC3S_Pos (0U)
- #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos)
- #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk
- #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos)
- #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos)
- #define TIM_CCMR2_OC3FE_Pos (2U)
- #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos)
- #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk
- #define TIM_CCMR2_OC3PE_Pos (3U)
- #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos)
- #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk
- #define TIM_CCMR2_OC3M_Pos (4U)
- #define TIM_CCMR2_OC3M_Msk (0x7U << TIM_CCMR2_OC3M_Pos)
- #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk
- #define TIM_CCMR2_OC3M_0 (0x1U << TIM_CCMR2_OC3M_Pos)
- #define TIM_CCMR2_OC3M_1 (0x2U << TIM_CCMR2_OC3M_Pos)
- #define TIM_CCMR2_OC3M_2 (0x4U << TIM_CCMR2_OC3M_Pos)
- #define TIM_CCMR2_OC3CE_Pos (7U)
- #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos)
- #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk
- #define TIM_CCMR2_CC4S_Pos (8U)
- #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos)
- #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk
- #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos)
- #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos)
- #define TIM_CCMR2_OC4FE_Pos (10U)
- #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos)
- #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk
- #define TIM_CCMR2_OC4PE_Pos (11U)
- #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos)
- #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk
- #define TIM_CCMR2_OC4M_Pos (12U)
- #define TIM_CCMR2_OC4M_Msk (0x7U << TIM_CCMR2_OC4M_Pos)
- #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk
- #define TIM_CCMR2_OC4M_0 (0x1U << TIM_CCMR2_OC4M_Pos)
- #define TIM_CCMR2_OC4M_1 (0x2U << TIM_CCMR2_OC4M_Pos)
- #define TIM_CCMR2_OC4M_2 (0x4U << TIM_CCMR2_OC4M_Pos)
- #define TIM_CCMR2_OC4CE_Pos (15U)
- #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos)
- #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk
- #define TIM_CCMR2_IC3PSC_Pos (2U)
- #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos)
- #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk
- #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos)
- #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos)
- #define TIM_CCMR2_IC3F_Pos (4U)
- #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk
- #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos)
- #define TIM_CCMR2_IC4PSC_Pos (10U)
- #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos)
- #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk
- #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos)
- #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos)
- #define TIM_CCMR2_IC4F_Pos (12U)
- #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk
- #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos)
- #define TIM_CCER_CC1E_Pos (0U)
- #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos)
- #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk
- #define TIM_CCER_CC1P_Pos (1U)
- #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos)
- #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk
- #define TIM_CCER_CC1NP_Pos (3U)
- #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos)
- #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk
- #define TIM_CCER_CC2E_Pos (4U)
- #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos)
- #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk
- #define TIM_CCER_CC2P_Pos (5U)
- #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos)
- #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk
- #define TIM_CCER_CC2NP_Pos (7U)
- #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos)
- #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk
- #define TIM_CCER_CC3E_Pos (8U)
- #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos)
- #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk
- #define TIM_CCER_CC3P_Pos (9U)
- #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos)
- #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk
- #define TIM_CCER_CC3NP_Pos (11U)
- #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos)
- #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk
- #define TIM_CCER_CC4E_Pos (12U)
- #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos)
- #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk
- #define TIM_CCER_CC4P_Pos (13U)
- #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos)
- #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk
- #define TIM_CCER_CC4NP_Pos (15U)
- #define TIM_CCER_CC4NP_Msk (0x1U << TIM_CCER_CC4NP_Pos)
- #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk
- #define TIM_CNT_CNT_Pos (0U)
- #define TIM_CNT_CNT_Msk (0xFFFFU << TIM_CNT_CNT_Pos)
- #define TIM_CNT_CNT TIM_CNT_CNT_Msk
- #define TIM_PSC_PSC_Pos (0U)
- #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos)
- #define TIM_PSC_PSC TIM_PSC_PSC_Msk
- #define TIM_ARR_ARR_Pos (0U)
- #define TIM_ARR_ARR_Msk (0xFFFFU << TIM_ARR_ARR_Pos)
- #define TIM_ARR_ARR TIM_ARR_ARR_Msk
- #define TIM_CCR1_CCR1_Pos (0U)
- #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos)
- #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk
- #define TIM_CCR2_CCR2_Pos (0U)
- #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos)
- #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk
- #define TIM_CCR3_CCR3_Pos (0U)
- #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos)
- #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk
- #define TIM_CCR4_CCR4_Pos (0U)
- #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos)
- #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk
- #define TIM_DCR_DBA_Pos (0U)
- #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA TIM_DCR_DBA_Msk
- #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos)
- #define TIM_DCR_DBL_Pos (8U)
- #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL TIM_DCR_DBL_Msk
- #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos)
- #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos)
- #define TIM_DMAR_DMAB_Pos (0U)
- #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos)
- #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk
- #define TIM2_OR_ETR_RMP_Pos (0U)
- #define TIM2_OR_ETR_RMP_Msk (0x7U << TIM2_OR_ETR_RMP_Pos)
- #define TIM2_OR_ETR_RMP TIM2_OR_ETR_RMP_Msk
- #define TIM2_OR_ETR_RMP_0 (0x1U << TIM2_OR_ETR_RMP_Pos)
- #define TIM2_OR_ETR_RMP_1 (0x2U << TIM2_OR_ETR_RMP_Pos)
- #define TIM2_OR_ETR_RMP_2 (0x4U << TIM2_OR_ETR_RMP_Pos)
- #define TIM2_OR_TI4_RMP_Pos (3U)
- #define TIM2_OR_TI4_RMP_Msk (0x3U << TIM2_OR_TI4_RMP_Pos)
- #define TIM2_OR_TI4_RMP TIM2_OR_TI4_RMP_Msk
- #define TIM2_OR_TI4_RMP_0 (0x1U << TIM2_OR_TI4_RMP_Pos)
- #define TIM2_OR_TI4_RMP_1 (0x2U << TIM2_OR_TI4_RMP_Pos)
- #define TIM21_OR_ETR_RMP_Pos (0U)
- #define TIM21_OR_ETR_RMP_Msk (0x3U << TIM21_OR_ETR_RMP_Pos)
- #define TIM21_OR_ETR_RMP TIM21_OR_ETR_RMP_Msk
- #define TIM21_OR_ETR_RMP_0 (0x1U << TIM21_OR_ETR_RMP_Pos)
- #define TIM21_OR_ETR_RMP_1 (0x2U << TIM21_OR_ETR_RMP_Pos)
- #define TIM21_OR_TI1_RMP_Pos (2U)
- #define TIM21_OR_TI1_RMP_Msk (0x7U << TIM21_OR_TI1_RMP_Pos)
- #define TIM21_OR_TI1_RMP TIM21_OR_TI1_RMP_Msk
- #define TIM21_OR_TI1_RMP_0 (0x1U << TIM21_OR_TI1_RMP_Pos)
- #define TIM21_OR_TI1_RMP_1 (0x2U << TIM21_OR_TI1_RMP_Pos)
- #define TIM21_OR_TI1_RMP_2 (0x4U << TIM21_OR_TI1_RMP_Pos)
- #define TIM21_OR_TI2_RMP_Pos (5U)
- #define TIM21_OR_TI2_RMP_Msk (0x1U << TIM21_OR_TI2_RMP_Pos)
- #define TIM21_OR_TI2_RMP TIM21_OR_TI2_RMP_Msk
- #define TIM22_OR_ETR_RMP_Pos (0U)
- #define TIM22_OR_ETR_RMP_Msk (0x3U << TIM22_OR_ETR_RMP_Pos)
- #define TIM22_OR_ETR_RMP TIM22_OR_ETR_RMP_Msk
- #define TIM22_OR_ETR_RMP_0 (0x1U << TIM22_OR_ETR_RMP_Pos)
- #define TIM22_OR_ETR_RMP_1 (0x2U << TIM22_OR_ETR_RMP_Pos)
- #define TIM22_OR_TI1_RMP_Pos (2U)
- #define TIM22_OR_TI1_RMP_Msk (0x3U << TIM22_OR_TI1_RMP_Pos)
- #define TIM22_OR_TI1_RMP TIM22_OR_TI1_RMP_Msk
- #define TIM22_OR_TI1_RMP_0 (0x1U << TIM22_OR_TI1_RMP_Pos)
- #define TIM22_OR_TI1_RMP_1 (0x2U << TIM22_OR_TI1_RMP_Pos)
- #define TIM3_OR_ETR_RMP_Pos (0U)
- #define TIM3_OR_ETR_RMP_Msk (0x3U << TIM3_OR_ETR_RMP_Pos)
- #define TIM3_OR_ETR_RMP TIM3_OR_ETR_RMP_Msk
- #define TIM3_OR_ETR_RMP_0 (0x1U << TIM3_OR_ETR_RMP_Pos)
- #define TIM3_OR_ETR_RMP_1 (0x2U << TIM3_OR_ETR_RMP_Pos)
- #define TIM3_OR_TI1_RMP_Pos (2U)
- #define TIM3_OR_TI1_RMP_Msk (0x1U << TIM3_OR_TI1_RMP_Pos)
- #define TIM3_OR_TI1_RMP TIM3_OR_TI1_RMP_Msk
- #define TIM3_OR_TI2_RMP_Pos (3U)
- #define TIM3_OR_TI2_RMP_Msk (0x1U << TIM3_OR_TI2_RMP_Pos)
- #define TIM3_OR_TI2_RMP TIM3_OR_TI2_RMP_Msk
- #define TIM3_OR_TI4_RMP_Pos (4U)
- #define TIM3_OR_TI4_RMP_Msk (0x1U << TIM3_OR_TI4_RMP_Pos)
- #define TIM3_OR_TI4_RMP TIM3_OR_TI4_RMP_Msk
- #define TSC_CR_TSCE_Pos (0U)
- #define TSC_CR_TSCE_Msk (0x1U << TSC_CR_TSCE_Pos)
- #define TSC_CR_TSCE TSC_CR_TSCE_Msk
- #define TSC_CR_START_Pos (1U)
- #define TSC_CR_START_Msk (0x1U << TSC_CR_START_Pos)
- #define TSC_CR_START TSC_CR_START_Msk
- #define TSC_CR_AM_Pos (2U)
- #define TSC_CR_AM_Msk (0x1U << TSC_CR_AM_Pos)
- #define TSC_CR_AM TSC_CR_AM_Msk
- #define TSC_CR_SYNCPOL_Pos (3U)
- #define TSC_CR_SYNCPOL_Msk (0x1U << TSC_CR_SYNCPOL_Pos)
- #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk
- #define TSC_CR_IODEF_Pos (4U)
- #define TSC_CR_IODEF_Msk (0x1U << TSC_CR_IODEF_Pos)
- #define TSC_CR_IODEF TSC_CR_IODEF_Msk
- #define TSC_CR_MCV_Pos (5U)
- #define TSC_CR_MCV_Msk (0x7U << TSC_CR_MCV_Pos)
- #define TSC_CR_MCV TSC_CR_MCV_Msk
- #define TSC_CR_MCV_0 (0x1U << TSC_CR_MCV_Pos)
- #define TSC_CR_MCV_1 (0x2U << TSC_CR_MCV_Pos)
- #define TSC_CR_MCV_2 (0x4U << TSC_CR_MCV_Pos)
- #define TSC_CR_PGPSC_Pos (12U)
- #define TSC_CR_PGPSC_Msk (0x7U << TSC_CR_PGPSC_Pos)
- #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk
- #define TSC_CR_PGPSC_0 (0x1U << TSC_CR_PGPSC_Pos)
- #define TSC_CR_PGPSC_1 (0x2U << TSC_CR_PGPSC_Pos)
- #define TSC_CR_PGPSC_2 (0x4U << TSC_CR_PGPSC_Pos)
- #define TSC_CR_SSPSC_Pos (15U)
- #define TSC_CR_SSPSC_Msk (0x1U << TSC_CR_SSPSC_Pos)
- #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk
- #define TSC_CR_SSE_Pos (16U)
- #define TSC_CR_SSE_Msk (0x1U << TSC_CR_SSE_Pos)
- #define TSC_CR_SSE TSC_CR_SSE_Msk
- #define TSC_CR_SSD_Pos (17U)
- #define TSC_CR_SSD_Msk (0x7FU << TSC_CR_SSD_Pos)
- #define TSC_CR_SSD TSC_CR_SSD_Msk
- #define TSC_CR_SSD_0 (0x01U << TSC_CR_SSD_Pos)
- #define TSC_CR_SSD_1 (0x02U << TSC_CR_SSD_Pos)
- #define TSC_CR_SSD_2 (0x04U << TSC_CR_SSD_Pos)
- #define TSC_CR_SSD_3 (0x08U << TSC_CR_SSD_Pos)
- #define TSC_CR_SSD_4 (0x10U << TSC_CR_SSD_Pos)
- #define TSC_CR_SSD_5 (0x20U << TSC_CR_SSD_Pos)
- #define TSC_CR_SSD_6 (0x40U << TSC_CR_SSD_Pos)
- #define TSC_CR_CTPL_Pos (24U)
- #define TSC_CR_CTPL_Msk (0xFU << TSC_CR_CTPL_Pos)
- #define TSC_CR_CTPL TSC_CR_CTPL_Msk
- #define TSC_CR_CTPL_0 (0x1U << TSC_CR_CTPL_Pos)
- #define TSC_CR_CTPL_1 (0x2U << TSC_CR_CTPL_Pos)
- #define TSC_CR_CTPL_2 (0x4U << TSC_CR_CTPL_Pos)
- #define TSC_CR_CTPL_3 (0x8U << TSC_CR_CTPL_Pos)
- #define TSC_CR_CTPH_Pos (28U)
- #define TSC_CR_CTPH_Msk (0xFU << TSC_CR_CTPH_Pos)
- #define TSC_CR_CTPH TSC_CR_CTPH_Msk
- #define TSC_CR_CTPH_0 (0x1U << TSC_CR_CTPH_Pos)
- #define TSC_CR_CTPH_1 (0x2U << TSC_CR_CTPH_Pos)
- #define TSC_CR_CTPH_2 (0x4U << TSC_CR_CTPH_Pos)
- #define TSC_CR_CTPH_3 (0x8U << TSC_CR_CTPH_Pos)
- #define TSC_IER_EOAIE_Pos (0U)
- #define TSC_IER_EOAIE_Msk (0x1U << TSC_IER_EOAIE_Pos)
- #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk
- #define TSC_IER_MCEIE_Pos (1U)
- #define TSC_IER_MCEIE_Msk (0x1U << TSC_IER_MCEIE_Pos)
- #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk
- #define TSC_ICR_EOAIC_Pos (0U)
- #define TSC_ICR_EOAIC_Msk (0x1U << TSC_ICR_EOAIC_Pos)
- #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk
- #define TSC_ICR_MCEIC_Pos (1U)
- #define TSC_ICR_MCEIC_Msk (0x1U << TSC_ICR_MCEIC_Pos)
- #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk
- #define TSC_ISR_EOAF_Pos (0U)
- #define TSC_ISR_EOAF_Msk (0x1U << TSC_ISR_EOAF_Pos)
- #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk
- #define TSC_ISR_MCEF_Pos (1U)
- #define TSC_ISR_MCEF_Msk (0x1U << TSC_ISR_MCEF_Pos)
- #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk
- #define TSC_IOHCR_G1_IO1_Pos (0U)
- #define TSC_IOHCR_G1_IO1_Msk (0x1U << TSC_IOHCR_G1_IO1_Pos)
- #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk
- #define TSC_IOHCR_G1_IO2_Pos (1U)
- #define TSC_IOHCR_G1_IO2_Msk (0x1U << TSC_IOHCR_G1_IO2_Pos)
- #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk
- #define TSC_IOHCR_G1_IO3_Pos (2U)
- #define TSC_IOHCR_G1_IO3_Msk (0x1U << TSC_IOHCR_G1_IO3_Pos)
- #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk
- #define TSC_IOHCR_G1_IO4_Pos (3U)
- #define TSC_IOHCR_G1_IO4_Msk (0x1U << TSC_IOHCR_G1_IO4_Pos)
- #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk
- #define TSC_IOHCR_G2_IO1_Pos (4U)
- #define TSC_IOHCR_G2_IO1_Msk (0x1U << TSC_IOHCR_G2_IO1_Pos)
- #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk
- #define TSC_IOHCR_G2_IO2_Pos (5U)
- #define TSC_IOHCR_G2_IO2_Msk (0x1U << TSC_IOHCR_G2_IO2_Pos)
- #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk
- #define TSC_IOHCR_G2_IO3_Pos (6U)
- #define TSC_IOHCR_G2_IO3_Msk (0x1U << TSC_IOHCR_G2_IO3_Pos)
- #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk
- #define TSC_IOHCR_G2_IO4_Pos (7U)
- #define TSC_IOHCR_G2_IO4_Msk (0x1U << TSC_IOHCR_G2_IO4_Pos)
- #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk
- #define TSC_IOHCR_G3_IO1_Pos (8U)
- #define TSC_IOHCR_G3_IO1_Msk (0x1U << TSC_IOHCR_G3_IO1_Pos)
- #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk
- #define TSC_IOHCR_G3_IO2_Pos (9U)
- #define TSC_IOHCR_G3_IO2_Msk (0x1U << TSC_IOHCR_G3_IO2_Pos)
- #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk
- #define TSC_IOHCR_G3_IO3_Pos (10U)
- #define TSC_IOHCR_G3_IO3_Msk (0x1U << TSC_IOHCR_G3_IO3_Pos)
- #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk
- #define TSC_IOHCR_G3_IO4_Pos (11U)
- #define TSC_IOHCR_G3_IO4_Msk (0x1U << TSC_IOHCR_G3_IO4_Pos)
- #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk
- #define TSC_IOHCR_G4_IO1_Pos (12U)
- #define TSC_IOHCR_G4_IO1_Msk (0x1U << TSC_IOHCR_G4_IO1_Pos)
- #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk
- #define TSC_IOHCR_G4_IO2_Pos (13U)
- #define TSC_IOHCR_G4_IO2_Msk (0x1U << TSC_IOHCR_G4_IO2_Pos)
- #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk
- #define TSC_IOHCR_G4_IO3_Pos (14U)
- #define TSC_IOHCR_G4_IO3_Msk (0x1U << TSC_IOHCR_G4_IO3_Pos)
- #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk
- #define TSC_IOHCR_G4_IO4_Pos (15U)
- #define TSC_IOHCR_G4_IO4_Msk (0x1U << TSC_IOHCR_G4_IO4_Pos)
- #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk
- #define TSC_IOHCR_G5_IO1_Pos (16U)
- #define TSC_IOHCR_G5_IO1_Msk (0x1U << TSC_IOHCR_G5_IO1_Pos)
- #define TSC_IOHCR_G5_IO1 TSC_IOHCR_G5_IO1_Msk
- #define TSC_IOHCR_G5_IO2_Pos (17U)
- #define TSC_IOHCR_G5_IO2_Msk (0x1U << TSC_IOHCR_G5_IO2_Pos)
- #define TSC_IOHCR_G5_IO2 TSC_IOHCR_G5_IO2_Msk
- #define TSC_IOHCR_G5_IO3_Pos (18U)
- #define TSC_IOHCR_G5_IO3_Msk (0x1U << TSC_IOHCR_G5_IO3_Pos)
- #define TSC_IOHCR_G5_IO3 TSC_IOHCR_G5_IO3_Msk
- #define TSC_IOHCR_G5_IO4_Pos (19U)
- #define TSC_IOHCR_G5_IO4_Msk (0x1U << TSC_IOHCR_G5_IO4_Pos)
- #define TSC_IOHCR_G5_IO4 TSC_IOHCR_G5_IO4_Msk
- #define TSC_IOHCR_G6_IO1_Pos (20U)
- #define TSC_IOHCR_G6_IO1_Msk (0x1U << TSC_IOHCR_G6_IO1_Pos)
- #define TSC_IOHCR_G6_IO1 TSC_IOHCR_G6_IO1_Msk
- #define TSC_IOHCR_G6_IO2_Pos (21U)
- #define TSC_IOHCR_G6_IO2_Msk (0x1U << TSC_IOHCR_G6_IO2_Pos)
- #define TSC_IOHCR_G6_IO2 TSC_IOHCR_G6_IO2_Msk
- #define TSC_IOHCR_G6_IO3_Pos (22U)
- #define TSC_IOHCR_G6_IO3_Msk (0x1U << TSC_IOHCR_G6_IO3_Pos)
- #define TSC_IOHCR_G6_IO3 TSC_IOHCR_G6_IO3_Msk
- #define TSC_IOHCR_G6_IO4_Pos (23U)
- #define TSC_IOHCR_G6_IO4_Msk (0x1U << TSC_IOHCR_G6_IO4_Pos)
- #define TSC_IOHCR_G6_IO4 TSC_IOHCR_G6_IO4_Msk
- #define TSC_IOHCR_G7_IO1_Pos (24U)
- #define TSC_IOHCR_G7_IO1_Msk (0x1U << TSC_IOHCR_G7_IO1_Pos)
- #define TSC_IOHCR_G7_IO1 TSC_IOHCR_G7_IO1_Msk
- #define TSC_IOHCR_G7_IO2_Pos (25U)
- #define TSC_IOHCR_G7_IO2_Msk (0x1U << TSC_IOHCR_G7_IO2_Pos)
- #define TSC_IOHCR_G7_IO2 TSC_IOHCR_G7_IO2_Msk
- #define TSC_IOHCR_G7_IO3_Pos (26U)
- #define TSC_IOHCR_G7_IO3_Msk (0x1U << TSC_IOHCR_G7_IO3_Pos)
- #define TSC_IOHCR_G7_IO3 TSC_IOHCR_G7_IO3_Msk
- #define TSC_IOHCR_G7_IO4_Pos (27U)
- #define TSC_IOHCR_G7_IO4_Msk (0x1U << TSC_IOHCR_G7_IO4_Pos)
- #define TSC_IOHCR_G7_IO4 TSC_IOHCR_G7_IO4_Msk
- #define TSC_IOHCR_G8_IO1_Pos (28U)
- #define TSC_IOHCR_G8_IO1_Msk (0x1U << TSC_IOHCR_G8_IO1_Pos)
- #define TSC_IOHCR_G8_IO1 TSC_IOHCR_G8_IO1_Msk
- #define TSC_IOHCR_G8_IO2_Pos (29U)
- #define TSC_IOHCR_G8_IO2_Msk (0x1U << TSC_IOHCR_G8_IO2_Pos)
- #define TSC_IOHCR_G8_IO2 TSC_IOHCR_G8_IO2_Msk
- #define TSC_IOHCR_G8_IO3_Pos (30U)
- #define TSC_IOHCR_G8_IO3_Msk (0x1U << TSC_IOHCR_G8_IO3_Pos)
- #define TSC_IOHCR_G8_IO3 TSC_IOHCR_G8_IO3_Msk
- #define TSC_IOHCR_G8_IO4_Pos (31U)
- #define TSC_IOHCR_G8_IO4_Msk (0x1U << TSC_IOHCR_G8_IO4_Pos)
- #define TSC_IOHCR_G8_IO4 TSC_IOHCR_G8_IO4_Msk
- #define TSC_IOASCR_G1_IO1_Pos (0U)
- #define TSC_IOASCR_G1_IO1_Msk (0x1U << TSC_IOASCR_G1_IO1_Pos)
- #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk
- #define TSC_IOASCR_G1_IO2_Pos (1U)
- #define TSC_IOASCR_G1_IO2_Msk (0x1U << TSC_IOASCR_G1_IO2_Pos)
- #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk
- #define TSC_IOASCR_G1_IO3_Pos (2U)
- #define TSC_IOASCR_G1_IO3_Msk (0x1U << TSC_IOASCR_G1_IO3_Pos)
- #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk
- #define TSC_IOASCR_G1_IO4_Pos (3U)
- #define TSC_IOASCR_G1_IO4_Msk (0x1U << TSC_IOASCR_G1_IO4_Pos)
- #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk
- #define TSC_IOASCR_G2_IO1_Pos (4U)
- #define TSC_IOASCR_G2_IO1_Msk (0x1U << TSC_IOASCR_G2_IO1_Pos)
- #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk
- #define TSC_IOASCR_G2_IO2_Pos (5U)
- #define TSC_IOASCR_G2_IO2_Msk (0x1U << TSC_IOASCR_G2_IO2_Pos)
- #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk
- #define TSC_IOASCR_G2_IO3_Pos (6U)
- #define TSC_IOASCR_G2_IO3_Msk (0x1U << TSC_IOASCR_G2_IO3_Pos)
- #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk
- #define TSC_IOASCR_G2_IO4_Pos (7U)
- #define TSC_IOASCR_G2_IO4_Msk (0x1U << TSC_IOASCR_G2_IO4_Pos)
- #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk
- #define TSC_IOASCR_G3_IO1_Pos (8U)
- #define TSC_IOASCR_G3_IO1_Msk (0x1U << TSC_IOASCR_G3_IO1_Pos)
- #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk
- #define TSC_IOASCR_G3_IO2_Pos (9U)
- #define TSC_IOASCR_G3_IO2_Msk (0x1U << TSC_IOASCR_G3_IO2_Pos)
- #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk
- #define TSC_IOASCR_G3_IO3_Pos (10U)
- #define TSC_IOASCR_G3_IO3_Msk (0x1U << TSC_IOASCR_G3_IO3_Pos)
- #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk
- #define TSC_IOASCR_G3_IO4_Pos (11U)
- #define TSC_IOASCR_G3_IO4_Msk (0x1U << TSC_IOASCR_G3_IO4_Pos)
- #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk
- #define TSC_IOASCR_G4_IO1_Pos (12U)
- #define TSC_IOASCR_G4_IO1_Msk (0x1U << TSC_IOASCR_G4_IO1_Pos)
- #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk
- #define TSC_IOASCR_G4_IO2_Pos (13U)
- #define TSC_IOASCR_G4_IO2_Msk (0x1U << TSC_IOASCR_G4_IO2_Pos)
- #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk
- #define TSC_IOASCR_G4_IO3_Pos (14U)
- #define TSC_IOASCR_G4_IO3_Msk (0x1U << TSC_IOASCR_G4_IO3_Pos)
- #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk
- #define TSC_IOASCR_G4_IO4_Pos (15U)
- #define TSC_IOASCR_G4_IO4_Msk (0x1U << TSC_IOASCR_G4_IO4_Pos)
- #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk
- #define TSC_IOASCR_G5_IO1_Pos (16U)
- #define TSC_IOASCR_G5_IO1_Msk (0x1U << TSC_IOASCR_G5_IO1_Pos)
- #define TSC_IOASCR_G5_IO1 TSC_IOASCR_G5_IO1_Msk
- #define TSC_IOASCR_G5_IO2_Pos (17U)
- #define TSC_IOASCR_G5_IO2_Msk (0x1U << TSC_IOASCR_G5_IO2_Pos)
- #define TSC_IOASCR_G5_IO2 TSC_IOASCR_G5_IO2_Msk
- #define TSC_IOASCR_G5_IO3_Pos (18U)
- #define TSC_IOASCR_G5_IO3_Msk (0x1U << TSC_IOASCR_G5_IO3_Pos)
- #define TSC_IOASCR_G5_IO3 TSC_IOASCR_G5_IO3_Msk
- #define TSC_IOASCR_G5_IO4_Pos (19U)
- #define TSC_IOASCR_G5_IO4_Msk (0x1U << TSC_IOASCR_G5_IO4_Pos)
- #define TSC_IOASCR_G5_IO4 TSC_IOASCR_G5_IO4_Msk
- #define TSC_IOASCR_G6_IO1_Pos (20U)
- #define TSC_IOASCR_G6_IO1_Msk (0x1U << TSC_IOASCR_G6_IO1_Pos)
- #define TSC_IOASCR_G6_IO1 TSC_IOASCR_G6_IO1_Msk
- #define TSC_IOASCR_G6_IO2_Pos (21U)
- #define TSC_IOASCR_G6_IO2_Msk (0x1U << TSC_IOASCR_G6_IO2_Pos)
- #define TSC_IOASCR_G6_IO2 TSC_IOASCR_G6_IO2_Msk
- #define TSC_IOASCR_G6_IO3_Pos (22U)
- #define TSC_IOASCR_G6_IO3_Msk (0x1U << TSC_IOASCR_G6_IO3_Pos)
- #define TSC_IOASCR_G6_IO3 TSC_IOASCR_G6_IO3_Msk
- #define TSC_IOASCR_G6_IO4_Pos (23U)
- #define TSC_IOASCR_G6_IO4_Msk (0x1U << TSC_IOASCR_G6_IO4_Pos)
- #define TSC_IOASCR_G6_IO4 TSC_IOASCR_G6_IO4_Msk
- #define TSC_IOASCR_G7_IO1_Pos (24U)
- #define TSC_IOASCR_G7_IO1_Msk (0x1U << TSC_IOASCR_G7_IO1_Pos)
- #define TSC_IOASCR_G7_IO1 TSC_IOASCR_G7_IO1_Msk
- #define TSC_IOASCR_G7_IO2_Pos (25U)
- #define TSC_IOASCR_G7_IO2_Msk (0x1U << TSC_IOASCR_G7_IO2_Pos)
- #define TSC_IOASCR_G7_IO2 TSC_IOASCR_G7_IO2_Msk
- #define TSC_IOASCR_G7_IO3_Pos (26U)
- #define TSC_IOASCR_G7_IO3_Msk (0x1U << TSC_IOASCR_G7_IO3_Pos)
- #define TSC_IOASCR_G7_IO3 TSC_IOASCR_G7_IO3_Msk
- #define TSC_IOASCR_G7_IO4_Pos (27U)
- #define TSC_IOASCR_G7_IO4_Msk (0x1U << TSC_IOASCR_G7_IO4_Pos)
- #define TSC_IOASCR_G7_IO4 TSC_IOASCR_G7_IO4_Msk
- #define TSC_IOASCR_G8_IO1_Pos (28U)
- #define TSC_IOASCR_G8_IO1_Msk (0x1U << TSC_IOASCR_G8_IO1_Pos)
- #define TSC_IOASCR_G8_IO1 TSC_IOASCR_G8_IO1_Msk
- #define TSC_IOASCR_G8_IO2_Pos (29U)
- #define TSC_IOASCR_G8_IO2_Msk (0x1U << TSC_IOASCR_G8_IO2_Pos)
- #define TSC_IOASCR_G8_IO2 TSC_IOASCR_G8_IO2_Msk
- #define TSC_IOASCR_G8_IO3_Pos (30U)
- #define TSC_IOASCR_G8_IO3_Msk (0x1U << TSC_IOASCR_G8_IO3_Pos)
- #define TSC_IOASCR_G8_IO3 TSC_IOASCR_G8_IO3_Msk
- #define TSC_IOASCR_G8_IO4_Pos (31U)
- #define TSC_IOASCR_G8_IO4_Msk (0x1U << TSC_IOASCR_G8_IO4_Pos)
- #define TSC_IOASCR_G8_IO4 TSC_IOASCR_G8_IO4_Msk
- #define TSC_IOSCR_G1_IO1_Pos (0U)
- #define TSC_IOSCR_G1_IO1_Msk (0x1U << TSC_IOSCR_G1_IO1_Pos)
- #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk
- #define TSC_IOSCR_G1_IO2_Pos (1U)
- #define TSC_IOSCR_G1_IO2_Msk (0x1U << TSC_IOSCR_G1_IO2_Pos)
- #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk
- #define TSC_IOSCR_G1_IO3_Pos (2U)
- #define TSC_IOSCR_G1_IO3_Msk (0x1U << TSC_IOSCR_G1_IO3_Pos)
- #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk
- #define TSC_IOSCR_G1_IO4_Pos (3U)
- #define TSC_IOSCR_G1_IO4_Msk (0x1U << TSC_IOSCR_G1_IO4_Pos)
- #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk
- #define TSC_IOSCR_G2_IO1_Pos (4U)
- #define TSC_IOSCR_G2_IO1_Msk (0x1U << TSC_IOSCR_G2_IO1_Pos)
- #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk
- #define TSC_IOSCR_G2_IO2_Pos (5U)
- #define TSC_IOSCR_G2_IO2_Msk (0x1U << TSC_IOSCR_G2_IO2_Pos)
- #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk
- #define TSC_IOSCR_G2_IO3_Pos (6U)
- #define TSC_IOSCR_G2_IO3_Msk (0x1U << TSC_IOSCR_G2_IO3_Pos)
- #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk
- #define TSC_IOSCR_G2_IO4_Pos (7U)
- #define TSC_IOSCR_G2_IO4_Msk (0x1U << TSC_IOSCR_G2_IO4_Pos)
- #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk
- #define TSC_IOSCR_G3_IO1_Pos (8U)
- #define TSC_IOSCR_G3_IO1_Msk (0x1U << TSC_IOSCR_G3_IO1_Pos)
- #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk
- #define TSC_IOSCR_G3_IO2_Pos (9U)
- #define TSC_IOSCR_G3_IO2_Msk (0x1U << TSC_IOSCR_G3_IO2_Pos)
- #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk
- #define TSC_IOSCR_G3_IO3_Pos (10U)
- #define TSC_IOSCR_G3_IO3_Msk (0x1U << TSC_IOSCR_G3_IO3_Pos)
- #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk
- #define TSC_IOSCR_G3_IO4_Pos (11U)
- #define TSC_IOSCR_G3_IO4_Msk (0x1U << TSC_IOSCR_G3_IO4_Pos)
- #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk
- #define TSC_IOSCR_G4_IO1_Pos (12U)
- #define TSC_IOSCR_G4_IO1_Msk (0x1U << TSC_IOSCR_G4_IO1_Pos)
- #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk
- #define TSC_IOSCR_G4_IO2_Pos (13U)
- #define TSC_IOSCR_G4_IO2_Msk (0x1U << TSC_IOSCR_G4_IO2_Pos)
- #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk
- #define TSC_IOSCR_G4_IO3_Pos (14U)
- #define TSC_IOSCR_G4_IO3_Msk (0x1U << TSC_IOSCR_G4_IO3_Pos)
- #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk
- #define TSC_IOSCR_G4_IO4_Pos (15U)
- #define TSC_IOSCR_G4_IO4_Msk (0x1U << TSC_IOSCR_G4_IO4_Pos)
- #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk
- #define TSC_IOSCR_G5_IO1_Pos (16U)
- #define TSC_IOSCR_G5_IO1_Msk (0x1U << TSC_IOSCR_G5_IO1_Pos)
- #define TSC_IOSCR_G5_IO1 TSC_IOSCR_G5_IO1_Msk
- #define TSC_IOSCR_G5_IO2_Pos (17U)
- #define TSC_IOSCR_G5_IO2_Msk (0x1U << TSC_IOSCR_G5_IO2_Pos)
- #define TSC_IOSCR_G5_IO2 TSC_IOSCR_G5_IO2_Msk
- #define TSC_IOSCR_G5_IO3_Pos (18U)
- #define TSC_IOSCR_G5_IO3_Msk (0x1U << TSC_IOSCR_G5_IO3_Pos)
- #define TSC_IOSCR_G5_IO3 TSC_IOSCR_G5_IO3_Msk
- #define TSC_IOSCR_G5_IO4_Pos (19U)
- #define TSC_IOSCR_G5_IO4_Msk (0x1U << TSC_IOSCR_G5_IO4_Pos)
- #define TSC_IOSCR_G5_IO4 TSC_IOSCR_G5_IO4_Msk
- #define TSC_IOSCR_G6_IO1_Pos (20U)
- #define TSC_IOSCR_G6_IO1_Msk (0x1U << TSC_IOSCR_G6_IO1_Pos)
- #define TSC_IOSCR_G6_IO1 TSC_IOSCR_G6_IO1_Msk
- #define TSC_IOSCR_G6_IO2_Pos (21U)
- #define TSC_IOSCR_G6_IO2_Msk (0x1U << TSC_IOSCR_G6_IO2_Pos)
- #define TSC_IOSCR_G6_IO2 TSC_IOSCR_G6_IO2_Msk
- #define TSC_IOSCR_G6_IO3_Pos (22U)
- #define TSC_IOSCR_G6_IO3_Msk (0x1U << TSC_IOSCR_G6_IO3_Pos)
- #define TSC_IOSCR_G6_IO3 TSC_IOSCR_G6_IO3_Msk
- #define TSC_IOSCR_G6_IO4_Pos (23U)
- #define TSC_IOSCR_G6_IO4_Msk (0x1U << TSC_IOSCR_G6_IO4_Pos)
- #define TSC_IOSCR_G6_IO4 TSC_IOSCR_G6_IO4_Msk
- #define TSC_IOSCR_G7_IO1_Pos (24U)
- #define TSC_IOSCR_G7_IO1_Msk (0x1U << TSC_IOSCR_G7_IO1_Pos)
- #define TSC_IOSCR_G7_IO1 TSC_IOSCR_G7_IO1_Msk
- #define TSC_IOSCR_G7_IO2_Pos (25U)
- #define TSC_IOSCR_G7_IO2_Msk (0x1U << TSC_IOSCR_G7_IO2_Pos)
- #define TSC_IOSCR_G7_IO2 TSC_IOSCR_G7_IO2_Msk
- #define TSC_IOSCR_G7_IO3_Pos (26U)
- #define TSC_IOSCR_G7_IO3_Msk (0x1U << TSC_IOSCR_G7_IO3_Pos)
- #define TSC_IOSCR_G7_IO3 TSC_IOSCR_G7_IO3_Msk
- #define TSC_IOSCR_G7_IO4_Pos (27U)
- #define TSC_IOSCR_G7_IO4_Msk (0x1U << TSC_IOSCR_G7_IO4_Pos)
- #define TSC_IOSCR_G7_IO4 TSC_IOSCR_G7_IO4_Msk
- #define TSC_IOSCR_G8_IO1_Pos (28U)
- #define TSC_IOSCR_G8_IO1_Msk (0x1U << TSC_IOSCR_G8_IO1_Pos)
- #define TSC_IOSCR_G8_IO1 TSC_IOSCR_G8_IO1_Msk
- #define TSC_IOSCR_G8_IO2_Pos (29U)
- #define TSC_IOSCR_G8_IO2_Msk (0x1U << TSC_IOSCR_G8_IO2_Pos)
- #define TSC_IOSCR_G8_IO2 TSC_IOSCR_G8_IO2_Msk
- #define TSC_IOSCR_G8_IO3_Pos (30U)
- #define TSC_IOSCR_G8_IO3_Msk (0x1U << TSC_IOSCR_G8_IO3_Pos)
- #define TSC_IOSCR_G8_IO3 TSC_IOSCR_G8_IO3_Msk
- #define TSC_IOSCR_G8_IO4_Pos (31U)
- #define TSC_IOSCR_G8_IO4_Msk (0x1U << TSC_IOSCR_G8_IO4_Pos)
- #define TSC_IOSCR_G8_IO4 TSC_IOSCR_G8_IO4_Msk
- #define TSC_IOCCR_G1_IO1_Pos (0U)
- #define TSC_IOCCR_G1_IO1_Msk (0x1U << TSC_IOCCR_G1_IO1_Pos)
- #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk
- #define TSC_IOCCR_G1_IO2_Pos (1U)
- #define TSC_IOCCR_G1_IO2_Msk (0x1U << TSC_IOCCR_G1_IO2_Pos)
- #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk
- #define TSC_IOCCR_G1_IO3_Pos (2U)
- #define TSC_IOCCR_G1_IO3_Msk (0x1U << TSC_IOCCR_G1_IO3_Pos)
- #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk
- #define TSC_IOCCR_G1_IO4_Pos (3U)
- #define TSC_IOCCR_G1_IO4_Msk (0x1U << TSC_IOCCR_G1_IO4_Pos)
- #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk
- #define TSC_IOCCR_G2_IO1_Pos (4U)
- #define TSC_IOCCR_G2_IO1_Msk (0x1U << TSC_IOCCR_G2_IO1_Pos)
- #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk
- #define TSC_IOCCR_G2_IO2_Pos (5U)
- #define TSC_IOCCR_G2_IO2_Msk (0x1U << TSC_IOCCR_G2_IO2_Pos)
- #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk
- #define TSC_IOCCR_G2_IO3_Pos (6U)
- #define TSC_IOCCR_G2_IO3_Msk (0x1U << TSC_IOCCR_G2_IO3_Pos)
- #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk
- #define TSC_IOCCR_G2_IO4_Pos (7U)
- #define TSC_IOCCR_G2_IO4_Msk (0x1U << TSC_IOCCR_G2_IO4_Pos)
- #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk
- #define TSC_IOCCR_G3_IO1_Pos (8U)
- #define TSC_IOCCR_G3_IO1_Msk (0x1U << TSC_IOCCR_G3_IO1_Pos)
- #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk
- #define TSC_IOCCR_G3_IO2_Pos (9U)
- #define TSC_IOCCR_G3_IO2_Msk (0x1U << TSC_IOCCR_G3_IO2_Pos)
- #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk
- #define TSC_IOCCR_G3_IO3_Pos (10U)
- #define TSC_IOCCR_G3_IO3_Msk (0x1U << TSC_IOCCR_G3_IO3_Pos)
- #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk
- #define TSC_IOCCR_G3_IO4_Pos (11U)
- #define TSC_IOCCR_G3_IO4_Msk (0x1U << TSC_IOCCR_G3_IO4_Pos)
- #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk
- #define TSC_IOCCR_G4_IO1_Pos (12U)
- #define TSC_IOCCR_G4_IO1_Msk (0x1U << TSC_IOCCR_G4_IO1_Pos)
- #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk
- #define TSC_IOCCR_G4_IO2_Pos (13U)
- #define TSC_IOCCR_G4_IO2_Msk (0x1U << TSC_IOCCR_G4_IO2_Pos)
- #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk
- #define TSC_IOCCR_G4_IO3_Pos (14U)
- #define TSC_IOCCR_G4_IO3_Msk (0x1U << TSC_IOCCR_G4_IO3_Pos)
- #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk
- #define TSC_IOCCR_G4_IO4_Pos (15U)
- #define TSC_IOCCR_G4_IO4_Msk (0x1U << TSC_IOCCR_G4_IO4_Pos)
- #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk
- #define TSC_IOCCR_G5_IO1_Pos (16U)
- #define TSC_IOCCR_G5_IO1_Msk (0x1U << TSC_IOCCR_G5_IO1_Pos)
- #define TSC_IOCCR_G5_IO1 TSC_IOCCR_G5_IO1_Msk
- #define TSC_IOCCR_G5_IO2_Pos (17U)
- #define TSC_IOCCR_G5_IO2_Msk (0x1U << TSC_IOCCR_G5_IO2_Pos)
- #define TSC_IOCCR_G5_IO2 TSC_IOCCR_G5_IO2_Msk
- #define TSC_IOCCR_G5_IO3_Pos (18U)
- #define TSC_IOCCR_G5_IO3_Msk (0x1U << TSC_IOCCR_G5_IO3_Pos)
- #define TSC_IOCCR_G5_IO3 TSC_IOCCR_G5_IO3_Msk
- #define TSC_IOCCR_G5_IO4_Pos (19U)
- #define TSC_IOCCR_G5_IO4_Msk (0x1U << TSC_IOCCR_G5_IO4_Pos)
- #define TSC_IOCCR_G5_IO4 TSC_IOCCR_G5_IO4_Msk
- #define TSC_IOCCR_G6_IO1_Pos (20U)
- #define TSC_IOCCR_G6_IO1_Msk (0x1U << TSC_IOCCR_G6_IO1_Pos)
- #define TSC_IOCCR_G6_IO1 TSC_IOCCR_G6_IO1_Msk
- #define TSC_IOCCR_G6_IO2_Pos (21U)
- #define TSC_IOCCR_G6_IO2_Msk (0x1U << TSC_IOCCR_G6_IO2_Pos)
- #define TSC_IOCCR_G6_IO2 TSC_IOCCR_G6_IO2_Msk
- #define TSC_IOCCR_G6_IO3_Pos (22U)
- #define TSC_IOCCR_G6_IO3_Msk (0x1U << TSC_IOCCR_G6_IO3_Pos)
- #define TSC_IOCCR_G6_IO3 TSC_IOCCR_G6_IO3_Msk
- #define TSC_IOCCR_G6_IO4_Pos (23U)
- #define TSC_IOCCR_G6_IO4_Msk (0x1U << TSC_IOCCR_G6_IO4_Pos)
- #define TSC_IOCCR_G6_IO4 TSC_IOCCR_G6_IO4_Msk
- #define TSC_IOCCR_G7_IO1_Pos (24U)
- #define TSC_IOCCR_G7_IO1_Msk (0x1U << TSC_IOCCR_G7_IO1_Pos)
- #define TSC_IOCCR_G7_IO1 TSC_IOCCR_G7_IO1_Msk
- #define TSC_IOCCR_G7_IO2_Pos (25U)
- #define TSC_IOCCR_G7_IO2_Msk (0x1U << TSC_IOCCR_G7_IO2_Pos)
- #define TSC_IOCCR_G7_IO2 TSC_IOCCR_G7_IO2_Msk
- #define TSC_IOCCR_G7_IO3_Pos (26U)
- #define TSC_IOCCR_G7_IO3_Msk (0x1U << TSC_IOCCR_G7_IO3_Pos)
- #define TSC_IOCCR_G7_IO3 TSC_IOCCR_G7_IO3_Msk
- #define TSC_IOCCR_G7_IO4_Pos (27U)
- #define TSC_IOCCR_G7_IO4_Msk (0x1U << TSC_IOCCR_G7_IO4_Pos)
- #define TSC_IOCCR_G7_IO4 TSC_IOCCR_G7_IO4_Msk
- #define TSC_IOCCR_G8_IO1_Pos (28U)
- #define TSC_IOCCR_G8_IO1_Msk (0x1U << TSC_IOCCR_G8_IO1_Pos)
- #define TSC_IOCCR_G8_IO1 TSC_IOCCR_G8_IO1_Msk
- #define TSC_IOCCR_G8_IO2_Pos (29U)
- #define TSC_IOCCR_G8_IO2_Msk (0x1U << TSC_IOCCR_G8_IO2_Pos)
- #define TSC_IOCCR_G8_IO2 TSC_IOCCR_G8_IO2_Msk
- #define TSC_IOCCR_G8_IO3_Pos (30U)
- #define TSC_IOCCR_G8_IO3_Msk (0x1U << TSC_IOCCR_G8_IO3_Pos)
- #define TSC_IOCCR_G8_IO3 TSC_IOCCR_G8_IO3_Msk
- #define TSC_IOCCR_G8_IO4_Pos (31U)
- #define TSC_IOCCR_G8_IO4_Msk (0x1U << TSC_IOCCR_G8_IO4_Pos)
- #define TSC_IOCCR_G8_IO4 TSC_IOCCR_G8_IO4_Msk
- #define TSC_IOGCSR_G1E_Pos (0U)
- #define TSC_IOGCSR_G1E_Msk (0x1U << TSC_IOGCSR_G1E_Pos)
- #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk
- #define TSC_IOGCSR_G2E_Pos (1U)
- #define TSC_IOGCSR_G2E_Msk (0x1U << TSC_IOGCSR_G2E_Pos)
- #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk
- #define TSC_IOGCSR_G3E_Pos (2U)
- #define TSC_IOGCSR_G3E_Msk (0x1U << TSC_IOGCSR_G3E_Pos)
- #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk
- #define TSC_IOGCSR_G4E_Pos (3U)
- #define TSC_IOGCSR_G4E_Msk (0x1U << TSC_IOGCSR_G4E_Pos)
- #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk
- #define TSC_IOGCSR_G5E_Pos (4U)
- #define TSC_IOGCSR_G5E_Msk (0x1U << TSC_IOGCSR_G5E_Pos)
- #define TSC_IOGCSR_G5E TSC_IOGCSR_G5E_Msk
- #define TSC_IOGCSR_G6E_Pos (5U)
- #define TSC_IOGCSR_G6E_Msk (0x1U << TSC_IOGCSR_G6E_Pos)
- #define TSC_IOGCSR_G6E TSC_IOGCSR_G6E_Msk
- #define TSC_IOGCSR_G7E_Pos (6U)
- #define TSC_IOGCSR_G7E_Msk (0x1U << TSC_IOGCSR_G7E_Pos)
- #define TSC_IOGCSR_G7E TSC_IOGCSR_G7E_Msk
- #define TSC_IOGCSR_G8E_Pos (7U)
- #define TSC_IOGCSR_G8E_Msk (0x1U << TSC_IOGCSR_G8E_Pos)
- #define TSC_IOGCSR_G8E TSC_IOGCSR_G8E_Msk
- #define TSC_IOGCSR_G1S_Pos (16U)
- #define TSC_IOGCSR_G1S_Msk (0x1U << TSC_IOGCSR_G1S_Pos)
- #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk
- #define TSC_IOGCSR_G2S_Pos (17U)
- #define TSC_IOGCSR_G2S_Msk (0x1U << TSC_IOGCSR_G2S_Pos)
- #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk
- #define TSC_IOGCSR_G3S_Pos (18U)
- #define TSC_IOGCSR_G3S_Msk (0x1U << TSC_IOGCSR_G3S_Pos)
- #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk
- #define TSC_IOGCSR_G4S_Pos (19U)
- #define TSC_IOGCSR_G4S_Msk (0x1U << TSC_IOGCSR_G4S_Pos)
- #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk
- #define TSC_IOGCSR_G5S_Pos (20U)
- #define TSC_IOGCSR_G5S_Msk (0x1U << TSC_IOGCSR_G5S_Pos)
- #define TSC_IOGCSR_G5S TSC_IOGCSR_G5S_Msk
- #define TSC_IOGCSR_G6S_Pos (21U)
- #define TSC_IOGCSR_G6S_Msk (0x1U << TSC_IOGCSR_G6S_Pos)
- #define TSC_IOGCSR_G6S TSC_IOGCSR_G6S_Msk
- #define TSC_IOGCSR_G7S_Pos (22U)
- #define TSC_IOGCSR_G7S_Msk (0x1U << TSC_IOGCSR_G7S_Pos)
- #define TSC_IOGCSR_G7S TSC_IOGCSR_G7S_Msk
- #define TSC_IOGCSR_G8S_Pos (23U)
- #define TSC_IOGCSR_G8S_Msk (0x1U << TSC_IOGCSR_G8S_Pos)
- #define TSC_IOGCSR_G8S TSC_IOGCSR_G8S_Msk
- #define TSC_IOGXCR_CNT_Pos (0U)
- #define TSC_IOGXCR_CNT_Msk (0x3FFFU << TSC_IOGXCR_CNT_Pos)
- #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk
- #define USART_CR1_UE_Pos (0U)
- #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos)
- #define USART_CR1_UE USART_CR1_UE_Msk
- #define USART_CR1_UESM_Pos (1U)
- #define USART_CR1_UESM_Msk (0x1U << USART_CR1_UESM_Pos)
- #define USART_CR1_UESM USART_CR1_UESM_Msk
- #define USART_CR1_RE_Pos (2U)
- #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos)
- #define USART_CR1_RE USART_CR1_RE_Msk
- #define USART_CR1_TE_Pos (3U)
- #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos)
- #define USART_CR1_TE USART_CR1_TE_Msk
- #define USART_CR1_IDLEIE_Pos (4U)
- #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos)
- #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk
- #define USART_CR1_RXNEIE_Pos (5U)
- #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos)
- #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk
- #define USART_CR1_TCIE_Pos (6U)
- #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos)
- #define USART_CR1_TCIE USART_CR1_TCIE_Msk
- #define USART_CR1_TXEIE_Pos (7U)
- #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos)
- #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk
- #define USART_CR1_PEIE_Pos (8U)
- #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos)
- #define USART_CR1_PEIE USART_CR1_PEIE_Msk
- #define USART_CR1_PS_Pos (9U)
- #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos)
- #define USART_CR1_PS USART_CR1_PS_Msk
- #define USART_CR1_PCE_Pos (10U)
- #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos)
- #define USART_CR1_PCE USART_CR1_PCE_Msk
- #define USART_CR1_WAKE_Pos (11U)
- #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos)
- #define USART_CR1_WAKE USART_CR1_WAKE_Msk
- #define USART_CR1_M_Pos (12U)
- #define USART_CR1_M_Msk (0x10001U << USART_CR1_M_Pos)
- #define USART_CR1_M USART_CR1_M_Msk
- #define USART_CR1_M0_Pos (12U)
- #define USART_CR1_M0_Msk (0x1U << USART_CR1_M0_Pos)
- #define USART_CR1_M0 USART_CR1_M0_Msk
- #define USART_CR1_MME_Pos (13U)
- #define USART_CR1_MME_Msk (0x1U << USART_CR1_MME_Pos)
- #define USART_CR1_MME USART_CR1_MME_Msk
- #define USART_CR1_CMIE_Pos (14U)
- #define USART_CR1_CMIE_Msk (0x1U << USART_CR1_CMIE_Pos)
- #define USART_CR1_CMIE USART_CR1_CMIE_Msk
- #define USART_CR1_OVER8_Pos (15U)
- #define USART_CR1_OVER8_Msk (0x1U << USART_CR1_OVER8_Pos)
- #define USART_CR1_OVER8 USART_CR1_OVER8_Msk
- #define USART_CR1_DEDT_Pos (16U)
- #define USART_CR1_DEDT_Msk (0x1FU << USART_CR1_DEDT_Pos)
- #define USART_CR1_DEDT USART_CR1_DEDT_Msk
- #define USART_CR1_DEDT_0 (0x01U << USART_CR1_DEDT_Pos)
- #define USART_CR1_DEDT_1 (0x02U << USART_CR1_DEDT_Pos)
- #define USART_CR1_DEDT_2 (0x04U << USART_CR1_DEDT_Pos)
- #define USART_CR1_DEDT_3 (0x08U << USART_CR1_DEDT_Pos)
- #define USART_CR1_DEDT_4 (0x10U << USART_CR1_DEDT_Pos)
- #define USART_CR1_DEAT_Pos (21U)
- #define USART_CR1_DEAT_Msk (0x1FU << USART_CR1_DEAT_Pos)
- #define USART_CR1_DEAT USART_CR1_DEAT_Msk
- #define USART_CR1_DEAT_0 (0x01U << USART_CR1_DEAT_Pos)
- #define USART_CR1_DEAT_1 (0x02U << USART_CR1_DEAT_Pos)
- #define USART_CR1_DEAT_2 (0x04U << USART_CR1_DEAT_Pos)
- #define USART_CR1_DEAT_3 (0x08U << USART_CR1_DEAT_Pos)
- #define USART_CR1_DEAT_4 (0x10U << USART_CR1_DEAT_Pos)
- #define USART_CR1_RTOIE_Pos (26U)
- #define USART_CR1_RTOIE_Msk (0x1U << USART_CR1_RTOIE_Pos)
- #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk
- #define USART_CR1_EOBIE_Pos (27U)
- #define USART_CR1_EOBIE_Msk (0x1U << USART_CR1_EOBIE_Pos)
- #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk
- #define USART_CR1_M1_Pos (28U)
- #define USART_CR1_M1_Msk (0x1U << USART_CR1_M1_Pos)
- #define USART_CR1_M1 USART_CR1_M1_Msk
- #define USART_CR2_ADDM7_Pos (4U)
- #define USART_CR2_ADDM7_Msk (0x1U << USART_CR2_ADDM7_Pos)
- #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk
- #define USART_CR2_LBDL_Pos (5U)
- #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos)
- #define USART_CR2_LBDL USART_CR2_LBDL_Msk
- #define USART_CR2_LBDIE_Pos (6U)
- #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos)
- #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk
- #define USART_CR2_LBCL_Pos (8U)
- #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos)
- #define USART_CR2_LBCL USART_CR2_LBCL_Msk
- #define USART_CR2_CPHA_Pos (9U)
- #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos)
- #define USART_CR2_CPHA USART_CR2_CPHA_Msk
- #define USART_CR2_CPOL_Pos (10U)
- #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos)
- #define USART_CR2_CPOL USART_CR2_CPOL_Msk
- #define USART_CR2_CLKEN_Pos (11U)
- #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos)
- #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk
- #define USART_CR2_STOP_Pos (12U)
- #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos)
- #define USART_CR2_STOP USART_CR2_STOP_Msk
- #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos)
- #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos)
- #define USART_CR2_LINEN_Pos (14U)
- #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos)
- #define USART_CR2_LINEN USART_CR2_LINEN_Msk
- #define USART_CR2_SWAP_Pos (15U)
- #define USART_CR2_SWAP_Msk (0x1U << USART_CR2_SWAP_Pos)
- #define USART_CR2_SWAP USART_CR2_SWAP_Msk
- #define USART_CR2_RXINV_Pos (16U)
- #define USART_CR2_RXINV_Msk (0x1U << USART_CR2_RXINV_Pos)
- #define USART_CR2_RXINV USART_CR2_RXINV_Msk
- #define USART_CR2_TXINV_Pos (17U)
- #define USART_CR2_TXINV_Msk (0x1U << USART_CR2_TXINV_Pos)
- #define USART_CR2_TXINV USART_CR2_TXINV_Msk
- #define USART_CR2_DATAINV_Pos (18U)
- #define USART_CR2_DATAINV_Msk (0x1U << USART_CR2_DATAINV_Pos)
- #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk
- #define USART_CR2_MSBFIRST_Pos (19U)
- #define USART_CR2_MSBFIRST_Msk (0x1U << USART_CR2_MSBFIRST_Pos)
- #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk
- #define USART_CR2_ABREN_Pos (20U)
- #define USART_CR2_ABREN_Msk (0x1U << USART_CR2_ABREN_Pos)
- #define USART_CR2_ABREN USART_CR2_ABREN_Msk
- #define USART_CR2_ABRMODE_Pos (21U)
- #define USART_CR2_ABRMODE_Msk (0x3U << USART_CR2_ABRMODE_Pos)
- #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk
- #define USART_CR2_ABRMODE_0 (0x1U << USART_CR2_ABRMODE_Pos)
- #define USART_CR2_ABRMODE_1 (0x2U << USART_CR2_ABRMODE_Pos)
- #define USART_CR2_RTOEN_Pos (23U)
- #define USART_CR2_RTOEN_Msk (0x1U << USART_CR2_RTOEN_Pos)
- #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk
- #define USART_CR2_ADD_Pos (24U)
- #define USART_CR2_ADD_Msk (0xFFU << USART_CR2_ADD_Pos)
- #define USART_CR2_ADD USART_CR2_ADD_Msk
- #define USART_CR3_EIE_Pos (0U)
- #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos)
- #define USART_CR3_EIE USART_CR3_EIE_Msk
- #define USART_CR3_IREN_Pos (1U)
- #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos)
- #define USART_CR3_IREN USART_CR3_IREN_Msk
- #define USART_CR3_IRLP_Pos (2U)
- #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos)
- #define USART_CR3_IRLP USART_CR3_IRLP_Msk
- #define USART_CR3_HDSEL_Pos (3U)
- #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos)
- #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk
- #define USART_CR3_NACK_Pos (4U)
- #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos)
- #define USART_CR3_NACK USART_CR3_NACK_Msk
- #define USART_CR3_SCEN_Pos (5U)
- #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos)
- #define USART_CR3_SCEN USART_CR3_SCEN_Msk
- #define USART_CR3_DMAR_Pos (6U)
- #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos)
- #define USART_CR3_DMAR USART_CR3_DMAR_Msk
- #define USART_CR3_DMAT_Pos (7U)
- #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos)
- #define USART_CR3_DMAT USART_CR3_DMAT_Msk
- #define USART_CR3_RTSE_Pos (8U)
- #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos)
- #define USART_CR3_RTSE USART_CR3_RTSE_Msk
- #define USART_CR3_CTSE_Pos (9U)
- #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos)
- #define USART_CR3_CTSE USART_CR3_CTSE_Msk
- #define USART_CR3_CTSIE_Pos (10U)
- #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos)
- #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk
- #define USART_CR3_ONEBIT_Pos (11U)
- #define USART_CR3_ONEBIT_Msk (0x1U << USART_CR3_ONEBIT_Pos)
- #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk
- #define USART_CR3_OVRDIS_Pos (12U)
- #define USART_CR3_OVRDIS_Msk (0x1U << USART_CR3_OVRDIS_Pos)
- #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk
- #define USART_CR3_DDRE_Pos (13U)
- #define USART_CR3_DDRE_Msk (0x1U << USART_CR3_DDRE_Pos)
- #define USART_CR3_DDRE USART_CR3_DDRE_Msk
- #define USART_CR3_DEM_Pos (14U)
- #define USART_CR3_DEM_Msk (0x1U << USART_CR3_DEM_Pos)
- #define USART_CR3_DEM USART_CR3_DEM_Msk
- #define USART_CR3_DEP_Pos (15U)
- #define USART_CR3_DEP_Msk (0x1U << USART_CR3_DEP_Pos)
- #define USART_CR3_DEP USART_CR3_DEP_Msk
- #define USART_CR3_SCARCNT_Pos (17U)
- #define USART_CR3_SCARCNT_Msk (0x7U << USART_CR3_SCARCNT_Pos)
- #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk
- #define USART_CR3_SCARCNT_0 (0x1U << USART_CR3_SCARCNT_Pos)
- #define USART_CR3_SCARCNT_1 (0x2U << USART_CR3_SCARCNT_Pos)
- #define USART_CR3_SCARCNT_2 (0x4U << USART_CR3_SCARCNT_Pos)
- #define USART_CR3_WUS_Pos (20U)
- #define USART_CR3_WUS_Msk (0x3U << USART_CR3_WUS_Pos)
- #define USART_CR3_WUS USART_CR3_WUS_Msk
- #define USART_CR3_WUS_0 (0x1U << USART_CR3_WUS_Pos)
- #define USART_CR3_WUS_1 (0x2U << USART_CR3_WUS_Pos)
- #define USART_CR3_WUFIE_Pos (22U)
- #define USART_CR3_WUFIE_Msk (0x1U << USART_CR3_WUFIE_Pos)
- #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk
- #define USART_CR3_UCESM_Pos (23U)
- #define USART_CR3_UCESM_Msk (0x1U << USART_CR3_UCESM_Pos)
- #define USART_CR3_UCESM USART_CR3_UCESM_Msk
- #define USART_BRR_DIV_FRACTION_Pos (0U)
- #define USART_BRR_DIV_FRACTION_Msk (0xFU << USART_BRR_DIV_FRACTION_Pos)
- #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk
- #define USART_BRR_DIV_MANTISSA_Pos (4U)
- #define USART_BRR_DIV_MANTISSA_Msk (0xFFFU << USART_BRR_DIV_MANTISSA_Pos)
- #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk
- #define USART_GTPR_PSC_Pos (0U)
- #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos)
- #define USART_GTPR_PSC USART_GTPR_PSC_Msk
- #define USART_GTPR_GT_Pos (8U)
- #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos)
- #define USART_GTPR_GT USART_GTPR_GT_Msk
- #define USART_RTOR_RTO_Pos (0U)
- #define USART_RTOR_RTO_Msk (0xFFFFFFU << USART_RTOR_RTO_Pos)
- #define USART_RTOR_RTO USART_RTOR_RTO_Msk
- #define USART_RTOR_BLEN_Pos (24U)
- #define USART_RTOR_BLEN_Msk (0xFFU << USART_RTOR_BLEN_Pos)
- #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk
- #define USART_RQR_ABRRQ_Pos (0U)
- #define USART_RQR_ABRRQ_Msk (0x1U << USART_RQR_ABRRQ_Pos)
- #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk
- #define USART_RQR_SBKRQ_Pos (1U)
- #define USART_RQR_SBKRQ_Msk (0x1U << USART_RQR_SBKRQ_Pos)
- #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk
- #define USART_RQR_MMRQ_Pos (2U)
- #define USART_RQR_MMRQ_Msk (0x1U << USART_RQR_MMRQ_Pos)
- #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk
- #define USART_RQR_RXFRQ_Pos (3U)
- #define USART_RQR_RXFRQ_Msk (0x1U << USART_RQR_RXFRQ_Pos)
- #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk
- #define USART_RQR_TXFRQ_Pos (4U)
- #define USART_RQR_TXFRQ_Msk (0x1U << USART_RQR_TXFRQ_Pos)
- #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk
- #define USART_ISR_PE_Pos (0U)
- #define USART_ISR_PE_Msk (0x1U << USART_ISR_PE_Pos)
- #define USART_ISR_PE USART_ISR_PE_Msk
- #define USART_ISR_FE_Pos (1U)
- #define USART_ISR_FE_Msk (0x1U << USART_ISR_FE_Pos)
- #define USART_ISR_FE USART_ISR_FE_Msk
- #define USART_ISR_NE_Pos (2U)
- #define USART_ISR_NE_Msk (0x1U << USART_ISR_NE_Pos)
- #define USART_ISR_NE USART_ISR_NE_Msk
- #define USART_ISR_ORE_Pos (3U)
- #define USART_ISR_ORE_Msk (0x1U << USART_ISR_ORE_Pos)
- #define USART_ISR_ORE USART_ISR_ORE_Msk
- #define USART_ISR_IDLE_Pos (4U)
- #define USART_ISR_IDLE_Msk (0x1U << USART_ISR_IDLE_Pos)
- #define USART_ISR_IDLE USART_ISR_IDLE_Msk
- #define USART_ISR_RXNE_Pos (5U)
- #define USART_ISR_RXNE_Msk (0x1U << USART_ISR_RXNE_Pos)
- #define USART_ISR_RXNE USART_ISR_RXNE_Msk
- #define USART_ISR_TC_Pos (6U)
- #define USART_ISR_TC_Msk (0x1U << USART_ISR_TC_Pos)
- #define USART_ISR_TC USART_ISR_TC_Msk
- #define USART_ISR_TXE_Pos (7U)
- #define USART_ISR_TXE_Msk (0x1U << USART_ISR_TXE_Pos)
- #define USART_ISR_TXE USART_ISR_TXE_Msk
- #define USART_ISR_LBDF_Pos (8U)
- #define USART_ISR_LBDF_Msk (0x1U << USART_ISR_LBDF_Pos)
- #define USART_ISR_LBDF USART_ISR_LBDF_Msk
- #define USART_ISR_CTSIF_Pos (9U)
- #define USART_ISR_CTSIF_Msk (0x1U << USART_ISR_CTSIF_Pos)
- #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk
- #define USART_ISR_CTS_Pos (10U)
- #define USART_ISR_CTS_Msk (0x1U << USART_ISR_CTS_Pos)
- #define USART_ISR_CTS USART_ISR_CTS_Msk
- #define USART_ISR_RTOF_Pos (11U)
- #define USART_ISR_RTOF_Msk (0x1U << USART_ISR_RTOF_Pos)
- #define USART_ISR_RTOF USART_ISR_RTOF_Msk
- #define USART_ISR_EOBF_Pos (12U)
- #define USART_ISR_EOBF_Msk (0x1U << USART_ISR_EOBF_Pos)
- #define USART_ISR_EOBF USART_ISR_EOBF_Msk
- #define USART_ISR_ABRE_Pos (14U)
- #define USART_ISR_ABRE_Msk (0x1U << USART_ISR_ABRE_Pos)
- #define USART_ISR_ABRE USART_ISR_ABRE_Msk
- #define USART_ISR_ABRF_Pos (15U)
- #define USART_ISR_ABRF_Msk (0x1U << USART_ISR_ABRF_Pos)
- #define USART_ISR_ABRF USART_ISR_ABRF_Msk
- #define USART_ISR_BUSY_Pos (16U)
- #define USART_ISR_BUSY_Msk (0x1U << USART_ISR_BUSY_Pos)
- #define USART_ISR_BUSY USART_ISR_BUSY_Msk
- #define USART_ISR_CMF_Pos (17U)
- #define USART_ISR_CMF_Msk (0x1U << USART_ISR_CMF_Pos)
- #define USART_ISR_CMF USART_ISR_CMF_Msk
- #define USART_ISR_SBKF_Pos (18U)
- #define USART_ISR_SBKF_Msk (0x1U << USART_ISR_SBKF_Pos)
- #define USART_ISR_SBKF USART_ISR_SBKF_Msk
- #define USART_ISR_RWU_Pos (19U)
- #define USART_ISR_RWU_Msk (0x1U << USART_ISR_RWU_Pos)
- #define USART_ISR_RWU USART_ISR_RWU_Msk
- #define USART_ISR_WUF_Pos (20U)
- #define USART_ISR_WUF_Msk (0x1U << USART_ISR_WUF_Pos)
- #define USART_ISR_WUF USART_ISR_WUF_Msk
- #define USART_ISR_TEACK_Pos (21U)
- #define USART_ISR_TEACK_Msk (0x1U << USART_ISR_TEACK_Pos)
- #define USART_ISR_TEACK USART_ISR_TEACK_Msk
- #define USART_ISR_REACK_Pos (22U)
- #define USART_ISR_REACK_Msk (0x1U << USART_ISR_REACK_Pos)
- #define USART_ISR_REACK USART_ISR_REACK_Msk
- #define USART_ICR_PECF_Pos (0U)
- #define USART_ICR_PECF_Msk (0x1U << USART_ICR_PECF_Pos)
- #define USART_ICR_PECF USART_ICR_PECF_Msk
- #define USART_ICR_FECF_Pos (1U)
- #define USART_ICR_FECF_Msk (0x1U << USART_ICR_FECF_Pos)
- #define USART_ICR_FECF USART_ICR_FECF_Msk
- #define USART_ICR_NCF_Pos (2U)
- #define USART_ICR_NCF_Msk (0x1U << USART_ICR_NCF_Pos)
- #define USART_ICR_NCF USART_ICR_NCF_Msk
- #define USART_ICR_ORECF_Pos (3U)
- #define USART_ICR_ORECF_Msk (0x1U << USART_ICR_ORECF_Pos)
- #define USART_ICR_ORECF USART_ICR_ORECF_Msk
- #define USART_ICR_IDLECF_Pos (4U)
- #define USART_ICR_IDLECF_Msk (0x1U << USART_ICR_IDLECF_Pos)
- #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk
- #define USART_ICR_TCCF_Pos (6U)
- #define USART_ICR_TCCF_Msk (0x1U << USART_ICR_TCCF_Pos)
- #define USART_ICR_TCCF USART_ICR_TCCF_Msk
- #define USART_ICR_LBDCF_Pos (8U)
- #define USART_ICR_LBDCF_Msk (0x1U << USART_ICR_LBDCF_Pos)
- #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk
- #define USART_ICR_CTSCF_Pos (9U)
- #define USART_ICR_CTSCF_Msk (0x1U << USART_ICR_CTSCF_Pos)
- #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk
- #define USART_ICR_RTOCF_Pos (11U)
- #define USART_ICR_RTOCF_Msk (0x1U << USART_ICR_RTOCF_Pos)
- #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk
- #define USART_ICR_EOBCF_Pos (12U)
- #define USART_ICR_EOBCF_Msk (0x1U << USART_ICR_EOBCF_Pos)
- #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk
- #define USART_ICR_CMCF_Pos (17U)
- #define USART_ICR_CMCF_Msk (0x1U << USART_ICR_CMCF_Pos)
- #define USART_ICR_CMCF USART_ICR_CMCF_Msk
- #define USART_ICR_WUCF_Pos (20U)
- #define USART_ICR_WUCF_Msk (0x1U << USART_ICR_WUCF_Pos)
- #define USART_ICR_WUCF USART_ICR_WUCF_Msk
- #define USART_RDR_RDR_Pos (0U)
- #define USART_RDR_RDR_Msk (0x1FFU << USART_RDR_RDR_Pos)
- #define USART_RDR_RDR USART_RDR_RDR_Msk
- #define USART_TDR_TDR_Pos (0U)
- #define USART_TDR_TDR_Msk (0x1FFU << USART_TDR_TDR_Pos)
- #define USART_TDR_TDR USART_TDR_TDR_Msk
- #define USB_BASE (0x40005C00U)
- #define USB_PMAADDR_Pos (13U)
- #define USB_PMAADDR_Msk (0x20003U << USB_PMAADDR_Pos)
- #define USB_PMAADDR USB_PMAADDR_Msk
-
- #define USB_CNTR (USB_BASE + 0x40)
- #define USB_ISTR (USB_BASE + 0x44)
- #define USB_FNR (USB_BASE + 0x48)
- #define USB_DADDR (USB_BASE + 0x4C)
- #define USB_BTABLE (USB_BASE + 0x50)
- #define USB_LPMCSR (USB_BASE + 0x54)
- #define USB_BCDR (USB_BASE + 0x58)
- #define USB_ISTR_CTR ((uint16_t)0x8000U)
- #define USB_ISTR_PMAOVR ((uint16_t)0x4000U)
- #define USB_ISTR_ERR ((uint16_t)0x2000U)
- #define USB_ISTR_WKUP ((uint16_t)0x1000U)
- #define USB_ISTR_SUSP ((uint16_t)0x0800U)
- #define USB_ISTR_RESET ((uint16_t)0x0400U)
- #define USB_ISTR_SOF ((uint16_t)0x0200U)
- #define USB_ISTR_ESOF ((uint16_t)0x0100U)
- #define USB_ISTR_L1REQ ((uint16_t)0x0080U)
- #define USB_ISTR_DIR ((uint16_t)0x0010U)
- #define USB_ISTR_EP_ID ((uint16_t)0x000FU)
- #define USB_CLR_CTR (~USB_ISTR_CTR)
- #define USB_CLR_PMAOVR (~USB_ISTR_PMAOVR)
- #define USB_CLR_ERR (~USB_ISTR_ERR)
- #define USB_CLR_WKUP (~USB_ISTR_WKUP)
- #define USB_CLR_SUSP (~USB_ISTR_SUSP)
- #define USB_CLR_RESET (~USB_ISTR_RESET)
- #define USB_CLR_SOF (~USB_ISTR_SOF)
- #define USB_CLR_ESOF (~USB_ISTR_ESOF)
- #define USB_CLR_L1REQ (~USB_ISTR_L1REQ)
- #define USB_CNTR_CTRM ((uint16_t)0x8000U)
- #define USB_CNTR_PMAOVRM ((uint16_t)0x4000U)
- #define USB_CNTR_ERRM ((uint16_t)0x2000U)
- #define USB_CNTR_WKUPM ((uint16_t)0x1000U)
- #define USB_CNTR_SUSPM ((uint16_t)0x0800U)
- #define USB_CNTR_RESETM ((uint16_t)0x0400U)
- #define USB_CNTR_SOFM ((uint16_t)0x0200U)
- #define USB_CNTR_ESOFM ((uint16_t)0x0100U)
- #define USB_CNTR_L1REQM ((uint16_t)0x0080U)
- #define USB_CNTR_L1RESUME ((uint16_t)0x0020U)
- #define USB_CNTR_RESUME ((uint16_t)0x0010U)
- #define USB_CNTR_FSUSP ((uint16_t)0x0008U)
- #define USB_CNTR_LPMODE ((uint16_t)0x0004U)
- #define USB_CNTR_PDWN ((uint16_t)0x0002U)
- #define USB_CNTR_FRES ((uint16_t)0x0001U)
- #define USB_BCDR_DPPU ((uint16_t)0x8000U)
- #define USB_BCDR_PS2DET ((uint16_t)0x0080U)
- #define USB_BCDR_SDET ((uint16_t)0x0040U)
- #define USB_BCDR_PDET ((uint16_t)0x0020U)
- #define USB_BCDR_DCDET ((uint16_t)0x0010U)
- #define USB_BCDR_SDEN ((uint16_t)0x0008U)
- #define USB_BCDR_PDEN ((uint16_t)0x0004U)
- #define USB_BCDR_DCDEN ((uint16_t)0x0002U)
- #define USB_BCDR_BCDEN ((uint16_t)0x0001U)
- #define USB_LPMCSR_BESL ((uint16_t)0x00F0U)
- #define USB_LPMCSR_REMWAKE ((uint16_t)0x0008U)
- #define USB_LPMCSR_LPMACK ((uint16_t)0x0002U)
- #define USB_LPMCSR_LMPEN ((uint16_t)0x0001U)
- #define USB_FNR_RXDP ((uint16_t)0x8000U)
- #define USB_FNR_RXDM ((uint16_t)0x4000U)
- #define USB_FNR_LCK ((uint16_t)0x2000U)
- #define USB_FNR_LSOF ((uint16_t)0x1800U)
- #define USB_FNR_FN ((uint16_t)0x07FFU)
- #define USB_DADDR_EF ((uint8_t)0x80U)
- #define USB_DADDR_ADD ((uint8_t)0x7FU)
- #define USB_EP0R USB_BASE
- #define USB_EP1R (USB_BASE + 0x04)
- #define USB_EP2R (USB_BASE + 0x08)
- #define USB_EP3R (USB_BASE + 0x0C)
- #define USB_EP4R (USB_BASE + 0x10)
- #define USB_EP5R (USB_BASE + 0x14)
- #define USB_EP6R (USB_BASE + 0x18)
- #define USB_EP7R (USB_BASE + 0x1C)
-
- #define USB_EP_CTR_RX ((uint16_t)0x8000U)
- #define USB_EP_DTOG_RX ((uint16_t)0x4000U)
- #define USB_EPRX_STAT ((uint16_t)0x3000U)
- #define USB_EP_SETUP ((uint16_t)0x0800U)
- #define USB_EP_T_FIELD ((uint16_t)0x0600U)
- #define USB_EP_KIND ((uint16_t)0x0100U)
- #define USB_EP_CTR_TX ((uint16_t)0x0080U)
- #define USB_EP_DTOG_TX ((uint16_t)0x0040U)
- #define USB_EPTX_STAT ((uint16_t)0x0030U)
- #define USB_EPADDR_FIELD ((uint16_t)0x000FU)
- #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD)
-
- #define USB_EP_TYPE_MASK ((uint16_t)0x0600U)
- #define USB_EP_BULK ((uint16_t)0x0000U)
- #define USB_EP_CONTROL ((uint16_t)0x0200U)
- #define USB_EP_ISOCHRONOUS ((uint16_t)0x0400U)
- #define USB_EP_INTERRUPT ((uint16_t)0x0600U)
- #define USB_EP_T_MASK ((uint16_t) ~USB_EP_T_FIELD & USB_EPREG_MASK)
-
- #define USB_EPKIND_MASK ((uint16_t)~USB_EP_KIND & USB_EPREG_MASK)
-
- #define USB_EP_TX_DIS ((uint16_t)0x0000U)
- #define USB_EP_TX_STALL ((uint16_t)0x0010U)
- #define USB_EP_TX_NAK ((uint16_t)0x0020U)
- #define USB_EP_TX_VALID ((uint16_t)0x0030U)
- #define USB_EPTX_DTOG1 ((uint16_t)0x0010U)
- #define USB_EPTX_DTOG2 ((uint16_t)0x0020U)
- #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK)
-
- #define USB_EP_RX_DIS ((uint16_t)0x0000U)
- #define USB_EP_RX_STALL ((uint16_t)0x1000U)
- #define USB_EP_RX_NAK ((uint16_t)0x2000U)
- #define USB_EP_RX_VALID ((uint16_t)0x3000U)
- #define USB_EPRX_DTOG1 ((uint16_t)0x1000U)
- #define USB_EPRX_DTOG2 ((uint16_t)0x2000U)
- #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK)
- #define WWDG_CR_T_Pos (0U)
- #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos)
- #define WWDG_CR_T WWDG_CR_T_Msk
- #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos)
- #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos)
- #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos)
- #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos)
- #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos)
- #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos)
- #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos)
- #define WWDG_CR_T0 WWDG_CR_T_0
- #define WWDG_CR_T1 WWDG_CR_T_1
- #define WWDG_CR_T2 WWDG_CR_T_2
- #define WWDG_CR_T3 WWDG_CR_T_3
- #define WWDG_CR_T4 WWDG_CR_T_4
- #define WWDG_CR_T5 WWDG_CR_T_5
- #define WWDG_CR_T6 WWDG_CR_T_6
- #define WWDG_CR_WDGA_Pos (7U)
- #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos)
- #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk
- #define WWDG_CFR_W_Pos (0U)
- #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W WWDG_CFR_W_Msk
- #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos)
- #define WWDG_CFR_W0 WWDG_CFR_W_0
- #define WWDG_CFR_W1 WWDG_CFR_W_1
- #define WWDG_CFR_W2 WWDG_CFR_W_2
- #define WWDG_CFR_W3 WWDG_CFR_W_3
- #define WWDG_CFR_W4 WWDG_CFR_W_4
- #define WWDG_CFR_W5 WWDG_CFR_W_5
- #define WWDG_CFR_W6 WWDG_CFR_W_6
- #define WWDG_CFR_WDGTB_Pos (7U)
- #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos)
- #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk
- #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos)
- #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos)
- #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
- #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
- #define WWDG_CFR_EWI_Pos (9U)
- #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos)
- #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk
- #define WWDG_SR_EWIF_Pos (0U)
- #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos)
- #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk
-
- #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
- #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
- #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
- ((INSTANCE) == COMP2))
- #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON)
- #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
- #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC)
- #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
- ((INSTANCE) == DMA1_Channel2) || \
- ((INSTANCE) == DMA1_Channel3) || \
- ((INSTANCE) == DMA1_Channel4) || \
- ((INSTANCE) == DMA1_Channel5) || \
- ((INSTANCE) == DMA1_Channel6) || \
- ((INSTANCE) == DMA1_Channel7))
- #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
- ((INSTANCE) == GPIOB) || \
- ((INSTANCE) == GPIOC) || \
- ((INSTANCE) == GPIOD) || \
- ((INSTANCE) == GPIOE) || \
- ((INSTANCE) == GPIOH))
- #define IS_GPIO_AF_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
- ((INSTANCE) == GPIOB) || \
- ((INSTANCE) == GPIOC) || \
- ((INSTANCE) == GPIOD) || \
- ((INSTANCE) == GPIOE) || \
- ((INSTANCE) == GPIOH))
- #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
- ((INSTANCE) == I2C2) || \
- ((INSTANCE) == I2C3))
- #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
- ((INSTANCE) == I2C3))
- #define IS_I2S_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI2)
- #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
- #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
- #define IS_SMBUS_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
- ((INSTANCE) == I2C3))
- #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
- ((INSTANCE) == SPI2))
- #define IS_LPTIM_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
- #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM6) || \
- ((INSTANCE) == TIM7) || \
- ((INSTANCE) == TIM21) || \
- ((INSTANCE) == TIM22))
-
- #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM21) || \
- ((INSTANCE) == TIM22))
- #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM21) || \
- ((INSTANCE) == TIM22))
- #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM21))
- #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM21) || \
- ((INSTANCE) == TIM22))
- #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM21))
- #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM21) || \
- ((INSTANCE) == TIM22))
- #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM21) || \
- ((INSTANCE) == TIM22))
- #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM21) || \
- ((INSTANCE) == TIM22))
- #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3))
- #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3))
- #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3))
- #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM6) || \
- ((INSTANCE) == TIM7))
- #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3))
- #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- (INSTANCE) == TIM3))
- #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3))
- #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM6) || \
- ((INSTANCE) == TIM7) || \
- ((INSTANCE) == TIM21) || \
- ((INSTANCE) == TIM22))
- #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM21) || \
- ((INSTANCE) == TIM22))
- #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM21) || \
- ((INSTANCE) == TIM22))
- #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM21) || \
- ((INSTANCE) == TIM22))
- #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3) || \
- ((INSTANCE) == TIM21) || \
- ((INSTANCE) == TIM22))
- #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3))
-
- #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
- (((((INSTANCE) == TIM2) || \
- ((INSTANCE) == TIM3)) \
- && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3) || \
- ((CHANNEL) == TIM_CHANNEL_4))) \
- || \
- (((INSTANCE) == TIM21) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2))) \
- || \
- (((INSTANCE) == TIM22) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2))))
- #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART4) || \
- ((INSTANCE) == USART5) || \
- ((INSTANCE) == LPUART1))
- #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART4) || \
- ((INSTANCE) == USART5))
- #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2))
- #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART4) || \
- ((INSTANCE) == USART5) || \
- ((INSTANCE) == LPUART1))
- #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2))
- #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == LPUART1))
- #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2) || \
- ((INSTANCE) == USART4) || \
- ((INSTANCE) == USART5) || \
- ((INSTANCE) == LPUART1))
- #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2))
- #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
- ((INSTANCE) == USART2))
- #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
- #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
- #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
- #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
-
- #define LPUART1_IRQn RNG_LPUART1_IRQn
- #define AES_LPUART1_IRQn RNG_LPUART1_IRQn
- #define AES_RNG_LPUART1_IRQn RNG_LPUART1_IRQn
- #define TIM6_IRQn TIM6_DAC_IRQn
- #define RCC_IRQn RCC_CRS_IRQn
- #define LPUART1_IRQHandler RNG_LPUART1_IRQHandler
- #define AES_LPUART1_IRQHandler RNG_LPUART1_IRQHandler
- #define AES_RNG_LPUART1_IRQHandler RNG_LPUART1_IRQHandler
- #define TIM6_IRQHandler TIM6_DAC_IRQHandler
- #define RCC_IRQHandler RCC_CRS_IRQHandler
- #ifdef __cplusplus
- }
- #endif
- #endif
|