stm32l100xb.h 643 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116
  1. /**
  2. ******************************************************************************
  3. * @file stm32l100xb.h
  4. * @author MCD Application Team
  5. * @version 21-April-2017
  6. * @date V2.2.1
  7. * @brief CMSIS Cortex-M3 Device Peripheral Access Layer Header File.
  8. * This file contains all the peripheral register's definitions, bits
  9. * definitions and memory mapping for STM32L1xx devices.
  10. *
  11. * This file contains:
  12. * - Data structures and the address mapping for all peripherals
  13. * - Peripheral's registers declarations and bits definition
  14. * - Macros to access peripheral’s registers hardware
  15. *
  16. ******************************************************************************
  17. * @attention
  18. *
  19. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  20. *
  21. * Redistribution and use in source and binary forms, with or without modification,
  22. * are permitted provided that the following conditions are met:
  23. * 1. Redistributions of source code must retain the above copyright notice,
  24. * this list of conditions and the following disclaimer.
  25. * 2. Redistributions in binary form must reproduce the above copyright notice,
  26. * this list of conditions and the following disclaimer in the documentation
  27. * and/or other materials provided with the distribution.
  28. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  29. * may be used to endorse or promote products derived from this software
  30. * without specific prior written permission.
  31. *
  32. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  33. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  34. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  35. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  36. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  37. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  38. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  39. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  40. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  41. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  42. *
  43. ******************************************************************************
  44. */
  45. /** @addtogroup CMSIS
  46. * @{
  47. */
  48. /** @addtogroup stm32l100xb
  49. * @{
  50. */
  51. #ifndef __STM32L100xB_H
  52. #define __STM32L100xB_H
  53. #ifdef __cplusplus
  54. extern "C" {
  55. #endif
  56. /** @addtogroup Configuration_section_for_CMSIS
  57. * @{
  58. */
  59. /**
  60. * @brief Configuration of the Cortex-M3 Processor and Core Peripherals
  61. */
  62. #define __CM3_REV 0x200U /*!< Cortex-M3 Revision r2p0 */
  63. #define __MPU_PRESENT 1U /*!< STM32L1xx provides MPU */
  64. #define __NVIC_PRIO_BITS 4U /*!< STM32L1xx uses 4 Bits for the Priority Levels */
  65. #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */
  66. /**
  67. * @}
  68. */
  69. /** @addtogroup Peripheral_interrupt_number_definition
  70. * @{
  71. */
  72. /**
  73. * @brief STM32L1xx Interrupt Number Definition, according to the selected device
  74. * in @ref Library_configuration_section
  75. */
  76. /*!< Interrupt Number Definition */
  77. typedef enum
  78. {
  79. /****** Cortex-M3 Processor Exceptions Numbers ******************************************************/
  80. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  81. HardFault_IRQn = -13, /*!< 3 Cortex-M3 Hard Fault Interrupt */
  82. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M3 Memory Management Interrupt */
  83. BusFault_IRQn = -11, /*!< 5 Cortex-M3 Bus Fault Interrupt */
  84. UsageFault_IRQn = -10, /*!< 6 Cortex-M3 Usage Fault Interrupt */
  85. SVC_IRQn = -5, /*!< 11 Cortex-M3 SV Call Interrupt */
  86. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M3 Debug Monitor Interrupt */
  87. PendSV_IRQn = -2, /*!< 14 Cortex-M3 Pend SV Interrupt */
  88. SysTick_IRQn = -1, /*!< 15 Cortex-M3 System Tick Interrupt */
  89. /****** STM32L specific Interrupt Numbers ***********************************************************/
  90. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  91. PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
  92. TAMPER_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
  93. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup Timer through EXTI Line Interrupt */
  94. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  95. RCC_IRQn = 5, /*!< RCC global Interrupt */
  96. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  97. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  98. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  99. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  100. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  101. DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */
  102. DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */
  103. DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */
  104. DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */
  105. DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */
  106. DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */
  107. DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */
  108. ADC1_IRQn = 18, /*!< ADC1 global Interrupt */
  109. USB_HP_IRQn = 19, /*!< USB High Priority Interrupt */
  110. USB_LP_IRQn = 20, /*!< USB Low Priority Interrupt */
  111. DAC_IRQn = 21, /*!< DAC Interrupt */
  112. COMP_IRQn = 22, /*!< Comparator through EXTI Line Interrupt */
  113. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  114. LCD_IRQn = 24, /*!< LCD Interrupt */
  115. TIM9_IRQn = 25, /*!< TIM9 global Interrupt */
  116. TIM10_IRQn = 26, /*!< TIM10 global Interrupt */
  117. TIM11_IRQn = 27, /*!< TIM11 global Interrupt */
  118. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  119. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  120. TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
  121. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  122. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  123. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  124. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  125. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  126. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  127. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  128. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  129. USART3_IRQn = 39, /*!< USART3 global Interrupt */
  130. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  131. RTC_Alarm_IRQn = 41, /*!< RTC Alarm through EXTI Line Interrupt */
  132. USB_FS_WKUP_IRQn = 42, /*!< USB FS WakeUp from suspend through EXTI Line Interrupt */
  133. TIM6_IRQn = 43, /*!< TIM6 global Interrupt */
  134. TIM7_IRQn = 44, /*!< TIM7 global Interrupt */
  135. } IRQn_Type;
  136. /**
  137. * @}
  138. */
  139. #include "core_cm3.h"
  140. #include "system_stm32l1xx.h"
  141. #include <stdint.h>
  142. /** @addtogroup Peripheral_registers_structures
  143. * @{
  144. */
  145. /**
  146. * @brief Analog to Digital Converter
  147. */
  148. typedef struct
  149. {
  150. __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */
  151. __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */
  152. __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */
  153. __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */
  154. __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */
  155. __IO uint32_t SMPR3; /*!< ADC sample time register 3, Address offset: 0x14 */
  156. __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x18 */
  157. __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x1C */
  158. __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x20 */
  159. __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x24 */
  160. __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x28 */
  161. __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x2C */
  162. __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x30 */
  163. __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x34 */
  164. __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x38 */
  165. __IO uint32_t SQR4; /*!< ADC regular sequence register 4, Address offset: 0x3C */
  166. __IO uint32_t SQR5; /*!< ADC regular sequence register 5, Address offset: 0x40 */
  167. __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x44 */
  168. __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x48 */
  169. __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x4C */
  170. __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x50 */
  171. __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x54 */
  172. __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x58 */
  173. uint32_t RESERVED; /*!< Reserved, Address offset: 0x5C */
  174. } ADC_TypeDef;
  175. typedef struct
  176. {
  177. __IO uint32_t CSR; /*!< ADC common status register, Address offset: ADC1 base address + 0x300 */
  178. __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */
  179. } ADC_Common_TypeDef;
  180. /**
  181. * @brief Comparator
  182. */
  183. typedef struct
  184. {
  185. __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */
  186. } COMP_TypeDef;
  187. typedef struct
  188. {
  189. __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
  190. } COMP_Common_TypeDef;
  191. /**
  192. * @brief CRC calculation unit
  193. */
  194. typedef struct
  195. {
  196. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  197. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  198. uint8_t RESERVED0; /*!< Reserved, Address offset: 0x05 */
  199. uint16_t RESERVED1; /*!< Reserved, Address offset: 0x06 */
  200. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  201. } CRC_TypeDef;
  202. /**
  203. * @brief Digital to Analog Converter
  204. */
  205. typedef struct
  206. {
  207. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  208. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  209. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  210. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  211. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  212. __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
  213. __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
  214. __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
  215. __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
  216. __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
  217. __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
  218. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  219. __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
  220. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  221. } DAC_TypeDef;
  222. /**
  223. * @brief Debug MCU
  224. */
  225. typedef struct
  226. {
  227. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  228. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  229. __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
  230. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
  231. }DBGMCU_TypeDef;
  232. /**
  233. * @brief DMA Controller
  234. */
  235. typedef struct
  236. {
  237. __IO uint32_t CCR; /*!< DMA channel x configuration register */
  238. __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
  239. __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
  240. __IO uint32_t CMAR; /*!< DMA channel x memory address register */
  241. } DMA_Channel_TypeDef;
  242. typedef struct
  243. {
  244. __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
  245. __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
  246. } DMA_TypeDef;
  247. /**
  248. * @brief External Interrupt/Event Controller
  249. */
  250. typedef struct
  251. {
  252. __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */
  253. __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */
  254. __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */
  255. __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */
  256. __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */
  257. __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */
  258. } EXTI_TypeDef;
  259. /**
  260. * @brief FLASH Registers
  261. */
  262. typedef struct
  263. {
  264. __IO uint32_t ACR; /*!< Access control register, Address offset: 0x00 */
  265. __IO uint32_t PECR; /*!< Program/erase control register, Address offset: 0x04 */
  266. __IO uint32_t PDKEYR; /*!< Power down key register, Address offset: 0x08 */
  267. __IO uint32_t PEKEYR; /*!< Program/erase key register, Address offset: 0x0c */
  268. __IO uint32_t PRGKEYR; /*!< Program memory key register, Address offset: 0x10 */
  269. __IO uint32_t OPTKEYR; /*!< Option byte key register, Address offset: 0x14 */
  270. __IO uint32_t SR; /*!< Status register, Address offset: 0x18 */
  271. __IO uint32_t OBR; /*!< Option byte register, Address offset: 0x1c */
  272. __IO uint32_t WRPR1; /*!< Write protection register 1, Address offset: 0x20 */
  273. } FLASH_TypeDef;
  274. /**
  275. * @brief Option Bytes Registers
  276. */
  277. typedef struct
  278. {
  279. __IO uint32_t RDP; /*!< Read protection register, Address offset: 0x00 */
  280. __IO uint32_t USER; /*!< user register, Address offset: 0x04 */
  281. __IO uint32_t WRP01; /*!< write protection register 0 1, Address offset: 0x08 */
  282. __IO uint32_t WRP23; /*!< write protection register 2 3, Address offset: 0x0C */
  283. } OB_TypeDef;
  284. /**
  285. * @brief General Purpose IO
  286. */
  287. typedef struct
  288. {
  289. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  290. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  291. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  292. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  293. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  294. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  295. __IO uint32_t BSRR; /*!< GPIO port bit set/reset registerBSRR, Address offset: 0x18 */
  296. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  297. __IO uint32_t AFR[2]; /*!< GPIO alternate function register, Address offset: 0x20-0x24 */
  298. } GPIO_TypeDef;
  299. /**
  300. * @brief SysTem Configuration
  301. */
  302. typedef struct
  303. {
  304. __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
  305. __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */
  306. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  307. } SYSCFG_TypeDef;
  308. /**
  309. * @brief Inter-integrated Circuit Interface
  310. */
  311. typedef struct
  312. {
  313. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  314. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  315. __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */
  316. __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */
  317. __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */
  318. __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */
  319. __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */
  320. __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */
  321. __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */
  322. } I2C_TypeDef;
  323. /**
  324. * @brief Independent WATCHDOG
  325. */
  326. typedef struct
  327. {
  328. __IO uint32_t KR; /*!< Key register, Address offset: 0x00 */
  329. __IO uint32_t PR; /*!< Prescaler register, Address offset: 0x04 */
  330. __IO uint32_t RLR; /*!< Reload register, Address offset: 0x08 */
  331. __IO uint32_t SR; /*!< Status register, Address offset: 0x0C */
  332. } IWDG_TypeDef;
  333. /**
  334. * @brief LCD
  335. */
  336. typedef struct
  337. {
  338. __IO uint32_t CR; /*!< LCD control register, Address offset: 0x00 */
  339. __IO uint32_t FCR; /*!< LCD frame control register, Address offset: 0x04 */
  340. __IO uint32_t SR; /*!< LCD status register, Address offset: 0x08 */
  341. __IO uint32_t CLR; /*!< LCD clear register, Address offset: 0x0C */
  342. uint32_t RESERVED; /*!< Reserved, Address offset: 0x10 */
  343. __IO uint32_t RAM[16]; /*!< LCD display memory, Address offset: 0x14-0x50 */
  344. } LCD_TypeDef;
  345. /**
  346. * @brief Power Control
  347. */
  348. typedef struct
  349. {
  350. __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
  351. __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
  352. } PWR_TypeDef;
  353. /**
  354. * @brief Reset and Clock Control
  355. */
  356. typedef struct
  357. {
  358. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  359. __IO uint32_t ICSCR; /*!< RCC Internal clock sources calibration register, Address offset: 0x04 */
  360. __IO uint32_t CFGR; /*!< RCC Clock configuration register, Address offset: 0x08 */
  361. __IO uint32_t CIR; /*!< RCC Clock interrupt register, Address offset: 0x0C */
  362. __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x10 */
  363. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x14 */
  364. __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x18 */
  365. __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock enable register, Address offset: 0x1C */
  366. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x20 */
  367. __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x24 */
  368. __IO uint32_t AHBLPENR; /*!< RCC AHB peripheral clock enable in low power mode register, Address offset: 0x28 */
  369. __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x2C */
  370. __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x30 */
  371. __IO uint32_t CSR; /*!< RCC Control/status register, Address offset: 0x34 */
  372. } RCC_TypeDef;
  373. /**
  374. * @brief Routing Interface
  375. */
  376. typedef struct
  377. {
  378. __IO uint32_t ICR; /*!< RI input capture register, Address offset: 0x00 */
  379. __IO uint32_t ASCR1; /*!< RI analog switches control register, Address offset: 0x04 */
  380. __IO uint32_t ASCR2; /*!< RI analog switch control register 2, Address offset: 0x08 */
  381. __IO uint32_t HYSCR1; /*!< RI hysteresis control register, Address offset: 0x0C */
  382. __IO uint32_t HYSCR2; /*!< RI Hysteresis control register, Address offset: 0x10 */
  383. } RI_TypeDef;
  384. /**
  385. * @brief Real-Time Clock
  386. */
  387. typedef struct
  388. {
  389. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  390. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  391. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  392. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  393. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  394. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  395. __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */
  396. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  397. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
  398. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  399. uint32_t RESERVED1; /*!< Reserved, 0x28 */
  400. uint32_t RESERVED2; /*!< Reserved, 0x2C */
  401. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  402. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  403. uint32_t RESERVED3; /*!< Reserved, 0x38 */
  404. uint32_t RESERVED4; /*!< Reserved, 0x3C */
  405. __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */
  406. uint32_t RESERVED5; /*!< Reserved, 0x44 */
  407. uint32_t RESERVED6; /*!< Reserved, 0x48 */
  408. uint32_t RESERVED7; /*!< Reserved, 0x4C */
  409. __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
  410. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  411. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  412. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  413. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  414. } RTC_TypeDef;
  415. /**
  416. * @brief Serial Peripheral Interface
  417. */
  418. typedef struct
  419. {
  420. __IO uint32_t CR1; /*!< SPI Control register 1 Address offset: 0x00 */
  421. __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
  422. __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
  423. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  424. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register Address offset: 0x10 */
  425. __IO uint32_t RXCRCR; /*!< SPI Rx CRC register Address offset: 0x14 */
  426. __IO uint32_t TXCRCR; /*!< SPI Tx CRC register Address offset: 0x18 */
  427. } SPI_TypeDef;
  428. /**
  429. * @brief TIM
  430. */
  431. typedef struct
  432. {
  433. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  434. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  435. __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */
  436. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  437. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  438. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  439. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  440. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  441. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  442. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  443. __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
  444. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  445. uint32_t RESERVED12; /*!< Reserved, 0x30 */
  446. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  447. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  448. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  449. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  450. uint32_t RESERVED17; /*!< Reserved, 0x44 */
  451. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  452. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  453. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  454. } TIM_TypeDef;
  455. /**
  456. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  457. */
  458. typedef struct
  459. {
  460. __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */
  461. __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
  462. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
  463. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
  464. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
  465. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
  466. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */
  467. } USART_TypeDef;
  468. /**
  469. * @brief Universal Serial Bus Full Speed Device
  470. */
  471. typedef struct
  472. {
  473. __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */
  474. __IO uint16_t RESERVED0; /*!< Reserved */
  475. __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */
  476. __IO uint16_t RESERVED1; /*!< Reserved */
  477. __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */
  478. __IO uint16_t RESERVED2; /*!< Reserved */
  479. __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */
  480. __IO uint16_t RESERVED3; /*!< Reserved */
  481. __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */
  482. __IO uint16_t RESERVED4; /*!< Reserved */
  483. __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */
  484. __IO uint16_t RESERVED5; /*!< Reserved */
  485. __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */
  486. __IO uint16_t RESERVED6; /*!< Reserved */
  487. __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */
  488. __IO uint16_t RESERVED7[17]; /*!< Reserved */
  489. __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */
  490. __IO uint16_t RESERVED8; /*!< Reserved */
  491. __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */
  492. __IO uint16_t RESERVED9; /*!< Reserved */
  493. __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */
  494. __IO uint16_t RESERVEDA; /*!< Reserved */
  495. __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */
  496. __IO uint16_t RESERVEDB; /*!< Reserved */
  497. __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */
  498. __IO uint16_t RESERVEDC; /*!< Reserved */
  499. } USB_TypeDef;
  500. /**
  501. * @brief Window WATCHDOG
  502. */
  503. typedef struct
  504. {
  505. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  506. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  507. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  508. } WWDG_TypeDef;
  509. /**
  510. * @brief Universal Serial Bus Full Speed Device
  511. */
  512. /**
  513. * @}
  514. */
  515. /** @addtogroup Peripheral_memory_map
  516. * @{
  517. */
  518. #define FLASH_BASE ((uint32_t)0x08000000U) /*!< FLASH base address in the alias region */
  519. #define FLASH_EEPROM_BASE ((uint32_t)(FLASH_BASE + 0x80000U)) /*!< FLASH EEPROM base address in the alias region */
  520. #define SRAM_BASE ((uint32_t)0x20000000U) /*!< SRAM base address in the alias region */
  521. #define PERIPH_BASE ((uint32_t)0x40000000U) /*!< Peripheral base address in the alias region */
  522. #define SRAM_BB_BASE ((uint32_t)0x22000000U) /*!< SRAM base address in the bit-band region */
  523. #define PERIPH_BB_BASE ((uint32_t)0x42000000U) /*!< Peripheral base address in the bit-band region */
  524. #define FLASH_END ((uint32_t)0x0801FFFFU) /*!< Program end FLASH address for Cat1 & Cat2 */
  525. #define FLASH_EEPROM_END ((uint32_t)0x080807FFU) /*!< FLASH EEPROM end address (2KB) */
  526. /*!< Peripheral memory map */
  527. #define APB1PERIPH_BASE PERIPH_BASE
  528. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U)
  529. #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000U)
  530. /*!< APB1 peripherals */
  531. #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000U)
  532. #define TIM3_BASE (APB1PERIPH_BASE + 0x00000400U)
  533. #define TIM4_BASE (APB1PERIPH_BASE + 0x00000800U)
  534. #define TIM6_BASE (APB1PERIPH_BASE + 0x00001000U)
  535. #define TIM7_BASE (APB1PERIPH_BASE + 0x00001400U)
  536. #define LCD_BASE (APB1PERIPH_BASE + 0x00002400U)
  537. #define RTC_BASE (APB1PERIPH_BASE + 0x00002800U)
  538. #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00U)
  539. #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000U)
  540. #define SPI2_BASE (APB1PERIPH_BASE + 0x00003800U)
  541. #define USART2_BASE (APB1PERIPH_BASE + 0x00004400U)
  542. #define USART3_BASE (APB1PERIPH_BASE + 0x00004800U)
  543. #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400U)
  544. #define I2C2_BASE (APB1PERIPH_BASE + 0x00005800U)
  545. /* USB device FS */
  546. #define USB_BASE (APB1PERIPH_BASE + 0x00005C00U) /*!< USB_IP Peripheral Registers base address */
  547. #define USB_PMAADDR (APB1PERIPH_BASE + 0x00006000U) /*!< USB_IP Packet Memory Area base address */
  548. /* USB device FS SRAM */
  549. #define PWR_BASE (APB1PERIPH_BASE + 0x00007000U)
  550. #define DAC_BASE (APB1PERIPH_BASE + 0x00007400U)
  551. #define COMP_BASE (APB1PERIPH_BASE + 0x00007C00U)
  552. #define RI_BASE (APB1PERIPH_BASE + 0x00007C04U)
  553. /*!< APB2 peripherals */
  554. #define SYSCFG_BASE (APB2PERIPH_BASE + 0x00000000U)
  555. #define EXTI_BASE (APB2PERIPH_BASE + 0x00000400U)
  556. #define TIM9_BASE (APB2PERIPH_BASE + 0x00000800U)
  557. #define TIM10_BASE (APB2PERIPH_BASE + 0x00000C00U)
  558. #define TIM11_BASE (APB2PERIPH_BASE + 0x00001000U)
  559. #define ADC1_BASE (APB2PERIPH_BASE + 0x00002400U)
  560. #define ADC_BASE (APB2PERIPH_BASE + 0x00002700U)
  561. #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000U)
  562. #define USART1_BASE (APB2PERIPH_BASE + 0x00003800U)
  563. /*!< AHB peripherals */
  564. #define GPIOA_BASE (AHBPERIPH_BASE + 0x00000000U)
  565. #define GPIOB_BASE (AHBPERIPH_BASE + 0x00000400U)
  566. #define GPIOC_BASE (AHBPERIPH_BASE + 0x00000800U)
  567. #define GPIOD_BASE (AHBPERIPH_BASE + 0x00000C00U)
  568. #define GPIOH_BASE (AHBPERIPH_BASE + 0x00001400U)
  569. #define CRC_BASE (AHBPERIPH_BASE + 0x00003000U)
  570. #define RCC_BASE (AHBPERIPH_BASE + 0x00003800U)
  571. #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00003C00U) /*!< FLASH registers base address */
  572. #define OB_BASE ((uint32_t)0x1FF80000U) /*!< FLASH Option Bytes base address */
  573. #define FLASHSIZE_BASE ((uint32_t)0x1FF8004CU) /*!< FLASH Size register base address for Cat.1 and Cat.2 devices */
  574. #define UID_BASE ((uint32_t)0x1FF80050U) /*!< Unique device ID register base address for Cat.1 and Cat.2 devices */
  575. #define DMA1_BASE (AHBPERIPH_BASE + 0x00006000U)
  576. #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008U)
  577. #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CU)
  578. #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030U)
  579. #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044U)
  580. #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058U)
  581. #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006CU)
  582. #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080U)
  583. #define DBGMCU_BASE ((uint32_t)0xE0042000U) /*!< Debug MCU registers base address */
  584. /**
  585. * @}
  586. */
  587. /** @addtogroup Peripheral_declaration
  588. * @{
  589. */
  590. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  591. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  592. #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
  593. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  594. #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
  595. #define LCD ((LCD_TypeDef *) LCD_BASE)
  596. #define RTC ((RTC_TypeDef *) RTC_BASE)
  597. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  598. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  599. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  600. #define USART2 ((USART_TypeDef *) USART2_BASE)
  601. #define USART3 ((USART_TypeDef *) USART3_BASE)
  602. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  603. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  604. /* USB device FS */
  605. #define USB ((USB_TypeDef *) USB_BASE)
  606. /* USB device FS SRAM */
  607. #define PWR ((PWR_TypeDef *) PWR_BASE)
  608. #define DAC1 ((DAC_TypeDef *) DAC_BASE)
  609. /* Legacy define */
  610. #define DAC DAC1
  611. #define COMP ((COMP_TypeDef *) COMP_BASE) /* COMP generic instance include bits of COMP1 and COMP2 mixed in the same register */
  612. #define COMP1 ((COMP_TypeDef *) COMP_BASE) /* COMP1 instance definition to differentiate COMP1 and COMP2, not to be used to access comparator register */
  613. #define COMP2 ((COMP_TypeDef *) (COMP_BASE + 0x00000001U)) /* COMP2 instance definition to differentiate COMP1 and COMP2, not to be used to access comparator register */
  614. #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP_BASE) /* COMP common instance definition to access comparator register bits used by both comparator instances (window mode) */
  615. #define RI ((RI_TypeDef *) RI_BASE)
  616. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  617. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  618. #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
  619. #define TIM10 ((TIM_TypeDef *) TIM10_BASE)
  620. #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
  621. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  622. #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE)
  623. /* Legacy defines */
  624. #define ADC ADC1_COMMON
  625. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  626. #define USART1 ((USART_TypeDef *) USART1_BASE)
  627. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  628. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  629. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  630. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  631. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  632. #define CRC ((CRC_TypeDef *) CRC_BASE)
  633. #define RCC ((RCC_TypeDef *) RCC_BASE)
  634. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  635. #define OB ((OB_TypeDef *) OB_BASE)
  636. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  637. #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
  638. #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
  639. #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
  640. #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
  641. #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
  642. #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
  643. #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
  644. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  645. /**
  646. * @}
  647. */
  648. /** @addtogroup Exported_constants
  649. * @{
  650. */
  651. /** @addtogroup Peripheral_Registers_Bits_Definition
  652. * @{
  653. */
  654. /******************************************************************************/
  655. /* Peripheral Registers Bits Definition */
  656. /******************************************************************************/
  657. /******************************************************************************/
  658. /* */
  659. /* Analog to Digital Converter (ADC) */
  660. /* */
  661. /******************************************************************************/
  662. /******************** Bit definition for ADC_SR register ********************/
  663. #define ADC_SR_AWD_Pos (0U)
  664. #define ADC_SR_AWD_Msk (0x1U << ADC_SR_AWD_Pos) /*!< 0x00000001 */
  665. #define ADC_SR_AWD ADC_SR_AWD_Msk /*!< ADC analog watchdog 1 flag */
  666. #define ADC_SR_EOCS_Pos (1U)
  667. #define ADC_SR_EOCS_Msk (0x1U << ADC_SR_EOCS_Pos) /*!< 0x00000002 */
  668. #define ADC_SR_EOCS ADC_SR_EOCS_Msk /*!< ADC group regular end of unitary conversion or end of sequence conversions flag */
  669. #define ADC_SR_JEOS_Pos (2U)
  670. #define ADC_SR_JEOS_Msk (0x1U << ADC_SR_JEOS_Pos) /*!< 0x00000004 */
  671. #define ADC_SR_JEOS ADC_SR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */
  672. #define ADC_SR_JSTRT_Pos (3U)
  673. #define ADC_SR_JSTRT_Msk (0x1U << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */
  674. #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!< ADC group injected conversion start flag */
  675. #define ADC_SR_STRT_Pos (4U)
  676. #define ADC_SR_STRT_Msk (0x1U << ADC_SR_STRT_Pos) /*!< 0x00000010 */
  677. #define ADC_SR_STRT ADC_SR_STRT_Msk /*!< ADC group regular conversion start flag */
  678. #define ADC_SR_OVR_Pos (5U)
  679. #define ADC_SR_OVR_Msk (0x1U << ADC_SR_OVR_Pos) /*!< 0x00000020 */
  680. #define ADC_SR_OVR ADC_SR_OVR_Msk /*!< ADC group regular overrun flag */
  681. #define ADC_SR_ADONS_Pos (6U)
  682. #define ADC_SR_ADONS_Msk (0x1U << ADC_SR_ADONS_Pos) /*!< 0x00000040 */
  683. #define ADC_SR_ADONS ADC_SR_ADONS_Msk /*!< ADC ready flag */
  684. #define ADC_SR_RCNR_Pos (8U)
  685. #define ADC_SR_RCNR_Msk (0x1U << ADC_SR_RCNR_Pos) /*!< 0x00000100 */
  686. #define ADC_SR_RCNR ADC_SR_RCNR_Msk /*!< ADC group regular not ready flag */
  687. #define ADC_SR_JCNR_Pos (9U)
  688. #define ADC_SR_JCNR_Msk (0x1U << ADC_SR_JCNR_Pos) /*!< 0x00000200 */
  689. #define ADC_SR_JCNR ADC_SR_JCNR_Msk /*!< ADC group injected not ready flag */
  690. /* Legacy defines */
  691. #define ADC_SR_EOC (ADC_SR_EOCS)
  692. #define ADC_SR_JEOC (ADC_SR_JEOS)
  693. /******************* Bit definition for ADC_CR1 register ********************/
  694. #define ADC_CR1_AWDCH_Pos (0U)
  695. #define ADC_CR1_AWDCH_Msk (0x1FU << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */
  696. #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
  697. #define ADC_CR1_AWDCH_0 (0x01U << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */
  698. #define ADC_CR1_AWDCH_1 (0x02U << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */
  699. #define ADC_CR1_AWDCH_2 (0x04U << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */
  700. #define ADC_CR1_AWDCH_3 (0x08U << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */
  701. #define ADC_CR1_AWDCH_4 (0x10U << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */
  702. #define ADC_CR1_EOCSIE_Pos (5U)
  703. #define ADC_CR1_EOCSIE_Msk (0x1U << ADC_CR1_EOCSIE_Pos) /*!< 0x00000020 */
  704. #define ADC_CR1_EOCSIE ADC_CR1_EOCSIE_Msk /*!< ADC group regular end of unitary conversion or end of sequence conversions interrupt */
  705. #define ADC_CR1_AWDIE_Pos (6U)
  706. #define ADC_CR1_AWDIE_Msk (0x1U << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */
  707. #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!< ADC analog watchdog 1 interrupt */
  708. #define ADC_CR1_JEOSIE_Pos (7U)
  709. #define ADC_CR1_JEOSIE_Msk (0x1U << ADC_CR1_JEOSIE_Pos) /*!< 0x00000080 */
  710. #define ADC_CR1_JEOSIE ADC_CR1_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */
  711. #define ADC_CR1_SCAN_Pos (8U)
  712. #define ADC_CR1_SCAN_Msk (0x1U << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */
  713. #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!< ADC scan mode */
  714. #define ADC_CR1_AWDSGL_Pos (9U)
  715. #define ADC_CR1_AWDSGL_Msk (0x1U << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */
  716. #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
  717. #define ADC_CR1_JAUTO_Pos (10U)
  718. #define ADC_CR1_JAUTO_Msk (0x1U << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */
  719. #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!< ADC group injected automatic trigger mode */
  720. #define ADC_CR1_DISCEN_Pos (11U)
  721. #define ADC_CR1_DISCEN_Msk (0x1U << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */
  722. #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
  723. #define ADC_CR1_JDISCEN_Pos (12U)
  724. #define ADC_CR1_JDISCEN_Msk (0x1U << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */
  725. #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */
  726. #define ADC_CR1_DISCNUM_Pos (13U)
  727. #define ADC_CR1_DISCNUM_Msk (0x7U << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */
  728. #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */
  729. #define ADC_CR1_DISCNUM_0 (0x1U << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */
  730. #define ADC_CR1_DISCNUM_1 (0x2U << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */
  731. #define ADC_CR1_DISCNUM_2 (0x4U << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */
  732. #define ADC_CR1_PDD_Pos (16U)
  733. #define ADC_CR1_PDD_Msk (0x1U << ADC_CR1_PDD_Pos) /*!< 0x00010000 */
  734. #define ADC_CR1_PDD ADC_CR1_PDD_Msk /*!< ADC power down during auto delay phase */
  735. #define ADC_CR1_PDI_Pos (17U)
  736. #define ADC_CR1_PDI_Msk (0x1U << ADC_CR1_PDI_Pos) /*!< 0x00020000 */
  737. #define ADC_CR1_PDI ADC_CR1_PDI_Msk /*!< ADC power down during idle phase */
  738. #define ADC_CR1_JAWDEN_Pos (22U)
  739. #define ADC_CR1_JAWDEN_Msk (0x1U << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */
  740. #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */
  741. #define ADC_CR1_AWDEN_Pos (23U)
  742. #define ADC_CR1_AWDEN_Msk (0x1U << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */
  743. #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
  744. #define ADC_CR1_RES_Pos (24U)
  745. #define ADC_CR1_RES_Msk (0x3U << ADC_CR1_RES_Pos) /*!< 0x03000000 */
  746. #define ADC_CR1_RES ADC_CR1_RES_Msk /*!< ADC resolution */
  747. #define ADC_CR1_RES_0 (0x1U << ADC_CR1_RES_Pos) /*!< 0x01000000 */
  748. #define ADC_CR1_RES_1 (0x2U << ADC_CR1_RES_Pos) /*!< 0x02000000 */
  749. #define ADC_CR1_OVRIE_Pos (26U)
  750. #define ADC_CR1_OVRIE_Msk (0x1U << ADC_CR1_OVRIE_Pos) /*!< 0x04000000 */
  751. #define ADC_CR1_OVRIE ADC_CR1_OVRIE_Msk /*!< ADC group regular overrun interrupt */
  752. /* Legacy defines */
  753. #define ADC_CR1_EOCIE (ADC_CR1_EOCSIE)
  754. #define ADC_CR1_JEOCIE (ADC_CR1_JEOSIE)
  755. /******************* Bit definition for ADC_CR2 register ********************/
  756. #define ADC_CR2_ADON_Pos (0U)
  757. #define ADC_CR2_ADON_Msk (0x1U << ADC_CR2_ADON_Pos) /*!< 0x00000001 */
  758. #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!< ADC enable */
  759. #define ADC_CR2_CONT_Pos (1U)
  760. #define ADC_CR2_CONT_Msk (0x1U << ADC_CR2_CONT_Pos) /*!< 0x00000002 */
  761. #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!< ADC group regular continuous conversion mode */
  762. #define ADC_CR2_DELS_Pos (4U)
  763. #define ADC_CR2_DELS_Msk (0x7U << ADC_CR2_DELS_Pos) /*!< 0x00000070 */
  764. #define ADC_CR2_DELS ADC_CR2_DELS_Msk /*!< ADC auto delay selection */
  765. #define ADC_CR2_DELS_0 (0x1U << ADC_CR2_DELS_Pos) /*!< 0x00000010 */
  766. #define ADC_CR2_DELS_1 (0x2U << ADC_CR2_DELS_Pos) /*!< 0x00000020 */
  767. #define ADC_CR2_DELS_2 (0x4U << ADC_CR2_DELS_Pos) /*!< 0x00000040 */
  768. #define ADC_CR2_DMA_Pos (8U)
  769. #define ADC_CR2_DMA_Msk (0x1U << ADC_CR2_DMA_Pos) /*!< 0x00000100 */
  770. #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!< ADC DMA transfer enable */
  771. #define ADC_CR2_DDS_Pos (9U)
  772. #define ADC_CR2_DDS_Msk (0x1U << ADC_CR2_DDS_Pos) /*!< 0x00000200 */
  773. #define ADC_CR2_DDS ADC_CR2_DDS_Msk /*!< ADC DMA transfer configuration */
  774. #define ADC_CR2_EOCS_Pos (10U)
  775. #define ADC_CR2_EOCS_Msk (0x1U << ADC_CR2_EOCS_Pos) /*!< 0x00000400 */
  776. #define ADC_CR2_EOCS ADC_CR2_EOCS_Msk /*!< ADC end of unitary or end of sequence conversions selection */
  777. #define ADC_CR2_ALIGN_Pos (11U)
  778. #define ADC_CR2_ALIGN_Msk (0x1U << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */
  779. #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!< ADC data alignement */
  780. #define ADC_CR2_JEXTSEL_Pos (16U)
  781. #define ADC_CR2_JEXTSEL_Msk (0xFU << ADC_CR2_JEXTSEL_Pos) /*!< 0x000F0000 */
  782. #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!< ADC group injected external trigger source */
  783. #define ADC_CR2_JEXTSEL_0 (0x1U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00010000 */
  784. #define ADC_CR2_JEXTSEL_1 (0x2U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00020000 */
  785. #define ADC_CR2_JEXTSEL_2 (0x4U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00040000 */
  786. #define ADC_CR2_JEXTSEL_3 (0x8U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00080000 */
  787. #define ADC_CR2_JEXTEN_Pos (20U)
  788. #define ADC_CR2_JEXTEN_Msk (0x3U << ADC_CR2_JEXTEN_Pos) /*!< 0x00300000 */
  789. #define ADC_CR2_JEXTEN ADC_CR2_JEXTEN_Msk /*!< ADC group injected external trigger polarity */
  790. #define ADC_CR2_JEXTEN_0 (0x1U << ADC_CR2_JEXTEN_Pos) /*!< 0x00100000 */
  791. #define ADC_CR2_JEXTEN_1 (0x2U << ADC_CR2_JEXTEN_Pos) /*!< 0x00200000 */
  792. #define ADC_CR2_JSWSTART_Pos (22U)
  793. #define ADC_CR2_JSWSTART_Msk (0x1U << ADC_CR2_JSWSTART_Pos) /*!< 0x00400000 */
  794. #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!< ADC group injected conversion start */
  795. #define ADC_CR2_EXTSEL_Pos (24U)
  796. #define ADC_CR2_EXTSEL_Msk (0xFU << ADC_CR2_EXTSEL_Pos) /*!< 0x0F000000 */
  797. #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!< ADC group regular external trigger source */
  798. #define ADC_CR2_EXTSEL_0 (0x1U << ADC_CR2_EXTSEL_Pos) /*!< 0x01000000 */
  799. #define ADC_CR2_EXTSEL_1 (0x2U << ADC_CR2_EXTSEL_Pos) /*!< 0x02000000 */
  800. #define ADC_CR2_EXTSEL_2 (0x4U << ADC_CR2_EXTSEL_Pos) /*!< 0x04000000 */
  801. #define ADC_CR2_EXTSEL_3 (0x8U << ADC_CR2_EXTSEL_Pos) /*!< 0x08000000 */
  802. #define ADC_CR2_EXTEN_Pos (28U)
  803. #define ADC_CR2_EXTEN_Msk (0x3U << ADC_CR2_EXTEN_Pos) /*!< 0x30000000 */
  804. #define ADC_CR2_EXTEN ADC_CR2_EXTEN_Msk /*!< ADC group regular external trigger polarity */
  805. #define ADC_CR2_EXTEN_0 (0x1U << ADC_CR2_EXTEN_Pos) /*!< 0x10000000 */
  806. #define ADC_CR2_EXTEN_1 (0x2U << ADC_CR2_EXTEN_Pos) /*!< 0x20000000 */
  807. #define ADC_CR2_SWSTART_Pos (30U)
  808. #define ADC_CR2_SWSTART_Msk (0x1U << ADC_CR2_SWSTART_Pos) /*!< 0x40000000 */
  809. #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!< ADC group regular conversion start */
  810. /****************** Bit definition for ADC_SMPR1 register *******************/
  811. #define ADC_SMPR1_SMP20_Pos (0U)
  812. #define ADC_SMPR1_SMP20_Msk (0x7U << ADC_SMPR1_SMP20_Pos) /*!< 0x00000007 */
  813. #define ADC_SMPR1_SMP20 ADC_SMPR1_SMP20_Msk /*!< ADC channel 20 sampling time selection */
  814. #define ADC_SMPR1_SMP20_0 (0x1U << ADC_SMPR1_SMP20_Pos) /*!< 0x00000001 */
  815. #define ADC_SMPR1_SMP20_1 (0x2U << ADC_SMPR1_SMP20_Pos) /*!< 0x00000002 */
  816. #define ADC_SMPR1_SMP20_2 (0x4U << ADC_SMPR1_SMP20_Pos) /*!< 0x00000004 */
  817. #define ADC_SMPR1_SMP21_Pos (3U)
  818. #define ADC_SMPR1_SMP21_Msk (0x7U << ADC_SMPR1_SMP21_Pos) /*!< 0x00000038 */
  819. #define ADC_SMPR1_SMP21 ADC_SMPR1_SMP21_Msk /*!< ADC channel 21 sampling time selection */
  820. #define ADC_SMPR1_SMP21_0 (0x1U << ADC_SMPR1_SMP21_Pos) /*!< 0x00000008 */
  821. #define ADC_SMPR1_SMP21_1 (0x2U << ADC_SMPR1_SMP21_Pos) /*!< 0x00000010 */
  822. #define ADC_SMPR1_SMP21_2 (0x4U << ADC_SMPR1_SMP21_Pos) /*!< 0x00000020 */
  823. #define ADC_SMPR1_SMP22_Pos (6U)
  824. #define ADC_SMPR1_SMP22_Msk (0x7U << ADC_SMPR1_SMP22_Pos) /*!< 0x000001C0 */
  825. #define ADC_SMPR1_SMP22 ADC_SMPR1_SMP22_Msk /*!< ADC channel 22 sampling time selection */
  826. #define ADC_SMPR1_SMP22_0 (0x1U << ADC_SMPR1_SMP22_Pos) /*!< 0x00000040 */
  827. #define ADC_SMPR1_SMP22_1 (0x2U << ADC_SMPR1_SMP22_Pos) /*!< 0x00000080 */
  828. #define ADC_SMPR1_SMP22_2 (0x4U << ADC_SMPR1_SMP22_Pos) /*!< 0x00000100 */
  829. #define ADC_SMPR1_SMP23_Pos (9U)
  830. #define ADC_SMPR1_SMP23_Msk (0x7U << ADC_SMPR1_SMP23_Pos) /*!< 0x00000E00 */
  831. #define ADC_SMPR1_SMP23 ADC_SMPR1_SMP23_Msk /*!< ADC channel 23 sampling time selection */
  832. #define ADC_SMPR1_SMP23_0 (0x1U << ADC_SMPR1_SMP23_Pos) /*!< 0x00000200 */
  833. #define ADC_SMPR1_SMP23_1 (0x2U << ADC_SMPR1_SMP23_Pos) /*!< 0x00000400 */
  834. #define ADC_SMPR1_SMP23_2 (0x4U << ADC_SMPR1_SMP23_Pos) /*!< 0x00000800 */
  835. #define ADC_SMPR1_SMP24_Pos (12U)
  836. #define ADC_SMPR1_SMP24_Msk (0x7U << ADC_SMPR1_SMP24_Pos) /*!< 0x00007000 */
  837. #define ADC_SMPR1_SMP24 ADC_SMPR1_SMP24_Msk /*!< ADC channel 24 sampling time selection */
  838. #define ADC_SMPR1_SMP24_0 (0x1U << ADC_SMPR1_SMP24_Pos) /*!< 0x00001000 */
  839. #define ADC_SMPR1_SMP24_1 (0x2U << ADC_SMPR1_SMP24_Pos) /*!< 0x00002000 */
  840. #define ADC_SMPR1_SMP24_2 (0x4U << ADC_SMPR1_SMP24_Pos) /*!< 0x00004000 */
  841. #define ADC_SMPR1_SMP25_Pos (15U)
  842. #define ADC_SMPR1_SMP25_Msk (0x7U << ADC_SMPR1_SMP25_Pos) /*!< 0x00038000 */
  843. #define ADC_SMPR1_SMP25 ADC_SMPR1_SMP25_Msk /*!< ADC channel 25 sampling time selection */
  844. #define ADC_SMPR1_SMP25_0 (0x1U << ADC_SMPR1_SMP25_Pos) /*!< 0x00008000 */
  845. #define ADC_SMPR1_SMP25_1 (0x2U << ADC_SMPR1_SMP25_Pos) /*!< 0x00010000 */
  846. #define ADC_SMPR1_SMP25_2 (0x4U << ADC_SMPR1_SMP25_Pos) /*!< 0x00020000 */
  847. #define ADC_SMPR1_SMP26_Pos (18U)
  848. #define ADC_SMPR1_SMP26_Msk (0x7U << ADC_SMPR1_SMP26_Pos) /*!< 0x001C0000 */
  849. #define ADC_SMPR1_SMP26 ADC_SMPR1_SMP26_Msk /*!< ADC channel 26 sampling time selection */
  850. #define ADC_SMPR1_SMP26_0 (0x1U << ADC_SMPR1_SMP26_Pos) /*!< 0x00040000 */
  851. #define ADC_SMPR1_SMP26_1 (0x2U << ADC_SMPR1_SMP26_Pos) /*!< 0x00080000 */
  852. #define ADC_SMPR1_SMP26_2 (0x4U << ADC_SMPR1_SMP26_Pos) /*!< 0x00100000 */
  853. /****************** Bit definition for ADC_SMPR2 register *******************/
  854. #define ADC_SMPR2_SMP10_Pos (0U)
  855. #define ADC_SMPR2_SMP10_Msk (0x7U << ADC_SMPR2_SMP10_Pos) /*!< 0x00000007 */
  856. #define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk /*!< ADC channel 10 sampling time selection */
  857. #define ADC_SMPR2_SMP10_0 (0x1U << ADC_SMPR2_SMP10_Pos) /*!< 0x00000001 */
  858. #define ADC_SMPR2_SMP10_1 (0x2U << ADC_SMPR2_SMP10_Pos) /*!< 0x00000002 */
  859. #define ADC_SMPR2_SMP10_2 (0x4U << ADC_SMPR2_SMP10_Pos) /*!< 0x00000004 */
  860. #define ADC_SMPR2_SMP11_Pos (3U)
  861. #define ADC_SMPR2_SMP11_Msk (0x7U << ADC_SMPR2_SMP11_Pos) /*!< 0x00000038 */
  862. #define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk /*!< ADC channel 11 sampling time selection */
  863. #define ADC_SMPR2_SMP11_0 (0x1U << ADC_SMPR2_SMP11_Pos) /*!< 0x00000008 */
  864. #define ADC_SMPR2_SMP11_1 (0x2U << ADC_SMPR2_SMP11_Pos) /*!< 0x00000010 */
  865. #define ADC_SMPR2_SMP11_2 (0x4U << ADC_SMPR2_SMP11_Pos) /*!< 0x00000020 */
  866. #define ADC_SMPR2_SMP12_Pos (6U)
  867. #define ADC_SMPR2_SMP12_Msk (0x7U << ADC_SMPR2_SMP12_Pos) /*!< 0x000001C0 */
  868. #define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk /*!< ADC channel 12 sampling time selection */
  869. #define ADC_SMPR2_SMP12_0 (0x1U << ADC_SMPR2_SMP12_Pos) /*!< 0x00000040 */
  870. #define ADC_SMPR2_SMP12_1 (0x2U << ADC_SMPR2_SMP12_Pos) /*!< 0x00000080 */
  871. #define ADC_SMPR2_SMP12_2 (0x4U << ADC_SMPR2_SMP12_Pos) /*!< 0x00000100 */
  872. #define ADC_SMPR2_SMP13_Pos (9U)
  873. #define ADC_SMPR2_SMP13_Msk (0x7U << ADC_SMPR2_SMP13_Pos) /*!< 0x00000E00 */
  874. #define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk /*!< ADC channel 13 sampling time selection */
  875. #define ADC_SMPR2_SMP13_0 (0x1U << ADC_SMPR2_SMP13_Pos) /*!< 0x00000200 */
  876. #define ADC_SMPR2_SMP13_1 (0x2U << ADC_SMPR2_SMP13_Pos) /*!< 0x00000400 */
  877. #define ADC_SMPR2_SMP13_2 (0x4U << ADC_SMPR2_SMP13_Pos) /*!< 0x00000800 */
  878. #define ADC_SMPR2_SMP14_Pos (12U)
  879. #define ADC_SMPR2_SMP14_Msk (0x7U << ADC_SMPR2_SMP14_Pos) /*!< 0x00007000 */
  880. #define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk /*!< ADC channel 14 sampling time selection */
  881. #define ADC_SMPR2_SMP14_0 (0x1U << ADC_SMPR2_SMP14_Pos) /*!< 0x00001000 */
  882. #define ADC_SMPR2_SMP14_1 (0x2U << ADC_SMPR2_SMP14_Pos) /*!< 0x00002000 */
  883. #define ADC_SMPR2_SMP14_2 (0x4U << ADC_SMPR2_SMP14_Pos) /*!< 0x00004000 */
  884. #define ADC_SMPR2_SMP15_Pos (15U)
  885. #define ADC_SMPR2_SMP15_Msk (0x7U << ADC_SMPR2_SMP15_Pos) /*!< 0x00038000 */
  886. #define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk /*!< ADC channel 5 sampling time selection */
  887. #define ADC_SMPR2_SMP15_0 (0x1U << ADC_SMPR2_SMP15_Pos) /*!< 0x00008000 */
  888. #define ADC_SMPR2_SMP15_1 (0x2U << ADC_SMPR2_SMP15_Pos) /*!< 0x00010000 */
  889. #define ADC_SMPR2_SMP15_2 (0x4U << ADC_SMPR2_SMP15_Pos) /*!< 0x00020000 */
  890. #define ADC_SMPR2_SMP16_Pos (18U)
  891. #define ADC_SMPR2_SMP16_Msk (0x7U << ADC_SMPR2_SMP16_Pos) /*!< 0x001C0000 */
  892. #define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk /*!< ADC channel 16 sampling time selection */
  893. #define ADC_SMPR2_SMP16_0 (0x1U << ADC_SMPR2_SMP16_Pos) /*!< 0x00040000 */
  894. #define ADC_SMPR2_SMP16_1 (0x2U << ADC_SMPR2_SMP16_Pos) /*!< 0x00080000 */
  895. #define ADC_SMPR2_SMP16_2 (0x4U << ADC_SMPR2_SMP16_Pos) /*!< 0x00100000 */
  896. #define ADC_SMPR2_SMP17_Pos (21U)
  897. #define ADC_SMPR2_SMP17_Msk (0x7U << ADC_SMPR2_SMP17_Pos) /*!< 0x00E00000 */
  898. #define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk /*!< ADC channel 17 sampling time selection */
  899. #define ADC_SMPR2_SMP17_0 (0x1U << ADC_SMPR2_SMP17_Pos) /*!< 0x00200000 */
  900. #define ADC_SMPR2_SMP17_1 (0x2U << ADC_SMPR2_SMP17_Pos) /*!< 0x00400000 */
  901. #define ADC_SMPR2_SMP17_2 (0x4U << ADC_SMPR2_SMP17_Pos) /*!< 0x00800000 */
  902. #define ADC_SMPR2_SMP18_Pos (24U)
  903. #define ADC_SMPR2_SMP18_Msk (0x7U << ADC_SMPR2_SMP18_Pos) /*!< 0x07000000 */
  904. #define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk /*!< ADC channel 18 sampling time selection */
  905. #define ADC_SMPR2_SMP18_0 (0x1U << ADC_SMPR2_SMP18_Pos) /*!< 0x01000000 */
  906. #define ADC_SMPR2_SMP18_1 (0x2U << ADC_SMPR2_SMP18_Pos) /*!< 0x02000000 */
  907. #define ADC_SMPR2_SMP18_2 (0x4U << ADC_SMPR2_SMP18_Pos) /*!< 0x04000000 */
  908. #define ADC_SMPR2_SMP19_Pos (27U)
  909. #define ADC_SMPR2_SMP19_Msk (0x7U << ADC_SMPR2_SMP19_Pos) /*!< 0x38000000 */
  910. #define ADC_SMPR2_SMP19 ADC_SMPR2_SMP19_Msk /*!< ADC channel 19 sampling time selection */
  911. #define ADC_SMPR2_SMP19_0 (0x1U << ADC_SMPR2_SMP19_Pos) /*!< 0x08000000 */
  912. #define ADC_SMPR2_SMP19_1 (0x2U << ADC_SMPR2_SMP19_Pos) /*!< 0x10000000 */
  913. #define ADC_SMPR2_SMP19_2 (0x4U << ADC_SMPR2_SMP19_Pos) /*!< 0x20000000 */
  914. /****************** Bit definition for ADC_SMPR3 register *******************/
  915. #define ADC_SMPR3_SMP0_Pos (0U)
  916. #define ADC_SMPR3_SMP0_Msk (0x7U << ADC_SMPR3_SMP0_Pos) /*!< 0x00000007 */
  917. #define ADC_SMPR3_SMP0 ADC_SMPR3_SMP0_Msk /*!< ADC channel 0 sampling time selection */
  918. #define ADC_SMPR3_SMP0_0 (0x1U << ADC_SMPR3_SMP0_Pos) /*!< 0x00000001 */
  919. #define ADC_SMPR3_SMP0_1 (0x2U << ADC_SMPR3_SMP0_Pos) /*!< 0x00000002 */
  920. #define ADC_SMPR3_SMP0_2 (0x4U << ADC_SMPR3_SMP0_Pos) /*!< 0x00000004 */
  921. #define ADC_SMPR3_SMP1_Pos (3U)
  922. #define ADC_SMPR3_SMP1_Msk (0x7U << ADC_SMPR3_SMP1_Pos) /*!< 0x00000038 */
  923. #define ADC_SMPR3_SMP1 ADC_SMPR3_SMP1_Msk /*!< ADC channel 1 sampling time selection */
  924. #define ADC_SMPR3_SMP1_0 (0x1U << ADC_SMPR3_SMP1_Pos) /*!< 0x00000008 */
  925. #define ADC_SMPR3_SMP1_1 (0x2U << ADC_SMPR3_SMP1_Pos) /*!< 0x00000010 */
  926. #define ADC_SMPR3_SMP1_2 (0x4U << ADC_SMPR3_SMP1_Pos) /*!< 0x00000020 */
  927. #define ADC_SMPR3_SMP2_Pos (6U)
  928. #define ADC_SMPR3_SMP2_Msk (0x7U << ADC_SMPR3_SMP2_Pos) /*!< 0x000001C0 */
  929. #define ADC_SMPR3_SMP2 ADC_SMPR3_SMP2_Msk /*!< ADC channel 2 sampling time selection */
  930. #define ADC_SMPR3_SMP2_0 (0x1U << ADC_SMPR3_SMP2_Pos) /*!< 0x00000040 */
  931. #define ADC_SMPR3_SMP2_1 (0x2U << ADC_SMPR3_SMP2_Pos) /*!< 0x00000080 */
  932. #define ADC_SMPR3_SMP2_2 (0x4U << ADC_SMPR3_SMP2_Pos) /*!< 0x00000100 */
  933. #define ADC_SMPR3_SMP3_Pos (9U)
  934. #define ADC_SMPR3_SMP3_Msk (0x7U << ADC_SMPR3_SMP3_Pos) /*!< 0x00000E00 */
  935. #define ADC_SMPR3_SMP3 ADC_SMPR3_SMP3_Msk /*!< ADC channel 3 sampling time selection */
  936. #define ADC_SMPR3_SMP3_0 (0x1U << ADC_SMPR3_SMP3_Pos) /*!< 0x00000200 */
  937. #define ADC_SMPR3_SMP3_1 (0x2U << ADC_SMPR3_SMP3_Pos) /*!< 0x00000400 */
  938. #define ADC_SMPR3_SMP3_2 (0x4U << ADC_SMPR3_SMP3_Pos) /*!< 0x00000800 */
  939. #define ADC_SMPR3_SMP4_Pos (12U)
  940. #define ADC_SMPR3_SMP4_Msk (0x7U << ADC_SMPR3_SMP4_Pos) /*!< 0x00007000 */
  941. #define ADC_SMPR3_SMP4 ADC_SMPR3_SMP4_Msk /*!< ADC channel 4 sampling time selection */
  942. #define ADC_SMPR3_SMP4_0 (0x1U << ADC_SMPR3_SMP4_Pos) /*!< 0x00001000 */
  943. #define ADC_SMPR3_SMP4_1 (0x2U << ADC_SMPR3_SMP4_Pos) /*!< 0x00002000 */
  944. #define ADC_SMPR3_SMP4_2 (0x4U << ADC_SMPR3_SMP4_Pos) /*!< 0x00004000 */
  945. #define ADC_SMPR3_SMP5_Pos (15U)
  946. #define ADC_SMPR3_SMP5_Msk (0x7U << ADC_SMPR3_SMP5_Pos) /*!< 0x00038000 */
  947. #define ADC_SMPR3_SMP5 ADC_SMPR3_SMP5_Msk /*!< ADC channel 5 sampling time selection */
  948. #define ADC_SMPR3_SMP5_0 (0x1U << ADC_SMPR3_SMP5_Pos) /*!< 0x00008000 */
  949. #define ADC_SMPR3_SMP5_1 (0x2U << ADC_SMPR3_SMP5_Pos) /*!< 0x00010000 */
  950. #define ADC_SMPR3_SMP5_2 (0x4U << ADC_SMPR3_SMP5_Pos) /*!< 0x00020000 */
  951. #define ADC_SMPR3_SMP6_Pos (18U)
  952. #define ADC_SMPR3_SMP6_Msk (0x7U << ADC_SMPR3_SMP6_Pos) /*!< 0x001C0000 */
  953. #define ADC_SMPR3_SMP6 ADC_SMPR3_SMP6_Msk /*!< ADC channel 6 sampling time selection */
  954. #define ADC_SMPR3_SMP6_0 (0x1U << ADC_SMPR3_SMP6_Pos) /*!< 0x00040000 */
  955. #define ADC_SMPR3_SMP6_1 (0x2U << ADC_SMPR3_SMP6_Pos) /*!< 0x00080000 */
  956. #define ADC_SMPR3_SMP6_2 (0x4U << ADC_SMPR3_SMP6_Pos) /*!< 0x00100000 */
  957. #define ADC_SMPR3_SMP7_Pos (21U)
  958. #define ADC_SMPR3_SMP7_Msk (0x7U << ADC_SMPR3_SMP7_Pos) /*!< 0x00E00000 */
  959. #define ADC_SMPR3_SMP7 ADC_SMPR3_SMP7_Msk /*!< ADC channel 7 sampling time selection */
  960. #define ADC_SMPR3_SMP7_0 (0x1U << ADC_SMPR3_SMP7_Pos) /*!< 0x00200000 */
  961. #define ADC_SMPR3_SMP7_1 (0x2U << ADC_SMPR3_SMP7_Pos) /*!< 0x00400000 */
  962. #define ADC_SMPR3_SMP7_2 (0x4U << ADC_SMPR3_SMP7_Pos) /*!< 0x00800000 */
  963. #define ADC_SMPR3_SMP8_Pos (24U)
  964. #define ADC_SMPR3_SMP8_Msk (0x7U << ADC_SMPR3_SMP8_Pos) /*!< 0x07000000 */
  965. #define ADC_SMPR3_SMP8 ADC_SMPR3_SMP8_Msk /*!< ADC channel 8 sampling time selection */
  966. #define ADC_SMPR3_SMP8_0 (0x1U << ADC_SMPR3_SMP8_Pos) /*!< 0x01000000 */
  967. #define ADC_SMPR3_SMP8_1 (0x2U << ADC_SMPR3_SMP8_Pos) /*!< 0x02000000 */
  968. #define ADC_SMPR3_SMP8_2 (0x4U << ADC_SMPR3_SMP8_Pos) /*!< 0x04000000 */
  969. #define ADC_SMPR3_SMP9_Pos (27U)
  970. #define ADC_SMPR3_SMP9_Msk (0x7U << ADC_SMPR3_SMP9_Pos) /*!< 0x38000000 */
  971. #define ADC_SMPR3_SMP9 ADC_SMPR3_SMP9_Msk /*!< ADC channel 9 sampling time selection */
  972. #define ADC_SMPR3_SMP9_0 (0x1U << ADC_SMPR3_SMP9_Pos) /*!< 0x08000000 */
  973. #define ADC_SMPR3_SMP9_1 (0x2U << ADC_SMPR3_SMP9_Pos) /*!< 0x10000000 */
  974. #define ADC_SMPR3_SMP9_2 (0x4U << ADC_SMPR3_SMP9_Pos) /*!< 0x20000000 */
  975. /****************** Bit definition for ADC_JOFR1 register *******************/
  976. #define ADC_JOFR1_JOFFSET1_Pos (0U)
  977. #define ADC_JOFR1_JOFFSET1_Msk (0xFFFU << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */
  978. #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!< ADC group injected sequencer rank 1 offset value */
  979. /****************** Bit definition for ADC_JOFR2 register *******************/
  980. #define ADC_JOFR2_JOFFSET2_Pos (0U)
  981. #define ADC_JOFR2_JOFFSET2_Msk (0xFFFU << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */
  982. #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!< ADC group injected sequencer rank 2 offset value */
  983. /****************** Bit definition for ADC_JOFR3 register *******************/
  984. #define ADC_JOFR3_JOFFSET3_Pos (0U)
  985. #define ADC_JOFR3_JOFFSET3_Msk (0xFFFU << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */
  986. #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!< ADC group injected sequencer rank 3 offset value */
  987. /****************** Bit definition for ADC_JOFR4 register *******************/
  988. #define ADC_JOFR4_JOFFSET4_Pos (0U)
  989. #define ADC_JOFR4_JOFFSET4_Msk (0xFFFU << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */
  990. #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!< ADC group injected sequencer rank 4 offset value */
  991. /******************* Bit definition for ADC_HTR register ********************/
  992. #define ADC_HTR_HT_Pos (0U)
  993. #define ADC_HTR_HT_Msk (0xFFFU << ADC_HTR_HT_Pos) /*!< 0x00000FFF */
  994. #define ADC_HTR_HT ADC_HTR_HT_Msk /*!< ADC analog watchdog 1 threshold high */
  995. /******************* Bit definition for ADC_LTR register ********************/
  996. #define ADC_LTR_LT_Pos (0U)
  997. #define ADC_LTR_LT_Msk (0xFFFU << ADC_LTR_LT_Pos) /*!< 0x00000FFF */
  998. #define ADC_LTR_LT ADC_LTR_LT_Msk /*!< ADC analog watchdog 1 threshold low */
  999. /******************* Bit definition for ADC_SQR1 register *******************/
  1000. #define ADC_SQR1_L_Pos (20U)
  1001. #define ADC_SQR1_L_Msk (0x1FU << ADC_SQR1_L_Pos) /*!< 0x01F00000 */
  1002. #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */
  1003. #define ADC_SQR1_L_0 (0x01U << ADC_SQR1_L_Pos) /*!< 0x00100000 */
  1004. #define ADC_SQR1_L_1 (0x02U << ADC_SQR1_L_Pos) /*!< 0x00200000 */
  1005. #define ADC_SQR1_L_2 (0x04U << ADC_SQR1_L_Pos) /*!< 0x00400000 */
  1006. #define ADC_SQR1_L_3 (0x08U << ADC_SQR1_L_Pos) /*!< 0x00800000 */
  1007. #define ADC_SQR1_L_4 (0x10U << ADC_SQR1_L_Pos) /*!< 0x01000000 */
  1008. #define ADC_SQR1_SQ27_Pos (10U)
  1009. #define ADC_SQR1_SQ27_Msk (0x1FU << ADC_SQR1_SQ27_Pos) /*!< 0x00007C00 */
  1010. #define ADC_SQR1_SQ27 ADC_SQR1_SQ27_Msk /*!< ADC group regular sequencer rank 27 */
  1011. #define ADC_SQR1_SQ27_0 (0x01U << ADC_SQR1_SQ27_Pos) /*!< 0x00000400 */
  1012. #define ADC_SQR1_SQ27_1 (0x02U << ADC_SQR1_SQ27_Pos) /*!< 0x00000800 */
  1013. #define ADC_SQR1_SQ27_2 (0x04U << ADC_SQR1_SQ27_Pos) /*!< 0x00001000 */
  1014. #define ADC_SQR1_SQ27_3 (0x08U << ADC_SQR1_SQ27_Pos) /*!< 0x00002000 */
  1015. #define ADC_SQR1_SQ27_4 (0x10U << ADC_SQR1_SQ27_Pos) /*!< 0x00004000 */
  1016. #define ADC_SQR1_SQ26_Pos (5U)
  1017. #define ADC_SQR1_SQ26_Msk (0x1FU << ADC_SQR1_SQ26_Pos) /*!< 0x000003E0 */
  1018. #define ADC_SQR1_SQ26 ADC_SQR1_SQ26_Msk /*!< ADC group regular sequencer rank 26 */
  1019. #define ADC_SQR1_SQ26_0 (0x01U << ADC_SQR1_SQ26_Pos) /*!< 0x00000020 */
  1020. #define ADC_SQR1_SQ26_1 (0x02U << ADC_SQR1_SQ26_Pos) /*!< 0x00000040 */
  1021. #define ADC_SQR1_SQ26_2 (0x04U << ADC_SQR1_SQ26_Pos) /*!< 0x00000080 */
  1022. #define ADC_SQR1_SQ26_3 (0x08U << ADC_SQR1_SQ26_Pos) /*!< 0x00000100 */
  1023. #define ADC_SQR1_SQ26_4 (0x10U << ADC_SQR1_SQ26_Pos) /*!< 0x00000200 */
  1024. #define ADC_SQR1_SQ25_Pos (0U)
  1025. #define ADC_SQR1_SQ25_Msk (0x1FU << ADC_SQR1_SQ25_Pos) /*!< 0x0000001F */
  1026. #define ADC_SQR1_SQ25 ADC_SQR1_SQ25_Msk /*!< ADC group regular sequencer rank 25 */
  1027. #define ADC_SQR1_SQ25_0 (0x01U << ADC_SQR1_SQ25_Pos) /*!< 0x00000001 */
  1028. #define ADC_SQR1_SQ25_1 (0x02U << ADC_SQR1_SQ25_Pos) /*!< 0x00000002 */
  1029. #define ADC_SQR1_SQ25_2 (0x04U << ADC_SQR1_SQ25_Pos) /*!< 0x00000004 */
  1030. #define ADC_SQR1_SQ25_3 (0x08U << ADC_SQR1_SQ25_Pos) /*!< 0x00000008 */
  1031. #define ADC_SQR1_SQ25_4 (0x10U << ADC_SQR1_SQ25_Pos) /*!< 0x00000010 */
  1032. /******************* Bit definition for ADC_SQR2 register *******************/
  1033. #define ADC_SQR2_SQ19_Pos (0U)
  1034. #define ADC_SQR2_SQ19_Msk (0x1FU << ADC_SQR2_SQ19_Pos) /*!< 0x0000001F */
  1035. #define ADC_SQR2_SQ19 ADC_SQR2_SQ19_Msk /*!< ADC group regular sequencer rank 19 */
  1036. #define ADC_SQR2_SQ19_0 (0x01U << ADC_SQR2_SQ19_Pos) /*!< 0x00000001 */
  1037. #define ADC_SQR2_SQ19_1 (0x02U << ADC_SQR2_SQ19_Pos) /*!< 0x00000002 */
  1038. #define ADC_SQR2_SQ19_2 (0x04U << ADC_SQR2_SQ19_Pos) /*!< 0x00000004 */
  1039. #define ADC_SQR2_SQ19_3 (0x08U << ADC_SQR2_SQ19_Pos) /*!< 0x00000008 */
  1040. #define ADC_SQR2_SQ19_4 (0x10U << ADC_SQR2_SQ19_Pos) /*!< 0x00000010 */
  1041. #define ADC_SQR2_SQ20_Pos (5U)
  1042. #define ADC_SQR2_SQ20_Msk (0x1FU << ADC_SQR2_SQ20_Pos) /*!< 0x000003E0 */
  1043. #define ADC_SQR2_SQ20 ADC_SQR2_SQ20_Msk /*!< ADC group regular sequencer rank 20 */
  1044. #define ADC_SQR2_SQ20_0 (0x01U << ADC_SQR2_SQ20_Pos) /*!< 0x00000020 */
  1045. #define ADC_SQR2_SQ20_1 (0x02U << ADC_SQR2_SQ20_Pos) /*!< 0x00000040 */
  1046. #define ADC_SQR2_SQ20_2 (0x04U << ADC_SQR2_SQ20_Pos) /*!< 0x00000080 */
  1047. #define ADC_SQR2_SQ20_3 (0x08U << ADC_SQR2_SQ20_Pos) /*!< 0x00000100 */
  1048. #define ADC_SQR2_SQ20_4 (0x10U << ADC_SQR2_SQ20_Pos) /*!< 0x00000200 */
  1049. #define ADC_SQR2_SQ21_Pos (10U)
  1050. #define ADC_SQR2_SQ21_Msk (0x1FU << ADC_SQR2_SQ21_Pos) /*!< 0x00007C00 */
  1051. #define ADC_SQR2_SQ21 ADC_SQR2_SQ21_Msk /*!< ADC group regular sequencer rank 21 */
  1052. #define ADC_SQR2_SQ21_0 (0x01U << ADC_SQR2_SQ21_Pos) /*!< 0x00000400 */
  1053. #define ADC_SQR2_SQ21_1 (0x02U << ADC_SQR2_SQ21_Pos) /*!< 0x00000800 */
  1054. #define ADC_SQR2_SQ21_2 (0x04U << ADC_SQR2_SQ21_Pos) /*!< 0x00001000 */
  1055. #define ADC_SQR2_SQ21_3 (0x08U << ADC_SQR2_SQ21_Pos) /*!< 0x00002000 */
  1056. #define ADC_SQR2_SQ21_4 (0x10U << ADC_SQR2_SQ21_Pos) /*!< 0x00004000 */
  1057. #define ADC_SQR2_SQ22_Pos (15U)
  1058. #define ADC_SQR2_SQ22_Msk (0x1FU << ADC_SQR2_SQ22_Pos) /*!< 0x000F8000 */
  1059. #define ADC_SQR2_SQ22 ADC_SQR2_SQ22_Msk /*!< ADC group regular sequencer rank 22 */
  1060. #define ADC_SQR2_SQ22_0 (0x01U << ADC_SQR2_SQ22_Pos) /*!< 0x00008000 */
  1061. #define ADC_SQR2_SQ22_1 (0x02U << ADC_SQR2_SQ22_Pos) /*!< 0x00010000 */
  1062. #define ADC_SQR2_SQ22_2 (0x04U << ADC_SQR2_SQ22_Pos) /*!< 0x00020000 */
  1063. #define ADC_SQR2_SQ22_3 (0x08U << ADC_SQR2_SQ22_Pos) /*!< 0x00040000 */
  1064. #define ADC_SQR2_SQ22_4 (0x10U << ADC_SQR2_SQ22_Pos) /*!< 0x00080000 */
  1065. #define ADC_SQR2_SQ23_Pos (20U)
  1066. #define ADC_SQR2_SQ23_Msk (0x1FU << ADC_SQR2_SQ23_Pos) /*!< 0x01F00000 */
  1067. #define ADC_SQR2_SQ23 ADC_SQR2_SQ23_Msk /*!< ADC group regular sequencer rank 23 */
  1068. #define ADC_SQR2_SQ23_0 (0x01U << ADC_SQR2_SQ23_Pos) /*!< 0x00100000 */
  1069. #define ADC_SQR2_SQ23_1 (0x02U << ADC_SQR2_SQ23_Pos) /*!< 0x00200000 */
  1070. #define ADC_SQR2_SQ23_2 (0x04U << ADC_SQR2_SQ23_Pos) /*!< 0x00400000 */
  1071. #define ADC_SQR2_SQ23_3 (0x08U << ADC_SQR2_SQ23_Pos) /*!< 0x00800000 */
  1072. #define ADC_SQR2_SQ23_4 (0x10U << ADC_SQR2_SQ23_Pos) /*!< 0x01000000 */
  1073. #define ADC_SQR2_SQ24_Pos (25U)
  1074. #define ADC_SQR2_SQ24_Msk (0x1FU << ADC_SQR2_SQ24_Pos) /*!< 0x3E000000 */
  1075. #define ADC_SQR2_SQ24 ADC_SQR2_SQ24_Msk /*!< ADC group regular sequencer rank 24 */
  1076. #define ADC_SQR2_SQ24_0 (0x01U << ADC_SQR2_SQ24_Pos) /*!< 0x02000000 */
  1077. #define ADC_SQR2_SQ24_1 (0x02U << ADC_SQR2_SQ24_Pos) /*!< 0x04000000 */
  1078. #define ADC_SQR2_SQ24_2 (0x04U << ADC_SQR2_SQ24_Pos) /*!< 0x08000000 */
  1079. #define ADC_SQR2_SQ24_3 (0x08U << ADC_SQR2_SQ24_Pos) /*!< 0x10000000 */
  1080. #define ADC_SQR2_SQ24_4 (0x10U << ADC_SQR2_SQ24_Pos) /*!< 0x20000000 */
  1081. /******************* Bit definition for ADC_SQR3 register *******************/
  1082. #define ADC_SQR3_SQ13_Pos (0U)
  1083. #define ADC_SQR3_SQ13_Msk (0x1FU << ADC_SQR3_SQ13_Pos) /*!< 0x0000001F */
  1084. #define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk /*!< ADC group regular sequencer rank 13 */
  1085. #define ADC_SQR3_SQ13_0 (0x01U << ADC_SQR3_SQ13_Pos) /*!< 0x00000001 */
  1086. #define ADC_SQR3_SQ13_1 (0x02U << ADC_SQR3_SQ13_Pos) /*!< 0x00000002 */
  1087. #define ADC_SQR3_SQ13_2 (0x04U << ADC_SQR3_SQ13_Pos) /*!< 0x00000004 */
  1088. #define ADC_SQR3_SQ13_3 (0x08U << ADC_SQR3_SQ13_Pos) /*!< 0x00000008 */
  1089. #define ADC_SQR3_SQ13_4 (0x10U << ADC_SQR3_SQ13_Pos) /*!< 0x00000010 */
  1090. #define ADC_SQR3_SQ14_Pos (5U)
  1091. #define ADC_SQR3_SQ14_Msk (0x1FU << ADC_SQR3_SQ14_Pos) /*!< 0x000003E0 */
  1092. #define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk /*!< ADC group regular sequencer rank 14 */
  1093. #define ADC_SQR3_SQ14_0 (0x01U << ADC_SQR3_SQ14_Pos) /*!< 0x00000020 */
  1094. #define ADC_SQR3_SQ14_1 (0x02U << ADC_SQR3_SQ14_Pos) /*!< 0x00000040 */
  1095. #define ADC_SQR3_SQ14_2 (0x04U << ADC_SQR3_SQ14_Pos) /*!< 0x00000080 */
  1096. #define ADC_SQR3_SQ14_3 (0x08U << ADC_SQR3_SQ14_Pos) /*!< 0x00000100 */
  1097. #define ADC_SQR3_SQ14_4 (0x10U << ADC_SQR3_SQ14_Pos) /*!< 0x00000200 */
  1098. #define ADC_SQR3_SQ15_Pos (10U)
  1099. #define ADC_SQR3_SQ15_Msk (0x1FU << ADC_SQR3_SQ15_Pos) /*!< 0x00007C00 */
  1100. #define ADC_SQR3_SQ15 ADC_SQR3_SQ15_Msk /*!< ADC group regular sequencer rank 15 */
  1101. #define ADC_SQR3_SQ15_0 (0x01U << ADC_SQR3_SQ15_Pos) /*!< 0x00000400 */
  1102. #define ADC_SQR3_SQ15_1 (0x02U << ADC_SQR3_SQ15_Pos) /*!< 0x00000800 */
  1103. #define ADC_SQR3_SQ15_2 (0x04U << ADC_SQR3_SQ15_Pos) /*!< 0x00001000 */
  1104. #define ADC_SQR3_SQ15_3 (0x08U << ADC_SQR3_SQ15_Pos) /*!< 0x00002000 */
  1105. #define ADC_SQR3_SQ15_4 (0x10U << ADC_SQR3_SQ15_Pos) /*!< 0x00004000 */
  1106. #define ADC_SQR3_SQ16_Pos (15U)
  1107. #define ADC_SQR3_SQ16_Msk (0x1FU << ADC_SQR3_SQ16_Pos) /*!< 0x000F8000 */
  1108. #define ADC_SQR3_SQ16 ADC_SQR3_SQ16_Msk /*!< ADC group regular sequencer rank 16 */
  1109. #define ADC_SQR3_SQ16_0 (0x01U << ADC_SQR3_SQ16_Pos) /*!< 0x00008000 */
  1110. #define ADC_SQR3_SQ16_1 (0x02U << ADC_SQR3_SQ16_Pos) /*!< 0x00010000 */
  1111. #define ADC_SQR3_SQ16_2 (0x04U << ADC_SQR3_SQ16_Pos) /*!< 0x00020000 */
  1112. #define ADC_SQR3_SQ16_3 (0x08U << ADC_SQR3_SQ16_Pos) /*!< 0x00040000 */
  1113. #define ADC_SQR3_SQ16_4 (0x10U << ADC_SQR3_SQ16_Pos) /*!< 0x00080000 */
  1114. #define ADC_SQR3_SQ17_Pos (20U)
  1115. #define ADC_SQR3_SQ17_Msk (0x1FU << ADC_SQR3_SQ17_Pos) /*!< 0x01F00000 */
  1116. #define ADC_SQR3_SQ17 ADC_SQR3_SQ17_Msk /*!< ADC group regular sequencer rank 17 */
  1117. #define ADC_SQR3_SQ17_0 (0x01U << ADC_SQR3_SQ17_Pos) /*!< 0x00100000 */
  1118. #define ADC_SQR3_SQ17_1 (0x02U << ADC_SQR3_SQ17_Pos) /*!< 0x00200000 */
  1119. #define ADC_SQR3_SQ17_2 (0x04U << ADC_SQR3_SQ17_Pos) /*!< 0x00400000 */
  1120. #define ADC_SQR3_SQ17_3 (0x08U << ADC_SQR3_SQ17_Pos) /*!< 0x00800000 */
  1121. #define ADC_SQR3_SQ17_4 (0x10U << ADC_SQR3_SQ17_Pos) /*!< 0x01000000 */
  1122. #define ADC_SQR3_SQ18_Pos (25U)
  1123. #define ADC_SQR3_SQ18_Msk (0x1FU << ADC_SQR3_SQ18_Pos) /*!< 0x3E000000 */
  1124. #define ADC_SQR3_SQ18 ADC_SQR3_SQ18_Msk /*!< ADC group regular sequencer rank 18 */
  1125. #define ADC_SQR3_SQ18_0 (0x01U << ADC_SQR3_SQ18_Pos) /*!< 0x02000000 */
  1126. #define ADC_SQR3_SQ18_1 (0x02U << ADC_SQR3_SQ18_Pos) /*!< 0x04000000 */
  1127. #define ADC_SQR3_SQ18_2 (0x04U << ADC_SQR3_SQ18_Pos) /*!< 0x08000000 */
  1128. #define ADC_SQR3_SQ18_3 (0x08U << ADC_SQR3_SQ18_Pos) /*!< 0x10000000 */
  1129. #define ADC_SQR3_SQ18_4 (0x10U << ADC_SQR3_SQ18_Pos) /*!< 0x20000000 */
  1130. /******************* Bit definition for ADC_SQR4 register *******************/
  1131. #define ADC_SQR4_SQ7_Pos (0U)
  1132. #define ADC_SQR4_SQ7_Msk (0x1FU << ADC_SQR4_SQ7_Pos) /*!< 0x0000001F */
  1133. #define ADC_SQR4_SQ7 ADC_SQR4_SQ7_Msk /*!< ADC group regular sequencer rank 7 */
  1134. #define ADC_SQR4_SQ7_0 (0x01U << ADC_SQR4_SQ7_Pos) /*!< 0x00000001 */
  1135. #define ADC_SQR4_SQ7_1 (0x02U << ADC_SQR4_SQ7_Pos) /*!< 0x00000002 */
  1136. #define ADC_SQR4_SQ7_2 (0x04U << ADC_SQR4_SQ7_Pos) /*!< 0x00000004 */
  1137. #define ADC_SQR4_SQ7_3 (0x08U << ADC_SQR4_SQ7_Pos) /*!< 0x00000008 */
  1138. #define ADC_SQR4_SQ7_4 (0x10U << ADC_SQR4_SQ7_Pos) /*!< 0x00000010 */
  1139. #define ADC_SQR4_SQ8_Pos (5U)
  1140. #define ADC_SQR4_SQ8_Msk (0x1FU << ADC_SQR4_SQ8_Pos) /*!< 0x000003E0 */
  1141. #define ADC_SQR4_SQ8 ADC_SQR4_SQ8_Msk /*!< ADC group regular sequencer rank 8 */
  1142. #define ADC_SQR4_SQ8_0 (0x01U << ADC_SQR4_SQ8_Pos) /*!< 0x00000020 */
  1143. #define ADC_SQR4_SQ8_1 (0x02U << ADC_SQR4_SQ8_Pos) /*!< 0x00000040 */
  1144. #define ADC_SQR4_SQ8_2 (0x04U << ADC_SQR4_SQ8_Pos) /*!< 0x00000080 */
  1145. #define ADC_SQR4_SQ8_3 (0x08U << ADC_SQR4_SQ8_Pos) /*!< 0x00000100 */
  1146. #define ADC_SQR4_SQ8_4 (0x10U << ADC_SQR4_SQ8_Pos) /*!< 0x00000200 */
  1147. #define ADC_SQR4_SQ9_Pos (10U)
  1148. #define ADC_SQR4_SQ9_Msk (0x1FU << ADC_SQR4_SQ9_Pos) /*!< 0x00007C00 */
  1149. #define ADC_SQR4_SQ9 ADC_SQR4_SQ9_Msk /*!< ADC group regular sequencer rank 9 */
  1150. #define ADC_SQR4_SQ9_0 (0x01U << ADC_SQR4_SQ9_Pos) /*!< 0x00000400 */
  1151. #define ADC_SQR4_SQ9_1 (0x02U << ADC_SQR4_SQ9_Pos) /*!< 0x00000800 */
  1152. #define ADC_SQR4_SQ9_2 (0x04U << ADC_SQR4_SQ9_Pos) /*!< 0x00001000 */
  1153. #define ADC_SQR4_SQ9_3 (0x08U << ADC_SQR4_SQ9_Pos) /*!< 0x00002000 */
  1154. #define ADC_SQR4_SQ9_4 (0x10U << ADC_SQR4_SQ9_Pos) /*!< 0x00004000 */
  1155. #define ADC_SQR4_SQ10_Pos (15U)
  1156. #define ADC_SQR4_SQ10_Msk (0x1FU << ADC_SQR4_SQ10_Pos) /*!< 0x000F8000 */
  1157. #define ADC_SQR4_SQ10 ADC_SQR4_SQ10_Msk /*!< ADC group regular sequencer rank 10 */
  1158. #define ADC_SQR4_SQ10_0 (0x01U << ADC_SQR4_SQ10_Pos) /*!< 0x00008000 */
  1159. #define ADC_SQR4_SQ10_1 (0x02U << ADC_SQR4_SQ10_Pos) /*!< 0x00010000 */
  1160. #define ADC_SQR4_SQ10_2 (0x04U << ADC_SQR4_SQ10_Pos) /*!< 0x00020000 */
  1161. #define ADC_SQR4_SQ10_3 (0x08U << ADC_SQR4_SQ10_Pos) /*!< 0x00040000 */
  1162. #define ADC_SQR4_SQ10_4 (0x10U << ADC_SQR4_SQ10_Pos) /*!< 0x00080000 */
  1163. #define ADC_SQR4_SQ11_Pos (20U)
  1164. #define ADC_SQR4_SQ11_Msk (0x1FU << ADC_SQR4_SQ11_Pos) /*!< 0x01F00000 */
  1165. #define ADC_SQR4_SQ11 ADC_SQR4_SQ11_Msk /*!< ADC group regular sequencer rank 11 */
  1166. #define ADC_SQR4_SQ11_0 (0x01U << ADC_SQR4_SQ11_Pos) /*!< 0x00100000 */
  1167. #define ADC_SQR4_SQ11_1 (0x02U << ADC_SQR4_SQ11_Pos) /*!< 0x00200000 */
  1168. #define ADC_SQR4_SQ11_2 (0x04U << ADC_SQR4_SQ11_Pos) /*!< 0x00400000 */
  1169. #define ADC_SQR4_SQ11_3 (0x08U << ADC_SQR4_SQ11_Pos) /*!< 0x00800000 */
  1170. #define ADC_SQR4_SQ11_4 (0x10U << ADC_SQR4_SQ11_Pos) /*!< 0x01000000 */
  1171. #define ADC_SQR4_SQ12_Pos (25U)
  1172. #define ADC_SQR4_SQ12_Msk (0x1FU << ADC_SQR4_SQ12_Pos) /*!< 0x3E000000 */
  1173. #define ADC_SQR4_SQ12 ADC_SQR4_SQ12_Msk /*!< ADC group regular sequencer rank 12 */
  1174. #define ADC_SQR4_SQ12_0 (0x01U << ADC_SQR4_SQ12_Pos) /*!< 0x02000000 */
  1175. #define ADC_SQR4_SQ12_1 (0x02U << ADC_SQR4_SQ12_Pos) /*!< 0x04000000 */
  1176. #define ADC_SQR4_SQ12_2 (0x04U << ADC_SQR4_SQ12_Pos) /*!< 0x08000000 */
  1177. #define ADC_SQR4_SQ12_3 (0x08U << ADC_SQR4_SQ12_Pos) /*!< 0x10000000 */
  1178. #define ADC_SQR4_SQ12_4 (0x10U << ADC_SQR4_SQ12_Pos) /*!< 0x20000000 */
  1179. /******************* Bit definition for ADC_SQR5 register *******************/
  1180. #define ADC_SQR5_SQ1_Pos (0U)
  1181. #define ADC_SQR5_SQ1_Msk (0x1FU << ADC_SQR5_SQ1_Pos) /*!< 0x0000001F */
  1182. #define ADC_SQR5_SQ1 ADC_SQR5_SQ1_Msk /*!< ADC group regular sequencer rank 1 */
  1183. #define ADC_SQR5_SQ1_0 (0x01U << ADC_SQR5_SQ1_Pos) /*!< 0x00000001 */
  1184. #define ADC_SQR5_SQ1_1 (0x02U << ADC_SQR5_SQ1_Pos) /*!< 0x00000002 */
  1185. #define ADC_SQR5_SQ1_2 (0x04U << ADC_SQR5_SQ1_Pos) /*!< 0x00000004 */
  1186. #define ADC_SQR5_SQ1_3 (0x08U << ADC_SQR5_SQ1_Pos) /*!< 0x00000008 */
  1187. #define ADC_SQR5_SQ1_4 (0x10U << ADC_SQR5_SQ1_Pos) /*!< 0x00000010 */
  1188. #define ADC_SQR5_SQ2_Pos (5U)
  1189. #define ADC_SQR5_SQ2_Msk (0x1FU << ADC_SQR5_SQ2_Pos) /*!< 0x000003E0 */
  1190. #define ADC_SQR5_SQ2 ADC_SQR5_SQ2_Msk /*!< ADC group regular sequencer rank 2 */
  1191. #define ADC_SQR5_SQ2_0 (0x01U << ADC_SQR5_SQ2_Pos) /*!< 0x00000020 */
  1192. #define ADC_SQR5_SQ2_1 (0x02U << ADC_SQR5_SQ2_Pos) /*!< 0x00000040 */
  1193. #define ADC_SQR5_SQ2_2 (0x04U << ADC_SQR5_SQ2_Pos) /*!< 0x00000080 */
  1194. #define ADC_SQR5_SQ2_3 (0x08U << ADC_SQR5_SQ2_Pos) /*!< 0x00000100 */
  1195. #define ADC_SQR5_SQ2_4 (0x10U << ADC_SQR5_SQ2_Pos) /*!< 0x00000200 */
  1196. #define ADC_SQR5_SQ3_Pos (10U)
  1197. #define ADC_SQR5_SQ3_Msk (0x1FU << ADC_SQR5_SQ3_Pos) /*!< 0x00007C00 */
  1198. #define ADC_SQR5_SQ3 ADC_SQR5_SQ3_Msk /*!< ADC group regular sequencer rank 3 */
  1199. #define ADC_SQR5_SQ3_0 (0x01U << ADC_SQR5_SQ3_Pos) /*!< 0x00000400 */
  1200. #define ADC_SQR5_SQ3_1 (0x02U << ADC_SQR5_SQ3_Pos) /*!< 0x00000800 */
  1201. #define ADC_SQR5_SQ3_2 (0x04U << ADC_SQR5_SQ3_Pos) /*!< 0x00001000 */
  1202. #define ADC_SQR5_SQ3_3 (0x08U << ADC_SQR5_SQ3_Pos) /*!< 0x00002000 */
  1203. #define ADC_SQR5_SQ3_4 (0x10U << ADC_SQR5_SQ3_Pos) /*!< 0x00004000 */
  1204. #define ADC_SQR5_SQ4_Pos (15U)
  1205. #define ADC_SQR5_SQ4_Msk (0x1FU << ADC_SQR5_SQ4_Pos) /*!< 0x000F8000 */
  1206. #define ADC_SQR5_SQ4 ADC_SQR5_SQ4_Msk /*!< ADC group regular sequencer rank 4 */
  1207. #define ADC_SQR5_SQ4_0 (0x01U << ADC_SQR5_SQ4_Pos) /*!< 0x00008000 */
  1208. #define ADC_SQR5_SQ4_1 (0x02U << ADC_SQR5_SQ4_Pos) /*!< 0x00010000 */
  1209. #define ADC_SQR5_SQ4_2 (0x04U << ADC_SQR5_SQ4_Pos) /*!< 0x00020000 */
  1210. #define ADC_SQR5_SQ4_3 (0x08U << ADC_SQR5_SQ4_Pos) /*!< 0x00040000 */
  1211. #define ADC_SQR5_SQ4_4 (0x10U << ADC_SQR5_SQ4_Pos) /*!< 0x00080000 */
  1212. #define ADC_SQR5_SQ5_Pos (20U)
  1213. #define ADC_SQR5_SQ5_Msk (0x1FU << ADC_SQR5_SQ5_Pos) /*!< 0x01F00000 */
  1214. #define ADC_SQR5_SQ5 ADC_SQR5_SQ5_Msk /*!< ADC group regular sequencer rank 5 */
  1215. #define ADC_SQR5_SQ5_0 (0x01U << ADC_SQR5_SQ5_Pos) /*!< 0x00100000 */
  1216. #define ADC_SQR5_SQ5_1 (0x02U << ADC_SQR5_SQ5_Pos) /*!< 0x00200000 */
  1217. #define ADC_SQR5_SQ5_2 (0x04U << ADC_SQR5_SQ5_Pos) /*!< 0x00400000 */
  1218. #define ADC_SQR5_SQ5_3 (0x08U << ADC_SQR5_SQ5_Pos) /*!< 0x00800000 */
  1219. #define ADC_SQR5_SQ5_4 (0x10U << ADC_SQR5_SQ5_Pos) /*!< 0x01000000 */
  1220. #define ADC_SQR5_SQ6_Pos (25U)
  1221. #define ADC_SQR5_SQ6_Msk (0x1FU << ADC_SQR5_SQ6_Pos) /*!< 0x3E000000 */
  1222. #define ADC_SQR5_SQ6 ADC_SQR5_SQ6_Msk /*!< ADC group regular sequencer rank 6 */
  1223. #define ADC_SQR5_SQ6_0 (0x01U << ADC_SQR5_SQ6_Pos) /*!< 0x02000000 */
  1224. #define ADC_SQR5_SQ6_1 (0x02U << ADC_SQR5_SQ6_Pos) /*!< 0x04000000 */
  1225. #define ADC_SQR5_SQ6_2 (0x04U << ADC_SQR5_SQ6_Pos) /*!< 0x08000000 */
  1226. #define ADC_SQR5_SQ6_3 (0x08U << ADC_SQR5_SQ6_Pos) /*!< 0x10000000 */
  1227. #define ADC_SQR5_SQ6_4 (0x10U << ADC_SQR5_SQ6_Pos) /*!< 0x20000000 */
  1228. /******************* Bit definition for ADC_JSQR register *******************/
  1229. #define ADC_JSQR_JSQ1_Pos (0U)
  1230. #define ADC_JSQR_JSQ1_Msk (0x1FU << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */
  1231. #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */
  1232. #define ADC_JSQR_JSQ1_0 (0x01U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */
  1233. #define ADC_JSQR_JSQ1_1 (0x02U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */
  1234. #define ADC_JSQR_JSQ1_2 (0x04U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */
  1235. #define ADC_JSQR_JSQ1_3 (0x08U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */
  1236. #define ADC_JSQR_JSQ1_4 (0x10U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */
  1237. #define ADC_JSQR_JSQ2_Pos (5U)
  1238. #define ADC_JSQR_JSQ2_Msk (0x1FU << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */
  1239. #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */
  1240. #define ADC_JSQR_JSQ2_0 (0x01U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */
  1241. #define ADC_JSQR_JSQ2_1 (0x02U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */
  1242. #define ADC_JSQR_JSQ2_2 (0x04U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */
  1243. #define ADC_JSQR_JSQ2_3 (0x08U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */
  1244. #define ADC_JSQR_JSQ2_4 (0x10U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */
  1245. #define ADC_JSQR_JSQ3_Pos (10U)
  1246. #define ADC_JSQR_JSQ3_Msk (0x1FU << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */
  1247. #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */
  1248. #define ADC_JSQR_JSQ3_0 (0x01U << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */
  1249. #define ADC_JSQR_JSQ3_1 (0x02U << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */
  1250. #define ADC_JSQR_JSQ3_2 (0x04U << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */
  1251. #define ADC_JSQR_JSQ3_3 (0x08U << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */
  1252. #define ADC_JSQR_JSQ3_4 (0x10U << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */
  1253. #define ADC_JSQR_JSQ4_Pos (15U)
  1254. #define ADC_JSQR_JSQ4_Msk (0x1FU << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */
  1255. #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */
  1256. #define ADC_JSQR_JSQ4_0 (0x01U << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */
  1257. #define ADC_JSQR_JSQ4_1 (0x02U << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */
  1258. #define ADC_JSQR_JSQ4_2 (0x04U << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */
  1259. #define ADC_JSQR_JSQ4_3 (0x08U << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */
  1260. #define ADC_JSQR_JSQ4_4 (0x10U << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */
  1261. #define ADC_JSQR_JL_Pos (20U)
  1262. #define ADC_JSQR_JL_Msk (0x3U << ADC_JSQR_JL_Pos) /*!< 0x00300000 */
  1263. #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */
  1264. #define ADC_JSQR_JL_0 (0x1U << ADC_JSQR_JL_Pos) /*!< 0x00100000 */
  1265. #define ADC_JSQR_JL_1 (0x2U << ADC_JSQR_JL_Pos) /*!< 0x00200000 */
  1266. /******************* Bit definition for ADC_JDR1 register *******************/
  1267. #define ADC_JDR1_JDATA_Pos (0U)
  1268. #define ADC_JDR1_JDATA_Msk (0xFFFFU << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */
  1269. #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */
  1270. /******************* Bit definition for ADC_JDR2 register *******************/
  1271. #define ADC_JDR2_JDATA_Pos (0U)
  1272. #define ADC_JDR2_JDATA_Msk (0xFFFFU << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */
  1273. #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */
  1274. /******************* Bit definition for ADC_JDR3 register *******************/
  1275. #define ADC_JDR3_JDATA_Pos (0U)
  1276. #define ADC_JDR3_JDATA_Msk (0xFFFFU << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */
  1277. #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */
  1278. /******************* Bit definition for ADC_JDR4 register *******************/
  1279. #define ADC_JDR4_JDATA_Pos (0U)
  1280. #define ADC_JDR4_JDATA_Msk (0xFFFFU << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */
  1281. #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */
  1282. /******************** Bit definition for ADC_DR register ********************/
  1283. #define ADC_DR_DATA_Pos (0U)
  1284. #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
  1285. #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */
  1286. /******************* Bit definition for ADC_CSR register ********************/
  1287. #define ADC_CSR_AWD1_Pos (0U)
  1288. #define ADC_CSR_AWD1_Msk (0x1U << ADC_CSR_AWD1_Pos) /*!< 0x00000001 */
  1289. #define ADC_CSR_AWD1 ADC_CSR_AWD1_Msk /*!< ADC multimode master analog watchdog 1 flag */
  1290. #define ADC_CSR_EOCS1_Pos (1U)
  1291. #define ADC_CSR_EOCS1_Msk (0x1U << ADC_CSR_EOCS1_Pos) /*!< 0x00000002 */
  1292. #define ADC_CSR_EOCS1 ADC_CSR_EOCS1_Msk /*!< ADC multimode master group regular end of unitary conversion or end of sequence conversions flag */
  1293. #define ADC_CSR_JEOS1_Pos (2U)
  1294. #define ADC_CSR_JEOS1_Msk (0x1U << ADC_CSR_JEOS1_Pos) /*!< 0x00000004 */
  1295. #define ADC_CSR_JEOS1 ADC_CSR_JEOS1_Msk /*!< ADC multimode master group injected end of sequence conversions flag */
  1296. #define ADC_CSR_JSTRT1_Pos (3U)
  1297. #define ADC_CSR_JSTRT1_Msk (0x1U << ADC_CSR_JSTRT1_Pos) /*!< 0x00000008 */
  1298. #define ADC_CSR_JSTRT1 ADC_CSR_JSTRT1_Msk /*!< ADC multimode master group injected conversion start flag */
  1299. #define ADC_CSR_STRT1_Pos (4U)
  1300. #define ADC_CSR_STRT1_Msk (0x1U << ADC_CSR_STRT1_Pos) /*!< 0x00000010 */
  1301. #define ADC_CSR_STRT1 ADC_CSR_STRT1_Msk /*!< ADC multimode master group regular conversion start flag */
  1302. #define ADC_CSR_OVR1_Pos (5U)
  1303. #define ADC_CSR_OVR1_Msk (0x1U << ADC_CSR_OVR1_Pos) /*!< 0x00000020 */
  1304. #define ADC_CSR_OVR1 ADC_CSR_OVR1_Msk /*!< ADC multimode master group regular overrun flag */
  1305. #define ADC_CSR_ADONS1_Pos (6U)
  1306. #define ADC_CSR_ADONS1_Msk (0x1U << ADC_CSR_ADONS1_Pos) /*!< 0x00000040 */
  1307. #define ADC_CSR_ADONS1 ADC_CSR_ADONS1_Msk /*!< ADC multimode master ready flag */
  1308. /* Legacy defines */
  1309. #define ADC_CSR_EOC1 (ADC_CSR_EOCS1)
  1310. #define ADC_CSR_JEOC1 (ADC_CSR_JEOS1)
  1311. /******************* Bit definition for ADC_CCR register ********************/
  1312. #define ADC_CCR_ADCPRE_Pos (16U)
  1313. #define ADC_CCR_ADCPRE_Msk (0x3U << ADC_CCR_ADCPRE_Pos) /*!< 0x00030000 */
  1314. #define ADC_CCR_ADCPRE ADC_CCR_ADCPRE_Msk /*!< ADC clock source asynchronous prescaler */
  1315. #define ADC_CCR_ADCPRE_0 (0x1U << ADC_CCR_ADCPRE_Pos) /*!< 0x00010000 */
  1316. #define ADC_CCR_ADCPRE_1 (0x2U << ADC_CCR_ADCPRE_Pos) /*!< 0x00020000 */
  1317. #define ADC_CCR_TSVREFE_Pos (23U)
  1318. #define ADC_CCR_TSVREFE_Msk (0x1U << ADC_CCR_TSVREFE_Pos) /*!< 0x00800000 */
  1319. #define ADC_CCR_TSVREFE ADC_CCR_TSVREFE_Msk /*!< ADC internal path to VrefInt and temperature sensor enable */
  1320. /******************************************************************************/
  1321. /* */
  1322. /* Analog Comparators (COMP) */
  1323. /* */
  1324. /******************************************************************************/
  1325. /****************** Bit definition for COMP_CSR register ********************/
  1326. #define COMP_CSR_10KPU (0x00000001U) /*!< Comparator 1 input plus 10K pull-up resistor */
  1327. #define COMP_CSR_400KPU (0x00000002U) /*!< Comparator 1 input plus 400K pull-up resistor */
  1328. #define COMP_CSR_10KPD (0x00000004U) /*!< Comparator 1 input plus 10K pull-down resistor */
  1329. #define COMP_CSR_400KPD (0x00000008U) /*!< Comparator 1 input plus 400K pull-down resistor */
  1330. #define COMP_CSR_CMP1EN_Pos (4U)
  1331. #define COMP_CSR_CMP1EN_Msk (0x1U << COMP_CSR_CMP1EN_Pos) /*!< 0x00000010 */
  1332. #define COMP_CSR_CMP1EN COMP_CSR_CMP1EN_Msk /*!< Comparator 1 enable */
  1333. #define COMP_CSR_CMP1OUT_Pos (7U)
  1334. #define COMP_CSR_CMP1OUT_Msk (0x1U << COMP_CSR_CMP1OUT_Pos) /*!< 0x00000080 */
  1335. #define COMP_CSR_CMP1OUT COMP_CSR_CMP1OUT_Msk /*!< Comparator 1 output level */
  1336. #define COMP_CSR_SPEED_Pos (12U)
  1337. #define COMP_CSR_SPEED_Msk (0x1U << COMP_CSR_SPEED_Pos) /*!< 0x00001000 */
  1338. #define COMP_CSR_SPEED COMP_CSR_SPEED_Msk /*!< Comparator 2 power mode */
  1339. #define COMP_CSR_CMP2OUT_Pos (13U)
  1340. #define COMP_CSR_CMP2OUT_Msk (0x1U << COMP_CSR_CMP2OUT_Pos) /*!< 0x00002000 */
  1341. #define COMP_CSR_CMP2OUT COMP_CSR_CMP2OUT_Msk /*!< Comparator 2 output level */
  1342. #define COMP_CSR_WNDWE_Pos (17U)
  1343. #define COMP_CSR_WNDWE_Msk (0x1U << COMP_CSR_WNDWE_Pos) /*!< 0x00020000 */
  1344. #define COMP_CSR_WNDWE COMP_CSR_WNDWE_Msk /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
  1345. #define COMP_CSR_INSEL_Pos (18U)
  1346. #define COMP_CSR_INSEL_Msk (0x7U << COMP_CSR_INSEL_Pos) /*!< 0x001C0000 */
  1347. #define COMP_CSR_INSEL COMP_CSR_INSEL_Msk /*!< Comparator 2 input minus selection */
  1348. #define COMP_CSR_INSEL_0 (0x1U << COMP_CSR_INSEL_Pos) /*!< 0x00040000 */
  1349. #define COMP_CSR_INSEL_1 (0x2U << COMP_CSR_INSEL_Pos) /*!< 0x00080000 */
  1350. #define COMP_CSR_INSEL_2 (0x4U << COMP_CSR_INSEL_Pos) /*!< 0x00100000 */
  1351. #define COMP_CSR_OUTSEL_Pos (21U)
  1352. #define COMP_CSR_OUTSEL_Msk (0x7U << COMP_CSR_OUTSEL_Pos) /*!< 0x00E00000 */
  1353. #define COMP_CSR_OUTSEL COMP_CSR_OUTSEL_Msk /*!< Comparator 2 output redirection */
  1354. #define COMP_CSR_OUTSEL_0 (0x1U << COMP_CSR_OUTSEL_Pos) /*!< 0x00200000 */
  1355. #define COMP_CSR_OUTSEL_1 (0x2U << COMP_CSR_OUTSEL_Pos) /*!< 0x00400000 */
  1356. #define COMP_CSR_OUTSEL_2 (0x4U << COMP_CSR_OUTSEL_Pos) /*!< 0x00800000 */
  1357. /* Bits present in COMP register but not related to comparator */
  1358. /* (or partially related to comparator, in addition to other peripherals) */
  1359. #define COMP_CSR_VREFOUTEN_Pos (16U)
  1360. #define COMP_CSR_VREFOUTEN_Msk (0x1U << COMP_CSR_VREFOUTEN_Pos) /*!< 0x00010000 */
  1361. #define COMP_CSR_VREFOUTEN COMP_CSR_VREFOUTEN_Msk /*!< VrefInt output enable on GPIO group 3 */
  1362. /******************************************************************************/
  1363. /* */
  1364. /* CRC calculation unit (CRC) */
  1365. /* */
  1366. /******************************************************************************/
  1367. /******************* Bit definition for CRC_DR register *********************/
  1368. #define CRC_DR_DR_Pos (0U)
  1369. #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  1370. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  1371. /******************* Bit definition for CRC_IDR register ********************/
  1372. #define CRC_IDR_IDR_Pos (0U)
  1373. #define CRC_IDR_IDR_Msk (0xFFU << CRC_IDR_IDR_Pos) /*!< 0x000000FF */
  1374. #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */
  1375. /******************** Bit definition for CRC_CR register ********************/
  1376. #define CRC_CR_RESET_Pos (0U)
  1377. #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  1378. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET bit */
  1379. /******************************************************************************/
  1380. /* */
  1381. /* Digital to Analog Converter (DAC) */
  1382. /* */
  1383. /******************************************************************************/
  1384. /******************** Bit definition for DAC_CR register ********************/
  1385. #define DAC_CR_EN1_Pos (0U)
  1386. #define DAC_CR_EN1_Msk (0x1U << DAC_CR_EN1_Pos) /*!< 0x00000001 */
  1387. #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */
  1388. #define DAC_CR_BOFF1_Pos (1U)
  1389. #define DAC_CR_BOFF1_Msk (0x1U << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */
  1390. #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!<DAC channel1 output buffer disable */
  1391. #define DAC_CR_TEN1_Pos (2U)
  1392. #define DAC_CR_TEN1_Msk (0x1U << DAC_CR_TEN1_Pos) /*!< 0x00000004 */
  1393. #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */
  1394. #define DAC_CR_TSEL1_Pos (3U)
  1395. #define DAC_CR_TSEL1_Msk (0x7U << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */
  1396. #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
  1397. #define DAC_CR_TSEL1_0 (0x1U << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
  1398. #define DAC_CR_TSEL1_1 (0x2U << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
  1399. #define DAC_CR_TSEL1_2 (0x4U << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
  1400. #define DAC_CR_WAVE1_Pos (6U)
  1401. #define DAC_CR_WAVE1_Msk (0x3U << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */
  1402. #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
  1403. #define DAC_CR_WAVE1_0 (0x1U << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */
  1404. #define DAC_CR_WAVE1_1 (0x2U << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */
  1405. #define DAC_CR_MAMP1_Pos (8U)
  1406. #define DAC_CR_MAMP1_Msk (0xFU << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */
  1407. #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  1408. #define DAC_CR_MAMP1_0 (0x1U << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */
  1409. #define DAC_CR_MAMP1_1 (0x2U << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */
  1410. #define DAC_CR_MAMP1_2 (0x4U << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */
  1411. #define DAC_CR_MAMP1_3 (0x8U << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */
  1412. #define DAC_CR_DMAEN1_Pos (12U)
  1413. #define DAC_CR_DMAEN1_Msk (0x1U << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
  1414. #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */
  1415. #define DAC_CR_DMAUDRIE1_Pos (13U)
  1416. #define DAC_CR_DMAUDRIE1_Msk (0x1U << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */
  1417. #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel1 DMA Interrupt enable */
  1418. #define DAC_CR_EN2_Pos (16U)
  1419. #define DAC_CR_EN2_Msk (0x1U << DAC_CR_EN2_Pos) /*!< 0x00010000 */
  1420. #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!<DAC channel2 enable */
  1421. #define DAC_CR_BOFF2_Pos (17U)
  1422. #define DAC_CR_BOFF2_Msk (0x1U << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */
  1423. #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!<DAC channel2 output buffer disable */
  1424. #define DAC_CR_TEN2_Pos (18U)
  1425. #define DAC_CR_TEN2_Msk (0x1U << DAC_CR_TEN2_Pos) /*!< 0x00040000 */
  1426. #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!<DAC channel2 Trigger enable */
  1427. #define DAC_CR_TSEL2_Pos (19U)
  1428. #define DAC_CR_TSEL2_Msk (0x7U << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */
  1429. #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
  1430. #define DAC_CR_TSEL2_0 (0x1U << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */
  1431. #define DAC_CR_TSEL2_1 (0x2U << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */
  1432. #define DAC_CR_TSEL2_2 (0x4U << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */
  1433. #define DAC_CR_WAVE2_Pos (22U)
  1434. #define DAC_CR_WAVE2_Msk (0x3U << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */
  1435. #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  1436. #define DAC_CR_WAVE2_0 (0x1U << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */
  1437. #define DAC_CR_WAVE2_1 (0x2U << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */
  1438. #define DAC_CR_MAMP2_Pos (24U)
  1439. #define DAC_CR_MAMP2_Msk (0xFU << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */
  1440. #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  1441. #define DAC_CR_MAMP2_0 (0x1U << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */
  1442. #define DAC_CR_MAMP2_1 (0x2U << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */
  1443. #define DAC_CR_MAMP2_2 (0x4U << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */
  1444. #define DAC_CR_MAMP2_3 (0x8U << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */
  1445. #define DAC_CR_DMAEN2_Pos (28U)
  1446. #define DAC_CR_DMAEN2_Msk (0x1U << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */
  1447. #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!<DAC channel2 DMA enabled */
  1448. #define DAC_CR_DMAUDRIE2_Pos (29U)
  1449. #define DAC_CR_DMAUDRIE2_Msk (0x1U << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */
  1450. #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!<DAC channel2 DMA underrun interrupt enable */
  1451. /***************** Bit definition for DAC_SWTRIGR register ******************/
  1452. #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
  1453. #define DAC_SWTRIGR_SWTRIG1_Msk (0x1U << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
  1454. #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */
  1455. #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
  1456. #define DAC_SWTRIGR_SWTRIG2_Msk (0x1U << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */
  1457. #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!<DAC channel2 software trigger */
  1458. /***************** Bit definition for DAC_DHR12R1 register ******************/
  1459. #define DAC_DHR12R1_DACC1DHR_Pos (0U)
  1460. #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFU << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
  1461. #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
  1462. /***************** Bit definition for DAC_DHR12L1 register ******************/
  1463. #define DAC_DHR12L1_DACC1DHR_Pos (4U)
  1464. #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFU << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  1465. #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
  1466. /****************** Bit definition for DAC_DHR8R1 register ******************/
  1467. #define DAC_DHR8R1_DACC1DHR_Pos (0U)
  1468. #define DAC_DHR8R1_DACC1DHR_Msk (0xFFU << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
  1469. #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
  1470. /***************** Bit definition for DAC_DHR12R2 register ******************/
  1471. #define DAC_DHR12R2_DACC2DHR_Pos (0U)
  1472. #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFU << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */
  1473. #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
  1474. /***************** Bit definition for DAC_DHR12L2 register ******************/
  1475. #define DAC_DHR12L2_DACC2DHR_Pos (4U)
  1476. #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFU << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */
  1477. #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
  1478. /****************** Bit definition for DAC_DHR8R2 register ******************/
  1479. #define DAC_DHR8R2_DACC2DHR_Pos (0U)
  1480. #define DAC_DHR8R2_DACC2DHR_Msk (0xFFU << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */
  1481. #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
  1482. /***************** Bit definition for DAC_DHR12RD register ******************/
  1483. #define DAC_DHR12RD_DACC1DHR_Pos (0U)
  1484. #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFU << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */
  1485. #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
  1486. #define DAC_DHR12RD_DACC2DHR_Pos (16U)
  1487. #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFU << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */
  1488. #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
  1489. /***************** Bit definition for DAC_DHR12LD register ******************/
  1490. #define DAC_DHR12LD_DACC1DHR_Pos (4U)
  1491. #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFU << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  1492. #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
  1493. #define DAC_DHR12LD_DACC2DHR_Pos (20U)
  1494. #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFU << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */
  1495. #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
  1496. /****************** Bit definition for DAC_DHR8RD register ******************/
  1497. #define DAC_DHR8RD_DACC1DHR_Pos (0U)
  1498. #define DAC_DHR8RD_DACC1DHR_Msk (0xFFU << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */
  1499. #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
  1500. #define DAC_DHR8RD_DACC2DHR_Pos (8U)
  1501. #define DAC_DHR8RD_DACC2DHR_Msk (0xFFU << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */
  1502. #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
  1503. /******************* Bit definition for DAC_DOR1 register *******************/
  1504. #define DAC_DOR1_DACC1DOR_Pos (0U)
  1505. #define DAC_DOR1_DACC1DOR_Msk (0xFFFU << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */
  1506. #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */
  1507. /******************* Bit definition for DAC_DOR2 register *******************/
  1508. #define DAC_DOR2_DACC2DOR_Pos (0U)
  1509. #define DAC_DOR2_DACC2DOR_Msk (0xFFFU << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */
  1510. #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!<DAC channel2 data output */
  1511. /******************** Bit definition for DAC_SR register ********************/
  1512. #define DAC_SR_DMAUDR1_Pos (13U)
  1513. #define DAC_SR_DMAUDR1_Msk (0x1U << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */
  1514. #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */
  1515. #define DAC_SR_DMAUDR2_Pos (29U)
  1516. #define DAC_SR_DMAUDR2_Msk (0x1U << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */
  1517. #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!<DAC channel2 DMA underrun flag */
  1518. /******************************************************************************/
  1519. /* */
  1520. /* Debug MCU (DBGMCU) */
  1521. /* */
  1522. /******************************************************************************/
  1523. /**************** Bit definition for DBGMCU_IDCODE register *****************/
  1524. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  1525. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  1526. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */
  1527. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  1528. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  1529. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */
  1530. #define DBGMCU_IDCODE_REV_ID_0 (0x0001U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */
  1531. #define DBGMCU_IDCODE_REV_ID_1 (0x0002U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */
  1532. #define DBGMCU_IDCODE_REV_ID_2 (0x0004U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */
  1533. #define DBGMCU_IDCODE_REV_ID_3 (0x0008U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */
  1534. #define DBGMCU_IDCODE_REV_ID_4 (0x0010U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */
  1535. #define DBGMCU_IDCODE_REV_ID_5 (0x0020U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */
  1536. #define DBGMCU_IDCODE_REV_ID_6 (0x0040U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */
  1537. #define DBGMCU_IDCODE_REV_ID_7 (0x0080U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */
  1538. #define DBGMCU_IDCODE_REV_ID_8 (0x0100U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */
  1539. #define DBGMCU_IDCODE_REV_ID_9 (0x0200U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */
  1540. #define DBGMCU_IDCODE_REV_ID_10 (0x0400U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */
  1541. #define DBGMCU_IDCODE_REV_ID_11 (0x0800U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */
  1542. #define DBGMCU_IDCODE_REV_ID_12 (0x1000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */
  1543. #define DBGMCU_IDCODE_REV_ID_13 (0x2000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */
  1544. #define DBGMCU_IDCODE_REV_ID_14 (0x4000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */
  1545. #define DBGMCU_IDCODE_REV_ID_15 (0x8000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */
  1546. /****************** Bit definition for DBGMCU_CR register *******************/
  1547. #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
  1548. #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
  1549. #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */
  1550. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  1551. #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  1552. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */
  1553. #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
  1554. #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
  1555. #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */
  1556. #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
  1557. #define DBGMCU_CR_TRACE_IOEN_Msk (0x1U << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */
  1558. #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk /*!< Trace Pin Assignment Control */
  1559. #define DBGMCU_CR_TRACE_MODE_Pos (6U)
  1560. #define DBGMCU_CR_TRACE_MODE_Msk (0x3U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */
  1561. #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk /*!< TRACE_MODE[1:0] bits (Trace Pin Assignment Control) */
  1562. #define DBGMCU_CR_TRACE_MODE_0 (0x1U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */
  1563. #define DBGMCU_CR_TRACE_MODE_1 (0x2U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */
  1564. /****************** Bit definition for DBGMCU_APB1_FZ register **************/
  1565. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U)
  1566. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
  1567. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */
  1568. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U)
  1569. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */
  1570. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk /*!< TIM3 counter stopped when core is halted */
  1571. #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos (2U)
  1572. #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos) /*!< 0x00000004 */
  1573. #define DBGMCU_APB1_FZ_DBG_TIM4_STOP DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk /*!< TIM4 counter stopped when core is halted */
  1574. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U)
  1575. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */
  1576. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */
  1577. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos (5U)
  1578. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */
  1579. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk /*!< TIM7 counter stopped when core is halted */
  1580. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U)
  1581. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
  1582. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */
  1583. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U)
  1584. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
  1585. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */
  1586. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos (21U)
  1587. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00200000 */
  1588. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */
  1589. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos (22U)
  1590. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00400000 */
  1591. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */
  1592. /****************** Bit definition for DBGMCU_APB2_FZ register **************/
  1593. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos (2U)
  1594. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos) /*!< 0x00000004 */
  1595. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk /*!< TIM9 counter stopped when core is halted */
  1596. #define DBGMCU_APB2_FZ_DBG_TIM10_STOP_Pos (3U)
  1597. #define DBGMCU_APB2_FZ_DBG_TIM10_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM10_STOP_Pos) /*!< 0x00000008 */
  1598. #define DBGMCU_APB2_FZ_DBG_TIM10_STOP DBGMCU_APB2_FZ_DBG_TIM10_STOP_Msk /*!< TIM10 counter stopped when core is halted */
  1599. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos (4U)
  1600. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos) /*!< 0x00000010 */
  1601. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk /*!< TIM11 counter stopped when core is halted */
  1602. /******************************************************************************/
  1603. /* */
  1604. /* DMA Controller (DMA) */
  1605. /* */
  1606. /******************************************************************************/
  1607. /******************* Bit definition for DMA_ISR register ********************/
  1608. #define DMA_ISR_GIF1_Pos (0U)
  1609. #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
  1610. #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
  1611. #define DMA_ISR_TCIF1_Pos (1U)
  1612. #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
  1613. #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
  1614. #define DMA_ISR_HTIF1_Pos (2U)
  1615. #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
  1616. #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
  1617. #define DMA_ISR_TEIF1_Pos (3U)
  1618. #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
  1619. #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
  1620. #define DMA_ISR_GIF2_Pos (4U)
  1621. #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
  1622. #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
  1623. #define DMA_ISR_TCIF2_Pos (5U)
  1624. #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
  1625. #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
  1626. #define DMA_ISR_HTIF2_Pos (6U)
  1627. #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
  1628. #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
  1629. #define DMA_ISR_TEIF2_Pos (7U)
  1630. #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
  1631. #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
  1632. #define DMA_ISR_GIF3_Pos (8U)
  1633. #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
  1634. #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
  1635. #define DMA_ISR_TCIF3_Pos (9U)
  1636. #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
  1637. #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
  1638. #define DMA_ISR_HTIF3_Pos (10U)
  1639. #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
  1640. #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
  1641. #define DMA_ISR_TEIF3_Pos (11U)
  1642. #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
  1643. #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
  1644. #define DMA_ISR_GIF4_Pos (12U)
  1645. #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
  1646. #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
  1647. #define DMA_ISR_TCIF4_Pos (13U)
  1648. #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
  1649. #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
  1650. #define DMA_ISR_HTIF4_Pos (14U)
  1651. #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
  1652. #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
  1653. #define DMA_ISR_TEIF4_Pos (15U)
  1654. #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
  1655. #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
  1656. #define DMA_ISR_GIF5_Pos (16U)
  1657. #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
  1658. #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
  1659. #define DMA_ISR_TCIF5_Pos (17U)
  1660. #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
  1661. #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
  1662. #define DMA_ISR_HTIF5_Pos (18U)
  1663. #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
  1664. #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
  1665. #define DMA_ISR_TEIF5_Pos (19U)
  1666. #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
  1667. #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
  1668. #define DMA_ISR_GIF6_Pos (20U)
  1669. #define DMA_ISR_GIF6_Msk (0x1U << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
  1670. #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
  1671. #define DMA_ISR_TCIF6_Pos (21U)
  1672. #define DMA_ISR_TCIF6_Msk (0x1U << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
  1673. #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
  1674. #define DMA_ISR_HTIF6_Pos (22U)
  1675. #define DMA_ISR_HTIF6_Msk (0x1U << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
  1676. #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
  1677. #define DMA_ISR_TEIF6_Pos (23U)
  1678. #define DMA_ISR_TEIF6_Msk (0x1U << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
  1679. #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
  1680. #define DMA_ISR_GIF7_Pos (24U)
  1681. #define DMA_ISR_GIF7_Msk (0x1U << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
  1682. #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
  1683. #define DMA_ISR_TCIF7_Pos (25U)
  1684. #define DMA_ISR_TCIF7_Msk (0x1U << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
  1685. #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
  1686. #define DMA_ISR_HTIF7_Pos (26U)
  1687. #define DMA_ISR_HTIF7_Msk (0x1U << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
  1688. #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
  1689. #define DMA_ISR_TEIF7_Pos (27U)
  1690. #define DMA_ISR_TEIF7_Msk (0x1U << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
  1691. #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
  1692. /******************* Bit definition for DMA_IFCR register *******************/
  1693. #define DMA_IFCR_CGIF1_Pos (0U)
  1694. #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
  1695. #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */
  1696. #define DMA_IFCR_CTCIF1_Pos (1U)
  1697. #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
  1698. #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
  1699. #define DMA_IFCR_CHTIF1_Pos (2U)
  1700. #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
  1701. #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
  1702. #define DMA_IFCR_CTEIF1_Pos (3U)
  1703. #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
  1704. #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
  1705. #define DMA_IFCR_CGIF2_Pos (4U)
  1706. #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
  1707. #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
  1708. #define DMA_IFCR_CTCIF2_Pos (5U)
  1709. #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
  1710. #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
  1711. #define DMA_IFCR_CHTIF2_Pos (6U)
  1712. #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
  1713. #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
  1714. #define DMA_IFCR_CTEIF2_Pos (7U)
  1715. #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
  1716. #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
  1717. #define DMA_IFCR_CGIF3_Pos (8U)
  1718. #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
  1719. #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
  1720. #define DMA_IFCR_CTCIF3_Pos (9U)
  1721. #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
  1722. #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
  1723. #define DMA_IFCR_CHTIF3_Pos (10U)
  1724. #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
  1725. #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
  1726. #define DMA_IFCR_CTEIF3_Pos (11U)
  1727. #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
  1728. #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
  1729. #define DMA_IFCR_CGIF4_Pos (12U)
  1730. #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
  1731. #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
  1732. #define DMA_IFCR_CTCIF4_Pos (13U)
  1733. #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
  1734. #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
  1735. #define DMA_IFCR_CHTIF4_Pos (14U)
  1736. #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
  1737. #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
  1738. #define DMA_IFCR_CTEIF4_Pos (15U)
  1739. #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
  1740. #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
  1741. #define DMA_IFCR_CGIF5_Pos (16U)
  1742. #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
  1743. #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
  1744. #define DMA_IFCR_CTCIF5_Pos (17U)
  1745. #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
  1746. #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
  1747. #define DMA_IFCR_CHTIF5_Pos (18U)
  1748. #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
  1749. #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
  1750. #define DMA_IFCR_CTEIF5_Pos (19U)
  1751. #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
  1752. #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
  1753. #define DMA_IFCR_CGIF6_Pos (20U)
  1754. #define DMA_IFCR_CGIF6_Msk (0x1U << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
  1755. #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
  1756. #define DMA_IFCR_CTCIF6_Pos (21U)
  1757. #define DMA_IFCR_CTCIF6_Msk (0x1U << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
  1758. #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
  1759. #define DMA_IFCR_CHTIF6_Pos (22U)
  1760. #define DMA_IFCR_CHTIF6_Msk (0x1U << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
  1761. #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
  1762. #define DMA_IFCR_CTEIF6_Pos (23U)
  1763. #define DMA_IFCR_CTEIF6_Msk (0x1U << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
  1764. #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
  1765. #define DMA_IFCR_CGIF7_Pos (24U)
  1766. #define DMA_IFCR_CGIF7_Msk (0x1U << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
  1767. #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
  1768. #define DMA_IFCR_CTCIF7_Pos (25U)
  1769. #define DMA_IFCR_CTCIF7_Msk (0x1U << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
  1770. #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
  1771. #define DMA_IFCR_CHTIF7_Pos (26U)
  1772. #define DMA_IFCR_CHTIF7_Msk (0x1U << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
  1773. #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
  1774. #define DMA_IFCR_CTEIF7_Pos (27U)
  1775. #define DMA_IFCR_CTEIF7_Msk (0x1U << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
  1776. #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
  1777. /******************* Bit definition for DMA_CCR register *******************/
  1778. #define DMA_CCR_EN_Pos (0U)
  1779. #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos) /*!< 0x00000001 */
  1780. #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable*/
  1781. #define DMA_CCR_TCIE_Pos (1U)
  1782. #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
  1783. #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  1784. #define DMA_CCR_HTIE_Pos (2U)
  1785. #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
  1786. #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
  1787. #define DMA_CCR_TEIE_Pos (3U)
  1788. #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
  1789. #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
  1790. #define DMA_CCR_DIR_Pos (4U)
  1791. #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
  1792. #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
  1793. #define DMA_CCR_CIRC_Pos (5U)
  1794. #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
  1795. #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
  1796. #define DMA_CCR_PINC_Pos (6U)
  1797. #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
  1798. #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
  1799. #define DMA_CCR_MINC_Pos (7U)
  1800. #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
  1801. #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
  1802. #define DMA_CCR_PSIZE_Pos (8U)
  1803. #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
  1804. #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
  1805. #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
  1806. #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
  1807. #define DMA_CCR_MSIZE_Pos (10U)
  1808. #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
  1809. #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
  1810. #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
  1811. #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
  1812. #define DMA_CCR_PL_Pos (12U)
  1813. #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos) /*!< 0x00003000 */
  1814. #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level) */
  1815. #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */
  1816. #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */
  1817. #define DMA_CCR_MEM2MEM_Pos (14U)
  1818. #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
  1819. #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
  1820. /****************** Bit definition generic for DMA_CNDTR register *******************/
  1821. #define DMA_CNDTR_NDT_Pos (0U)
  1822. #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
  1823. #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
  1824. /****************** Bit definition for DMA_CNDTR1 register ******************/
  1825. #define DMA_CNDTR1_NDT_Pos (0U)
  1826. #define DMA_CNDTR1_NDT_Msk (0xFFFFU << DMA_CNDTR1_NDT_Pos) /*!< 0x0000FFFF */
  1827. #define DMA_CNDTR1_NDT DMA_CNDTR1_NDT_Msk /*!< Number of data to Transfer */
  1828. /****************** Bit definition for DMA_CNDTR2 register ******************/
  1829. #define DMA_CNDTR2_NDT_Pos (0U)
  1830. #define DMA_CNDTR2_NDT_Msk (0xFFFFU << DMA_CNDTR2_NDT_Pos) /*!< 0x0000FFFF */
  1831. #define DMA_CNDTR2_NDT DMA_CNDTR2_NDT_Msk /*!< Number of data to Transfer */
  1832. /****************** Bit definition for DMA_CNDTR3 register ******************/
  1833. #define DMA_CNDTR3_NDT_Pos (0U)
  1834. #define DMA_CNDTR3_NDT_Msk (0xFFFFU << DMA_CNDTR3_NDT_Pos) /*!< 0x0000FFFF */
  1835. #define DMA_CNDTR3_NDT DMA_CNDTR3_NDT_Msk /*!< Number of data to Transfer */
  1836. /****************** Bit definition for DMA_CNDTR4 register ******************/
  1837. #define DMA_CNDTR4_NDT_Pos (0U)
  1838. #define DMA_CNDTR4_NDT_Msk (0xFFFFU << DMA_CNDTR4_NDT_Pos) /*!< 0x0000FFFF */
  1839. #define DMA_CNDTR4_NDT DMA_CNDTR4_NDT_Msk /*!< Number of data to Transfer */
  1840. /****************** Bit definition for DMA_CNDTR5 register ******************/
  1841. #define DMA_CNDTR5_NDT_Pos (0U)
  1842. #define DMA_CNDTR5_NDT_Msk (0xFFFFU << DMA_CNDTR5_NDT_Pos) /*!< 0x0000FFFF */
  1843. #define DMA_CNDTR5_NDT DMA_CNDTR5_NDT_Msk /*!< Number of data to Transfer */
  1844. /****************** Bit definition for DMA_CNDTR6 register ******************/
  1845. #define DMA_CNDTR6_NDT_Pos (0U)
  1846. #define DMA_CNDTR6_NDT_Msk (0xFFFFU << DMA_CNDTR6_NDT_Pos) /*!< 0x0000FFFF */
  1847. #define DMA_CNDTR6_NDT DMA_CNDTR6_NDT_Msk /*!< Number of data to Transfer */
  1848. /****************** Bit definition for DMA_CNDTR7 register ******************/
  1849. #define DMA_CNDTR7_NDT_Pos (0U)
  1850. #define DMA_CNDTR7_NDT_Msk (0xFFFFU << DMA_CNDTR7_NDT_Pos) /*!< 0x0000FFFF */
  1851. #define DMA_CNDTR7_NDT DMA_CNDTR7_NDT_Msk /*!< Number of data to Transfer */
  1852. /****************** Bit definition generic for DMA_CPAR register ********************/
  1853. #define DMA_CPAR_PA_Pos (0U)
  1854. #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
  1855. #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
  1856. /****************** Bit definition for DMA_CPAR1 register *******************/
  1857. #define DMA_CPAR1_PA_Pos (0U)
  1858. #define DMA_CPAR1_PA_Msk (0xFFFFFFFFU << DMA_CPAR1_PA_Pos) /*!< 0xFFFFFFFF */
  1859. #define DMA_CPAR1_PA DMA_CPAR1_PA_Msk /*!< Peripheral Address */
  1860. /****************** Bit definition for DMA_CPAR2 register *******************/
  1861. #define DMA_CPAR2_PA_Pos (0U)
  1862. #define DMA_CPAR2_PA_Msk (0xFFFFFFFFU << DMA_CPAR2_PA_Pos) /*!< 0xFFFFFFFF */
  1863. #define DMA_CPAR2_PA DMA_CPAR2_PA_Msk /*!< Peripheral Address */
  1864. /****************** Bit definition for DMA_CPAR3 register *******************/
  1865. #define DMA_CPAR3_PA_Pos (0U)
  1866. #define DMA_CPAR3_PA_Msk (0xFFFFFFFFU << DMA_CPAR3_PA_Pos) /*!< 0xFFFFFFFF */
  1867. #define DMA_CPAR3_PA DMA_CPAR3_PA_Msk /*!< Peripheral Address */
  1868. /****************** Bit definition for DMA_CPAR4 register *******************/
  1869. #define DMA_CPAR4_PA_Pos (0U)
  1870. #define DMA_CPAR4_PA_Msk (0xFFFFFFFFU << DMA_CPAR4_PA_Pos) /*!< 0xFFFFFFFF */
  1871. #define DMA_CPAR4_PA DMA_CPAR4_PA_Msk /*!< Peripheral Address */
  1872. /****************** Bit definition for DMA_CPAR5 register *******************/
  1873. #define DMA_CPAR5_PA_Pos (0U)
  1874. #define DMA_CPAR5_PA_Msk (0xFFFFFFFFU << DMA_CPAR5_PA_Pos) /*!< 0xFFFFFFFF */
  1875. #define DMA_CPAR5_PA DMA_CPAR5_PA_Msk /*!< Peripheral Address */
  1876. /****************** Bit definition for DMA_CPAR6 register *******************/
  1877. #define DMA_CPAR6_PA_Pos (0U)
  1878. #define DMA_CPAR6_PA_Msk (0xFFFFFFFFU << DMA_CPAR6_PA_Pos) /*!< 0xFFFFFFFF */
  1879. #define DMA_CPAR6_PA DMA_CPAR6_PA_Msk /*!< Peripheral Address */
  1880. /****************** Bit definition for DMA_CPAR7 register *******************/
  1881. #define DMA_CPAR7_PA_Pos (0U)
  1882. #define DMA_CPAR7_PA_Msk (0xFFFFFFFFU << DMA_CPAR7_PA_Pos) /*!< 0xFFFFFFFF */
  1883. #define DMA_CPAR7_PA DMA_CPAR7_PA_Msk /*!< Peripheral Address */
  1884. /****************** Bit definition generic for DMA_CMAR register ********************/
  1885. #define DMA_CMAR_MA_Pos (0U)
  1886. #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
  1887. #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
  1888. /****************** Bit definition for DMA_CMAR1 register *******************/
  1889. #define DMA_CMAR1_MA_Pos (0U)
  1890. #define DMA_CMAR1_MA_Msk (0xFFFFFFFFU << DMA_CMAR1_MA_Pos) /*!< 0xFFFFFFFF */
  1891. #define DMA_CMAR1_MA DMA_CMAR1_MA_Msk /*!< Memory Address */
  1892. /****************** Bit definition for DMA_CMAR2 register *******************/
  1893. #define DMA_CMAR2_MA_Pos (0U)
  1894. #define DMA_CMAR2_MA_Msk (0xFFFFFFFFU << DMA_CMAR2_MA_Pos) /*!< 0xFFFFFFFF */
  1895. #define DMA_CMAR2_MA DMA_CMAR2_MA_Msk /*!< Memory Address */
  1896. /****************** Bit definition for DMA_CMAR3 register *******************/
  1897. #define DMA_CMAR3_MA_Pos (0U)
  1898. #define DMA_CMAR3_MA_Msk (0xFFFFFFFFU << DMA_CMAR3_MA_Pos) /*!< 0xFFFFFFFF */
  1899. #define DMA_CMAR3_MA DMA_CMAR3_MA_Msk /*!< Memory Address */
  1900. /****************** Bit definition for DMA_CMAR4 register *******************/
  1901. #define DMA_CMAR4_MA_Pos (0U)
  1902. #define DMA_CMAR4_MA_Msk (0xFFFFFFFFU << DMA_CMAR4_MA_Pos) /*!< 0xFFFFFFFF */
  1903. #define DMA_CMAR4_MA DMA_CMAR4_MA_Msk /*!< Memory Address */
  1904. /****************** Bit definition for DMA_CMAR5 register *******************/
  1905. #define DMA_CMAR5_MA_Pos (0U)
  1906. #define DMA_CMAR5_MA_Msk (0xFFFFFFFFU << DMA_CMAR5_MA_Pos) /*!< 0xFFFFFFFF */
  1907. #define DMA_CMAR5_MA DMA_CMAR5_MA_Msk /*!< Memory Address */
  1908. /****************** Bit definition for DMA_CMAR6 register *******************/
  1909. #define DMA_CMAR6_MA_Pos (0U)
  1910. #define DMA_CMAR6_MA_Msk (0xFFFFFFFFU << DMA_CMAR6_MA_Pos) /*!< 0xFFFFFFFF */
  1911. #define DMA_CMAR6_MA DMA_CMAR6_MA_Msk /*!< Memory Address */
  1912. /****************** Bit definition for DMA_CMAR7 register *******************/
  1913. #define DMA_CMAR7_MA_Pos (0U)
  1914. #define DMA_CMAR7_MA_Msk (0xFFFFFFFFU << DMA_CMAR7_MA_Pos) /*!< 0xFFFFFFFF */
  1915. #define DMA_CMAR7_MA DMA_CMAR7_MA_Msk /*!< Memory Address */
  1916. /******************************************************************************/
  1917. /* */
  1918. /* External Interrupt/Event Controller (EXTI) */
  1919. /* */
  1920. /******************************************************************************/
  1921. /******************* Bit definition for EXTI_IMR register *******************/
  1922. #define EXTI_IMR_MR0_Pos (0U)
  1923. #define EXTI_IMR_MR0_Msk (0x1U << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */
  1924. #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */
  1925. #define EXTI_IMR_MR1_Pos (1U)
  1926. #define EXTI_IMR_MR1_Msk (0x1U << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */
  1927. #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */
  1928. #define EXTI_IMR_MR2_Pos (2U)
  1929. #define EXTI_IMR_MR2_Msk (0x1U << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */
  1930. #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */
  1931. #define EXTI_IMR_MR3_Pos (3U)
  1932. #define EXTI_IMR_MR3_Msk (0x1U << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */
  1933. #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */
  1934. #define EXTI_IMR_MR4_Pos (4U)
  1935. #define EXTI_IMR_MR4_Msk (0x1U << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */
  1936. #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */
  1937. #define EXTI_IMR_MR5_Pos (5U)
  1938. #define EXTI_IMR_MR5_Msk (0x1U << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */
  1939. #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */
  1940. #define EXTI_IMR_MR6_Pos (6U)
  1941. #define EXTI_IMR_MR6_Msk (0x1U << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */
  1942. #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */
  1943. #define EXTI_IMR_MR7_Pos (7U)
  1944. #define EXTI_IMR_MR7_Msk (0x1U << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */
  1945. #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */
  1946. #define EXTI_IMR_MR8_Pos (8U)
  1947. #define EXTI_IMR_MR8_Msk (0x1U << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */
  1948. #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */
  1949. #define EXTI_IMR_MR9_Pos (9U)
  1950. #define EXTI_IMR_MR9_Msk (0x1U << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */
  1951. #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */
  1952. #define EXTI_IMR_MR10_Pos (10U)
  1953. #define EXTI_IMR_MR10_Msk (0x1U << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */
  1954. #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */
  1955. #define EXTI_IMR_MR11_Pos (11U)
  1956. #define EXTI_IMR_MR11_Msk (0x1U << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */
  1957. #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */
  1958. #define EXTI_IMR_MR12_Pos (12U)
  1959. #define EXTI_IMR_MR12_Msk (0x1U << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */
  1960. #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */
  1961. #define EXTI_IMR_MR13_Pos (13U)
  1962. #define EXTI_IMR_MR13_Msk (0x1U << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */
  1963. #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */
  1964. #define EXTI_IMR_MR14_Pos (14U)
  1965. #define EXTI_IMR_MR14_Msk (0x1U << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */
  1966. #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */
  1967. #define EXTI_IMR_MR15_Pos (15U)
  1968. #define EXTI_IMR_MR15_Msk (0x1U << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */
  1969. #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */
  1970. #define EXTI_IMR_MR16_Pos (16U)
  1971. #define EXTI_IMR_MR16_Msk (0x1U << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */
  1972. #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */
  1973. #define EXTI_IMR_MR17_Pos (17U)
  1974. #define EXTI_IMR_MR17_Msk (0x1U << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */
  1975. #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */
  1976. #define EXTI_IMR_MR18_Pos (18U)
  1977. #define EXTI_IMR_MR18_Msk (0x1U << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */
  1978. #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */
  1979. #define EXTI_IMR_MR19_Pos (19U)
  1980. #define EXTI_IMR_MR19_Msk (0x1U << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */
  1981. #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */
  1982. #define EXTI_IMR_MR20_Pos (20U)
  1983. #define EXTI_IMR_MR20_Msk (0x1U << EXTI_IMR_MR20_Pos) /*!< 0x00100000 */
  1984. #define EXTI_IMR_MR20 EXTI_IMR_MR20_Msk /*!< Interrupt Mask on line 20 */
  1985. #define EXTI_IMR_MR21_Pos (21U)
  1986. #define EXTI_IMR_MR21_Msk (0x1U << EXTI_IMR_MR21_Pos) /*!< 0x00200000 */
  1987. #define EXTI_IMR_MR21 EXTI_IMR_MR21_Msk /*!< Interrupt Mask on line 21 */
  1988. #define EXTI_IMR_MR22_Pos (22U)
  1989. #define EXTI_IMR_MR22_Msk (0x1U << EXTI_IMR_MR22_Pos) /*!< 0x00400000 */
  1990. #define EXTI_IMR_MR22 EXTI_IMR_MR22_Msk /*!< Interrupt Mask on line 22 */
  1991. /* Catgeroy 1 & 2 */
  1992. /* References Defines */
  1993. #define EXTI_IMR_IM0 EXTI_IMR_MR0
  1994. #define EXTI_IMR_IM1 EXTI_IMR_MR1
  1995. #define EXTI_IMR_IM2 EXTI_IMR_MR2
  1996. #define EXTI_IMR_IM3 EXTI_IMR_MR3
  1997. #define EXTI_IMR_IM4 EXTI_IMR_MR4
  1998. #define EXTI_IMR_IM5 EXTI_IMR_MR5
  1999. #define EXTI_IMR_IM6 EXTI_IMR_MR6
  2000. #define EXTI_IMR_IM7 EXTI_IMR_MR7
  2001. #define EXTI_IMR_IM8 EXTI_IMR_MR8
  2002. #define EXTI_IMR_IM9 EXTI_IMR_MR9
  2003. #define EXTI_IMR_IM10 EXTI_IMR_MR10
  2004. #define EXTI_IMR_IM11 EXTI_IMR_MR11
  2005. #define EXTI_IMR_IM12 EXTI_IMR_MR12
  2006. #define EXTI_IMR_IM13 EXTI_IMR_MR13
  2007. #define EXTI_IMR_IM14 EXTI_IMR_MR14
  2008. #define EXTI_IMR_IM15 EXTI_IMR_MR15
  2009. #define EXTI_IMR_IM16 EXTI_IMR_MR16
  2010. #define EXTI_IMR_IM17 EXTI_IMR_MR17
  2011. #define EXTI_IMR_IM18 EXTI_IMR_MR18
  2012. #define EXTI_IMR_IM19 EXTI_IMR_MR19
  2013. #define EXTI_IMR_IM20 EXTI_IMR_MR20
  2014. #define EXTI_IMR_IM21 EXTI_IMR_MR21
  2015. #define EXTI_IMR_IM22 EXTI_IMR_MR22
  2016. /* Catgeroy 1 & 2 */
  2017. #define EXTI_IMR_IM_Pos (0U)
  2018. #define EXTI_IMR_IM_Msk (0x7FFFFFU << EXTI_IMR_IM_Pos) /*!< 0x007FFFFF */
  2019. #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */
  2020. /******************* Bit definition for EXTI_EMR register *******************/
  2021. #define EXTI_EMR_MR0_Pos (0U)
  2022. #define EXTI_EMR_MR0_Msk (0x1U << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */
  2023. #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */
  2024. #define EXTI_EMR_MR1_Pos (1U)
  2025. #define EXTI_EMR_MR1_Msk (0x1U << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */
  2026. #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */
  2027. #define EXTI_EMR_MR2_Pos (2U)
  2028. #define EXTI_EMR_MR2_Msk (0x1U << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */
  2029. #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */
  2030. #define EXTI_EMR_MR3_Pos (3U)
  2031. #define EXTI_EMR_MR3_Msk (0x1U << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */
  2032. #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */
  2033. #define EXTI_EMR_MR4_Pos (4U)
  2034. #define EXTI_EMR_MR4_Msk (0x1U << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */
  2035. #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */
  2036. #define EXTI_EMR_MR5_Pos (5U)
  2037. #define EXTI_EMR_MR5_Msk (0x1U << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */
  2038. #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */
  2039. #define EXTI_EMR_MR6_Pos (6U)
  2040. #define EXTI_EMR_MR6_Msk (0x1U << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */
  2041. #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */
  2042. #define EXTI_EMR_MR7_Pos (7U)
  2043. #define EXTI_EMR_MR7_Msk (0x1U << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */
  2044. #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */
  2045. #define EXTI_EMR_MR8_Pos (8U)
  2046. #define EXTI_EMR_MR8_Msk (0x1U << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */
  2047. #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */
  2048. #define EXTI_EMR_MR9_Pos (9U)
  2049. #define EXTI_EMR_MR9_Msk (0x1U << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */
  2050. #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */
  2051. #define EXTI_EMR_MR10_Pos (10U)
  2052. #define EXTI_EMR_MR10_Msk (0x1U << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */
  2053. #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */
  2054. #define EXTI_EMR_MR11_Pos (11U)
  2055. #define EXTI_EMR_MR11_Msk (0x1U << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */
  2056. #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */
  2057. #define EXTI_EMR_MR12_Pos (12U)
  2058. #define EXTI_EMR_MR12_Msk (0x1U << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */
  2059. #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */
  2060. #define EXTI_EMR_MR13_Pos (13U)
  2061. #define EXTI_EMR_MR13_Msk (0x1U << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */
  2062. #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */
  2063. #define EXTI_EMR_MR14_Pos (14U)
  2064. #define EXTI_EMR_MR14_Msk (0x1U << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */
  2065. #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */
  2066. #define EXTI_EMR_MR15_Pos (15U)
  2067. #define EXTI_EMR_MR15_Msk (0x1U << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */
  2068. #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */
  2069. #define EXTI_EMR_MR16_Pos (16U)
  2070. #define EXTI_EMR_MR16_Msk (0x1U << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */
  2071. #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */
  2072. #define EXTI_EMR_MR17_Pos (17U)
  2073. #define EXTI_EMR_MR17_Msk (0x1U << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */
  2074. #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */
  2075. #define EXTI_EMR_MR18_Pos (18U)
  2076. #define EXTI_EMR_MR18_Msk (0x1U << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */
  2077. #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */
  2078. #define EXTI_EMR_MR19_Pos (19U)
  2079. #define EXTI_EMR_MR19_Msk (0x1U << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */
  2080. #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */
  2081. #define EXTI_EMR_MR20_Pos (20U)
  2082. #define EXTI_EMR_MR20_Msk (0x1U << EXTI_EMR_MR20_Pos) /*!< 0x00100000 */
  2083. #define EXTI_EMR_MR20 EXTI_EMR_MR20_Msk /*!< Event Mask on line 20 */
  2084. #define EXTI_EMR_MR21_Pos (21U)
  2085. #define EXTI_EMR_MR21_Msk (0x1U << EXTI_EMR_MR21_Pos) /*!< 0x00200000 */
  2086. #define EXTI_EMR_MR21 EXTI_EMR_MR21_Msk /*!< Event Mask on line 21 */
  2087. #define EXTI_EMR_MR22_Pos (22U)
  2088. #define EXTI_EMR_MR22_Msk (0x1U << EXTI_EMR_MR22_Pos) /*!< 0x00400000 */
  2089. #define EXTI_EMR_MR22 EXTI_EMR_MR22_Msk /*!< Event Mask on line 22 */
  2090. /* References Defines */
  2091. #define EXTI_EMR_EM0 EXTI_EMR_MR0
  2092. #define EXTI_EMR_EM1 EXTI_EMR_MR1
  2093. #define EXTI_EMR_EM2 EXTI_EMR_MR2
  2094. #define EXTI_EMR_EM3 EXTI_EMR_MR3
  2095. #define EXTI_EMR_EM4 EXTI_EMR_MR4
  2096. #define EXTI_EMR_EM5 EXTI_EMR_MR5
  2097. #define EXTI_EMR_EM6 EXTI_EMR_MR6
  2098. #define EXTI_EMR_EM7 EXTI_EMR_MR7
  2099. #define EXTI_EMR_EM8 EXTI_EMR_MR8
  2100. #define EXTI_EMR_EM9 EXTI_EMR_MR9
  2101. #define EXTI_EMR_EM10 EXTI_EMR_MR10
  2102. #define EXTI_EMR_EM11 EXTI_EMR_MR11
  2103. #define EXTI_EMR_EM12 EXTI_EMR_MR12
  2104. #define EXTI_EMR_EM13 EXTI_EMR_MR13
  2105. #define EXTI_EMR_EM14 EXTI_EMR_MR14
  2106. #define EXTI_EMR_EM15 EXTI_EMR_MR15
  2107. #define EXTI_EMR_EM16 EXTI_EMR_MR16
  2108. #define EXTI_EMR_EM17 EXTI_EMR_MR17
  2109. #define EXTI_EMR_EM18 EXTI_EMR_MR18
  2110. #define EXTI_EMR_EM19 EXTI_EMR_MR19
  2111. #define EXTI_EMR_EM20 EXTI_EMR_MR20
  2112. #define EXTI_EMR_EM21 EXTI_EMR_MR21
  2113. #define EXTI_EMR_EM22 EXTI_EMR_MR22
  2114. /****************** Bit definition for EXTI_RTSR register *******************/
  2115. #define EXTI_RTSR_TR0_Pos (0U)
  2116. #define EXTI_RTSR_TR0_Msk (0x1U << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */
  2117. #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */
  2118. #define EXTI_RTSR_TR1_Pos (1U)
  2119. #define EXTI_RTSR_TR1_Msk (0x1U << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */
  2120. #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */
  2121. #define EXTI_RTSR_TR2_Pos (2U)
  2122. #define EXTI_RTSR_TR2_Msk (0x1U << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */
  2123. #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */
  2124. #define EXTI_RTSR_TR3_Pos (3U)
  2125. #define EXTI_RTSR_TR3_Msk (0x1U << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */
  2126. #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */
  2127. #define EXTI_RTSR_TR4_Pos (4U)
  2128. #define EXTI_RTSR_TR4_Msk (0x1U << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */
  2129. #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */
  2130. #define EXTI_RTSR_TR5_Pos (5U)
  2131. #define EXTI_RTSR_TR5_Msk (0x1U << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */
  2132. #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */
  2133. #define EXTI_RTSR_TR6_Pos (6U)
  2134. #define EXTI_RTSR_TR6_Msk (0x1U << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */
  2135. #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */
  2136. #define EXTI_RTSR_TR7_Pos (7U)
  2137. #define EXTI_RTSR_TR7_Msk (0x1U << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */
  2138. #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */
  2139. #define EXTI_RTSR_TR8_Pos (8U)
  2140. #define EXTI_RTSR_TR8_Msk (0x1U << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */
  2141. #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */
  2142. #define EXTI_RTSR_TR9_Pos (9U)
  2143. #define EXTI_RTSR_TR9_Msk (0x1U << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */
  2144. #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */
  2145. #define EXTI_RTSR_TR10_Pos (10U)
  2146. #define EXTI_RTSR_TR10_Msk (0x1U << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */
  2147. #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */
  2148. #define EXTI_RTSR_TR11_Pos (11U)
  2149. #define EXTI_RTSR_TR11_Msk (0x1U << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */
  2150. #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */
  2151. #define EXTI_RTSR_TR12_Pos (12U)
  2152. #define EXTI_RTSR_TR12_Msk (0x1U << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */
  2153. #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */
  2154. #define EXTI_RTSR_TR13_Pos (13U)
  2155. #define EXTI_RTSR_TR13_Msk (0x1U << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */
  2156. #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */
  2157. #define EXTI_RTSR_TR14_Pos (14U)
  2158. #define EXTI_RTSR_TR14_Msk (0x1U << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */
  2159. #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */
  2160. #define EXTI_RTSR_TR15_Pos (15U)
  2161. #define EXTI_RTSR_TR15_Msk (0x1U << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */
  2162. #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */
  2163. #define EXTI_RTSR_TR16_Pos (16U)
  2164. #define EXTI_RTSR_TR16_Msk (0x1U << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */
  2165. #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */
  2166. #define EXTI_RTSR_TR17_Pos (17U)
  2167. #define EXTI_RTSR_TR17_Msk (0x1U << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */
  2168. #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */
  2169. #define EXTI_RTSR_TR18_Pos (18U)
  2170. #define EXTI_RTSR_TR18_Msk (0x1U << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */
  2171. #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */
  2172. #define EXTI_RTSR_TR19_Pos (19U)
  2173. #define EXTI_RTSR_TR19_Msk (0x1U << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */
  2174. #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */
  2175. #define EXTI_RTSR_TR20_Pos (20U)
  2176. #define EXTI_RTSR_TR20_Msk (0x1U << EXTI_RTSR_TR20_Pos) /*!< 0x00100000 */
  2177. #define EXTI_RTSR_TR20 EXTI_RTSR_TR20_Msk /*!< Rising trigger event configuration bit of line 20 */
  2178. #define EXTI_RTSR_TR21_Pos (21U)
  2179. #define EXTI_RTSR_TR21_Msk (0x1U << EXTI_RTSR_TR21_Pos) /*!< 0x00200000 */
  2180. #define EXTI_RTSR_TR21 EXTI_RTSR_TR21_Msk /*!< Rising trigger event configuration bit of line 21 */
  2181. #define EXTI_RTSR_TR22_Pos (22U)
  2182. #define EXTI_RTSR_TR22_Msk (0x1U << EXTI_RTSR_TR22_Pos) /*!< 0x00400000 */
  2183. #define EXTI_RTSR_TR22 EXTI_RTSR_TR22_Msk /*!< Rising trigger event configuration bit of line 22 */
  2184. /* References Defines */
  2185. #define EXTI_RTSR_RT0 EXTI_RTSR_TR0
  2186. #define EXTI_RTSR_RT1 EXTI_RTSR_TR1
  2187. #define EXTI_RTSR_RT2 EXTI_RTSR_TR2
  2188. #define EXTI_RTSR_RT3 EXTI_RTSR_TR3
  2189. #define EXTI_RTSR_RT4 EXTI_RTSR_TR4
  2190. #define EXTI_RTSR_RT5 EXTI_RTSR_TR5
  2191. #define EXTI_RTSR_RT6 EXTI_RTSR_TR6
  2192. #define EXTI_RTSR_RT7 EXTI_RTSR_TR7
  2193. #define EXTI_RTSR_RT8 EXTI_RTSR_TR8
  2194. #define EXTI_RTSR_RT9 EXTI_RTSR_TR9
  2195. #define EXTI_RTSR_RT10 EXTI_RTSR_TR10
  2196. #define EXTI_RTSR_RT11 EXTI_RTSR_TR11
  2197. #define EXTI_RTSR_RT12 EXTI_RTSR_TR12
  2198. #define EXTI_RTSR_RT13 EXTI_RTSR_TR13
  2199. #define EXTI_RTSR_RT14 EXTI_RTSR_TR14
  2200. #define EXTI_RTSR_RT15 EXTI_RTSR_TR15
  2201. #define EXTI_RTSR_RT16 EXTI_RTSR_TR16
  2202. #define EXTI_RTSR_RT17 EXTI_RTSR_TR17
  2203. #define EXTI_RTSR_RT18 EXTI_RTSR_TR18
  2204. #define EXTI_RTSR_RT19 EXTI_RTSR_TR19
  2205. #define EXTI_RTSR_RT20 EXTI_RTSR_TR20
  2206. #define EXTI_RTSR_RT21 EXTI_RTSR_TR21
  2207. #define EXTI_RTSR_RT22 EXTI_RTSR_TR22
  2208. /****************** Bit definition for EXTI_FTSR register *******************/
  2209. #define EXTI_FTSR_TR0_Pos (0U)
  2210. #define EXTI_FTSR_TR0_Msk (0x1U << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */
  2211. #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */
  2212. #define EXTI_FTSR_TR1_Pos (1U)
  2213. #define EXTI_FTSR_TR1_Msk (0x1U << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */
  2214. #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */
  2215. #define EXTI_FTSR_TR2_Pos (2U)
  2216. #define EXTI_FTSR_TR2_Msk (0x1U << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */
  2217. #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */
  2218. #define EXTI_FTSR_TR3_Pos (3U)
  2219. #define EXTI_FTSR_TR3_Msk (0x1U << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */
  2220. #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */
  2221. #define EXTI_FTSR_TR4_Pos (4U)
  2222. #define EXTI_FTSR_TR4_Msk (0x1U << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */
  2223. #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */
  2224. #define EXTI_FTSR_TR5_Pos (5U)
  2225. #define EXTI_FTSR_TR5_Msk (0x1U << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */
  2226. #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */
  2227. #define EXTI_FTSR_TR6_Pos (6U)
  2228. #define EXTI_FTSR_TR6_Msk (0x1U << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */
  2229. #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */
  2230. #define EXTI_FTSR_TR7_Pos (7U)
  2231. #define EXTI_FTSR_TR7_Msk (0x1U << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */
  2232. #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */
  2233. #define EXTI_FTSR_TR8_Pos (8U)
  2234. #define EXTI_FTSR_TR8_Msk (0x1U << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */
  2235. #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */
  2236. #define EXTI_FTSR_TR9_Pos (9U)
  2237. #define EXTI_FTSR_TR9_Msk (0x1U << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */
  2238. #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */
  2239. #define EXTI_FTSR_TR10_Pos (10U)
  2240. #define EXTI_FTSR_TR10_Msk (0x1U << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */
  2241. #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */
  2242. #define EXTI_FTSR_TR11_Pos (11U)
  2243. #define EXTI_FTSR_TR11_Msk (0x1U << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */
  2244. #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */
  2245. #define EXTI_FTSR_TR12_Pos (12U)
  2246. #define EXTI_FTSR_TR12_Msk (0x1U << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */
  2247. #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */
  2248. #define EXTI_FTSR_TR13_Pos (13U)
  2249. #define EXTI_FTSR_TR13_Msk (0x1U << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */
  2250. #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */
  2251. #define EXTI_FTSR_TR14_Pos (14U)
  2252. #define EXTI_FTSR_TR14_Msk (0x1U << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */
  2253. #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */
  2254. #define EXTI_FTSR_TR15_Pos (15U)
  2255. #define EXTI_FTSR_TR15_Msk (0x1U << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */
  2256. #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */
  2257. #define EXTI_FTSR_TR16_Pos (16U)
  2258. #define EXTI_FTSR_TR16_Msk (0x1U << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */
  2259. #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */
  2260. #define EXTI_FTSR_TR17_Pos (17U)
  2261. #define EXTI_FTSR_TR17_Msk (0x1U << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */
  2262. #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */
  2263. #define EXTI_FTSR_TR18_Pos (18U)
  2264. #define EXTI_FTSR_TR18_Msk (0x1U << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */
  2265. #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */
  2266. #define EXTI_FTSR_TR19_Pos (19U)
  2267. #define EXTI_FTSR_TR19_Msk (0x1U << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */
  2268. #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */
  2269. #define EXTI_FTSR_TR20_Pos (20U)
  2270. #define EXTI_FTSR_TR20_Msk (0x1U << EXTI_FTSR_TR20_Pos) /*!< 0x00100000 */
  2271. #define EXTI_FTSR_TR20 EXTI_FTSR_TR20_Msk /*!< Falling trigger event configuration bit of line 20 */
  2272. #define EXTI_FTSR_TR21_Pos (21U)
  2273. #define EXTI_FTSR_TR21_Msk (0x1U << EXTI_FTSR_TR21_Pos) /*!< 0x00200000 */
  2274. #define EXTI_FTSR_TR21 EXTI_FTSR_TR21_Msk /*!< Falling trigger event configuration bit of line 21 */
  2275. #define EXTI_FTSR_TR22_Pos (22U)
  2276. #define EXTI_FTSR_TR22_Msk (0x1U << EXTI_FTSR_TR22_Pos) /*!< 0x00400000 */
  2277. #define EXTI_FTSR_TR22 EXTI_FTSR_TR22_Msk /*!< Falling trigger event configuration bit of line 22 */
  2278. /* References Defines */
  2279. #define EXTI_FTSR_FT0 EXTI_FTSR_TR0
  2280. #define EXTI_FTSR_FT1 EXTI_FTSR_TR1
  2281. #define EXTI_FTSR_FT2 EXTI_FTSR_TR2
  2282. #define EXTI_FTSR_FT3 EXTI_FTSR_TR3
  2283. #define EXTI_FTSR_FT4 EXTI_FTSR_TR4
  2284. #define EXTI_FTSR_FT5 EXTI_FTSR_TR5
  2285. #define EXTI_FTSR_FT6 EXTI_FTSR_TR6
  2286. #define EXTI_FTSR_FT7 EXTI_FTSR_TR7
  2287. #define EXTI_FTSR_FT8 EXTI_FTSR_TR8
  2288. #define EXTI_FTSR_FT9 EXTI_FTSR_TR9
  2289. #define EXTI_FTSR_FT10 EXTI_FTSR_TR10
  2290. #define EXTI_FTSR_FT11 EXTI_FTSR_TR11
  2291. #define EXTI_FTSR_FT12 EXTI_FTSR_TR12
  2292. #define EXTI_FTSR_FT13 EXTI_FTSR_TR13
  2293. #define EXTI_FTSR_FT14 EXTI_FTSR_TR14
  2294. #define EXTI_FTSR_FT15 EXTI_FTSR_TR15
  2295. #define EXTI_FTSR_FT16 EXTI_FTSR_TR16
  2296. #define EXTI_FTSR_FT17 EXTI_FTSR_TR17
  2297. #define EXTI_FTSR_FT18 EXTI_FTSR_TR18
  2298. #define EXTI_FTSR_FT19 EXTI_FTSR_TR19
  2299. #define EXTI_FTSR_FT20 EXTI_FTSR_TR20
  2300. #define EXTI_FTSR_FT21 EXTI_FTSR_TR21
  2301. #define EXTI_FTSR_FT22 EXTI_FTSR_TR22
  2302. /****************** Bit definition for EXTI_SWIER register ******************/
  2303. #define EXTI_SWIER_SWIER0_Pos (0U)
  2304. #define EXTI_SWIER_SWIER0_Msk (0x1U << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */
  2305. #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */
  2306. #define EXTI_SWIER_SWIER1_Pos (1U)
  2307. #define EXTI_SWIER_SWIER1_Msk (0x1U << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */
  2308. #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */
  2309. #define EXTI_SWIER_SWIER2_Pos (2U)
  2310. #define EXTI_SWIER_SWIER2_Msk (0x1U << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */
  2311. #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */
  2312. #define EXTI_SWIER_SWIER3_Pos (3U)
  2313. #define EXTI_SWIER_SWIER3_Msk (0x1U << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */
  2314. #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */
  2315. #define EXTI_SWIER_SWIER4_Pos (4U)
  2316. #define EXTI_SWIER_SWIER4_Msk (0x1U << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */
  2317. #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */
  2318. #define EXTI_SWIER_SWIER5_Pos (5U)
  2319. #define EXTI_SWIER_SWIER5_Msk (0x1U << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */
  2320. #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */
  2321. #define EXTI_SWIER_SWIER6_Pos (6U)
  2322. #define EXTI_SWIER_SWIER6_Msk (0x1U << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */
  2323. #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */
  2324. #define EXTI_SWIER_SWIER7_Pos (7U)
  2325. #define EXTI_SWIER_SWIER7_Msk (0x1U << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */
  2326. #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */
  2327. #define EXTI_SWIER_SWIER8_Pos (8U)
  2328. #define EXTI_SWIER_SWIER8_Msk (0x1U << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */
  2329. #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */
  2330. #define EXTI_SWIER_SWIER9_Pos (9U)
  2331. #define EXTI_SWIER_SWIER9_Msk (0x1U << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */
  2332. #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */
  2333. #define EXTI_SWIER_SWIER10_Pos (10U)
  2334. #define EXTI_SWIER_SWIER10_Msk (0x1U << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */
  2335. #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */
  2336. #define EXTI_SWIER_SWIER11_Pos (11U)
  2337. #define EXTI_SWIER_SWIER11_Msk (0x1U << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */
  2338. #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */
  2339. #define EXTI_SWIER_SWIER12_Pos (12U)
  2340. #define EXTI_SWIER_SWIER12_Msk (0x1U << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */
  2341. #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */
  2342. #define EXTI_SWIER_SWIER13_Pos (13U)
  2343. #define EXTI_SWIER_SWIER13_Msk (0x1U << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */
  2344. #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */
  2345. #define EXTI_SWIER_SWIER14_Pos (14U)
  2346. #define EXTI_SWIER_SWIER14_Msk (0x1U << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */
  2347. #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */
  2348. #define EXTI_SWIER_SWIER15_Pos (15U)
  2349. #define EXTI_SWIER_SWIER15_Msk (0x1U << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */
  2350. #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */
  2351. #define EXTI_SWIER_SWIER16_Pos (16U)
  2352. #define EXTI_SWIER_SWIER16_Msk (0x1U << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */
  2353. #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */
  2354. #define EXTI_SWIER_SWIER17_Pos (17U)
  2355. #define EXTI_SWIER_SWIER17_Msk (0x1U << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */
  2356. #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */
  2357. #define EXTI_SWIER_SWIER18_Pos (18U)
  2358. #define EXTI_SWIER_SWIER18_Msk (0x1U << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */
  2359. #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */
  2360. #define EXTI_SWIER_SWIER19_Pos (19U)
  2361. #define EXTI_SWIER_SWIER19_Msk (0x1U << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */
  2362. #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */
  2363. #define EXTI_SWIER_SWIER20_Pos (20U)
  2364. #define EXTI_SWIER_SWIER20_Msk (0x1U << EXTI_SWIER_SWIER20_Pos) /*!< 0x00100000 */
  2365. #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWIER20_Msk /*!< Software Interrupt on line 20 */
  2366. #define EXTI_SWIER_SWIER21_Pos (21U)
  2367. #define EXTI_SWIER_SWIER21_Msk (0x1U << EXTI_SWIER_SWIER21_Pos) /*!< 0x00200000 */
  2368. #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWIER21_Msk /*!< Software Interrupt on line 21 */
  2369. #define EXTI_SWIER_SWIER22_Pos (22U)
  2370. #define EXTI_SWIER_SWIER22_Msk (0x1U << EXTI_SWIER_SWIER22_Pos) /*!< 0x00400000 */
  2371. #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWIER22_Msk /*!< Software Interrupt on line 22 */
  2372. /* References Defines */
  2373. #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0
  2374. #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1
  2375. #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2
  2376. #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3
  2377. #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4
  2378. #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5
  2379. #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6
  2380. #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7
  2381. #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8
  2382. #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9
  2383. #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10
  2384. #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11
  2385. #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12
  2386. #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13
  2387. #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14
  2388. #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15
  2389. #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16
  2390. #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17
  2391. #define EXTI_SWIER_SWI18 EXTI_SWIER_SWIER18
  2392. #define EXTI_SWIER_SWI19 EXTI_SWIER_SWIER19
  2393. #define EXTI_SWIER_SWI20 EXTI_SWIER_SWIER20
  2394. #define EXTI_SWIER_SWI21 EXTI_SWIER_SWIER21
  2395. #define EXTI_SWIER_SWI22 EXTI_SWIER_SWIER22
  2396. /******************* Bit definition for EXTI_PR register ********************/
  2397. #define EXTI_PR_PR0_Pos (0U)
  2398. #define EXTI_PR_PR0_Msk (0x1U << EXTI_PR_PR0_Pos) /*!< 0x00000001 */
  2399. #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */
  2400. #define EXTI_PR_PR1_Pos (1U)
  2401. #define EXTI_PR_PR1_Msk (0x1U << EXTI_PR_PR1_Pos) /*!< 0x00000002 */
  2402. #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */
  2403. #define EXTI_PR_PR2_Pos (2U)
  2404. #define EXTI_PR_PR2_Msk (0x1U << EXTI_PR_PR2_Pos) /*!< 0x00000004 */
  2405. #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */
  2406. #define EXTI_PR_PR3_Pos (3U)
  2407. #define EXTI_PR_PR3_Msk (0x1U << EXTI_PR_PR3_Pos) /*!< 0x00000008 */
  2408. #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */
  2409. #define EXTI_PR_PR4_Pos (4U)
  2410. #define EXTI_PR_PR4_Msk (0x1U << EXTI_PR_PR4_Pos) /*!< 0x00000010 */
  2411. #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */
  2412. #define EXTI_PR_PR5_Pos (5U)
  2413. #define EXTI_PR_PR5_Msk (0x1U << EXTI_PR_PR5_Pos) /*!< 0x00000020 */
  2414. #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */
  2415. #define EXTI_PR_PR6_Pos (6U)
  2416. #define EXTI_PR_PR6_Msk (0x1U << EXTI_PR_PR6_Pos) /*!< 0x00000040 */
  2417. #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */
  2418. #define EXTI_PR_PR7_Pos (7U)
  2419. #define EXTI_PR_PR7_Msk (0x1U << EXTI_PR_PR7_Pos) /*!< 0x00000080 */
  2420. #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */
  2421. #define EXTI_PR_PR8_Pos (8U)
  2422. #define EXTI_PR_PR8_Msk (0x1U << EXTI_PR_PR8_Pos) /*!< 0x00000100 */
  2423. #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */
  2424. #define EXTI_PR_PR9_Pos (9U)
  2425. #define EXTI_PR_PR9_Msk (0x1U << EXTI_PR_PR9_Pos) /*!< 0x00000200 */
  2426. #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */
  2427. #define EXTI_PR_PR10_Pos (10U)
  2428. #define EXTI_PR_PR10_Msk (0x1U << EXTI_PR_PR10_Pos) /*!< 0x00000400 */
  2429. #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */
  2430. #define EXTI_PR_PR11_Pos (11U)
  2431. #define EXTI_PR_PR11_Msk (0x1U << EXTI_PR_PR11_Pos) /*!< 0x00000800 */
  2432. #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */
  2433. #define EXTI_PR_PR12_Pos (12U)
  2434. #define EXTI_PR_PR12_Msk (0x1U << EXTI_PR_PR12_Pos) /*!< 0x00001000 */
  2435. #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */
  2436. #define EXTI_PR_PR13_Pos (13U)
  2437. #define EXTI_PR_PR13_Msk (0x1U << EXTI_PR_PR13_Pos) /*!< 0x00002000 */
  2438. #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */
  2439. #define EXTI_PR_PR14_Pos (14U)
  2440. #define EXTI_PR_PR14_Msk (0x1U << EXTI_PR_PR14_Pos) /*!< 0x00004000 */
  2441. #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */
  2442. #define EXTI_PR_PR15_Pos (15U)
  2443. #define EXTI_PR_PR15_Msk (0x1U << EXTI_PR_PR15_Pos) /*!< 0x00008000 */
  2444. #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */
  2445. #define EXTI_PR_PR16_Pos (16U)
  2446. #define EXTI_PR_PR16_Msk (0x1U << EXTI_PR_PR16_Pos) /*!< 0x00010000 */
  2447. #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */
  2448. #define EXTI_PR_PR17_Pos (17U)
  2449. #define EXTI_PR_PR17_Msk (0x1U << EXTI_PR_PR17_Pos) /*!< 0x00020000 */
  2450. #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */
  2451. #define EXTI_PR_PR18_Pos (18U)
  2452. #define EXTI_PR_PR18_Msk (0x1U << EXTI_PR_PR18_Pos) /*!< 0x00040000 */
  2453. #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */
  2454. #define EXTI_PR_PR19_Pos (19U)
  2455. #define EXTI_PR_PR19_Msk (0x1U << EXTI_PR_PR19_Pos) /*!< 0x00080000 */
  2456. #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit for line 19 */
  2457. #define EXTI_PR_PR20_Pos (20U)
  2458. #define EXTI_PR_PR20_Msk (0x1U << EXTI_PR_PR20_Pos) /*!< 0x00100000 */
  2459. #define EXTI_PR_PR20 EXTI_PR_PR20_Msk /*!< Pending bit for line 20 */
  2460. #define EXTI_PR_PR21_Pos (21U)
  2461. #define EXTI_PR_PR21_Msk (0x1U << EXTI_PR_PR21_Pos) /*!< 0x00200000 */
  2462. #define EXTI_PR_PR21 EXTI_PR_PR21_Msk /*!< Pending bit for line 21 */
  2463. #define EXTI_PR_PR22_Pos (22U)
  2464. #define EXTI_PR_PR22_Msk (0x1U << EXTI_PR_PR22_Pos) /*!< 0x00400000 */
  2465. #define EXTI_PR_PR22 EXTI_PR_PR22_Msk /*!< Pending bit for line 22 */
  2466. /* References Defines */
  2467. #define EXTI_PR_PIF0 EXTI_PR_PR0
  2468. #define EXTI_PR_PIF1 EXTI_PR_PR1
  2469. #define EXTI_PR_PIF2 EXTI_PR_PR2
  2470. #define EXTI_PR_PIF3 EXTI_PR_PR3
  2471. #define EXTI_PR_PIF4 EXTI_PR_PR4
  2472. #define EXTI_PR_PIF5 EXTI_PR_PR5
  2473. #define EXTI_PR_PIF6 EXTI_PR_PR6
  2474. #define EXTI_PR_PIF7 EXTI_PR_PR7
  2475. #define EXTI_PR_PIF8 EXTI_PR_PR8
  2476. #define EXTI_PR_PIF9 EXTI_PR_PR9
  2477. #define EXTI_PR_PIF10 EXTI_PR_PR10
  2478. #define EXTI_PR_PIF11 EXTI_PR_PR11
  2479. #define EXTI_PR_PIF12 EXTI_PR_PR12
  2480. #define EXTI_PR_PIF13 EXTI_PR_PR13
  2481. #define EXTI_PR_PIF14 EXTI_PR_PR14
  2482. #define EXTI_PR_PIF15 EXTI_PR_PR15
  2483. #define EXTI_PR_PIF16 EXTI_PR_PR16
  2484. #define EXTI_PR_PIF17 EXTI_PR_PR17
  2485. #define EXTI_PR_PIF18 EXTI_PR_PR18
  2486. #define EXTI_PR_PIF19 EXTI_PR_PR19
  2487. #define EXTI_PR_PIF20 EXTI_PR_PR20
  2488. #define EXTI_PR_PIF21 EXTI_PR_PR21
  2489. #define EXTI_PR_PIF22 EXTI_PR_PR22
  2490. /******************************************************************************/
  2491. /* */
  2492. /* FLASH, DATA EEPROM and Option Bytes Registers */
  2493. /* (FLASH, DATA_EEPROM, OB) */
  2494. /* */
  2495. /******************************************************************************/
  2496. /******************* Bit definition for FLASH_ACR register ******************/
  2497. #define FLASH_ACR_LATENCY_Pos (0U)
  2498. #define FLASH_ACR_LATENCY_Msk (0x1U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */
  2499. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< Latency */
  2500. #define FLASH_ACR_PRFTEN_Pos (1U)
  2501. #define FLASH_ACR_PRFTEN_Msk (0x1U << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000002 */
  2502. #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk /*!< Prefetch Buffer Enable */
  2503. #define FLASH_ACR_ACC64_Pos (2U)
  2504. #define FLASH_ACR_ACC64_Msk (0x1U << FLASH_ACR_ACC64_Pos) /*!< 0x00000004 */
  2505. #define FLASH_ACR_ACC64 FLASH_ACR_ACC64_Msk /*!< Access 64 bits */
  2506. #define FLASH_ACR_SLEEP_PD_Pos (3U)
  2507. #define FLASH_ACR_SLEEP_PD_Msk (0x1U << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00000008 */
  2508. #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash mode during sleep mode */
  2509. #define FLASH_ACR_RUN_PD_Pos (4U)
  2510. #define FLASH_ACR_RUN_PD_Msk (0x1U << FLASH_ACR_RUN_PD_Pos) /*!< 0x00000010 */
  2511. #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash mode during RUN mode */
  2512. /******************* Bit definition for FLASH_PECR register ******************/
  2513. #define FLASH_PECR_PELOCK_Pos (0U)
  2514. #define FLASH_PECR_PELOCK_Msk (0x1U << FLASH_PECR_PELOCK_Pos) /*!< 0x00000001 */
  2515. #define FLASH_PECR_PELOCK FLASH_PECR_PELOCK_Msk /*!< FLASH_PECR and Flash data Lock */
  2516. #define FLASH_PECR_PRGLOCK_Pos (1U)
  2517. #define FLASH_PECR_PRGLOCK_Msk (0x1U << FLASH_PECR_PRGLOCK_Pos) /*!< 0x00000002 */
  2518. #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix Lock */
  2519. #define FLASH_PECR_OPTLOCK_Pos (2U)
  2520. #define FLASH_PECR_OPTLOCK_Msk (0x1U << FLASH_PECR_OPTLOCK_Pos) /*!< 0x00000004 */
  2521. #define FLASH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */
  2522. #define FLASH_PECR_PROG_Pos (3U)
  2523. #define FLASH_PECR_PROG_Msk (0x1U << FLASH_PECR_PROG_Pos) /*!< 0x00000008 */
  2524. #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix selection */
  2525. #define FLASH_PECR_DATA_Pos (4U)
  2526. #define FLASH_PECR_DATA_Msk (0x1U << FLASH_PECR_DATA_Pos) /*!< 0x00000010 */
  2527. #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix selection */
  2528. #define FLASH_PECR_FTDW_Pos (8U)
  2529. #define FLASH_PECR_FTDW_Msk (0x1U << FLASH_PECR_FTDW_Pos) /*!< 0x00000100 */
  2530. #define FLASH_PECR_FTDW FLASH_PECR_FTDW_Msk /*!< Fixed Time Data write for Word/Half Word/Byte programming */
  2531. #define FLASH_PECR_ERASE_Pos (9U)
  2532. #define FLASH_PECR_ERASE_Msk (0x1U << FLASH_PECR_ERASE_Pos) /*!< 0x00000200 */
  2533. #define FLASH_PECR_ERASE FLASH_PECR_ERASE_Msk /*!< Page erasing mode */
  2534. #define FLASH_PECR_FPRG_Pos (10U)
  2535. #define FLASH_PECR_FPRG_Msk (0x1U << FLASH_PECR_FPRG_Pos) /*!< 0x00000400 */
  2536. #define FLASH_PECR_FPRG FLASH_PECR_FPRG_Msk /*!< Fast Page/Half Page programming mode */
  2537. #define FLASH_PECR_EOPIE_Pos (16U)
  2538. #define FLASH_PECR_EOPIE_Msk (0x1U << FLASH_PECR_EOPIE_Pos) /*!< 0x00010000 */
  2539. #define FLASH_PECR_EOPIE FLASH_PECR_EOPIE_Msk /*!< End of programming interrupt */
  2540. #define FLASH_PECR_ERRIE_Pos (17U)
  2541. #define FLASH_PECR_ERRIE_Msk (0x1U << FLASH_PECR_ERRIE_Pos) /*!< 0x00020000 */
  2542. #define FLASH_PECR_ERRIE FLASH_PECR_ERRIE_Msk /*!< Error interrupt */
  2543. #define FLASH_PECR_OBL_LAUNCH_Pos (18U)
  2544. #define FLASH_PECR_OBL_LAUNCH_Msk (0x1U << FLASH_PECR_OBL_LAUNCH_Pos) /*!< 0x00040000 */
  2545. #define FLASH_PECR_OBL_LAUNCH FLASH_PECR_OBL_LAUNCH_Msk /*!< Launch the option byte loading */
  2546. /****************** Bit definition for FLASH_PDKEYR register ******************/
  2547. #define FLASH_PDKEYR_PDKEYR_Pos (0U)
  2548. #define FLASH_PDKEYR_PDKEYR_Msk (0xFFFFFFFFU << FLASH_PDKEYR_PDKEYR_Pos) /*!< 0xFFFFFFFF */
  2549. #define FLASH_PDKEYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */
  2550. /****************** Bit definition for FLASH_PEKEYR register ******************/
  2551. #define FLASH_PEKEYR_PEKEYR_Pos (0U)
  2552. #define FLASH_PEKEYR_PEKEYR_Msk (0xFFFFFFFFU << FLASH_PEKEYR_PEKEYR_Pos) /*!< 0xFFFFFFFF */
  2553. #define FLASH_PEKEYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */
  2554. /****************** Bit definition for FLASH_PRGKEYR register ******************/
  2555. #define FLASH_PRGKEYR_PRGKEYR_Pos (0U)
  2556. #define FLASH_PRGKEYR_PRGKEYR_Msk (0xFFFFFFFFU << FLASH_PRGKEYR_PRGKEYR_Pos) /*!< 0xFFFFFFFF */
  2557. #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix Key */
  2558. /****************** Bit definition for FLASH_OPTKEYR register ******************/
  2559. #define FLASH_OPTKEYR_OPTKEYR_Pos (0U)
  2560. #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFU << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */
  2561. #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */
  2562. /****************** Bit definition for FLASH_SR register *******************/
  2563. #define FLASH_SR_BSY_Pos (0U)
  2564. #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00000001 */
  2565. #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */
  2566. #define FLASH_SR_EOP_Pos (1U)
  2567. #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000002 */
  2568. #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End Of Programming*/
  2569. #define FLASH_SR_ENDHV_Pos (2U)
  2570. #define FLASH_SR_ENDHV_Msk (0x1U << FLASH_SR_ENDHV_Pos) /*!< 0x00000004 */
  2571. #define FLASH_SR_ENDHV FLASH_SR_ENDHV_Msk /*!< End of high voltage */
  2572. #define FLASH_SR_READY_Pos (3U)
  2573. #define FLASH_SR_READY_Msk (0x1U << FLASH_SR_READY_Pos) /*!< 0x00000008 */
  2574. #define FLASH_SR_READY FLASH_SR_READY_Msk /*!< Flash ready after low power mode */
  2575. #define FLASH_SR_WRPERR_Pos (8U)
  2576. #define FLASH_SR_WRPERR_Msk (0x1U << FLASH_SR_WRPERR_Pos) /*!< 0x00000100 */
  2577. #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk /*!< Write protected error */
  2578. #define FLASH_SR_PGAERR_Pos (9U)
  2579. #define FLASH_SR_PGAERR_Msk (0x1U << FLASH_SR_PGAERR_Pos) /*!< 0x00000200 */
  2580. #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk /*!< Programming Alignment Error */
  2581. #define FLASH_SR_SIZERR_Pos (10U)
  2582. #define FLASH_SR_SIZERR_Msk (0x1U << FLASH_SR_SIZERR_Pos) /*!< 0x00000400 */
  2583. #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk /*!< Size error */
  2584. #define FLASH_SR_OPTVERR_Pos (11U)
  2585. #define FLASH_SR_OPTVERR_Msk (0x1U << FLASH_SR_OPTVERR_Pos) /*!< 0x00000800 */
  2586. #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk /*!< Option validity error */
  2587. /****************** Bit definition for FLASH_OBR register *******************/
  2588. #define FLASH_OBR_RDPRT_Pos (0U)
  2589. #define FLASH_OBR_RDPRT_Msk (0xFFU << FLASH_OBR_RDPRT_Pos) /*!< 0x000000FF */
  2590. #define FLASH_OBR_RDPRT FLASH_OBR_RDPRT_Msk /*!< Read Protection */
  2591. #define FLASH_OBR_BOR_LEV_Pos (16U)
  2592. #define FLASH_OBR_BOR_LEV_Msk (0xFU << FLASH_OBR_BOR_LEV_Pos) /*!< 0x000F0000 */
  2593. #define FLASH_OBR_BOR_LEV FLASH_OBR_BOR_LEV_Msk /*!< BOR_LEV[3:0] Brown Out Reset Threshold Level*/
  2594. #define FLASH_OBR_USER_Pos (20U)
  2595. #define FLASH_OBR_USER_Msk (0x7U << FLASH_OBR_USER_Pos) /*!< 0x00700000 */
  2596. #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */
  2597. #define FLASH_OBR_IWDG_SW_Pos (20U)
  2598. #define FLASH_OBR_IWDG_SW_Msk (0x1U << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00100000 */
  2599. #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG_SW */
  2600. #define FLASH_OBR_nRST_STOP_Pos (21U)
  2601. #define FLASH_OBR_nRST_STOP_Msk (0x1U << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00200000 */
  2602. #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */
  2603. #define FLASH_OBR_nRST_STDBY_Pos (22U)
  2604. #define FLASH_OBR_nRST_STDBY_Msk (0x1U << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00400000 */
  2605. #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */
  2606. /****************** Bit definition for FLASH_WRPR register ******************/
  2607. #define FLASH_WRPR1_WRP_Pos (0U)
  2608. #define FLASH_WRPR1_WRP_Msk (0xFFFFFFFFU << FLASH_WRPR1_WRP_Pos) /*!< 0xFFFFFFFF */
  2609. #define FLASH_WRPR1_WRP FLASH_WRPR1_WRP_Msk /*!< Write Protect sectors 0 to 31 */
  2610. /******************************************************************************/
  2611. /* */
  2612. /* General Purpose I/O */
  2613. /* */
  2614. /******************************************************************************/
  2615. /****************** Bits definition for GPIO_MODER register *****************/
  2616. #define GPIO_MODER_MODER0_Pos (0U)
  2617. #define GPIO_MODER_MODER0_Msk (0x3U << GPIO_MODER_MODER0_Pos) /*!< 0x00000003 */
  2618. #define GPIO_MODER_MODER0 GPIO_MODER_MODER0_Msk
  2619. #define GPIO_MODER_MODER0_0 (0x1U << GPIO_MODER_MODER0_Pos) /*!< 0x00000001 */
  2620. #define GPIO_MODER_MODER0_1 (0x2U << GPIO_MODER_MODER0_Pos) /*!< 0x00000002 */
  2621. #define GPIO_MODER_MODER1_Pos (2U)
  2622. #define GPIO_MODER_MODER1_Msk (0x3U << GPIO_MODER_MODER1_Pos) /*!< 0x0000000C */
  2623. #define GPIO_MODER_MODER1 GPIO_MODER_MODER1_Msk
  2624. #define GPIO_MODER_MODER1_0 (0x1U << GPIO_MODER_MODER1_Pos) /*!< 0x00000004 */
  2625. #define GPIO_MODER_MODER1_1 (0x2U << GPIO_MODER_MODER1_Pos) /*!< 0x00000008 */
  2626. #define GPIO_MODER_MODER2_Pos (4U)
  2627. #define GPIO_MODER_MODER2_Msk (0x3U << GPIO_MODER_MODER2_Pos) /*!< 0x00000030 */
  2628. #define GPIO_MODER_MODER2 GPIO_MODER_MODER2_Msk
  2629. #define GPIO_MODER_MODER2_0 (0x1U << GPIO_MODER_MODER2_Pos) /*!< 0x00000010 */
  2630. #define GPIO_MODER_MODER2_1 (0x2U << GPIO_MODER_MODER2_Pos) /*!< 0x00000020 */
  2631. #define GPIO_MODER_MODER3_Pos (6U)
  2632. #define GPIO_MODER_MODER3_Msk (0x3U << GPIO_MODER_MODER3_Pos) /*!< 0x000000C0 */
  2633. #define GPIO_MODER_MODER3 GPIO_MODER_MODER3_Msk
  2634. #define GPIO_MODER_MODER3_0 (0x1U << GPIO_MODER_MODER3_Pos) /*!< 0x00000040 */
  2635. #define GPIO_MODER_MODER3_1 (0x2U << GPIO_MODER_MODER3_Pos) /*!< 0x00000080 */
  2636. #define GPIO_MODER_MODER4_Pos (8U)
  2637. #define GPIO_MODER_MODER4_Msk (0x3U << GPIO_MODER_MODER4_Pos) /*!< 0x00000300 */
  2638. #define GPIO_MODER_MODER4 GPIO_MODER_MODER4_Msk
  2639. #define GPIO_MODER_MODER4_0 (0x1U << GPIO_MODER_MODER4_Pos) /*!< 0x00000100 */
  2640. #define GPIO_MODER_MODER4_1 (0x2U << GPIO_MODER_MODER4_Pos) /*!< 0x00000200 */
  2641. #define GPIO_MODER_MODER5_Pos (10U)
  2642. #define GPIO_MODER_MODER5_Msk (0x3U << GPIO_MODER_MODER5_Pos) /*!< 0x00000C00 */
  2643. #define GPIO_MODER_MODER5 GPIO_MODER_MODER5_Msk
  2644. #define GPIO_MODER_MODER5_0 (0x1U << GPIO_MODER_MODER5_Pos) /*!< 0x00000400 */
  2645. #define GPIO_MODER_MODER5_1 (0x2U << GPIO_MODER_MODER5_Pos) /*!< 0x00000800 */
  2646. #define GPIO_MODER_MODER6_Pos (12U)
  2647. #define GPIO_MODER_MODER6_Msk (0x3U << GPIO_MODER_MODER6_Pos) /*!< 0x00003000 */
  2648. #define GPIO_MODER_MODER6 GPIO_MODER_MODER6_Msk
  2649. #define GPIO_MODER_MODER6_0 (0x1U << GPIO_MODER_MODER6_Pos) /*!< 0x00001000 */
  2650. #define GPIO_MODER_MODER6_1 (0x2U << GPIO_MODER_MODER6_Pos) /*!< 0x00002000 */
  2651. #define GPIO_MODER_MODER7_Pos (14U)
  2652. #define GPIO_MODER_MODER7_Msk (0x3U << GPIO_MODER_MODER7_Pos) /*!< 0x0000C000 */
  2653. #define GPIO_MODER_MODER7 GPIO_MODER_MODER7_Msk
  2654. #define GPIO_MODER_MODER7_0 (0x1U << GPIO_MODER_MODER7_Pos) /*!< 0x00004000 */
  2655. #define GPIO_MODER_MODER7_1 (0x2U << GPIO_MODER_MODER7_Pos) /*!< 0x00008000 */
  2656. #define GPIO_MODER_MODER8_Pos (16U)
  2657. #define GPIO_MODER_MODER8_Msk (0x3U << GPIO_MODER_MODER8_Pos) /*!< 0x00030000 */
  2658. #define GPIO_MODER_MODER8 GPIO_MODER_MODER8_Msk
  2659. #define GPIO_MODER_MODER8_0 (0x1U << GPIO_MODER_MODER8_Pos) /*!< 0x00010000 */
  2660. #define GPIO_MODER_MODER8_1 (0x2U << GPIO_MODER_MODER8_Pos) /*!< 0x00020000 */
  2661. #define GPIO_MODER_MODER9_Pos (18U)
  2662. #define GPIO_MODER_MODER9_Msk (0x3U << GPIO_MODER_MODER9_Pos) /*!< 0x000C0000 */
  2663. #define GPIO_MODER_MODER9 GPIO_MODER_MODER9_Msk
  2664. #define GPIO_MODER_MODER9_0 (0x1U << GPIO_MODER_MODER9_Pos) /*!< 0x00040000 */
  2665. #define GPIO_MODER_MODER9_1 (0x2U << GPIO_MODER_MODER9_Pos) /*!< 0x00080000 */
  2666. #define GPIO_MODER_MODER10_Pos (20U)
  2667. #define GPIO_MODER_MODER10_Msk (0x3U << GPIO_MODER_MODER10_Pos) /*!< 0x00300000 */
  2668. #define GPIO_MODER_MODER10 GPIO_MODER_MODER10_Msk
  2669. #define GPIO_MODER_MODER10_0 (0x1U << GPIO_MODER_MODER10_Pos) /*!< 0x00100000 */
  2670. #define GPIO_MODER_MODER10_1 (0x2U << GPIO_MODER_MODER10_Pos) /*!< 0x00200000 */
  2671. #define GPIO_MODER_MODER11_Pos (22U)
  2672. #define GPIO_MODER_MODER11_Msk (0x3U << GPIO_MODER_MODER11_Pos) /*!< 0x00C00000 */
  2673. #define GPIO_MODER_MODER11 GPIO_MODER_MODER11_Msk
  2674. #define GPIO_MODER_MODER11_0 (0x1U << GPIO_MODER_MODER11_Pos) /*!< 0x00400000 */
  2675. #define GPIO_MODER_MODER11_1 (0x2U << GPIO_MODER_MODER11_Pos) /*!< 0x00800000 */
  2676. #define GPIO_MODER_MODER12_Pos (24U)
  2677. #define GPIO_MODER_MODER12_Msk (0x3U << GPIO_MODER_MODER12_Pos) /*!< 0x03000000 */
  2678. #define GPIO_MODER_MODER12 GPIO_MODER_MODER12_Msk
  2679. #define GPIO_MODER_MODER12_0 (0x1U << GPIO_MODER_MODER12_Pos) /*!< 0x01000000 */
  2680. #define GPIO_MODER_MODER12_1 (0x2U << GPIO_MODER_MODER12_Pos) /*!< 0x02000000 */
  2681. #define GPIO_MODER_MODER13_Pos (26U)
  2682. #define GPIO_MODER_MODER13_Msk (0x3U << GPIO_MODER_MODER13_Pos) /*!< 0x0C000000 */
  2683. #define GPIO_MODER_MODER13 GPIO_MODER_MODER13_Msk
  2684. #define GPIO_MODER_MODER13_0 (0x1U << GPIO_MODER_MODER13_Pos) /*!< 0x04000000 */
  2685. #define GPIO_MODER_MODER13_1 (0x2U << GPIO_MODER_MODER13_Pos) /*!< 0x08000000 */
  2686. #define GPIO_MODER_MODER14_Pos (28U)
  2687. #define GPIO_MODER_MODER14_Msk (0x3U << GPIO_MODER_MODER14_Pos) /*!< 0x30000000 */
  2688. #define GPIO_MODER_MODER14 GPIO_MODER_MODER14_Msk
  2689. #define GPIO_MODER_MODER14_0 (0x1U << GPIO_MODER_MODER14_Pos) /*!< 0x10000000 */
  2690. #define GPIO_MODER_MODER14_1 (0x2U << GPIO_MODER_MODER14_Pos) /*!< 0x20000000 */
  2691. #define GPIO_MODER_MODER15_Pos (30U)
  2692. #define GPIO_MODER_MODER15_Msk (0x3U << GPIO_MODER_MODER15_Pos) /*!< 0xC0000000 */
  2693. #define GPIO_MODER_MODER15 GPIO_MODER_MODER15_Msk
  2694. #define GPIO_MODER_MODER15_0 (0x1U << GPIO_MODER_MODER15_Pos) /*!< 0x40000000 */
  2695. #define GPIO_MODER_MODER15_1 (0x2U << GPIO_MODER_MODER15_Pos) /*!< 0x80000000 */
  2696. /****************** Bits definition for GPIO_OTYPER register ****************/
  2697. #define GPIO_OTYPER_OT_0 (0x00000001U)
  2698. #define GPIO_OTYPER_OT_1 (0x00000002U)
  2699. #define GPIO_OTYPER_OT_2 (0x00000004U)
  2700. #define GPIO_OTYPER_OT_3 (0x00000008U)
  2701. #define GPIO_OTYPER_OT_4 (0x00000010U)
  2702. #define GPIO_OTYPER_OT_5 (0x00000020U)
  2703. #define GPIO_OTYPER_OT_6 (0x00000040U)
  2704. #define GPIO_OTYPER_OT_7 (0x00000080U)
  2705. #define GPIO_OTYPER_OT_8 (0x00000100U)
  2706. #define GPIO_OTYPER_OT_9 (0x00000200U)
  2707. #define GPIO_OTYPER_OT_10 (0x00000400U)
  2708. #define GPIO_OTYPER_OT_11 (0x00000800U)
  2709. #define GPIO_OTYPER_OT_12 (0x00001000U)
  2710. #define GPIO_OTYPER_OT_13 (0x00002000U)
  2711. #define GPIO_OTYPER_OT_14 (0x00004000U)
  2712. #define GPIO_OTYPER_OT_15 (0x00008000U)
  2713. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  2714. #define GPIO_OSPEEDER_OSPEEDR0_Pos (0U)
  2715. #define GPIO_OSPEEDER_OSPEEDR0_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000003 */
  2716. #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDER_OSPEEDR0_Msk
  2717. #define GPIO_OSPEEDER_OSPEEDR0_0 (0x1U << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000001 */
  2718. #define GPIO_OSPEEDER_OSPEEDR0_1 (0x2U << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000002 */
  2719. #define GPIO_OSPEEDER_OSPEEDR1_Pos (2U)
  2720. #define GPIO_OSPEEDER_OSPEEDR1_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x0000000C */
  2721. #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDER_OSPEEDR1_Msk
  2722. #define GPIO_OSPEEDER_OSPEEDR1_0 (0x1U << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x00000004 */
  2723. #define GPIO_OSPEEDER_OSPEEDR1_1 (0x2U << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x00000008 */
  2724. #define GPIO_OSPEEDER_OSPEEDR2_Pos (4U)
  2725. #define GPIO_OSPEEDER_OSPEEDR2_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000030 */
  2726. #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDER_OSPEEDR2_Msk
  2727. #define GPIO_OSPEEDER_OSPEEDR2_0 (0x1U << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000010 */
  2728. #define GPIO_OSPEEDER_OSPEEDR2_1 (0x2U << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000020 */
  2729. #define GPIO_OSPEEDER_OSPEEDR3_Pos (6U)
  2730. #define GPIO_OSPEEDER_OSPEEDR3_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x000000C0 */
  2731. #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDER_OSPEEDR3_Msk
  2732. #define GPIO_OSPEEDER_OSPEEDR3_0 (0x1U << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x00000040 */
  2733. #define GPIO_OSPEEDER_OSPEEDR3_1 (0x2U << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x00000080 */
  2734. #define GPIO_OSPEEDER_OSPEEDR4_Pos (8U)
  2735. #define GPIO_OSPEEDER_OSPEEDR4_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000300 */
  2736. #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDER_OSPEEDR4_Msk
  2737. #define GPIO_OSPEEDER_OSPEEDR4_0 (0x1U << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000100 */
  2738. #define GPIO_OSPEEDER_OSPEEDR4_1 (0x2U << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000200 */
  2739. #define GPIO_OSPEEDER_OSPEEDR5_Pos (10U)
  2740. #define GPIO_OSPEEDER_OSPEEDR5_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000C00 */
  2741. #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDER_OSPEEDR5_Msk
  2742. #define GPIO_OSPEEDER_OSPEEDR5_0 (0x1U << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000400 */
  2743. #define GPIO_OSPEEDER_OSPEEDR5_1 (0x2U << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000800 */
  2744. #define GPIO_OSPEEDER_OSPEEDR6_Pos (12U)
  2745. #define GPIO_OSPEEDER_OSPEEDR6_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00003000 */
  2746. #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDER_OSPEEDR6_Msk
  2747. #define GPIO_OSPEEDER_OSPEEDR6_0 (0x1U << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00001000 */
  2748. #define GPIO_OSPEEDER_OSPEEDR6_1 (0x2U << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00002000 */
  2749. #define GPIO_OSPEEDER_OSPEEDR7_Pos (14U)
  2750. #define GPIO_OSPEEDER_OSPEEDR7_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x0000C000 */
  2751. #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDER_OSPEEDR7_Msk
  2752. #define GPIO_OSPEEDER_OSPEEDR7_0 (0x1U << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x00004000 */
  2753. #define GPIO_OSPEEDER_OSPEEDR7_1 (0x2U << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x00008000 */
  2754. #define GPIO_OSPEEDER_OSPEEDR8_Pos (16U)
  2755. #define GPIO_OSPEEDER_OSPEEDR8_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00030000 */
  2756. #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDER_OSPEEDR8_Msk
  2757. #define GPIO_OSPEEDER_OSPEEDR8_0 (0x1U << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00010000 */
  2758. #define GPIO_OSPEEDER_OSPEEDR8_1 (0x2U << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00020000 */
  2759. #define GPIO_OSPEEDER_OSPEEDR9_Pos (18U)
  2760. #define GPIO_OSPEEDER_OSPEEDR9_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x000C0000 */
  2761. #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDER_OSPEEDR9_Msk
  2762. #define GPIO_OSPEEDER_OSPEEDR9_0 (0x1U << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x00040000 */
  2763. #define GPIO_OSPEEDER_OSPEEDR9_1 (0x2U << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x00080000 */
  2764. #define GPIO_OSPEEDER_OSPEEDR10_Pos (20U)
  2765. #define GPIO_OSPEEDER_OSPEEDR10_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00300000 */
  2766. #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDER_OSPEEDR10_Msk
  2767. #define GPIO_OSPEEDER_OSPEEDR10_0 (0x1U << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00100000 */
  2768. #define GPIO_OSPEEDER_OSPEEDR10_1 (0x2U << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00200000 */
  2769. #define GPIO_OSPEEDER_OSPEEDR11_Pos (22U)
  2770. #define GPIO_OSPEEDER_OSPEEDR11_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00C00000 */
  2771. #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDER_OSPEEDR11_Msk
  2772. #define GPIO_OSPEEDER_OSPEEDR11_0 (0x1U << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00400000 */
  2773. #define GPIO_OSPEEDER_OSPEEDR11_1 (0x2U << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00800000 */
  2774. #define GPIO_OSPEEDER_OSPEEDR12_Pos (24U)
  2775. #define GPIO_OSPEEDER_OSPEEDR12_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x03000000 */
  2776. #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDER_OSPEEDR12_Msk
  2777. #define GPIO_OSPEEDER_OSPEEDR12_0 (0x1U << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x01000000 */
  2778. #define GPIO_OSPEEDER_OSPEEDR12_1 (0x2U << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x02000000 */
  2779. #define GPIO_OSPEEDER_OSPEEDR13_Pos (26U)
  2780. #define GPIO_OSPEEDER_OSPEEDR13_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x0C000000 */
  2781. #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDER_OSPEEDR13_Msk
  2782. #define GPIO_OSPEEDER_OSPEEDR13_0 (0x1U << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x04000000 */
  2783. #define GPIO_OSPEEDER_OSPEEDR13_1 (0x2U << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x08000000 */
  2784. #define GPIO_OSPEEDER_OSPEEDR14_Pos (28U)
  2785. #define GPIO_OSPEEDER_OSPEEDR14_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x30000000 */
  2786. #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDER_OSPEEDR14_Msk
  2787. #define GPIO_OSPEEDER_OSPEEDR14_0 (0x1U << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x10000000 */
  2788. #define GPIO_OSPEEDER_OSPEEDR14_1 (0x2U << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x20000000 */
  2789. #define GPIO_OSPEEDER_OSPEEDR15_Pos (30U)
  2790. #define GPIO_OSPEEDER_OSPEEDR15_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0xC0000000 */
  2791. #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDER_OSPEEDR15_Msk
  2792. #define GPIO_OSPEEDER_OSPEEDR15_0 (0x1U << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0x40000000 */
  2793. #define GPIO_OSPEEDER_OSPEEDR15_1 (0x2U << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0x80000000 */
  2794. /****************** Bits definition for GPIO_PUPDR register *****************/
  2795. #define GPIO_PUPDR_PUPDR0_Pos (0U)
  2796. #define GPIO_PUPDR_PUPDR0_Msk (0x3U << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000003 */
  2797. #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPDR0_Msk
  2798. #define GPIO_PUPDR_PUPDR0_0 (0x1U << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000001 */
  2799. #define GPIO_PUPDR_PUPDR0_1 (0x2U << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000002 */
  2800. #define GPIO_PUPDR_PUPDR1_Pos (2U)
  2801. #define GPIO_PUPDR_PUPDR1_Msk (0x3U << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x0000000C */
  2802. #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPDR1_Msk
  2803. #define GPIO_PUPDR_PUPDR1_0 (0x1U << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000004 */
  2804. #define GPIO_PUPDR_PUPDR1_1 (0x2U << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000008 */
  2805. #define GPIO_PUPDR_PUPDR2_Pos (4U)
  2806. #define GPIO_PUPDR_PUPDR2_Msk (0x3U << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000030 */
  2807. #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPDR2_Msk
  2808. #define GPIO_PUPDR_PUPDR2_0 (0x1U << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000010 */
  2809. #define GPIO_PUPDR_PUPDR2_1 (0x2U << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000020 */
  2810. #define GPIO_PUPDR_PUPDR3_Pos (6U)
  2811. #define GPIO_PUPDR_PUPDR3_Msk (0x3U << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x000000C0 */
  2812. #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPDR3_Msk
  2813. #define GPIO_PUPDR_PUPDR3_0 (0x1U << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000040 */
  2814. #define GPIO_PUPDR_PUPDR3_1 (0x2U << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000080 */
  2815. #define GPIO_PUPDR_PUPDR4_Pos (8U)
  2816. #define GPIO_PUPDR_PUPDR4_Msk (0x3U << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000300 */
  2817. #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPDR4_Msk
  2818. #define GPIO_PUPDR_PUPDR4_0 (0x1U << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000100 */
  2819. #define GPIO_PUPDR_PUPDR4_1 (0x2U << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000200 */
  2820. #define GPIO_PUPDR_PUPDR5_Pos (10U)
  2821. #define GPIO_PUPDR_PUPDR5_Msk (0x3U << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000C00 */
  2822. #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPDR5_Msk
  2823. #define GPIO_PUPDR_PUPDR5_0 (0x1U << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000400 */
  2824. #define GPIO_PUPDR_PUPDR5_1 (0x2U << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000800 */
  2825. #define GPIO_PUPDR_PUPDR6_Pos (12U)
  2826. #define GPIO_PUPDR_PUPDR6_Msk (0x3U << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00003000 */
  2827. #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPDR6_Msk
  2828. #define GPIO_PUPDR_PUPDR6_0 (0x1U << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00001000 */
  2829. #define GPIO_PUPDR_PUPDR6_1 (0x2U << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00002000 */
  2830. #define GPIO_PUPDR_PUPDR7_Pos (14U)
  2831. #define GPIO_PUPDR_PUPDR7_Msk (0x3U << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x0000C000 */
  2832. #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPDR7_Msk
  2833. #define GPIO_PUPDR_PUPDR7_0 (0x1U << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00004000 */
  2834. #define GPIO_PUPDR_PUPDR7_1 (0x2U << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00008000 */
  2835. #define GPIO_PUPDR_PUPDR8_Pos (16U)
  2836. #define GPIO_PUPDR_PUPDR8_Msk (0x3U << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00030000 */
  2837. #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPDR8_Msk
  2838. #define GPIO_PUPDR_PUPDR8_0 (0x1U << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00010000 */
  2839. #define GPIO_PUPDR_PUPDR8_1 (0x2U << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00020000 */
  2840. #define GPIO_PUPDR_PUPDR9_Pos (18U)
  2841. #define GPIO_PUPDR_PUPDR9_Msk (0x3U << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x000C0000 */
  2842. #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPDR9_Msk
  2843. #define GPIO_PUPDR_PUPDR9_0 (0x1U << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00040000 */
  2844. #define GPIO_PUPDR_PUPDR9_1 (0x2U << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00080000 */
  2845. #define GPIO_PUPDR_PUPDR10_Pos (20U)
  2846. #define GPIO_PUPDR_PUPDR10_Msk (0x3U << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00300000 */
  2847. #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPDR10_Msk
  2848. #define GPIO_PUPDR_PUPDR10_0 (0x1U << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00100000 */
  2849. #define GPIO_PUPDR_PUPDR10_1 (0x2U << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00200000 */
  2850. #define GPIO_PUPDR_PUPDR11_Pos (22U)
  2851. #define GPIO_PUPDR_PUPDR11_Msk (0x3U << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00C00000 */
  2852. #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPDR11_Msk
  2853. #define GPIO_PUPDR_PUPDR11_0 (0x1U << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00400000 */
  2854. #define GPIO_PUPDR_PUPDR11_1 (0x2U << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00800000 */
  2855. #define GPIO_PUPDR_PUPDR12_Pos (24U)
  2856. #define GPIO_PUPDR_PUPDR12_Msk (0x3U << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x03000000 */
  2857. #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPDR12_Msk
  2858. #define GPIO_PUPDR_PUPDR12_0 (0x1U << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x01000000 */
  2859. #define GPIO_PUPDR_PUPDR12_1 (0x2U << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x02000000 */
  2860. #define GPIO_PUPDR_PUPDR13_Pos (26U)
  2861. #define GPIO_PUPDR_PUPDR13_Msk (0x3U << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x0C000000 */
  2862. #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPDR13_Msk
  2863. #define GPIO_PUPDR_PUPDR13_0 (0x1U << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x04000000 */
  2864. #define GPIO_PUPDR_PUPDR13_1 (0x2U << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x08000000 */
  2865. #define GPIO_PUPDR_PUPDR14_Pos (28U)
  2866. #define GPIO_PUPDR_PUPDR14_Msk (0x3U << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x30000000 */
  2867. #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPDR14_Msk
  2868. #define GPIO_PUPDR_PUPDR14_0 (0x1U << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x10000000 */
  2869. #define GPIO_PUPDR_PUPDR14_1 (0x2U << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x20000000 */
  2870. #define GPIO_PUPDR_PUPDR15_Pos (30U)
  2871. #define GPIO_PUPDR_PUPDR15_Msk (0x3U << GPIO_PUPDR_PUPDR15_Pos) /*!< 0xC0000000 */
  2872. #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPDR15_Msk
  2873. #define GPIO_PUPDR_PUPDR15_0 (0x1U << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x40000000 */
  2874. #define GPIO_PUPDR_PUPDR15_1 (0x2U << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x80000000 */
  2875. /****************** Bits definition for GPIO_IDR register *******************/
  2876. #define GPIO_IDR_IDR_0 (0x00000001U)
  2877. #define GPIO_IDR_IDR_1 (0x00000002U)
  2878. #define GPIO_IDR_IDR_2 (0x00000004U)
  2879. #define GPIO_IDR_IDR_3 (0x00000008U)
  2880. #define GPIO_IDR_IDR_4 (0x00000010U)
  2881. #define GPIO_IDR_IDR_5 (0x00000020U)
  2882. #define GPIO_IDR_IDR_6 (0x00000040U)
  2883. #define GPIO_IDR_IDR_7 (0x00000080U)
  2884. #define GPIO_IDR_IDR_8 (0x00000100U)
  2885. #define GPIO_IDR_IDR_9 (0x00000200U)
  2886. #define GPIO_IDR_IDR_10 (0x00000400U)
  2887. #define GPIO_IDR_IDR_11 (0x00000800U)
  2888. #define GPIO_IDR_IDR_12 (0x00001000U)
  2889. #define GPIO_IDR_IDR_13 (0x00002000U)
  2890. #define GPIO_IDR_IDR_14 (0x00004000U)
  2891. #define GPIO_IDR_IDR_15 (0x00008000U)
  2892. /****************** Bits definition for GPIO_ODR register *******************/
  2893. #define GPIO_ODR_ODR_0 (0x00000001U)
  2894. #define GPIO_ODR_ODR_1 (0x00000002U)
  2895. #define GPIO_ODR_ODR_2 (0x00000004U)
  2896. #define GPIO_ODR_ODR_3 (0x00000008U)
  2897. #define GPIO_ODR_ODR_4 (0x00000010U)
  2898. #define GPIO_ODR_ODR_5 (0x00000020U)
  2899. #define GPIO_ODR_ODR_6 (0x00000040U)
  2900. #define GPIO_ODR_ODR_7 (0x00000080U)
  2901. #define GPIO_ODR_ODR_8 (0x00000100U)
  2902. #define GPIO_ODR_ODR_9 (0x00000200U)
  2903. #define GPIO_ODR_ODR_10 (0x00000400U)
  2904. #define GPIO_ODR_ODR_11 (0x00000800U)
  2905. #define GPIO_ODR_ODR_12 (0x00001000U)
  2906. #define GPIO_ODR_ODR_13 (0x00002000U)
  2907. #define GPIO_ODR_ODR_14 (0x00004000U)
  2908. #define GPIO_ODR_ODR_15 (0x00008000U)
  2909. /****************** Bits definition for GPIO_BSRR register ******************/
  2910. #define GPIO_BSRR_BS_0 (0x00000001U)
  2911. #define GPIO_BSRR_BS_1 (0x00000002U)
  2912. #define GPIO_BSRR_BS_2 (0x00000004U)
  2913. #define GPIO_BSRR_BS_3 (0x00000008U)
  2914. #define GPIO_BSRR_BS_4 (0x00000010U)
  2915. #define GPIO_BSRR_BS_5 (0x00000020U)
  2916. #define GPIO_BSRR_BS_6 (0x00000040U)
  2917. #define GPIO_BSRR_BS_7 (0x00000080U)
  2918. #define GPIO_BSRR_BS_8 (0x00000100U)
  2919. #define GPIO_BSRR_BS_9 (0x00000200U)
  2920. #define GPIO_BSRR_BS_10 (0x00000400U)
  2921. #define GPIO_BSRR_BS_11 (0x00000800U)
  2922. #define GPIO_BSRR_BS_12 (0x00001000U)
  2923. #define GPIO_BSRR_BS_13 (0x00002000U)
  2924. #define GPIO_BSRR_BS_14 (0x00004000U)
  2925. #define GPIO_BSRR_BS_15 (0x00008000U)
  2926. #define GPIO_BSRR_BR_0 (0x00010000U)
  2927. #define GPIO_BSRR_BR_1 (0x00020000U)
  2928. #define GPIO_BSRR_BR_2 (0x00040000U)
  2929. #define GPIO_BSRR_BR_3 (0x00080000U)
  2930. #define GPIO_BSRR_BR_4 (0x00100000U)
  2931. #define GPIO_BSRR_BR_5 (0x00200000U)
  2932. #define GPIO_BSRR_BR_6 (0x00400000U)
  2933. #define GPIO_BSRR_BR_7 (0x00800000U)
  2934. #define GPIO_BSRR_BR_8 (0x01000000U)
  2935. #define GPIO_BSRR_BR_9 (0x02000000U)
  2936. #define GPIO_BSRR_BR_10 (0x04000000U)
  2937. #define GPIO_BSRR_BR_11 (0x08000000U)
  2938. #define GPIO_BSRR_BR_12 (0x10000000U)
  2939. #define GPIO_BSRR_BR_13 (0x20000000U)
  2940. #define GPIO_BSRR_BR_14 (0x40000000U)
  2941. #define GPIO_BSRR_BR_15 (0x80000000U)
  2942. /****************** Bit definition for GPIO_LCKR register ********************/
  2943. #define GPIO_LCKR_LCK0_Pos (0U)
  2944. #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  2945. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  2946. #define GPIO_LCKR_LCK1_Pos (1U)
  2947. #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  2948. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  2949. #define GPIO_LCKR_LCK2_Pos (2U)
  2950. #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  2951. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  2952. #define GPIO_LCKR_LCK3_Pos (3U)
  2953. #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  2954. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  2955. #define GPIO_LCKR_LCK4_Pos (4U)
  2956. #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  2957. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  2958. #define GPIO_LCKR_LCK5_Pos (5U)
  2959. #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  2960. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  2961. #define GPIO_LCKR_LCK6_Pos (6U)
  2962. #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  2963. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  2964. #define GPIO_LCKR_LCK7_Pos (7U)
  2965. #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  2966. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  2967. #define GPIO_LCKR_LCK8_Pos (8U)
  2968. #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  2969. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  2970. #define GPIO_LCKR_LCK9_Pos (9U)
  2971. #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  2972. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  2973. #define GPIO_LCKR_LCK10_Pos (10U)
  2974. #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  2975. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  2976. #define GPIO_LCKR_LCK11_Pos (11U)
  2977. #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  2978. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  2979. #define GPIO_LCKR_LCK12_Pos (12U)
  2980. #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  2981. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  2982. #define GPIO_LCKR_LCK13_Pos (13U)
  2983. #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  2984. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  2985. #define GPIO_LCKR_LCK14_Pos (14U)
  2986. #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  2987. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  2988. #define GPIO_LCKR_LCK15_Pos (15U)
  2989. #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  2990. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  2991. #define GPIO_LCKR_LCKK_Pos (16U)
  2992. #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  2993. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  2994. /****************** Bit definition for GPIO_AFRL register ********************/
  2995. #define GPIO_AFRL_AFSEL0_Pos (0U)
  2996. #define GPIO_AFRL_AFSEL0_Msk (0xFU << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */
  2997. #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
  2998. #define GPIO_AFRL_AFSEL1_Pos (4U)
  2999. #define GPIO_AFRL_AFSEL1_Msk (0xFU << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */
  3000. #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
  3001. #define GPIO_AFRL_AFSEL2_Pos (8U)
  3002. #define GPIO_AFRL_AFSEL2_Msk (0xFU << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */
  3003. #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
  3004. #define GPIO_AFRL_AFSEL3_Pos (12U)
  3005. #define GPIO_AFRL_AFSEL3_Msk (0xFU << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */
  3006. #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
  3007. #define GPIO_AFRL_AFSEL4_Pos (16U)
  3008. #define GPIO_AFRL_AFSEL4_Msk (0xFU << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */
  3009. #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
  3010. #define GPIO_AFRL_AFSEL5_Pos (20U)
  3011. #define GPIO_AFRL_AFSEL5_Msk (0xFU << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */
  3012. #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
  3013. #define GPIO_AFRL_AFSEL6_Pos (24U)
  3014. #define GPIO_AFRL_AFSEL6_Msk (0xFU << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */
  3015. #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
  3016. #define GPIO_AFRL_AFSEL7_Pos (28U)
  3017. #define GPIO_AFRL_AFSEL7_Msk (0xFU << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */
  3018. #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
  3019. /****************** Bit definition for GPIO_AFRH register ********************/
  3020. #define GPIO_AFRH_AFSEL8_Pos (0U)
  3021. #define GPIO_AFRH_AFSEL8_Msk (0xFU << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */
  3022. #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
  3023. #define GPIO_AFRH_AFSEL9_Pos (4U)
  3024. #define GPIO_AFRH_AFSEL9_Msk (0xFU << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */
  3025. #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
  3026. #define GPIO_AFRH_AFSEL10_Pos (8U)
  3027. #define GPIO_AFRH_AFSEL10_Msk (0xFU << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */
  3028. #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
  3029. #define GPIO_AFRH_AFSEL11_Pos (12U)
  3030. #define GPIO_AFRH_AFSEL11_Msk (0xFU << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */
  3031. #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
  3032. #define GPIO_AFRH_AFSEL12_Pos (16U)
  3033. #define GPIO_AFRH_AFSEL12_Msk (0xFU << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */
  3034. #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
  3035. #define GPIO_AFRH_AFSEL13_Pos (20U)
  3036. #define GPIO_AFRH_AFSEL13_Msk (0xFU << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */
  3037. #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
  3038. #define GPIO_AFRH_AFSEL14_Pos (24U)
  3039. #define GPIO_AFRH_AFSEL14_Msk (0xFU << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */
  3040. #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
  3041. #define GPIO_AFRH_AFSEL15_Pos (28U)
  3042. #define GPIO_AFRH_AFSEL15_Msk (0xFU << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */
  3043. #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
  3044. /******************************************************************************/
  3045. /* */
  3046. /* Inter-integrated Circuit Interface (I2C) */
  3047. /* */
  3048. /******************************************************************************/
  3049. /******************* Bit definition for I2C_CR1 register ********************/
  3050. #define I2C_CR1_PE_Pos (0U)
  3051. #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  3052. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral Enable */
  3053. #define I2C_CR1_SMBUS_Pos (1U)
  3054. #define I2C_CR1_SMBUS_Msk (0x1U << I2C_CR1_SMBUS_Pos) /*!< 0x00000002 */
  3055. #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk /*!< SMBus Mode */
  3056. #define I2C_CR1_SMBTYPE_Pos (3U)
  3057. #define I2C_CR1_SMBTYPE_Msk (0x1U << I2C_CR1_SMBTYPE_Pos) /*!< 0x00000008 */
  3058. #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk /*!< SMBus Type */
  3059. #define I2C_CR1_ENARP_Pos (4U)
  3060. #define I2C_CR1_ENARP_Msk (0x1U << I2C_CR1_ENARP_Pos) /*!< 0x00000010 */
  3061. #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk /*!< ARP Enable */
  3062. #define I2C_CR1_ENPEC_Pos (5U)
  3063. #define I2C_CR1_ENPEC_Msk (0x1U << I2C_CR1_ENPEC_Pos) /*!< 0x00000020 */
  3064. #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk /*!< PEC Enable */
  3065. #define I2C_CR1_ENGC_Pos (6U)
  3066. #define I2C_CR1_ENGC_Msk (0x1U << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */
  3067. #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!< General Call Enable */
  3068. #define I2C_CR1_NOSTRETCH_Pos (7U)
  3069. #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */
  3070. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock Stretching Disable (Slave mode) */
  3071. #define I2C_CR1_START_Pos (8U)
  3072. #define I2C_CR1_START_Msk (0x1U << I2C_CR1_START_Pos) /*!< 0x00000100 */
  3073. #define I2C_CR1_START I2C_CR1_START_Msk /*!< Start Generation */
  3074. #define I2C_CR1_STOP_Pos (9U)
  3075. #define I2C_CR1_STOP_Msk (0x1U << I2C_CR1_STOP_Pos) /*!< 0x00000200 */
  3076. #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!< Stop Generation */
  3077. #define I2C_CR1_ACK_Pos (10U)
  3078. #define I2C_CR1_ACK_Msk (0x1U << I2C_CR1_ACK_Pos) /*!< 0x00000400 */
  3079. #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!< Acknowledge Enable */
  3080. #define I2C_CR1_POS_Pos (11U)
  3081. #define I2C_CR1_POS_Msk (0x1U << I2C_CR1_POS_Pos) /*!< 0x00000800 */
  3082. #define I2C_CR1_POS I2C_CR1_POS_Msk /*!< Acknowledge/PEC Position (for data reception) */
  3083. #define I2C_CR1_PEC_Pos (12U)
  3084. #define I2C_CR1_PEC_Msk (0x1U << I2C_CR1_PEC_Pos) /*!< 0x00001000 */
  3085. #define I2C_CR1_PEC I2C_CR1_PEC_Msk /*!< Packet Error Checking */
  3086. #define I2C_CR1_ALERT_Pos (13U)
  3087. #define I2C_CR1_ALERT_Msk (0x1U << I2C_CR1_ALERT_Pos) /*!< 0x00002000 */
  3088. #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk /*!< SMBus Alert */
  3089. #define I2C_CR1_SWRST_Pos (15U)
  3090. #define I2C_CR1_SWRST_Msk (0x1U << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */
  3091. #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software Reset */
  3092. /******************* Bit definition for I2C_CR2 register ********************/
  3093. #define I2C_CR2_FREQ_Pos (0U)
  3094. #define I2C_CR2_FREQ_Msk (0x3FU << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */
  3095. #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!< FREQ[5:0] bits (Peripheral Clock Frequency) */
  3096. #define I2C_CR2_FREQ_0 (0x01U << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */
  3097. #define I2C_CR2_FREQ_1 (0x02U << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */
  3098. #define I2C_CR2_FREQ_2 (0x04U << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */
  3099. #define I2C_CR2_FREQ_3 (0x08U << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */
  3100. #define I2C_CR2_FREQ_4 (0x10U << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */
  3101. #define I2C_CR2_FREQ_5 (0x20U << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */
  3102. #define I2C_CR2_ITERREN_Pos (8U)
  3103. #define I2C_CR2_ITERREN_Msk (0x1U << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */
  3104. #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!< Error Interrupt Enable */
  3105. #define I2C_CR2_ITEVTEN_Pos (9U)
  3106. #define I2C_CR2_ITEVTEN_Msk (0x1U << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */
  3107. #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!< Event Interrupt Enable */
  3108. #define I2C_CR2_ITBUFEN_Pos (10U)
  3109. #define I2C_CR2_ITBUFEN_Msk (0x1U << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */
  3110. #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!< Buffer Interrupt Enable */
  3111. #define I2C_CR2_DMAEN_Pos (11U)
  3112. #define I2C_CR2_DMAEN_Msk (0x1U << I2C_CR2_DMAEN_Pos) /*!< 0x00000800 */
  3113. #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk /*!< DMA Requests Enable */
  3114. #define I2C_CR2_LAST_Pos (12U)
  3115. #define I2C_CR2_LAST_Msk (0x1U << I2C_CR2_LAST_Pos) /*!< 0x00001000 */
  3116. #define I2C_CR2_LAST I2C_CR2_LAST_Msk /*!< DMA Last Transfer */
  3117. /******************* Bit definition for I2C_OAR1 register *******************/
  3118. #define I2C_OAR1_ADD1_7 (0x000000FEU) /*!< Interface Address */
  3119. #define I2C_OAR1_ADD8_9 (0x00000300U) /*!< Interface Address */
  3120. #define I2C_OAR1_ADD0_Pos (0U)
  3121. #define I2C_OAR1_ADD0_Msk (0x1U << I2C_OAR1_ADD0_Pos) /*!< 0x00000001 */
  3122. #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk /*!< Bit 0 */
  3123. #define I2C_OAR1_ADD1_Pos (1U)
  3124. #define I2C_OAR1_ADD1_Msk (0x1U << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */
  3125. #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!< Bit 1 */
  3126. #define I2C_OAR1_ADD2_Pos (2U)
  3127. #define I2C_OAR1_ADD2_Msk (0x1U << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */
  3128. #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!< Bit 2 */
  3129. #define I2C_OAR1_ADD3_Pos (3U)
  3130. #define I2C_OAR1_ADD3_Msk (0x1U << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */
  3131. #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!< Bit 3 */
  3132. #define I2C_OAR1_ADD4_Pos (4U)
  3133. #define I2C_OAR1_ADD4_Msk (0x1U << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */
  3134. #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!< Bit 4 */
  3135. #define I2C_OAR1_ADD5_Pos (5U)
  3136. #define I2C_OAR1_ADD5_Msk (0x1U << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */
  3137. #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!< Bit 5 */
  3138. #define I2C_OAR1_ADD6_Pos (6U)
  3139. #define I2C_OAR1_ADD6_Msk (0x1U << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */
  3140. #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!< Bit 6 */
  3141. #define I2C_OAR1_ADD7_Pos (7U)
  3142. #define I2C_OAR1_ADD7_Msk (0x1U << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */
  3143. #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!< Bit 7 */
  3144. #define I2C_OAR1_ADD8_Pos (8U)
  3145. #define I2C_OAR1_ADD8_Msk (0x1U << I2C_OAR1_ADD8_Pos) /*!< 0x00000100 */
  3146. #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk /*!< Bit 8 */
  3147. #define I2C_OAR1_ADD9_Pos (9U)
  3148. #define I2C_OAR1_ADD9_Msk (0x1U << I2C_OAR1_ADD9_Pos) /*!< 0x00000200 */
  3149. #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk /*!< Bit 9 */
  3150. #define I2C_OAR1_ADDMODE_Pos (15U)
  3151. #define I2C_OAR1_ADDMODE_Msk (0x1U << I2C_OAR1_ADDMODE_Pos) /*!< 0x00008000 */
  3152. #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk /*!< Addressing Mode (Slave mode) */
  3153. /******************* Bit definition for I2C_OAR2 register *******************/
  3154. #define I2C_OAR2_ENDUAL_Pos (0U)
  3155. #define I2C_OAR2_ENDUAL_Msk (0x1U << I2C_OAR2_ENDUAL_Pos) /*!< 0x00000001 */
  3156. #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk /*!< Dual addressing mode enable */
  3157. #define I2C_OAR2_ADD2_Pos (1U)
  3158. #define I2C_OAR2_ADD2_Msk (0x7FU << I2C_OAR2_ADD2_Pos) /*!< 0x000000FE */
  3159. #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk /*!< Interface address */
  3160. /******************** Bit definition for I2C_DR register ********************/
  3161. #define I2C_DR_DR_Pos (0U)
  3162. #define I2C_DR_DR_Msk (0xFFU << I2C_DR_DR_Pos) /*!< 0x000000FF */
  3163. #define I2C_DR_DR I2C_DR_DR_Msk /*!< 8-bit Data Register */
  3164. /******************* Bit definition for I2C_SR1 register ********************/
  3165. #define I2C_SR1_SB_Pos (0U)
  3166. #define I2C_SR1_SB_Msk (0x1U << I2C_SR1_SB_Pos) /*!< 0x00000001 */
  3167. #define I2C_SR1_SB I2C_SR1_SB_Msk /*!< Start Bit (Master mode) */
  3168. #define I2C_SR1_ADDR_Pos (1U)
  3169. #define I2C_SR1_ADDR_Msk (0x1U << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */
  3170. #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!< Address sent (master mode)/matched (slave mode) */
  3171. #define I2C_SR1_BTF_Pos (2U)
  3172. #define I2C_SR1_BTF_Msk (0x1U << I2C_SR1_BTF_Pos) /*!< 0x00000004 */
  3173. #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!< Byte Transfer Finished */
  3174. #define I2C_SR1_ADD10_Pos (3U)
  3175. #define I2C_SR1_ADD10_Msk (0x1U << I2C_SR1_ADD10_Pos) /*!< 0x00000008 */
  3176. #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk /*!< 10-bit header sent (Master mode) */
  3177. #define I2C_SR1_STOPF_Pos (4U)
  3178. #define I2C_SR1_STOPF_Msk (0x1U << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */
  3179. #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!< Stop detection (Slave mode) */
  3180. #define I2C_SR1_RXNE_Pos (6U)
  3181. #define I2C_SR1_RXNE_Msk (0x1U << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */
  3182. #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!< Data Register not Empty (receivers) */
  3183. #define I2C_SR1_TXE_Pos (7U)
  3184. #define I2C_SR1_TXE_Msk (0x1U << I2C_SR1_TXE_Pos) /*!< 0x00000080 */
  3185. #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!< Data Register Empty (transmitters) */
  3186. #define I2C_SR1_BERR_Pos (8U)
  3187. #define I2C_SR1_BERR_Msk (0x1U << I2C_SR1_BERR_Pos) /*!< 0x00000100 */
  3188. #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!< Bus Error */
  3189. #define I2C_SR1_ARLO_Pos (9U)
  3190. #define I2C_SR1_ARLO_Msk (0x1U << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */
  3191. #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!< Arbitration Lost (master mode) */
  3192. #define I2C_SR1_AF_Pos (10U)
  3193. #define I2C_SR1_AF_Msk (0x1U << I2C_SR1_AF_Pos) /*!< 0x00000400 */
  3194. #define I2C_SR1_AF I2C_SR1_AF_Msk /*!< Acknowledge Failure */
  3195. #define I2C_SR1_OVR_Pos (11U)
  3196. #define I2C_SR1_OVR_Msk (0x1U << I2C_SR1_OVR_Pos) /*!< 0x00000800 */
  3197. #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!< Overrun/Underrun */
  3198. #define I2C_SR1_PECERR_Pos (12U)
  3199. #define I2C_SR1_PECERR_Msk (0x1U << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */
  3200. #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!< PEC Error in reception */
  3201. #define I2C_SR1_TIMEOUT_Pos (14U)
  3202. #define I2C_SR1_TIMEOUT_Msk (0x1U << I2C_SR1_TIMEOUT_Pos) /*!< 0x00004000 */
  3203. #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk /*!< Timeout or Tlow Error */
  3204. #define I2C_SR1_SMBALERT_Pos (15U)
  3205. #define I2C_SR1_SMBALERT_Msk (0x1U << I2C_SR1_SMBALERT_Pos) /*!< 0x00008000 */
  3206. #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk /*!< SMBus Alert */
  3207. /******************* Bit definition for I2C_SR2 register ********************/
  3208. #define I2C_SR2_MSL_Pos (0U)
  3209. #define I2C_SR2_MSL_Msk (0x1U << I2C_SR2_MSL_Pos) /*!< 0x00000001 */
  3210. #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!< Master/Slave */
  3211. #define I2C_SR2_BUSY_Pos (1U)
  3212. #define I2C_SR2_BUSY_Msk (0x1U << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */
  3213. #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!< Bus Busy */
  3214. #define I2C_SR2_TRA_Pos (2U)
  3215. #define I2C_SR2_TRA_Msk (0x1U << I2C_SR2_TRA_Pos) /*!< 0x00000004 */
  3216. #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!< Transmitter/Receiver */
  3217. #define I2C_SR2_GENCALL_Pos (4U)
  3218. #define I2C_SR2_GENCALL_Msk (0x1U << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */
  3219. #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!< General Call Address (Slave mode) */
  3220. #define I2C_SR2_SMBDEFAULT_Pos (5U)
  3221. #define I2C_SR2_SMBDEFAULT_Msk (0x1U << I2C_SR2_SMBDEFAULT_Pos) /*!< 0x00000020 */
  3222. #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk /*!< SMBus Device Default Address (Slave mode) */
  3223. #define I2C_SR2_SMBHOST_Pos (6U)
  3224. #define I2C_SR2_SMBHOST_Msk (0x1U << I2C_SR2_SMBHOST_Pos) /*!< 0x00000040 */
  3225. #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk /*!< SMBus Host Header (Slave mode) */
  3226. #define I2C_SR2_DUALF_Pos (7U)
  3227. #define I2C_SR2_DUALF_Msk (0x1U << I2C_SR2_DUALF_Pos) /*!< 0x00000080 */
  3228. #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk /*!< Dual Flag (Slave mode) */
  3229. #define I2C_SR2_PEC_Pos (8U)
  3230. #define I2C_SR2_PEC_Msk (0xFFU << I2C_SR2_PEC_Pos) /*!< 0x0000FF00 */
  3231. #define I2C_SR2_PEC I2C_SR2_PEC_Msk /*!< Packet Error Checking Register */
  3232. /******************* Bit definition for I2C_CCR register ********************/
  3233. #define I2C_CCR_CCR_Pos (0U)
  3234. #define I2C_CCR_CCR_Msk (0xFFFU << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */
  3235. #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!< Clock Control Register in Fast/Standard mode (Master mode) */
  3236. #define I2C_CCR_DUTY_Pos (14U)
  3237. #define I2C_CCR_DUTY_Msk (0x1U << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */
  3238. #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!< Fast Mode Duty Cycle */
  3239. #define I2C_CCR_FS_Pos (15U)
  3240. #define I2C_CCR_FS_Msk (0x1U << I2C_CCR_FS_Pos) /*!< 0x00008000 */
  3241. #define I2C_CCR_FS I2C_CCR_FS_Msk /*!< I2C Master Mode Selection */
  3242. /****************** Bit definition for I2C_TRISE register *******************/
  3243. #define I2C_TRISE_TRISE_Pos (0U)
  3244. #define I2C_TRISE_TRISE_Msk (0x3FU << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */
  3245. #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!< Maximum Rise Time in Fast/Standard mode (Master mode) */
  3246. /******************************************************************************/
  3247. /* */
  3248. /* Independent WATCHDOG (IWDG) */
  3249. /* */
  3250. /******************************************************************************/
  3251. /******************* Bit definition for IWDG_KR register ********************/
  3252. #define IWDG_KR_KEY_Pos (0U)
  3253. #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  3254. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */
  3255. /******************* Bit definition for IWDG_PR register ********************/
  3256. #define IWDG_PR_PR_Pos (0U)
  3257. #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  3258. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */
  3259. #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */
  3260. #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */
  3261. #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */
  3262. /******************* Bit definition for IWDG_RLR register *******************/
  3263. #define IWDG_RLR_RL_Pos (0U)
  3264. #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  3265. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */
  3266. /******************* Bit definition for IWDG_SR register ********************/
  3267. #define IWDG_SR_PVU_Pos (0U)
  3268. #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  3269. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  3270. #define IWDG_SR_RVU_Pos (1U)
  3271. #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  3272. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  3273. /******************************************************************************/
  3274. /* */
  3275. /* LCD Controller (LCD) */
  3276. /* */
  3277. /******************************************************************************/
  3278. /******************* Bit definition for LCD_CR register *********************/
  3279. #define LCD_CR_LCDEN_Pos (0U)
  3280. #define LCD_CR_LCDEN_Msk (0x1U << LCD_CR_LCDEN_Pos) /*!< 0x00000001 */
  3281. #define LCD_CR_LCDEN LCD_CR_LCDEN_Msk /*!< LCD Enable Bit */
  3282. #define LCD_CR_VSEL_Pos (1U)
  3283. #define LCD_CR_VSEL_Msk (0x1U << LCD_CR_VSEL_Pos) /*!< 0x00000002 */
  3284. #define LCD_CR_VSEL LCD_CR_VSEL_Msk /*!< Voltage source selector Bit */
  3285. #define LCD_CR_DUTY_Pos (2U)
  3286. #define LCD_CR_DUTY_Msk (0x7U << LCD_CR_DUTY_Pos) /*!< 0x0000001C */
  3287. #define LCD_CR_DUTY LCD_CR_DUTY_Msk /*!< DUTY[2:0] bits (Duty selector) */
  3288. #define LCD_CR_DUTY_0 (0x1U << LCD_CR_DUTY_Pos) /*!< 0x00000004 */
  3289. #define LCD_CR_DUTY_1 (0x2U << LCD_CR_DUTY_Pos) /*!< 0x00000008 */
  3290. #define LCD_CR_DUTY_2 (0x4U << LCD_CR_DUTY_Pos) /*!< 0x00000010 */
  3291. #define LCD_CR_BIAS_Pos (5U)
  3292. #define LCD_CR_BIAS_Msk (0x3U << LCD_CR_BIAS_Pos) /*!< 0x00000060 */
  3293. #define LCD_CR_BIAS LCD_CR_BIAS_Msk /*!< BIAS[1:0] bits (Bias selector) */
  3294. #define LCD_CR_BIAS_0 (0x1U << LCD_CR_BIAS_Pos) /*!< 0x00000020 */
  3295. #define LCD_CR_BIAS_1 (0x2U << LCD_CR_BIAS_Pos) /*!< 0x00000040 */
  3296. #define LCD_CR_MUX_SEG_Pos (7U)
  3297. #define LCD_CR_MUX_SEG_Msk (0x1U << LCD_CR_MUX_SEG_Pos) /*!< 0x00000080 */
  3298. #define LCD_CR_MUX_SEG LCD_CR_MUX_SEG_Msk /*!< Mux Segment Enable Bit */
  3299. /******************* Bit definition for LCD_FCR register ********************/
  3300. #define LCD_FCR_HD_Pos (0U)
  3301. #define LCD_FCR_HD_Msk (0x1U << LCD_FCR_HD_Pos) /*!< 0x00000001 */
  3302. #define LCD_FCR_HD LCD_FCR_HD_Msk /*!< High Drive Enable Bit */
  3303. #define LCD_FCR_SOFIE_Pos (1U)
  3304. #define LCD_FCR_SOFIE_Msk (0x1U << LCD_FCR_SOFIE_Pos) /*!< 0x00000002 */
  3305. #define LCD_FCR_SOFIE LCD_FCR_SOFIE_Msk /*!< Start of Frame Interrupt Enable Bit */
  3306. #define LCD_FCR_UDDIE_Pos (3U)
  3307. #define LCD_FCR_UDDIE_Msk (0x1U << LCD_FCR_UDDIE_Pos) /*!< 0x00000008 */
  3308. #define LCD_FCR_UDDIE LCD_FCR_UDDIE_Msk /*!< Update Display Done Interrupt Enable Bit */
  3309. #define LCD_FCR_PON_Pos (4U)
  3310. #define LCD_FCR_PON_Msk (0x7U << LCD_FCR_PON_Pos) /*!< 0x00000070 */
  3311. #define LCD_FCR_PON LCD_FCR_PON_Msk /*!< PON[2:0] bits (Puls ON Duration) */
  3312. #define LCD_FCR_PON_0 (0x1U << LCD_FCR_PON_Pos) /*!< 0x00000010 */
  3313. #define LCD_FCR_PON_1 (0x2U << LCD_FCR_PON_Pos) /*!< 0x00000020 */
  3314. #define LCD_FCR_PON_2 (0x4U << LCD_FCR_PON_Pos) /*!< 0x00000040 */
  3315. #define LCD_FCR_DEAD_Pos (7U)
  3316. #define LCD_FCR_DEAD_Msk (0x7U << LCD_FCR_DEAD_Pos) /*!< 0x00000380 */
  3317. #define LCD_FCR_DEAD LCD_FCR_DEAD_Msk /*!< DEAD[2:0] bits (DEAD Time) */
  3318. #define LCD_FCR_DEAD_0 (0x1U << LCD_FCR_DEAD_Pos) /*!< 0x00000080 */
  3319. #define LCD_FCR_DEAD_1 (0x2U << LCD_FCR_DEAD_Pos) /*!< 0x00000100 */
  3320. #define LCD_FCR_DEAD_2 (0x4U << LCD_FCR_DEAD_Pos) /*!< 0x00000200 */
  3321. #define LCD_FCR_CC_Pos (10U)
  3322. #define LCD_FCR_CC_Msk (0x7U << LCD_FCR_CC_Pos) /*!< 0x00001C00 */
  3323. #define LCD_FCR_CC LCD_FCR_CC_Msk /*!< CC[2:0] bits (Contrast Control) */
  3324. #define LCD_FCR_CC_0 (0x1U << LCD_FCR_CC_Pos) /*!< 0x00000400 */
  3325. #define LCD_FCR_CC_1 (0x2U << LCD_FCR_CC_Pos) /*!< 0x00000800 */
  3326. #define LCD_FCR_CC_2 (0x4U << LCD_FCR_CC_Pos) /*!< 0x00001000 */
  3327. #define LCD_FCR_BLINKF_Pos (13U)
  3328. #define LCD_FCR_BLINKF_Msk (0x7U << LCD_FCR_BLINKF_Pos) /*!< 0x0000E000 */
  3329. #define LCD_FCR_BLINKF LCD_FCR_BLINKF_Msk /*!< BLINKF[2:0] bits (Blink Frequency) */
  3330. #define LCD_FCR_BLINKF_0 (0x1U << LCD_FCR_BLINKF_Pos) /*!< 0x00002000 */
  3331. #define LCD_FCR_BLINKF_1 (0x2U << LCD_FCR_BLINKF_Pos) /*!< 0x00004000 */
  3332. #define LCD_FCR_BLINKF_2 (0x4U << LCD_FCR_BLINKF_Pos) /*!< 0x00008000 */
  3333. #define LCD_FCR_BLINK_Pos (16U)
  3334. #define LCD_FCR_BLINK_Msk (0x3U << LCD_FCR_BLINK_Pos) /*!< 0x00030000 */
  3335. #define LCD_FCR_BLINK LCD_FCR_BLINK_Msk /*!< BLINK[1:0] bits (Blink Enable) */
  3336. #define LCD_FCR_BLINK_0 (0x1U << LCD_FCR_BLINK_Pos) /*!< 0x00010000 */
  3337. #define LCD_FCR_BLINK_1 (0x2U << LCD_FCR_BLINK_Pos) /*!< 0x00020000 */
  3338. #define LCD_FCR_DIV_Pos (18U)
  3339. #define LCD_FCR_DIV_Msk (0xFU << LCD_FCR_DIV_Pos) /*!< 0x003C0000 */
  3340. #define LCD_FCR_DIV LCD_FCR_DIV_Msk /*!< DIV[3:0] bits (Divider) */
  3341. #define LCD_FCR_PS_Pos (22U)
  3342. #define LCD_FCR_PS_Msk (0xFU << LCD_FCR_PS_Pos) /*!< 0x03C00000 */
  3343. #define LCD_FCR_PS LCD_FCR_PS_Msk /*!< PS[3:0] bits (Prescaler) */
  3344. /******************* Bit definition for LCD_SR register *********************/
  3345. #define LCD_SR_ENS_Pos (0U)
  3346. #define LCD_SR_ENS_Msk (0x1U << LCD_SR_ENS_Pos) /*!< 0x00000001 */
  3347. #define LCD_SR_ENS LCD_SR_ENS_Msk /*!< LCD Enabled Bit */
  3348. #define LCD_SR_SOF_Pos (1U)
  3349. #define LCD_SR_SOF_Msk (0x1U << LCD_SR_SOF_Pos) /*!< 0x00000002 */
  3350. #define LCD_SR_SOF LCD_SR_SOF_Msk /*!< Start Of Frame Flag Bit */
  3351. #define LCD_SR_UDR_Pos (2U)
  3352. #define LCD_SR_UDR_Msk (0x1U << LCD_SR_UDR_Pos) /*!< 0x00000004 */
  3353. #define LCD_SR_UDR LCD_SR_UDR_Msk /*!< Update Display Request Bit */
  3354. #define LCD_SR_UDD_Pos (3U)
  3355. #define LCD_SR_UDD_Msk (0x1U << LCD_SR_UDD_Pos) /*!< 0x00000008 */
  3356. #define LCD_SR_UDD LCD_SR_UDD_Msk /*!< Update Display Done Flag Bit */
  3357. #define LCD_SR_RDY_Pos (4U)
  3358. #define LCD_SR_RDY_Msk (0x1U << LCD_SR_RDY_Pos) /*!< 0x00000010 */
  3359. #define LCD_SR_RDY LCD_SR_RDY_Msk /*!< Ready Flag Bit */
  3360. #define LCD_SR_FCRSR_Pos (5U)
  3361. #define LCD_SR_FCRSR_Msk (0x1U << LCD_SR_FCRSR_Pos) /*!< 0x00000020 */
  3362. #define LCD_SR_FCRSR LCD_SR_FCRSR_Msk /*!< LCD FCR Register Synchronization Flag Bit */
  3363. /******************* Bit definition for LCD_CLR register ********************/
  3364. #define LCD_CLR_SOFC_Pos (1U)
  3365. #define LCD_CLR_SOFC_Msk (0x1U << LCD_CLR_SOFC_Pos) /*!< 0x00000002 */
  3366. #define LCD_CLR_SOFC LCD_CLR_SOFC_Msk /*!< Start Of Frame Flag Clear Bit */
  3367. #define LCD_CLR_UDDC_Pos (3U)
  3368. #define LCD_CLR_UDDC_Msk (0x1U << LCD_CLR_UDDC_Pos) /*!< 0x00000008 */
  3369. #define LCD_CLR_UDDC LCD_CLR_UDDC_Msk /*!< Update Display Done Flag Clear Bit */
  3370. /******************* Bit definition for LCD_RAM register ********************/
  3371. #define LCD_RAM_SEGMENT_DATA_Pos (0U)
  3372. #define LCD_RAM_SEGMENT_DATA_Msk (0xFFFFFFFFU << LCD_RAM_SEGMENT_DATA_Pos) /*!< 0xFFFFFFFF */
  3373. #define LCD_RAM_SEGMENT_DATA LCD_RAM_SEGMENT_DATA_Msk /*!< Segment Data Bits */
  3374. /******************************************************************************/
  3375. /* */
  3376. /* Power Control (PWR) */
  3377. /* */
  3378. /******************************************************************************/
  3379. #define PWR_PVD_SUPPORT /*!< PWR feature available only on specific devices: Power Voltage Detection feature */
  3380. /******************** Bit definition for PWR_CR register ********************/
  3381. #define PWR_CR_LPSDSR_Pos (0U)
  3382. #define PWR_CR_LPSDSR_Msk (0x1U << PWR_CR_LPSDSR_Pos) /*!< 0x00000001 */
  3383. #define PWR_CR_LPSDSR PWR_CR_LPSDSR_Msk /*!< Low-power deepsleep/sleep/low power run */
  3384. #define PWR_CR_PDDS_Pos (1U)
  3385. #define PWR_CR_PDDS_Msk (0x1U << PWR_CR_PDDS_Pos) /*!< 0x00000002 */
  3386. #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */
  3387. #define PWR_CR_CWUF_Pos (2U)
  3388. #define PWR_CR_CWUF_Msk (0x1U << PWR_CR_CWUF_Pos) /*!< 0x00000004 */
  3389. #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */
  3390. #define PWR_CR_CSBF_Pos (3U)
  3391. #define PWR_CR_CSBF_Msk (0x1U << PWR_CR_CSBF_Pos) /*!< 0x00000008 */
  3392. #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */
  3393. #define PWR_CR_PVDE_Pos (4U)
  3394. #define PWR_CR_PVDE_Msk (0x1U << PWR_CR_PVDE_Pos) /*!< 0x00000010 */
  3395. #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */
  3396. #define PWR_CR_PLS_Pos (5U)
  3397. #define PWR_CR_PLS_Msk (0x7U << PWR_CR_PLS_Pos) /*!< 0x000000E0 */
  3398. #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */
  3399. #define PWR_CR_PLS_0 (0x1U << PWR_CR_PLS_Pos) /*!< 0x00000020 */
  3400. #define PWR_CR_PLS_1 (0x2U << PWR_CR_PLS_Pos) /*!< 0x00000040 */
  3401. #define PWR_CR_PLS_2 (0x4U << PWR_CR_PLS_Pos) /*!< 0x00000080 */
  3402. /*!< PVD level configuration */
  3403. #define PWR_CR_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */
  3404. #define PWR_CR_PLS_LEV1 (0x00000020U) /*!< PVD level 1 */
  3405. #define PWR_CR_PLS_LEV2 (0x00000040U) /*!< PVD level 2 */
  3406. #define PWR_CR_PLS_LEV3 (0x00000060U) /*!< PVD level 3 */
  3407. #define PWR_CR_PLS_LEV4 (0x00000080U) /*!< PVD level 4 */
  3408. #define PWR_CR_PLS_LEV5 (0x000000A0U) /*!< PVD level 5 */
  3409. #define PWR_CR_PLS_LEV6 (0x000000C0U) /*!< PVD level 6 */
  3410. #define PWR_CR_PLS_LEV7 (0x000000E0U) /*!< PVD level 7 */
  3411. #define PWR_CR_DBP_Pos (8U)
  3412. #define PWR_CR_DBP_Msk (0x1U << PWR_CR_DBP_Pos) /*!< 0x00000100 */
  3413. #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */
  3414. #define PWR_CR_ULP_Pos (9U)
  3415. #define PWR_CR_ULP_Msk (0x1U << PWR_CR_ULP_Pos) /*!< 0x00000200 */
  3416. #define PWR_CR_ULP PWR_CR_ULP_Msk /*!< Ultra Low Power mode */
  3417. #define PWR_CR_FWU_Pos (10U)
  3418. #define PWR_CR_FWU_Msk (0x1U << PWR_CR_FWU_Pos) /*!< 0x00000400 */
  3419. #define PWR_CR_FWU PWR_CR_FWU_Msk /*!< Fast wakeup */
  3420. #define PWR_CR_VOS_Pos (11U)
  3421. #define PWR_CR_VOS_Msk (0x3U << PWR_CR_VOS_Pos) /*!< 0x00001800 */
  3422. #define PWR_CR_VOS PWR_CR_VOS_Msk /*!< VOS[1:0] bits (Voltage scaling range selection) */
  3423. #define PWR_CR_VOS_0 (0x1U << PWR_CR_VOS_Pos) /*!< 0x00000800 */
  3424. #define PWR_CR_VOS_1 (0x2U << PWR_CR_VOS_Pos) /*!< 0x00001000 */
  3425. #define PWR_CR_LPRUN_Pos (14U)
  3426. #define PWR_CR_LPRUN_Msk (0x1U << PWR_CR_LPRUN_Pos) /*!< 0x00004000 */
  3427. #define PWR_CR_LPRUN PWR_CR_LPRUN_Msk /*!< Low power run mode */
  3428. /******************* Bit definition for PWR_CSR register ********************/
  3429. #define PWR_CSR_WUF_Pos (0U)
  3430. #define PWR_CSR_WUF_Msk (0x1U << PWR_CSR_WUF_Pos) /*!< 0x00000001 */
  3431. #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */
  3432. #define PWR_CSR_SBF_Pos (1U)
  3433. #define PWR_CSR_SBF_Msk (0x1U << PWR_CSR_SBF_Pos) /*!< 0x00000002 */
  3434. #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */
  3435. #define PWR_CSR_PVDO_Pos (2U)
  3436. #define PWR_CSR_PVDO_Msk (0x1U << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */
  3437. #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */
  3438. #define PWR_CSR_VREFINTRDYF_Pos (3U)
  3439. #define PWR_CSR_VREFINTRDYF_Msk (0x1U << PWR_CSR_VREFINTRDYF_Pos) /*!< 0x00000008 */
  3440. #define PWR_CSR_VREFINTRDYF PWR_CSR_VREFINTRDYF_Msk /*!< Internal voltage reference (VREFINT) ready flag */
  3441. #define PWR_CSR_VOSF_Pos (4U)
  3442. #define PWR_CSR_VOSF_Msk (0x1U << PWR_CSR_VOSF_Pos) /*!< 0x00000010 */
  3443. #define PWR_CSR_VOSF PWR_CSR_VOSF_Msk /*!< Voltage Scaling select flag */
  3444. #define PWR_CSR_REGLPF_Pos (5U)
  3445. #define PWR_CSR_REGLPF_Msk (0x1U << PWR_CSR_REGLPF_Pos) /*!< 0x00000020 */
  3446. #define PWR_CSR_REGLPF PWR_CSR_REGLPF_Msk /*!< Regulator LP flag */
  3447. #define PWR_CSR_EWUP1_Pos (8U)
  3448. #define PWR_CSR_EWUP1_Msk (0x1U << PWR_CSR_EWUP1_Pos) /*!< 0x00000100 */
  3449. #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk /*!< Enable WKUP pin 1 */
  3450. #define PWR_CSR_EWUP2_Pos (9U)
  3451. #define PWR_CSR_EWUP2_Msk (0x1U << PWR_CSR_EWUP2_Pos) /*!< 0x00000200 */
  3452. #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk /*!< Enable WKUP pin 2 */
  3453. #define PWR_CSR_EWUP3_Pos (10U)
  3454. #define PWR_CSR_EWUP3_Msk (0x1U << PWR_CSR_EWUP3_Pos) /*!< 0x00000400 */
  3455. #define PWR_CSR_EWUP3 PWR_CSR_EWUP3_Msk /*!< Enable WKUP pin 3 */
  3456. /******************************************************************************/
  3457. /* */
  3458. /* Reset and Clock Control (RCC) */
  3459. /* */
  3460. /******************************************************************************/
  3461. /******************** Bit definition for RCC_CR register ********************/
  3462. #define RCC_CR_HSION_Pos (0U)
  3463. #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000001 */
  3464. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */
  3465. #define RCC_CR_HSIRDY_Pos (1U)
  3466. #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */
  3467. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */
  3468. #define RCC_CR_MSION_Pos (8U)
  3469. #define RCC_CR_MSION_Msk (0x1U << RCC_CR_MSION_Pos) /*!< 0x00000100 */
  3470. #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed clock enable */
  3471. #define RCC_CR_MSIRDY_Pos (9U)
  3472. #define RCC_CR_MSIRDY_Msk (0x1U << RCC_CR_MSIRDY_Pos) /*!< 0x00000200 */
  3473. #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed clock ready flag */
  3474. #define RCC_CR_HSEON_Pos (16U)
  3475. #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  3476. #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */
  3477. #define RCC_CR_HSERDY_Pos (17U)
  3478. #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  3479. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */
  3480. #define RCC_CR_HSEBYP_Pos (18U)
  3481. #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  3482. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */
  3483. #define RCC_CR_PLLON_Pos (24U)
  3484. #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  3485. #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */
  3486. #define RCC_CR_PLLRDY_Pos (25U)
  3487. #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  3488. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */
  3489. #define RCC_CR_CSSON_Pos (28U)
  3490. #define RCC_CR_CSSON_Msk (0x1U << RCC_CR_CSSON_Pos) /*!< 0x10000000 */
  3491. #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< Clock Security System enable */
  3492. #define RCC_CR_RTCPRE_Pos (29U)
  3493. #define RCC_CR_RTCPRE_Msk (0x3U << RCC_CR_RTCPRE_Pos) /*!< 0x60000000 */
  3494. #define RCC_CR_RTCPRE RCC_CR_RTCPRE_Msk /*!< RTC/LCD Prescaler */
  3495. #define RCC_CR_RTCPRE_0 (0x20000000U) /*!< Bit0 */
  3496. #define RCC_CR_RTCPRE_1 (0x40000000U) /*!< Bit1 */
  3497. /******************** Bit definition for RCC_ICSCR register *****************/
  3498. #define RCC_ICSCR_HSICAL_Pos (0U)
  3499. #define RCC_ICSCR_HSICAL_Msk (0xFFU << RCC_ICSCR_HSICAL_Pos) /*!< 0x000000FF */
  3500. #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< Internal High Speed clock Calibration */
  3501. #define RCC_ICSCR_HSITRIM_Pos (8U)
  3502. #define RCC_ICSCR_HSITRIM_Msk (0x1FU << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00001F00 */
  3503. #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< Internal High Speed clock trimming */
  3504. #define RCC_ICSCR_MSIRANGE_Pos (13U)
  3505. #define RCC_ICSCR_MSIRANGE_Msk (0x7U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000E000 */
  3506. #define RCC_ICSCR_MSIRANGE RCC_ICSCR_MSIRANGE_Msk /*!< Internal Multi Speed clock Range */
  3507. #define RCC_ICSCR_MSIRANGE_0 (0x0U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00000000 */
  3508. #define RCC_ICSCR_MSIRANGE_1 (0x1U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00002000 */
  3509. #define RCC_ICSCR_MSIRANGE_2 (0x2U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00004000 */
  3510. #define RCC_ICSCR_MSIRANGE_3 (0x3U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00006000 */
  3511. #define RCC_ICSCR_MSIRANGE_4 (0x4U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00008000 */
  3512. #define RCC_ICSCR_MSIRANGE_5 (0x5U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000A000 */
  3513. #define RCC_ICSCR_MSIRANGE_6 (0x6U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000C000 */
  3514. #define RCC_ICSCR_MSICAL_Pos (16U)
  3515. #define RCC_ICSCR_MSICAL_Msk (0xFFU << RCC_ICSCR_MSICAL_Pos) /*!< 0x00FF0000 */
  3516. #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< Internal Multi Speed clock Calibration */
  3517. #define RCC_ICSCR_MSITRIM_Pos (24U)
  3518. #define RCC_ICSCR_MSITRIM_Msk (0xFFU << RCC_ICSCR_MSITRIM_Pos) /*!< 0xFF000000 */
  3519. #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< Internal Multi Speed clock trimming */
  3520. /******************** Bit definition for RCC_CFGR register ******************/
  3521. #define RCC_CFGR_SW_Pos (0U)
  3522. #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
  3523. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
  3524. #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  3525. #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  3526. /*!< SW configuration */
  3527. #define RCC_CFGR_SW_MSI (0x00000000U) /*!< MSI selected as system clock */
  3528. #define RCC_CFGR_SW_HSI (0x00000001U) /*!< HSI selected as system clock */
  3529. #define RCC_CFGR_SW_HSE (0x00000002U) /*!< HSE selected as system clock */
  3530. #define RCC_CFGR_SW_PLL (0x00000003U) /*!< PLL selected as system clock */
  3531. #define RCC_CFGR_SWS_Pos (2U)
  3532. #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
  3533. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
  3534. #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
  3535. #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  3536. /*!< SWS configuration */
  3537. #define RCC_CFGR_SWS_MSI (0x00000000U) /*!< MSI oscillator used as system clock */
  3538. #define RCC_CFGR_SWS_HSI (0x00000004U) /*!< HSI oscillator used as system clock */
  3539. #define RCC_CFGR_SWS_HSE (0x00000008U) /*!< HSE oscillator used as system clock */
  3540. #define RCC_CFGR_SWS_PLL (0x0000000CU) /*!< PLL used as system clock */
  3541. #define RCC_CFGR_HPRE_Pos (4U)
  3542. #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
  3543. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  3544. #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
  3545. #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
  3546. #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
  3547. #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
  3548. /*!< HPRE configuration */
  3549. #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */
  3550. #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */
  3551. #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */
  3552. #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */
  3553. #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */
  3554. #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */
  3555. #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */
  3556. #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */
  3557. #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */
  3558. #define RCC_CFGR_PPRE1_Pos (8U)
  3559. #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */
  3560. #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */
  3561. #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */
  3562. #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */
  3563. #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
  3564. /*!< PPRE1 configuration */
  3565. #define RCC_CFGR_PPRE1_DIV1 (0x00000000U) /*!< HCLK not divided */
  3566. #define RCC_CFGR_PPRE1_DIV2 (0x00000400U) /*!< HCLK divided by 2 */
  3567. #define RCC_CFGR_PPRE1_DIV4 (0x00000500U) /*!< HCLK divided by 4 */
  3568. #define RCC_CFGR_PPRE1_DIV8 (0x00000600U) /*!< HCLK divided by 8 */
  3569. #define RCC_CFGR_PPRE1_DIV16 (0x00000700U) /*!< HCLK divided by 16 */
  3570. #define RCC_CFGR_PPRE2_Pos (11U)
  3571. #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */
  3572. #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
  3573. #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */
  3574. #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */
  3575. #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
  3576. /*!< PPRE2 configuration */
  3577. #define RCC_CFGR_PPRE2_DIV1 (0x00000000U) /*!< HCLK not divided */
  3578. #define RCC_CFGR_PPRE2_DIV2 (0x00002000U) /*!< HCLK divided by 2 */
  3579. #define RCC_CFGR_PPRE2_DIV4 (0x00002800U) /*!< HCLK divided by 4 */
  3580. #define RCC_CFGR_PPRE2_DIV8 (0x00003000U) /*!< HCLK divided by 8 */
  3581. #define RCC_CFGR_PPRE2_DIV16 (0x00003800U) /*!< HCLK divided by 16 */
  3582. /*!< PLL entry clock source*/
  3583. #define RCC_CFGR_PLLSRC_Pos (16U)
  3584. #define RCC_CFGR_PLLSRC_Msk (0x1U << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */
  3585. #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */
  3586. #define RCC_CFGR_PLLSRC_HSI (0x00000000U) /*!< HSI as PLL entry clock source */
  3587. #define RCC_CFGR_PLLSRC_HSE (0x00010000U) /*!< HSE as PLL entry clock source */
  3588. /*!< PLLMUL configuration */
  3589. #define RCC_CFGR_PLLMUL_Pos (18U)
  3590. #define RCC_CFGR_PLLMUL_Msk (0xFU << RCC_CFGR_PLLMUL_Pos) /*!< 0x003C0000 */
  3591. #define RCC_CFGR_PLLMUL RCC_CFGR_PLLMUL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */
  3592. #define RCC_CFGR_PLLMUL_0 (0x1U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00040000 */
  3593. #define RCC_CFGR_PLLMUL_1 (0x2U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00080000 */
  3594. #define RCC_CFGR_PLLMUL_2 (0x4U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00100000 */
  3595. #define RCC_CFGR_PLLMUL_3 (0x8U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00200000 */
  3596. /*!< PLLMUL configuration */
  3597. #define RCC_CFGR_PLLMUL3 (0x00000000U) /*!< PLL input clock * 3 */
  3598. #define RCC_CFGR_PLLMUL4 (0x00040000U) /*!< PLL input clock * 4 */
  3599. #define RCC_CFGR_PLLMUL6 (0x00080000U) /*!< PLL input clock * 6 */
  3600. #define RCC_CFGR_PLLMUL8 (0x000C0000U) /*!< PLL input clock * 8 */
  3601. #define RCC_CFGR_PLLMUL12 (0x00100000U) /*!< PLL input clock * 12 */
  3602. #define RCC_CFGR_PLLMUL16 (0x00140000U) /*!< PLL input clock * 16 */
  3603. #define RCC_CFGR_PLLMUL24 (0x00180000U) /*!< PLL input clock * 24 */
  3604. #define RCC_CFGR_PLLMUL32 (0x001C0000U) /*!< PLL input clock * 32 */
  3605. #define RCC_CFGR_PLLMUL48 (0x00200000U) /*!< PLL input clock * 48 */
  3606. /*!< PLLDIV configuration */
  3607. #define RCC_CFGR_PLLDIV_Pos (22U)
  3608. #define RCC_CFGR_PLLDIV_Msk (0x3U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00C00000 */
  3609. #define RCC_CFGR_PLLDIV RCC_CFGR_PLLDIV_Msk /*!< PLLDIV[1:0] bits (PLL Output Division) */
  3610. #define RCC_CFGR_PLLDIV_0 (0x1U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00400000 */
  3611. #define RCC_CFGR_PLLDIV_1 (0x2U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00800000 */
  3612. /*!< PLLDIV configuration */
  3613. #define RCC_CFGR_PLLDIV1 (0x00000000U) /*!< PLL clock output = CKVCO / 1 */
  3614. #define RCC_CFGR_PLLDIV2_Pos (22U)
  3615. #define RCC_CFGR_PLLDIV2_Msk (0x1U << RCC_CFGR_PLLDIV2_Pos) /*!< 0x00400000 */
  3616. #define RCC_CFGR_PLLDIV2 RCC_CFGR_PLLDIV2_Msk /*!< PLL clock output = CKVCO / 2 */
  3617. #define RCC_CFGR_PLLDIV3_Pos (23U)
  3618. #define RCC_CFGR_PLLDIV3_Msk (0x1U << RCC_CFGR_PLLDIV3_Pos) /*!< 0x00800000 */
  3619. #define RCC_CFGR_PLLDIV3 RCC_CFGR_PLLDIV3_Msk /*!< PLL clock output = CKVCO / 3 */
  3620. #define RCC_CFGR_PLLDIV4_Pos (22U)
  3621. #define RCC_CFGR_PLLDIV4_Msk (0x3U << RCC_CFGR_PLLDIV4_Pos) /*!< 0x00C00000 */
  3622. #define RCC_CFGR_PLLDIV4 RCC_CFGR_PLLDIV4_Msk /*!< PLL clock output = CKVCO / 4 */
  3623. #define RCC_CFGR_MCOSEL_Pos (24U)
  3624. #define RCC_CFGR_MCOSEL_Msk (0x7U << RCC_CFGR_MCOSEL_Pos) /*!< 0x07000000 */
  3625. #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCO[2:0] bits (Microcontroller Clock Output) */
  3626. #define RCC_CFGR_MCOSEL_0 (0x1U << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */
  3627. #define RCC_CFGR_MCOSEL_1 (0x2U << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */
  3628. #define RCC_CFGR_MCOSEL_2 (0x4U << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */
  3629. /*!< MCO configuration */
  3630. #define RCC_CFGR_MCOSEL_NOCLOCK (0x00000000U) /*!< No clock */
  3631. #define RCC_CFGR_MCOSEL_SYSCLK_Pos (24U)
  3632. #define RCC_CFGR_MCOSEL_SYSCLK_Msk (0x1U << RCC_CFGR_MCOSEL_SYSCLK_Pos) /*!< 0x01000000 */
  3633. #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCOSEL_SYSCLK_Msk /*!< System clock selected */
  3634. #define RCC_CFGR_MCOSEL_HSI_Pos (25U)
  3635. #define RCC_CFGR_MCOSEL_HSI_Msk (0x1U << RCC_CFGR_MCOSEL_HSI_Pos) /*!< 0x02000000 */
  3636. #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCOSEL_HSI_Msk /*!< Internal 16 MHz RC oscillator clock selected */
  3637. #define RCC_CFGR_MCOSEL_MSI_Pos (24U)
  3638. #define RCC_CFGR_MCOSEL_MSI_Msk (0x3U << RCC_CFGR_MCOSEL_MSI_Pos) /*!< 0x03000000 */
  3639. #define RCC_CFGR_MCOSEL_MSI RCC_CFGR_MCOSEL_MSI_Msk /*!< Internal Medium Speed RC oscillator clock selected */
  3640. #define RCC_CFGR_MCOSEL_HSE_Pos (26U)
  3641. #define RCC_CFGR_MCOSEL_HSE_Msk (0x1U << RCC_CFGR_MCOSEL_HSE_Pos) /*!< 0x04000000 */
  3642. #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCOSEL_HSE_Msk /*!< External 1-25 MHz oscillator clock selected */
  3643. #define RCC_CFGR_MCOSEL_PLL_Pos (24U)
  3644. #define RCC_CFGR_MCOSEL_PLL_Msk (0x5U << RCC_CFGR_MCOSEL_PLL_Pos) /*!< 0x05000000 */
  3645. #define RCC_CFGR_MCOSEL_PLL RCC_CFGR_MCOSEL_PLL_Msk /*!< PLL clock divided */
  3646. #define RCC_CFGR_MCOSEL_LSI_Pos (25U)
  3647. #define RCC_CFGR_MCOSEL_LSI_Msk (0x3U << RCC_CFGR_MCOSEL_LSI_Pos) /*!< 0x06000000 */
  3648. #define RCC_CFGR_MCOSEL_LSI RCC_CFGR_MCOSEL_LSI_Msk /*!< LSI selected */
  3649. #define RCC_CFGR_MCOSEL_LSE_Pos (24U)
  3650. #define RCC_CFGR_MCOSEL_LSE_Msk (0x7U << RCC_CFGR_MCOSEL_LSE_Pos) /*!< 0x07000000 */
  3651. #define RCC_CFGR_MCOSEL_LSE RCC_CFGR_MCOSEL_LSE_Msk /*!< LSE selected */
  3652. #define RCC_CFGR_MCOPRE_Pos (28U)
  3653. #define RCC_CFGR_MCOPRE_Msk (0x7U << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */
  3654. #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCOPRE[2:0] bits (Microcontroller Clock Output Prescaler) */
  3655. #define RCC_CFGR_MCOPRE_0 (0x1U << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */
  3656. #define RCC_CFGR_MCOPRE_1 (0x2U << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */
  3657. #define RCC_CFGR_MCOPRE_2 (0x4U << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */
  3658. /*!< MCO Prescaler configuration */
  3659. #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */
  3660. #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */
  3661. #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */
  3662. #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */
  3663. #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */
  3664. /* Legacy aliases */
  3665. #define RCC_CFGR_MCO_DIV1 RCC_CFGR_MCOPRE_DIV1
  3666. #define RCC_CFGR_MCO_DIV2 RCC_CFGR_MCOPRE_DIV2
  3667. #define RCC_CFGR_MCO_DIV4 RCC_CFGR_MCOPRE_DIV4
  3668. #define RCC_CFGR_MCO_DIV8 RCC_CFGR_MCOPRE_DIV8
  3669. #define RCC_CFGR_MCO_DIV16 RCC_CFGR_MCOPRE_DIV16
  3670. #define RCC_CFGR_MCO_NOCLOCK RCC_CFGR_MCOSEL_NOCLOCK
  3671. #define RCC_CFGR_MCO_SYSCLK RCC_CFGR_MCOSEL_SYSCLK
  3672. #define RCC_CFGR_MCO_HSI RCC_CFGR_MCOSEL_HSI
  3673. #define RCC_CFGR_MCO_MSI RCC_CFGR_MCOSEL_MSI
  3674. #define RCC_CFGR_MCO_HSE RCC_CFGR_MCOSEL_HSE
  3675. #define RCC_CFGR_MCO_PLL RCC_CFGR_MCOSEL_PLL
  3676. #define RCC_CFGR_MCO_LSI RCC_CFGR_MCOSEL_LSI
  3677. #define RCC_CFGR_MCO_LSE RCC_CFGR_MCOSEL_LSE
  3678. /*!<****************** Bit definition for RCC_CIR register ********************/
  3679. #define RCC_CIR_LSIRDYF_Pos (0U)
  3680. #define RCC_CIR_LSIRDYF_Msk (0x1U << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */
  3681. #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */
  3682. #define RCC_CIR_LSERDYF_Pos (1U)
  3683. #define RCC_CIR_LSERDYF_Msk (0x1U << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */
  3684. #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */
  3685. #define RCC_CIR_HSIRDYF_Pos (2U)
  3686. #define RCC_CIR_HSIRDYF_Msk (0x1U << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */
  3687. #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */
  3688. #define RCC_CIR_HSERDYF_Pos (3U)
  3689. #define RCC_CIR_HSERDYF_Msk (0x1U << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */
  3690. #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */
  3691. #define RCC_CIR_PLLRDYF_Pos (4U)
  3692. #define RCC_CIR_PLLRDYF_Msk (0x1U << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */
  3693. #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */
  3694. #define RCC_CIR_MSIRDYF_Pos (5U)
  3695. #define RCC_CIR_MSIRDYF_Msk (0x1U << RCC_CIR_MSIRDYF_Pos) /*!< 0x00000020 */
  3696. #define RCC_CIR_MSIRDYF RCC_CIR_MSIRDYF_Msk /*!< MSI Ready Interrupt flag */
  3697. #define RCC_CIR_CSSF_Pos (7U)
  3698. #define RCC_CIR_CSSF_Msk (0x1U << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */
  3699. #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */
  3700. #define RCC_CIR_LSIRDYIE_Pos (8U)
  3701. #define RCC_CIR_LSIRDYIE_Msk (0x1U << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */
  3702. #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */
  3703. #define RCC_CIR_LSERDYIE_Pos (9U)
  3704. #define RCC_CIR_LSERDYIE_Msk (0x1U << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */
  3705. #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */
  3706. #define RCC_CIR_HSIRDYIE_Pos (10U)
  3707. #define RCC_CIR_HSIRDYIE_Msk (0x1U << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */
  3708. #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */
  3709. #define RCC_CIR_HSERDYIE_Pos (11U)
  3710. #define RCC_CIR_HSERDYIE_Msk (0x1U << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */
  3711. #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */
  3712. #define RCC_CIR_PLLRDYIE_Pos (12U)
  3713. #define RCC_CIR_PLLRDYIE_Msk (0x1U << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */
  3714. #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */
  3715. #define RCC_CIR_MSIRDYIE_Pos (13U)
  3716. #define RCC_CIR_MSIRDYIE_Msk (0x1U << RCC_CIR_MSIRDYIE_Pos) /*!< 0x00002000 */
  3717. #define RCC_CIR_MSIRDYIE RCC_CIR_MSIRDYIE_Msk /*!< MSI Ready Interrupt Enable */
  3718. #define RCC_CIR_LSIRDYC_Pos (16U)
  3719. #define RCC_CIR_LSIRDYC_Msk (0x1U << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */
  3720. #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */
  3721. #define RCC_CIR_LSERDYC_Pos (17U)
  3722. #define RCC_CIR_LSERDYC_Msk (0x1U << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */
  3723. #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */
  3724. #define RCC_CIR_HSIRDYC_Pos (18U)
  3725. #define RCC_CIR_HSIRDYC_Msk (0x1U << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */
  3726. #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */
  3727. #define RCC_CIR_HSERDYC_Pos (19U)
  3728. #define RCC_CIR_HSERDYC_Msk (0x1U << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */
  3729. #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */
  3730. #define RCC_CIR_PLLRDYC_Pos (20U)
  3731. #define RCC_CIR_PLLRDYC_Msk (0x1U << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */
  3732. #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */
  3733. #define RCC_CIR_MSIRDYC_Pos (21U)
  3734. #define RCC_CIR_MSIRDYC_Msk (0x1U << RCC_CIR_MSIRDYC_Pos) /*!< 0x00200000 */
  3735. #define RCC_CIR_MSIRDYC RCC_CIR_MSIRDYC_Msk /*!< MSI Ready Interrupt Clear */
  3736. #define RCC_CIR_CSSC_Pos (23U)
  3737. #define RCC_CIR_CSSC_Msk (0x1U << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */
  3738. #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */
  3739. /***************** Bit definition for RCC_AHBRSTR register ******************/
  3740. #define RCC_AHBRSTR_GPIOARST_Pos (0U)
  3741. #define RCC_AHBRSTR_GPIOARST_Msk (0x1U << RCC_AHBRSTR_GPIOARST_Pos) /*!< 0x00000001 */
  3742. #define RCC_AHBRSTR_GPIOARST RCC_AHBRSTR_GPIOARST_Msk /*!< GPIO port A reset */
  3743. #define RCC_AHBRSTR_GPIOBRST_Pos (1U)
  3744. #define RCC_AHBRSTR_GPIOBRST_Msk (0x1U << RCC_AHBRSTR_GPIOBRST_Pos) /*!< 0x00000002 */
  3745. #define RCC_AHBRSTR_GPIOBRST RCC_AHBRSTR_GPIOBRST_Msk /*!< GPIO port B reset */
  3746. #define RCC_AHBRSTR_GPIOCRST_Pos (2U)
  3747. #define RCC_AHBRSTR_GPIOCRST_Msk (0x1U << RCC_AHBRSTR_GPIOCRST_Pos) /*!< 0x00000004 */
  3748. #define RCC_AHBRSTR_GPIOCRST RCC_AHBRSTR_GPIOCRST_Msk /*!< GPIO port C reset */
  3749. #define RCC_AHBRSTR_GPIODRST_Pos (3U)
  3750. #define RCC_AHBRSTR_GPIODRST_Msk (0x1U << RCC_AHBRSTR_GPIODRST_Pos) /*!< 0x00000008 */
  3751. #define RCC_AHBRSTR_GPIODRST RCC_AHBRSTR_GPIODRST_Msk /*!< GPIO port D reset */
  3752. #define RCC_AHBRSTR_GPIOHRST_Pos (5U)
  3753. #define RCC_AHBRSTR_GPIOHRST_Msk (0x1U << RCC_AHBRSTR_GPIOHRST_Pos) /*!< 0x00000020 */
  3754. #define RCC_AHBRSTR_GPIOHRST RCC_AHBRSTR_GPIOHRST_Msk /*!< GPIO port H reset */
  3755. #define RCC_AHBRSTR_CRCRST_Pos (12U)
  3756. #define RCC_AHBRSTR_CRCRST_Msk (0x1U << RCC_AHBRSTR_CRCRST_Pos) /*!< 0x00001000 */
  3757. #define RCC_AHBRSTR_CRCRST RCC_AHBRSTR_CRCRST_Msk /*!< CRC reset */
  3758. #define RCC_AHBRSTR_FLITFRST_Pos (15U)
  3759. #define RCC_AHBRSTR_FLITFRST_Msk (0x1U << RCC_AHBRSTR_FLITFRST_Pos) /*!< 0x00008000 */
  3760. #define RCC_AHBRSTR_FLITFRST RCC_AHBRSTR_FLITFRST_Msk /*!< FLITF reset */
  3761. #define RCC_AHBRSTR_DMA1RST_Pos (24U)
  3762. #define RCC_AHBRSTR_DMA1RST_Msk (0x1U << RCC_AHBRSTR_DMA1RST_Pos) /*!< 0x01000000 */
  3763. #define RCC_AHBRSTR_DMA1RST RCC_AHBRSTR_DMA1RST_Msk /*!< DMA1 reset */
  3764. /***************** Bit definition for RCC_APB2RSTR register *****************/
  3765. #define RCC_APB2RSTR_SYSCFGRST_Pos (0U)
  3766. #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1U << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */
  3767. #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk /*!< System Configuration SYSCFG reset */
  3768. #define RCC_APB2RSTR_TIM9RST_Pos (2U)
  3769. #define RCC_APB2RSTR_TIM9RST_Msk (0x1U << RCC_APB2RSTR_TIM9RST_Pos) /*!< 0x00000004 */
  3770. #define RCC_APB2RSTR_TIM9RST RCC_APB2RSTR_TIM9RST_Msk /*!< TIM9 reset */
  3771. #define RCC_APB2RSTR_TIM10RST_Pos (3U)
  3772. #define RCC_APB2RSTR_TIM10RST_Msk (0x1U << RCC_APB2RSTR_TIM10RST_Pos) /*!< 0x00000008 */
  3773. #define RCC_APB2RSTR_TIM10RST RCC_APB2RSTR_TIM10RST_Msk /*!< TIM10 reset */
  3774. #define RCC_APB2RSTR_TIM11RST_Pos (4U)
  3775. #define RCC_APB2RSTR_TIM11RST_Msk (0x1U << RCC_APB2RSTR_TIM11RST_Pos) /*!< 0x00000010 */
  3776. #define RCC_APB2RSTR_TIM11RST RCC_APB2RSTR_TIM11RST_Msk /*!< TIM11 reset */
  3777. #define RCC_APB2RSTR_ADC1RST_Pos (9U)
  3778. #define RCC_APB2RSTR_ADC1RST_Msk (0x1U << RCC_APB2RSTR_ADC1RST_Pos) /*!< 0x00000200 */
  3779. #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADC1RST_Msk /*!< ADC1 reset */
  3780. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  3781. #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
  3782. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI1 reset */
  3783. #define RCC_APB2RSTR_USART1RST_Pos (14U)
  3784. #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
  3785. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 reset */
  3786. /***************** Bit definition for RCC_APB1RSTR register *****************/
  3787. #define RCC_APB1RSTR_TIM2RST_Pos (0U)
  3788. #define RCC_APB1RSTR_TIM2RST_Msk (0x1U << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */
  3789. #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 reset */
  3790. #define RCC_APB1RSTR_TIM3RST_Pos (1U)
  3791. #define RCC_APB1RSTR_TIM3RST_Msk (0x1U << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */
  3792. #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 reset */
  3793. #define RCC_APB1RSTR_TIM4RST_Pos (2U)
  3794. #define RCC_APB1RSTR_TIM4RST_Msk (0x1U << RCC_APB1RSTR_TIM4RST_Pos) /*!< 0x00000004 */
  3795. #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk /*!< Timer 4 reset */
  3796. #define RCC_APB1RSTR_TIM6RST_Pos (4U)
  3797. #define RCC_APB1RSTR_TIM6RST_Msk (0x1U << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */
  3798. #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 reset */
  3799. #define RCC_APB1RSTR_TIM7RST_Pos (5U)
  3800. #define RCC_APB1RSTR_TIM7RST_Msk (0x1U << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */
  3801. #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 reset */
  3802. #define RCC_APB1RSTR_LCDRST_Pos (9U)
  3803. #define RCC_APB1RSTR_LCDRST_Msk (0x1U << RCC_APB1RSTR_LCDRST_Pos) /*!< 0x00000200 */
  3804. #define RCC_APB1RSTR_LCDRST RCC_APB1RSTR_LCDRST_Msk /*!< LCD reset */
  3805. #define RCC_APB1RSTR_WWDGRST_Pos (11U)
  3806. #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */
  3807. #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog reset */
  3808. #define RCC_APB1RSTR_SPI2RST_Pos (14U)
  3809. #define RCC_APB1RSTR_SPI2RST_Msk (0x1U << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */
  3810. #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI 2 reset */
  3811. #define RCC_APB1RSTR_USART2RST_Pos (17U)
  3812. #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */
  3813. #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 reset */
  3814. #define RCC_APB1RSTR_USART3RST_Pos (18U)
  3815. #define RCC_APB1RSTR_USART3RST_Msk (0x1U << RCC_APB1RSTR_USART3RST_Pos) /*!< 0x00040000 */
  3816. #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk /*!< USART 3 reset */
  3817. #define RCC_APB1RSTR_I2C1RST_Pos (21U)
  3818. #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */
  3819. #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 reset */
  3820. #define RCC_APB1RSTR_I2C2RST_Pos (22U)
  3821. #define RCC_APB1RSTR_I2C2RST_Msk (0x1U << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */
  3822. #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 reset */
  3823. #define RCC_APB1RSTR_USBRST_Pos (23U)
  3824. #define RCC_APB1RSTR_USBRST_Msk (0x1U << RCC_APB1RSTR_USBRST_Pos) /*!< 0x00800000 */
  3825. #define RCC_APB1RSTR_USBRST RCC_APB1RSTR_USBRST_Msk /*!< USB reset */
  3826. #define RCC_APB1RSTR_PWRRST_Pos (28U)
  3827. #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */
  3828. #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< Power interface reset */
  3829. #define RCC_APB1RSTR_DACRST_Pos (29U)
  3830. #define RCC_APB1RSTR_DACRST_Msk (0x1U << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */
  3831. #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC interface reset */
  3832. #define RCC_APB1RSTR_COMPRST_Pos (31U)
  3833. #define RCC_APB1RSTR_COMPRST_Msk (0x1U << RCC_APB1RSTR_COMPRST_Pos) /*!< 0x80000000 */
  3834. #define RCC_APB1RSTR_COMPRST RCC_APB1RSTR_COMPRST_Msk /*!< Comparator interface reset */
  3835. /****************** Bit definition for RCC_AHBENR register ******************/
  3836. #define RCC_AHBENR_GPIOAEN_Pos (0U)
  3837. #define RCC_AHBENR_GPIOAEN_Msk (0x1U << RCC_AHBENR_GPIOAEN_Pos) /*!< 0x00000001 */
  3838. #define RCC_AHBENR_GPIOAEN RCC_AHBENR_GPIOAEN_Msk /*!< GPIO port A clock enable */
  3839. #define RCC_AHBENR_GPIOBEN_Pos (1U)
  3840. #define RCC_AHBENR_GPIOBEN_Msk (0x1U << RCC_AHBENR_GPIOBEN_Pos) /*!< 0x00000002 */
  3841. #define RCC_AHBENR_GPIOBEN RCC_AHBENR_GPIOBEN_Msk /*!< GPIO port B clock enable */
  3842. #define RCC_AHBENR_GPIOCEN_Pos (2U)
  3843. #define RCC_AHBENR_GPIOCEN_Msk (0x1U << RCC_AHBENR_GPIOCEN_Pos) /*!< 0x00000004 */
  3844. #define RCC_AHBENR_GPIOCEN RCC_AHBENR_GPIOCEN_Msk /*!< GPIO port C clock enable */
  3845. #define RCC_AHBENR_GPIODEN_Pos (3U)
  3846. #define RCC_AHBENR_GPIODEN_Msk (0x1U << RCC_AHBENR_GPIODEN_Pos) /*!< 0x00000008 */
  3847. #define RCC_AHBENR_GPIODEN RCC_AHBENR_GPIODEN_Msk /*!< GPIO port D clock enable */
  3848. #define RCC_AHBENR_GPIOHEN_Pos (5U)
  3849. #define RCC_AHBENR_GPIOHEN_Msk (0x1U << RCC_AHBENR_GPIOHEN_Pos) /*!< 0x00000020 */
  3850. #define RCC_AHBENR_GPIOHEN RCC_AHBENR_GPIOHEN_Msk /*!< GPIO port H clock enable */
  3851. #define RCC_AHBENR_CRCEN_Pos (12U)
  3852. #define RCC_AHBENR_CRCEN_Msk (0x1U << RCC_AHBENR_CRCEN_Pos) /*!< 0x00001000 */
  3853. #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */
  3854. #define RCC_AHBENR_FLITFEN_Pos (15U)
  3855. #define RCC_AHBENR_FLITFEN_Msk (0x1U << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00008000 */
  3856. #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable (has effect only when
  3857. the Flash memory is in power down mode) */
  3858. #define RCC_AHBENR_DMA1EN_Pos (24U)
  3859. #define RCC_AHBENR_DMA1EN_Msk (0x1U << RCC_AHBENR_DMA1EN_Pos) /*!< 0x01000000 */
  3860. #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk /*!< DMA1 clock enable */
  3861. /****************** Bit definition for RCC_APB2ENR register *****************/
  3862. #define RCC_APB2ENR_SYSCFGEN_Pos (0U)
  3863. #define RCC_APB2ENR_SYSCFGEN_Msk (0x1U << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */
  3864. #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk /*!< System Configuration SYSCFG clock enable */
  3865. #define RCC_APB2ENR_TIM9EN_Pos (2U)
  3866. #define RCC_APB2ENR_TIM9EN_Msk (0x1U << RCC_APB2ENR_TIM9EN_Pos) /*!< 0x00000004 */
  3867. #define RCC_APB2ENR_TIM9EN RCC_APB2ENR_TIM9EN_Msk /*!< TIM9 interface clock enable */
  3868. #define RCC_APB2ENR_TIM10EN_Pos (3U)
  3869. #define RCC_APB2ENR_TIM10EN_Msk (0x1U << RCC_APB2ENR_TIM10EN_Pos) /*!< 0x00000008 */
  3870. #define RCC_APB2ENR_TIM10EN RCC_APB2ENR_TIM10EN_Msk /*!< TIM10 interface clock enable */
  3871. #define RCC_APB2ENR_TIM11EN_Pos (4U)
  3872. #define RCC_APB2ENR_TIM11EN_Msk (0x1U << RCC_APB2ENR_TIM11EN_Pos) /*!< 0x00000010 */
  3873. #define RCC_APB2ENR_TIM11EN RCC_APB2ENR_TIM11EN_Msk /*!< TIM11 Timer clock enable */
  3874. #define RCC_APB2ENR_ADC1EN_Pos (9U)
  3875. #define RCC_APB2ENR_ADC1EN_Msk (0x1U << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000200 */
  3876. #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk /*!< ADC1 clock enable */
  3877. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  3878. #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  3879. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI1 clock enable */
  3880. #define RCC_APB2ENR_USART1EN_Pos (14U)
  3881. #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
  3882. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */
  3883. /***************** Bit definition for RCC_APB1ENR register ******************/
  3884. #define RCC_APB1ENR_TIM2EN_Pos (0U)
  3885. #define RCC_APB1ENR_TIM2EN_Msk (0x1U << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */
  3886. #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enabled*/
  3887. #define RCC_APB1ENR_TIM3EN_Pos (1U)
  3888. #define RCC_APB1ENR_TIM3EN_Msk (0x1U << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */
  3889. #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */
  3890. #define RCC_APB1ENR_TIM4EN_Pos (2U)
  3891. #define RCC_APB1ENR_TIM4EN_Msk (0x1U << RCC_APB1ENR_TIM4EN_Pos) /*!< 0x00000004 */
  3892. #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk /*!< Timer 4 clock enable */
  3893. #define RCC_APB1ENR_TIM6EN_Pos (4U)
  3894. #define RCC_APB1ENR_TIM6EN_Msk (0x1U << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */
  3895. #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */
  3896. #define RCC_APB1ENR_TIM7EN_Pos (5U)
  3897. #define RCC_APB1ENR_TIM7EN_Msk (0x1U << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */
  3898. #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */
  3899. #define RCC_APB1ENR_LCDEN_Pos (9U)
  3900. #define RCC_APB1ENR_LCDEN_Msk (0x1U << RCC_APB1ENR_LCDEN_Pos) /*!< 0x00000200 */
  3901. #define RCC_APB1ENR_LCDEN RCC_APB1ENR_LCDEN_Msk /*!< LCD clock enable */
  3902. #define RCC_APB1ENR_WWDGEN_Pos (11U)
  3903. #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */
  3904. #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */
  3905. #define RCC_APB1ENR_SPI2EN_Pos (14U)
  3906. #define RCC_APB1ENR_SPI2EN_Msk (0x1U << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */
  3907. #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI 2 clock enable */
  3908. #define RCC_APB1ENR_USART2EN_Pos (17U)
  3909. #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */
  3910. #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART 2 clock enable */
  3911. #define RCC_APB1ENR_USART3EN_Pos (18U)
  3912. #define RCC_APB1ENR_USART3EN_Msk (0x1U << RCC_APB1ENR_USART3EN_Pos) /*!< 0x00040000 */
  3913. #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk /*!< USART 3 clock enable */
  3914. #define RCC_APB1ENR_I2C1EN_Pos (21U)
  3915. #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */
  3916. #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C 1 clock enable */
  3917. #define RCC_APB1ENR_I2C2EN_Pos (22U)
  3918. #define RCC_APB1ENR_I2C2EN_Msk (0x1U << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */
  3919. #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C 2 clock enable */
  3920. #define RCC_APB1ENR_USBEN_Pos (23U)
  3921. #define RCC_APB1ENR_USBEN_Msk (0x1U << RCC_APB1ENR_USBEN_Pos) /*!< 0x00800000 */
  3922. #define RCC_APB1ENR_USBEN RCC_APB1ENR_USBEN_Msk /*!< USB clock enable */
  3923. #define RCC_APB1ENR_PWREN_Pos (28U)
  3924. #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */
  3925. #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< Power interface clock enable */
  3926. #define RCC_APB1ENR_DACEN_Pos (29U)
  3927. #define RCC_APB1ENR_DACEN_Msk (0x1U << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */
  3928. #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC interface clock enable */
  3929. #define RCC_APB1ENR_COMPEN_Pos (31U)
  3930. #define RCC_APB1ENR_COMPEN_Msk (0x1U << RCC_APB1ENR_COMPEN_Pos) /*!< 0x80000000 */
  3931. #define RCC_APB1ENR_COMPEN RCC_APB1ENR_COMPEN_Msk /*!< Comparator interface clock enable */
  3932. /****************** Bit definition for RCC_AHBLPENR register ****************/
  3933. #define RCC_AHBLPENR_GPIOALPEN_Pos (0U)
  3934. #define RCC_AHBLPENR_GPIOALPEN_Msk (0x1U << RCC_AHBLPENR_GPIOALPEN_Pos) /*!< 0x00000001 */
  3935. #define RCC_AHBLPENR_GPIOALPEN RCC_AHBLPENR_GPIOALPEN_Msk /*!< GPIO port A clock enabled in sleep mode */
  3936. #define RCC_AHBLPENR_GPIOBLPEN_Pos (1U)
  3937. #define RCC_AHBLPENR_GPIOBLPEN_Msk (0x1U << RCC_AHBLPENR_GPIOBLPEN_Pos) /*!< 0x00000002 */
  3938. #define RCC_AHBLPENR_GPIOBLPEN RCC_AHBLPENR_GPIOBLPEN_Msk /*!< GPIO port B clock enabled in sleep mode */
  3939. #define RCC_AHBLPENR_GPIOCLPEN_Pos (2U)
  3940. #define RCC_AHBLPENR_GPIOCLPEN_Msk (0x1U << RCC_AHBLPENR_GPIOCLPEN_Pos) /*!< 0x00000004 */
  3941. #define RCC_AHBLPENR_GPIOCLPEN RCC_AHBLPENR_GPIOCLPEN_Msk /*!< GPIO port C clock enabled in sleep mode */
  3942. #define RCC_AHBLPENR_GPIODLPEN_Pos (3U)
  3943. #define RCC_AHBLPENR_GPIODLPEN_Msk (0x1U << RCC_AHBLPENR_GPIODLPEN_Pos) /*!< 0x00000008 */
  3944. #define RCC_AHBLPENR_GPIODLPEN RCC_AHBLPENR_GPIODLPEN_Msk /*!< GPIO port D clock enabled in sleep mode */
  3945. #define RCC_AHBLPENR_GPIOHLPEN_Pos (5U)
  3946. #define RCC_AHBLPENR_GPIOHLPEN_Msk (0x1U << RCC_AHBLPENR_GPIOHLPEN_Pos) /*!< 0x00000020 */
  3947. #define RCC_AHBLPENR_GPIOHLPEN RCC_AHBLPENR_GPIOHLPEN_Msk /*!< GPIO port H clock enabled in sleep mode */
  3948. #define RCC_AHBLPENR_CRCLPEN_Pos (12U)
  3949. #define RCC_AHBLPENR_CRCLPEN_Msk (0x1U << RCC_AHBLPENR_CRCLPEN_Pos) /*!< 0x00001000 */
  3950. #define RCC_AHBLPENR_CRCLPEN RCC_AHBLPENR_CRCLPEN_Msk /*!< CRC clock enabled in sleep mode */
  3951. #define RCC_AHBLPENR_FLITFLPEN_Pos (15U)
  3952. #define RCC_AHBLPENR_FLITFLPEN_Msk (0x1U << RCC_AHBLPENR_FLITFLPEN_Pos) /*!< 0x00008000 */
  3953. #define RCC_AHBLPENR_FLITFLPEN RCC_AHBLPENR_FLITFLPEN_Msk /*!< Flash Interface clock enabled in sleep mode
  3954. (has effect only when the Flash memory is
  3955. in power down mode) */
  3956. #define RCC_AHBLPENR_SRAMLPEN_Pos (16U)
  3957. #define RCC_AHBLPENR_SRAMLPEN_Msk (0x1U << RCC_AHBLPENR_SRAMLPEN_Pos) /*!< 0x00010000 */
  3958. #define RCC_AHBLPENR_SRAMLPEN RCC_AHBLPENR_SRAMLPEN_Msk /*!< SRAM clock enabled in sleep mode */
  3959. #define RCC_AHBLPENR_DMA1LPEN_Pos (24U)
  3960. #define RCC_AHBLPENR_DMA1LPEN_Msk (0x1U << RCC_AHBLPENR_DMA1LPEN_Pos) /*!< 0x01000000 */
  3961. #define RCC_AHBLPENR_DMA1LPEN RCC_AHBLPENR_DMA1LPEN_Msk /*!< DMA1 clock enabled in sleep mode */
  3962. /****************** Bit definition for RCC_APB2LPENR register ***************/
  3963. #define RCC_APB2LPENR_SYSCFGLPEN_Pos (0U)
  3964. #define RCC_APB2LPENR_SYSCFGLPEN_Msk (0x1U << RCC_APB2LPENR_SYSCFGLPEN_Pos) /*!< 0x00000001 */
  3965. #define RCC_APB2LPENR_SYSCFGLPEN RCC_APB2LPENR_SYSCFGLPEN_Msk /*!< System Configuration SYSCFG clock enabled in sleep mode */
  3966. #define RCC_APB2LPENR_TIM9LPEN_Pos (2U)
  3967. #define RCC_APB2LPENR_TIM9LPEN_Msk (0x1U << RCC_APB2LPENR_TIM9LPEN_Pos) /*!< 0x00000004 */
  3968. #define RCC_APB2LPENR_TIM9LPEN RCC_APB2LPENR_TIM9LPEN_Msk /*!< TIM9 interface clock enabled in sleep mode */
  3969. #define RCC_APB2LPENR_TIM10LPEN_Pos (3U)
  3970. #define RCC_APB2LPENR_TIM10LPEN_Msk (0x1U << RCC_APB2LPENR_TIM10LPEN_Pos) /*!< 0x00000008 */
  3971. #define RCC_APB2LPENR_TIM10LPEN RCC_APB2LPENR_TIM10LPEN_Msk /*!< TIM10 interface clock enabled in sleep mode */
  3972. #define RCC_APB2LPENR_TIM11LPEN_Pos (4U)
  3973. #define RCC_APB2LPENR_TIM11LPEN_Msk (0x1U << RCC_APB2LPENR_TIM11LPEN_Pos) /*!< 0x00000010 */
  3974. #define RCC_APB2LPENR_TIM11LPEN RCC_APB2LPENR_TIM11LPEN_Msk /*!< TIM11 Timer clock enabled in sleep mode */
  3975. #define RCC_APB2LPENR_ADC1LPEN_Pos (9U)
  3976. #define RCC_APB2LPENR_ADC1LPEN_Msk (0x1U << RCC_APB2LPENR_ADC1LPEN_Pos) /*!< 0x00000200 */
  3977. #define RCC_APB2LPENR_ADC1LPEN RCC_APB2LPENR_ADC1LPEN_Msk /*!< ADC1 clock enabled in sleep mode */
  3978. #define RCC_APB2LPENR_SPI1LPEN_Pos (12U)
  3979. #define RCC_APB2LPENR_SPI1LPEN_Msk (0x1U << RCC_APB2LPENR_SPI1LPEN_Pos) /*!< 0x00001000 */
  3980. #define RCC_APB2LPENR_SPI1LPEN RCC_APB2LPENR_SPI1LPEN_Msk /*!< SPI1 clock enabled in sleep mode */
  3981. #define RCC_APB2LPENR_USART1LPEN_Pos (14U)
  3982. #define RCC_APB2LPENR_USART1LPEN_Msk (0x1U << RCC_APB2LPENR_USART1LPEN_Pos) /*!< 0x00004000 */
  3983. #define RCC_APB2LPENR_USART1LPEN RCC_APB2LPENR_USART1LPEN_Msk /*!< USART1 clock enabled in sleep mode */
  3984. /***************** Bit definition for RCC_APB1LPENR register ****************/
  3985. #define RCC_APB1LPENR_TIM2LPEN_Pos (0U)
  3986. #define RCC_APB1LPENR_TIM2LPEN_Msk (0x1U << RCC_APB1LPENR_TIM2LPEN_Pos) /*!< 0x00000001 */
  3987. #define RCC_APB1LPENR_TIM2LPEN RCC_APB1LPENR_TIM2LPEN_Msk /*!< Timer 2 clock enabled in sleep mode */
  3988. #define RCC_APB1LPENR_TIM3LPEN_Pos (1U)
  3989. #define RCC_APB1LPENR_TIM3LPEN_Msk (0x1U << RCC_APB1LPENR_TIM3LPEN_Pos) /*!< 0x00000002 */
  3990. #define RCC_APB1LPENR_TIM3LPEN RCC_APB1LPENR_TIM3LPEN_Msk /*!< Timer 3 clock enabled in sleep mode */
  3991. #define RCC_APB1LPENR_TIM4LPEN_Pos (2U)
  3992. #define RCC_APB1LPENR_TIM4LPEN_Msk (0x1U << RCC_APB1LPENR_TIM4LPEN_Pos) /*!< 0x00000004 */
  3993. #define RCC_APB1LPENR_TIM4LPEN RCC_APB1LPENR_TIM4LPEN_Msk /*!< Timer 4 clock enabled in sleep mode */
  3994. #define RCC_APB1LPENR_TIM6LPEN_Pos (4U)
  3995. #define RCC_APB1LPENR_TIM6LPEN_Msk (0x1U << RCC_APB1LPENR_TIM6LPEN_Pos) /*!< 0x00000010 */
  3996. #define RCC_APB1LPENR_TIM6LPEN RCC_APB1LPENR_TIM6LPEN_Msk /*!< Timer 6 clock enabled in sleep mode */
  3997. #define RCC_APB1LPENR_TIM7LPEN_Pos (5U)
  3998. #define RCC_APB1LPENR_TIM7LPEN_Msk (0x1U << RCC_APB1LPENR_TIM7LPEN_Pos) /*!< 0x00000020 */
  3999. #define RCC_APB1LPENR_TIM7LPEN RCC_APB1LPENR_TIM7LPEN_Msk /*!< Timer 7 clock enabled in sleep mode */
  4000. #define RCC_APB1LPENR_LCDLPEN_Pos (9U)
  4001. #define RCC_APB1LPENR_LCDLPEN_Msk (0x1U << RCC_APB1LPENR_LCDLPEN_Pos) /*!< 0x00000200 */
  4002. #define RCC_APB1LPENR_LCDLPEN RCC_APB1LPENR_LCDLPEN_Msk /*!< LCD clock enabled in sleep mode */
  4003. #define RCC_APB1LPENR_WWDGLPEN_Pos (11U)
  4004. #define RCC_APB1LPENR_WWDGLPEN_Msk (0x1U << RCC_APB1LPENR_WWDGLPEN_Pos) /*!< 0x00000800 */
  4005. #define RCC_APB1LPENR_WWDGLPEN RCC_APB1LPENR_WWDGLPEN_Msk /*!< Window Watchdog clock enabled in sleep mode */
  4006. #define RCC_APB1LPENR_SPI2LPEN_Pos (14U)
  4007. #define RCC_APB1LPENR_SPI2LPEN_Msk (0x1U << RCC_APB1LPENR_SPI2LPEN_Pos) /*!< 0x00004000 */
  4008. #define RCC_APB1LPENR_SPI2LPEN RCC_APB1LPENR_SPI2LPEN_Msk /*!< SPI 2 clock enabled in sleep mode */
  4009. #define RCC_APB1LPENR_USART2LPEN_Pos (17U)
  4010. #define RCC_APB1LPENR_USART2LPEN_Msk (0x1U << RCC_APB1LPENR_USART2LPEN_Pos) /*!< 0x00020000 */
  4011. #define RCC_APB1LPENR_USART2LPEN RCC_APB1LPENR_USART2LPEN_Msk /*!< USART 2 clock enabled in sleep mode */
  4012. #define RCC_APB1LPENR_USART3LPEN_Pos (18U)
  4013. #define RCC_APB1LPENR_USART3LPEN_Msk (0x1U << RCC_APB1LPENR_USART3LPEN_Pos) /*!< 0x00040000 */
  4014. #define RCC_APB1LPENR_USART3LPEN RCC_APB1LPENR_USART3LPEN_Msk /*!< USART 3 clock enabled in sleep mode */
  4015. #define RCC_APB1LPENR_I2C1LPEN_Pos (21U)
  4016. #define RCC_APB1LPENR_I2C1LPEN_Msk (0x1U << RCC_APB1LPENR_I2C1LPEN_Pos) /*!< 0x00200000 */
  4017. #define RCC_APB1LPENR_I2C1LPEN RCC_APB1LPENR_I2C1LPEN_Msk /*!< I2C 1 clock enabled in sleep mode */
  4018. #define RCC_APB1LPENR_I2C2LPEN_Pos (22U)
  4019. #define RCC_APB1LPENR_I2C2LPEN_Msk (0x1U << RCC_APB1LPENR_I2C2LPEN_Pos) /*!< 0x00400000 */
  4020. #define RCC_APB1LPENR_I2C2LPEN RCC_APB1LPENR_I2C2LPEN_Msk /*!< I2C 2 clock enabled in sleep mode */
  4021. #define RCC_APB1LPENR_USBLPEN_Pos (23U)
  4022. #define RCC_APB1LPENR_USBLPEN_Msk (0x1U << RCC_APB1LPENR_USBLPEN_Pos) /*!< 0x00800000 */
  4023. #define RCC_APB1LPENR_USBLPEN RCC_APB1LPENR_USBLPEN_Msk /*!< USB clock enabled in sleep mode */
  4024. #define RCC_APB1LPENR_PWRLPEN_Pos (28U)
  4025. #define RCC_APB1LPENR_PWRLPEN_Msk (0x1U << RCC_APB1LPENR_PWRLPEN_Pos) /*!< 0x10000000 */
  4026. #define RCC_APB1LPENR_PWRLPEN RCC_APB1LPENR_PWRLPEN_Msk /*!< Power interface clock enabled in sleep mode */
  4027. #define RCC_APB1LPENR_DACLPEN_Pos (29U)
  4028. #define RCC_APB1LPENR_DACLPEN_Msk (0x1U << RCC_APB1LPENR_DACLPEN_Pos) /*!< 0x20000000 */
  4029. #define RCC_APB1LPENR_DACLPEN RCC_APB1LPENR_DACLPEN_Msk /*!< DAC interface clock enabled in sleep mode */
  4030. #define RCC_APB1LPENR_COMPLPEN_Pos (31U)
  4031. #define RCC_APB1LPENR_COMPLPEN_Msk (0x1U << RCC_APB1LPENR_COMPLPEN_Pos) /*!< 0x80000000 */
  4032. #define RCC_APB1LPENR_COMPLPEN RCC_APB1LPENR_COMPLPEN_Msk /*!< Comparator interface clock enabled in sleep mode*/
  4033. /******************* Bit definition for RCC_CSR register ********************/
  4034. #define RCC_CSR_LSION_Pos (0U)
  4035. #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  4036. #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */
  4037. #define RCC_CSR_LSIRDY_Pos (1U)
  4038. #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  4039. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */
  4040. #define RCC_CSR_LSEON_Pos (8U)
  4041. #define RCC_CSR_LSEON_Msk (0x1U << RCC_CSR_LSEON_Pos) /*!< 0x00000100 */
  4042. #define RCC_CSR_LSEON RCC_CSR_LSEON_Msk /*!< External Low Speed oscillator enable */
  4043. #define RCC_CSR_LSERDY_Pos (9U)
  4044. #define RCC_CSR_LSERDY_Msk (0x1U << RCC_CSR_LSERDY_Pos) /*!< 0x00000200 */
  4045. #define RCC_CSR_LSERDY RCC_CSR_LSERDY_Msk /*!< External Low Speed oscillator Ready */
  4046. #define RCC_CSR_LSEBYP_Pos (10U)
  4047. #define RCC_CSR_LSEBYP_Msk (0x1U << RCC_CSR_LSEBYP_Pos) /*!< 0x00000400 */
  4048. #define RCC_CSR_LSEBYP RCC_CSR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */
  4049. #define RCC_CSR_RTCSEL_Pos (16U)
  4050. #define RCC_CSR_RTCSEL_Msk (0x3U << RCC_CSR_RTCSEL_Pos) /*!< 0x00030000 */
  4051. #define RCC_CSR_RTCSEL RCC_CSR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */
  4052. #define RCC_CSR_RTCSEL_0 (0x1U << RCC_CSR_RTCSEL_Pos) /*!< 0x00010000 */
  4053. #define RCC_CSR_RTCSEL_1 (0x2U << RCC_CSR_RTCSEL_Pos) /*!< 0x00020000 */
  4054. /*!< RTC congiguration */
  4055. #define RCC_CSR_RTCSEL_NOCLOCK (0x00000000U) /*!< No clock */
  4056. #define RCC_CSR_RTCSEL_LSE_Pos (16U)
  4057. #define RCC_CSR_RTCSEL_LSE_Msk (0x1U << RCC_CSR_RTCSEL_LSE_Pos) /*!< 0x00010000 */
  4058. #define RCC_CSR_RTCSEL_LSE RCC_CSR_RTCSEL_LSE_Msk /*!< LSE oscillator clock used as RTC clock */
  4059. #define RCC_CSR_RTCSEL_LSI_Pos (17U)
  4060. #define RCC_CSR_RTCSEL_LSI_Msk (0x1U << RCC_CSR_RTCSEL_LSI_Pos) /*!< 0x00020000 */
  4061. #define RCC_CSR_RTCSEL_LSI RCC_CSR_RTCSEL_LSI_Msk /*!< LSI oscillator clock used as RTC clock */
  4062. #define RCC_CSR_RTCSEL_HSE_Pos (16U)
  4063. #define RCC_CSR_RTCSEL_HSE_Msk (0x3U << RCC_CSR_RTCSEL_HSE_Pos) /*!< 0x00030000 */
  4064. #define RCC_CSR_RTCSEL_HSE RCC_CSR_RTCSEL_HSE_Msk /*!< HSE oscillator clock divided by 2, 4, 8 or 16 by RTCPRE used as RTC clock */
  4065. #define RCC_CSR_RTCEN_Pos (22U)
  4066. #define RCC_CSR_RTCEN_Msk (0x1U << RCC_CSR_RTCEN_Pos) /*!< 0x00400000 */
  4067. #define RCC_CSR_RTCEN RCC_CSR_RTCEN_Msk /*!< RTC clock enable */
  4068. #define RCC_CSR_RTCRST_Pos (23U)
  4069. #define RCC_CSR_RTCRST_Msk (0x1U << RCC_CSR_RTCRST_Pos) /*!< 0x00800000 */
  4070. #define RCC_CSR_RTCRST RCC_CSR_RTCRST_Msk /*!< RTC reset */
  4071. #define RCC_CSR_RMVF_Pos (24U)
  4072. #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */
  4073. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */
  4074. #define RCC_CSR_OBLRSTF_Pos (25U)
  4075. #define RCC_CSR_OBLRSTF_Msk (0x1U << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
  4076. #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk /*!< Option Bytes Loader reset flag */
  4077. #define RCC_CSR_PINRSTF_Pos (26U)
  4078. #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  4079. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */
  4080. #define RCC_CSR_PORRSTF_Pos (27U)
  4081. #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */
  4082. #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */
  4083. #define RCC_CSR_SFTRSTF_Pos (28U)
  4084. #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  4085. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */
  4086. #define RCC_CSR_IWDGRSTF_Pos (29U)
  4087. #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  4088. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */
  4089. #define RCC_CSR_WWDGRSTF_Pos (30U)
  4090. #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  4091. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */
  4092. #define RCC_CSR_LPWRRSTF_Pos (31U)
  4093. #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  4094. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */
  4095. /******************************************************************************/
  4096. /* */
  4097. /* Real-Time Clock (RTC) */
  4098. /* */
  4099. /******************************************************************************/
  4100. /*
  4101. * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie)
  4102. */
  4103. #define RTC_TAMPER1_SUPPORT /*!< TAMPER 1 feature support */
  4104. #define RTC_BACKUP_SUPPORT /*!< BACKUP register feature support */
  4105. #define RTC_WAKEUP_SUPPORT /*!< WAKEUP feature support */
  4106. /******************** Bits definition for RTC_TR register *******************/
  4107. #define RTC_TR_PM_Pos (22U)
  4108. #define RTC_TR_PM_Msk (0x1U << RTC_TR_PM_Pos) /*!< 0x00400000 */
  4109. #define RTC_TR_PM RTC_TR_PM_Msk
  4110. #define RTC_TR_HT_Pos (20U)
  4111. #define RTC_TR_HT_Msk (0x3U << RTC_TR_HT_Pos) /*!< 0x00300000 */
  4112. #define RTC_TR_HT RTC_TR_HT_Msk
  4113. #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos) /*!< 0x00100000 */
  4114. #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos) /*!< 0x00200000 */
  4115. #define RTC_TR_HU_Pos (16U)
  4116. #define RTC_TR_HU_Msk (0xFU << RTC_TR_HU_Pos) /*!< 0x000F0000 */
  4117. #define RTC_TR_HU RTC_TR_HU_Msk
  4118. #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos) /*!< 0x00010000 */
  4119. #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos) /*!< 0x00020000 */
  4120. #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos) /*!< 0x00040000 */
  4121. #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos) /*!< 0x00080000 */
  4122. #define RTC_TR_MNT_Pos (12U)
  4123. #define RTC_TR_MNT_Msk (0x7U << RTC_TR_MNT_Pos) /*!< 0x00007000 */
  4124. #define RTC_TR_MNT RTC_TR_MNT_Msk
  4125. #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos) /*!< 0x00001000 */
  4126. #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos) /*!< 0x00002000 */
  4127. #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos) /*!< 0x00004000 */
  4128. #define RTC_TR_MNU_Pos (8U)
  4129. #define RTC_TR_MNU_Msk (0xFU << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
  4130. #define RTC_TR_MNU RTC_TR_MNU_Msk
  4131. #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos) /*!< 0x00000100 */
  4132. #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos) /*!< 0x00000200 */
  4133. #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos) /*!< 0x00000400 */
  4134. #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos) /*!< 0x00000800 */
  4135. #define RTC_TR_ST_Pos (4U)
  4136. #define RTC_TR_ST_Msk (0x7U << RTC_TR_ST_Pos) /*!< 0x00000070 */
  4137. #define RTC_TR_ST RTC_TR_ST_Msk
  4138. #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos) /*!< 0x00000010 */
  4139. #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos) /*!< 0x00000020 */
  4140. #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos) /*!< 0x00000040 */
  4141. #define RTC_TR_SU_Pos (0U)
  4142. #define RTC_TR_SU_Msk (0xFU << RTC_TR_SU_Pos) /*!< 0x0000000F */
  4143. #define RTC_TR_SU RTC_TR_SU_Msk
  4144. #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos) /*!< 0x00000001 */
  4145. #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos) /*!< 0x00000002 */
  4146. #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos) /*!< 0x00000004 */
  4147. #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos) /*!< 0x00000008 */
  4148. /******************** Bits definition for RTC_DR register *******************/
  4149. #define RTC_DR_YT_Pos (20U)
  4150. #define RTC_DR_YT_Msk (0xFU << RTC_DR_YT_Pos) /*!< 0x00F00000 */
  4151. #define RTC_DR_YT RTC_DR_YT_Msk
  4152. #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos) /*!< 0x00100000 */
  4153. #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos) /*!< 0x00200000 */
  4154. #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos) /*!< 0x00400000 */
  4155. #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos) /*!< 0x00800000 */
  4156. #define RTC_DR_YU_Pos (16U)
  4157. #define RTC_DR_YU_Msk (0xFU << RTC_DR_YU_Pos) /*!< 0x000F0000 */
  4158. #define RTC_DR_YU RTC_DR_YU_Msk
  4159. #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos) /*!< 0x00010000 */
  4160. #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos) /*!< 0x00020000 */
  4161. #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos) /*!< 0x00040000 */
  4162. #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos) /*!< 0x00080000 */
  4163. #define RTC_DR_WDU_Pos (13U)
  4164. #define RTC_DR_WDU_Msk (0x7U << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
  4165. #define RTC_DR_WDU RTC_DR_WDU_Msk
  4166. #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos) /*!< 0x00002000 */
  4167. #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos) /*!< 0x00004000 */
  4168. #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos) /*!< 0x00008000 */
  4169. #define RTC_DR_MT_Pos (12U)
  4170. #define RTC_DR_MT_Msk (0x1U << RTC_DR_MT_Pos) /*!< 0x00001000 */
  4171. #define RTC_DR_MT RTC_DR_MT_Msk
  4172. #define RTC_DR_MU_Pos (8U)
  4173. #define RTC_DR_MU_Msk (0xFU << RTC_DR_MU_Pos) /*!< 0x00000F00 */
  4174. #define RTC_DR_MU RTC_DR_MU_Msk
  4175. #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos) /*!< 0x00000100 */
  4176. #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos) /*!< 0x00000200 */
  4177. #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos) /*!< 0x00000400 */
  4178. #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos) /*!< 0x00000800 */
  4179. #define RTC_DR_DT_Pos (4U)
  4180. #define RTC_DR_DT_Msk (0x3U << RTC_DR_DT_Pos) /*!< 0x00000030 */
  4181. #define RTC_DR_DT RTC_DR_DT_Msk
  4182. #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos) /*!< 0x00000010 */
  4183. #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos) /*!< 0x00000020 */
  4184. #define RTC_DR_DU_Pos (0U)
  4185. #define RTC_DR_DU_Msk (0xFU << RTC_DR_DU_Pos) /*!< 0x0000000F */
  4186. #define RTC_DR_DU RTC_DR_DU_Msk
  4187. #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos) /*!< 0x00000001 */
  4188. #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos) /*!< 0x00000002 */
  4189. #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos) /*!< 0x00000004 */
  4190. #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos) /*!< 0x00000008 */
  4191. /******************** Bits definition for RTC_CR register *******************/
  4192. #define RTC_CR_COE_Pos (23U)
  4193. #define RTC_CR_COE_Msk (0x1U << RTC_CR_COE_Pos) /*!< 0x00800000 */
  4194. #define RTC_CR_COE RTC_CR_COE_Msk
  4195. #define RTC_CR_OSEL_Pos (21U)
  4196. #define RTC_CR_OSEL_Msk (0x3U << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
  4197. #define RTC_CR_OSEL RTC_CR_OSEL_Msk
  4198. #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
  4199. #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
  4200. #define RTC_CR_POL_Pos (20U)
  4201. #define RTC_CR_POL_Msk (0x1U << RTC_CR_POL_Pos) /*!< 0x00100000 */
  4202. #define RTC_CR_POL RTC_CR_POL_Msk
  4203. #define RTC_CR_BKP_Pos (18U)
  4204. #define RTC_CR_BKP_Msk (0x1U << RTC_CR_BKP_Pos) /*!< 0x00040000 */
  4205. #define RTC_CR_BKP RTC_CR_BKP_Msk
  4206. #define RTC_CR_SUB1H_Pos (17U)
  4207. #define RTC_CR_SUB1H_Msk (0x1U << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
  4208. #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
  4209. #define RTC_CR_ADD1H_Pos (16U)
  4210. #define RTC_CR_ADD1H_Msk (0x1U << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
  4211. #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
  4212. #define RTC_CR_TSIE_Pos (15U)
  4213. #define RTC_CR_TSIE_Msk (0x1U << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
  4214. #define RTC_CR_TSIE RTC_CR_TSIE_Msk
  4215. #define RTC_CR_WUTIE_Pos (14U)
  4216. #define RTC_CR_WUTIE_Msk (0x1U << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
  4217. #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk
  4218. #define RTC_CR_ALRBIE_Pos (13U)
  4219. #define RTC_CR_ALRBIE_Msk (0x1U << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
  4220. #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
  4221. #define RTC_CR_ALRAIE_Pos (12U)
  4222. #define RTC_CR_ALRAIE_Msk (0x1U << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
  4223. #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
  4224. #define RTC_CR_TSE_Pos (11U)
  4225. #define RTC_CR_TSE_Msk (0x1U << RTC_CR_TSE_Pos) /*!< 0x00000800 */
  4226. #define RTC_CR_TSE RTC_CR_TSE_Msk
  4227. #define RTC_CR_WUTE_Pos (10U)
  4228. #define RTC_CR_WUTE_Msk (0x1U << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
  4229. #define RTC_CR_WUTE RTC_CR_WUTE_Msk
  4230. #define RTC_CR_ALRBE_Pos (9U)
  4231. #define RTC_CR_ALRBE_Msk (0x1U << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
  4232. #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
  4233. #define RTC_CR_ALRAE_Pos (8U)
  4234. #define RTC_CR_ALRAE_Msk (0x1U << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
  4235. #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
  4236. #define RTC_CR_DCE_Pos (7U)
  4237. #define RTC_CR_DCE_Msk (0x1U << RTC_CR_DCE_Pos) /*!< 0x00000080 */
  4238. #define RTC_CR_DCE RTC_CR_DCE_Msk
  4239. #define RTC_CR_FMT_Pos (6U)
  4240. #define RTC_CR_FMT_Msk (0x1U << RTC_CR_FMT_Pos) /*!< 0x00000040 */
  4241. #define RTC_CR_FMT RTC_CR_FMT_Msk
  4242. #define RTC_CR_REFCKON_Pos (4U)
  4243. #define RTC_CR_REFCKON_Msk (0x1U << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
  4244. #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
  4245. #define RTC_CR_TSEDGE_Pos (3U)
  4246. #define RTC_CR_TSEDGE_Msk (0x1U << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
  4247. #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
  4248. #define RTC_CR_WUCKSEL_Pos (0U)
  4249. #define RTC_CR_WUCKSEL_Msk (0x7U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
  4250. #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk
  4251. #define RTC_CR_WUCKSEL_0 (0x1U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
  4252. #define RTC_CR_WUCKSEL_1 (0x2U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
  4253. #define RTC_CR_WUCKSEL_2 (0x4U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
  4254. /* Legacy defines */
  4255. #define RTC_CR_BCK_Pos RTC_CR_BKP_Pos
  4256. #define RTC_CR_BCK_Msk RTC_CR_BKP_Msk
  4257. #define RTC_CR_BCK RTC_CR_BKP
  4258. /******************** Bits definition for RTC_ISR register ******************/
  4259. #define RTC_ISR_TAMP1F_Pos (13U)
  4260. #define RTC_ISR_TAMP1F_Msk (0x1U << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */
  4261. #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk
  4262. #define RTC_ISR_TSOVF_Pos (12U)
  4263. #define RTC_ISR_TSOVF_Msk (0x1U << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */
  4264. #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk
  4265. #define RTC_ISR_TSF_Pos (11U)
  4266. #define RTC_ISR_TSF_Msk (0x1U << RTC_ISR_TSF_Pos) /*!< 0x00000800 */
  4267. #define RTC_ISR_TSF RTC_ISR_TSF_Msk
  4268. #define RTC_ISR_WUTF_Pos (10U)
  4269. #define RTC_ISR_WUTF_Msk (0x1U << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */
  4270. #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk
  4271. #define RTC_ISR_ALRBF_Pos (9U)
  4272. #define RTC_ISR_ALRBF_Msk (0x1U << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */
  4273. #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk
  4274. #define RTC_ISR_ALRAF_Pos (8U)
  4275. #define RTC_ISR_ALRAF_Msk (0x1U << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */
  4276. #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk
  4277. #define RTC_ISR_INIT_Pos (7U)
  4278. #define RTC_ISR_INIT_Msk (0x1U << RTC_ISR_INIT_Pos) /*!< 0x00000080 */
  4279. #define RTC_ISR_INIT RTC_ISR_INIT_Msk
  4280. #define RTC_ISR_INITF_Pos (6U)
  4281. #define RTC_ISR_INITF_Msk (0x1U << RTC_ISR_INITF_Pos) /*!< 0x00000040 */
  4282. #define RTC_ISR_INITF RTC_ISR_INITF_Msk
  4283. #define RTC_ISR_RSF_Pos (5U)
  4284. #define RTC_ISR_RSF_Msk (0x1U << RTC_ISR_RSF_Pos) /*!< 0x00000020 */
  4285. #define RTC_ISR_RSF RTC_ISR_RSF_Msk
  4286. #define RTC_ISR_INITS_Pos (4U)
  4287. #define RTC_ISR_INITS_Msk (0x1U << RTC_ISR_INITS_Pos) /*!< 0x00000010 */
  4288. #define RTC_ISR_INITS RTC_ISR_INITS_Msk
  4289. #define RTC_ISR_WUTWF_Pos (2U)
  4290. #define RTC_ISR_WUTWF_Msk (0x1U << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */
  4291. #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk
  4292. #define RTC_ISR_ALRBWF_Pos (1U)
  4293. #define RTC_ISR_ALRBWF_Msk (0x1U << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */
  4294. #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk
  4295. #define RTC_ISR_ALRAWF_Pos (0U)
  4296. #define RTC_ISR_ALRAWF_Msk (0x1U << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */
  4297. #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk
  4298. /******************** Bits definition for RTC_PRER register *****************/
  4299. #define RTC_PRER_PREDIV_A_Pos (16U)
  4300. #define RTC_PRER_PREDIV_A_Msk (0x7FU << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
  4301. #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
  4302. #define RTC_PRER_PREDIV_S_Pos (0U)
  4303. #define RTC_PRER_PREDIV_S_Msk (0x1FFFU << RTC_PRER_PREDIV_S_Pos) /*!< 0x00001FFF */
  4304. #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
  4305. /******************** Bits definition for RTC_WUTR register *****************/
  4306. #define RTC_WUTR_WUT_Pos (0U)
  4307. #define RTC_WUTR_WUT_Msk (0xFFFFU << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
  4308. #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
  4309. /******************** Bits definition for RTC_CALIBR register ***************/
  4310. #define RTC_CALIBR_DCS_Pos (7U)
  4311. #define RTC_CALIBR_DCS_Msk (0x1U << RTC_CALIBR_DCS_Pos) /*!< 0x00000080 */
  4312. #define RTC_CALIBR_DCS RTC_CALIBR_DCS_Msk
  4313. #define RTC_CALIBR_DC_Pos (0U)
  4314. #define RTC_CALIBR_DC_Msk (0x1FU << RTC_CALIBR_DC_Pos) /*!< 0x0000001F */
  4315. #define RTC_CALIBR_DC RTC_CALIBR_DC_Msk
  4316. /******************** Bits definition for RTC_ALRMAR register ***************/
  4317. #define RTC_ALRMAR_MSK4_Pos (31U)
  4318. #define RTC_ALRMAR_MSK4_Msk (0x1U << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
  4319. #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
  4320. #define RTC_ALRMAR_WDSEL_Pos (30U)
  4321. #define RTC_ALRMAR_WDSEL_Msk (0x1U << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
  4322. #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
  4323. #define RTC_ALRMAR_DT_Pos (28U)
  4324. #define RTC_ALRMAR_DT_Msk (0x3U << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
  4325. #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
  4326. #define RTC_ALRMAR_DT_0 (0x1U << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
  4327. #define RTC_ALRMAR_DT_1 (0x2U << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
  4328. #define RTC_ALRMAR_DU_Pos (24U)
  4329. #define RTC_ALRMAR_DU_Msk (0xFU << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
  4330. #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
  4331. #define RTC_ALRMAR_DU_0 (0x1U << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
  4332. #define RTC_ALRMAR_DU_1 (0x2U << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
  4333. #define RTC_ALRMAR_DU_2 (0x4U << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
  4334. #define RTC_ALRMAR_DU_3 (0x8U << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
  4335. #define RTC_ALRMAR_MSK3_Pos (23U)
  4336. #define RTC_ALRMAR_MSK3_Msk (0x1U << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
  4337. #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
  4338. #define RTC_ALRMAR_PM_Pos (22U)
  4339. #define RTC_ALRMAR_PM_Msk (0x1U << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
  4340. #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
  4341. #define RTC_ALRMAR_HT_Pos (20U)
  4342. #define RTC_ALRMAR_HT_Msk (0x3U << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
  4343. #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
  4344. #define RTC_ALRMAR_HT_0 (0x1U << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
  4345. #define RTC_ALRMAR_HT_1 (0x2U << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
  4346. #define RTC_ALRMAR_HU_Pos (16U)
  4347. #define RTC_ALRMAR_HU_Msk (0xFU << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
  4348. #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
  4349. #define RTC_ALRMAR_HU_0 (0x1U << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
  4350. #define RTC_ALRMAR_HU_1 (0x2U << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
  4351. #define RTC_ALRMAR_HU_2 (0x4U << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
  4352. #define RTC_ALRMAR_HU_3 (0x8U << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
  4353. #define RTC_ALRMAR_MSK2_Pos (15U)
  4354. #define RTC_ALRMAR_MSK2_Msk (0x1U << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
  4355. #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
  4356. #define RTC_ALRMAR_MNT_Pos (12U)
  4357. #define RTC_ALRMAR_MNT_Msk (0x7U << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
  4358. #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
  4359. #define RTC_ALRMAR_MNT_0 (0x1U << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
  4360. #define RTC_ALRMAR_MNT_1 (0x2U << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
  4361. #define RTC_ALRMAR_MNT_2 (0x4U << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
  4362. #define RTC_ALRMAR_MNU_Pos (8U)
  4363. #define RTC_ALRMAR_MNU_Msk (0xFU << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
  4364. #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
  4365. #define RTC_ALRMAR_MNU_0 (0x1U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
  4366. #define RTC_ALRMAR_MNU_1 (0x2U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
  4367. #define RTC_ALRMAR_MNU_2 (0x4U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
  4368. #define RTC_ALRMAR_MNU_3 (0x8U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
  4369. #define RTC_ALRMAR_MSK1_Pos (7U)
  4370. #define RTC_ALRMAR_MSK1_Msk (0x1U << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
  4371. #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
  4372. #define RTC_ALRMAR_ST_Pos (4U)
  4373. #define RTC_ALRMAR_ST_Msk (0x7U << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
  4374. #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
  4375. #define RTC_ALRMAR_ST_0 (0x1U << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
  4376. #define RTC_ALRMAR_ST_1 (0x2U << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
  4377. #define RTC_ALRMAR_ST_2 (0x4U << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
  4378. #define RTC_ALRMAR_SU_Pos (0U)
  4379. #define RTC_ALRMAR_SU_Msk (0xFU << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
  4380. #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
  4381. #define RTC_ALRMAR_SU_0 (0x1U << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
  4382. #define RTC_ALRMAR_SU_1 (0x2U << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
  4383. #define RTC_ALRMAR_SU_2 (0x4U << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
  4384. #define RTC_ALRMAR_SU_3 (0x8U << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
  4385. /******************** Bits definition for RTC_ALRMBR register ***************/
  4386. #define RTC_ALRMBR_MSK4_Pos (31U)
  4387. #define RTC_ALRMBR_MSK4_Msk (0x1U << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
  4388. #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
  4389. #define RTC_ALRMBR_WDSEL_Pos (30U)
  4390. #define RTC_ALRMBR_WDSEL_Msk (0x1U << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
  4391. #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
  4392. #define RTC_ALRMBR_DT_Pos (28U)
  4393. #define RTC_ALRMBR_DT_Msk (0x3U << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
  4394. #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
  4395. #define RTC_ALRMBR_DT_0 (0x1U << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
  4396. #define RTC_ALRMBR_DT_1 (0x2U << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
  4397. #define RTC_ALRMBR_DU_Pos (24U)
  4398. #define RTC_ALRMBR_DU_Msk (0xFU << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
  4399. #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
  4400. #define RTC_ALRMBR_DU_0 (0x1U << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
  4401. #define RTC_ALRMBR_DU_1 (0x2U << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
  4402. #define RTC_ALRMBR_DU_2 (0x4U << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
  4403. #define RTC_ALRMBR_DU_3 (0x8U << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
  4404. #define RTC_ALRMBR_MSK3_Pos (23U)
  4405. #define RTC_ALRMBR_MSK3_Msk (0x1U << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
  4406. #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
  4407. #define RTC_ALRMBR_PM_Pos (22U)
  4408. #define RTC_ALRMBR_PM_Msk (0x1U << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
  4409. #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
  4410. #define RTC_ALRMBR_HT_Pos (20U)
  4411. #define RTC_ALRMBR_HT_Msk (0x3U << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
  4412. #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
  4413. #define RTC_ALRMBR_HT_0 (0x1U << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
  4414. #define RTC_ALRMBR_HT_1 (0x2U << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
  4415. #define RTC_ALRMBR_HU_Pos (16U)
  4416. #define RTC_ALRMBR_HU_Msk (0xFU << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
  4417. #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
  4418. #define RTC_ALRMBR_HU_0 (0x1U << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
  4419. #define RTC_ALRMBR_HU_1 (0x2U << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
  4420. #define RTC_ALRMBR_HU_2 (0x4U << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
  4421. #define RTC_ALRMBR_HU_3 (0x8U << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
  4422. #define RTC_ALRMBR_MSK2_Pos (15U)
  4423. #define RTC_ALRMBR_MSK2_Msk (0x1U << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
  4424. #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
  4425. #define RTC_ALRMBR_MNT_Pos (12U)
  4426. #define RTC_ALRMBR_MNT_Msk (0x7U << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
  4427. #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
  4428. #define RTC_ALRMBR_MNT_0 (0x1U << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
  4429. #define RTC_ALRMBR_MNT_1 (0x2U << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
  4430. #define RTC_ALRMBR_MNT_2 (0x4U << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
  4431. #define RTC_ALRMBR_MNU_Pos (8U)
  4432. #define RTC_ALRMBR_MNU_Msk (0xFU << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
  4433. #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
  4434. #define RTC_ALRMBR_MNU_0 (0x1U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
  4435. #define RTC_ALRMBR_MNU_1 (0x2U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
  4436. #define RTC_ALRMBR_MNU_2 (0x4U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
  4437. #define RTC_ALRMBR_MNU_3 (0x8U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
  4438. #define RTC_ALRMBR_MSK1_Pos (7U)
  4439. #define RTC_ALRMBR_MSK1_Msk (0x1U << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
  4440. #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
  4441. #define RTC_ALRMBR_ST_Pos (4U)
  4442. #define RTC_ALRMBR_ST_Msk (0x7U << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
  4443. #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
  4444. #define RTC_ALRMBR_ST_0 (0x1U << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
  4445. #define RTC_ALRMBR_ST_1 (0x2U << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
  4446. #define RTC_ALRMBR_ST_2 (0x4U << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
  4447. #define RTC_ALRMBR_SU_Pos (0U)
  4448. #define RTC_ALRMBR_SU_Msk (0xFU << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
  4449. #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
  4450. #define RTC_ALRMBR_SU_0 (0x1U << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
  4451. #define RTC_ALRMBR_SU_1 (0x2U << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
  4452. #define RTC_ALRMBR_SU_2 (0x4U << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
  4453. #define RTC_ALRMBR_SU_3 (0x8U << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
  4454. /******************** Bits definition for RTC_WPR register ******************/
  4455. #define RTC_WPR_KEY_Pos (0U)
  4456. #define RTC_WPR_KEY_Msk (0xFFU << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
  4457. #define RTC_WPR_KEY RTC_WPR_KEY_Msk
  4458. /******************** Bits definition for RTC_TSTR register *****************/
  4459. #define RTC_TSTR_PM_Pos (22U)
  4460. #define RTC_TSTR_PM_Msk (0x1U << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
  4461. #define RTC_TSTR_PM RTC_TSTR_PM_Msk
  4462. #define RTC_TSTR_HT_Pos (20U)
  4463. #define RTC_TSTR_HT_Msk (0x3U << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
  4464. #define RTC_TSTR_HT RTC_TSTR_HT_Msk
  4465. #define RTC_TSTR_HT_0 (0x1U << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
  4466. #define RTC_TSTR_HT_1 (0x2U << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
  4467. #define RTC_TSTR_HU_Pos (16U)
  4468. #define RTC_TSTR_HU_Msk (0xFU << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
  4469. #define RTC_TSTR_HU RTC_TSTR_HU_Msk
  4470. #define RTC_TSTR_HU_0 (0x1U << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
  4471. #define RTC_TSTR_HU_1 (0x2U << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
  4472. #define RTC_TSTR_HU_2 (0x4U << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
  4473. #define RTC_TSTR_HU_3 (0x8U << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
  4474. #define RTC_TSTR_MNT_Pos (12U)
  4475. #define RTC_TSTR_MNT_Msk (0x7U << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
  4476. #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
  4477. #define RTC_TSTR_MNT_0 (0x1U << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
  4478. #define RTC_TSTR_MNT_1 (0x2U << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
  4479. #define RTC_TSTR_MNT_2 (0x4U << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
  4480. #define RTC_TSTR_MNU_Pos (8U)
  4481. #define RTC_TSTR_MNU_Msk (0xFU << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
  4482. #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
  4483. #define RTC_TSTR_MNU_0 (0x1U << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
  4484. #define RTC_TSTR_MNU_1 (0x2U << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
  4485. #define RTC_TSTR_MNU_2 (0x4U << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
  4486. #define RTC_TSTR_MNU_3 (0x8U << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
  4487. #define RTC_TSTR_ST_Pos (4U)
  4488. #define RTC_TSTR_ST_Msk (0x7U << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
  4489. #define RTC_TSTR_ST RTC_TSTR_ST_Msk
  4490. #define RTC_TSTR_ST_0 (0x1U << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
  4491. #define RTC_TSTR_ST_1 (0x2U << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
  4492. #define RTC_TSTR_ST_2 (0x4U << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
  4493. #define RTC_TSTR_SU_Pos (0U)
  4494. #define RTC_TSTR_SU_Msk (0xFU << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
  4495. #define RTC_TSTR_SU RTC_TSTR_SU_Msk
  4496. #define RTC_TSTR_SU_0 (0x1U << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
  4497. #define RTC_TSTR_SU_1 (0x2U << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
  4498. #define RTC_TSTR_SU_2 (0x4U << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
  4499. #define RTC_TSTR_SU_3 (0x8U << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
  4500. /******************** Bits definition for RTC_TSDR register *****************/
  4501. #define RTC_TSDR_WDU_Pos (13U)
  4502. #define RTC_TSDR_WDU_Msk (0x7U << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
  4503. #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
  4504. #define RTC_TSDR_WDU_0 (0x1U << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
  4505. #define RTC_TSDR_WDU_1 (0x2U << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
  4506. #define RTC_TSDR_WDU_2 (0x4U << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
  4507. #define RTC_TSDR_MT_Pos (12U)
  4508. #define RTC_TSDR_MT_Msk (0x1U << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
  4509. #define RTC_TSDR_MT RTC_TSDR_MT_Msk
  4510. #define RTC_TSDR_MU_Pos (8U)
  4511. #define RTC_TSDR_MU_Msk (0xFU << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
  4512. #define RTC_TSDR_MU RTC_TSDR_MU_Msk
  4513. #define RTC_TSDR_MU_0 (0x1U << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
  4514. #define RTC_TSDR_MU_1 (0x2U << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
  4515. #define RTC_TSDR_MU_2 (0x4U << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
  4516. #define RTC_TSDR_MU_3 (0x8U << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
  4517. #define RTC_TSDR_DT_Pos (4U)
  4518. #define RTC_TSDR_DT_Msk (0x3U << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
  4519. #define RTC_TSDR_DT RTC_TSDR_DT_Msk
  4520. #define RTC_TSDR_DT_0 (0x1U << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
  4521. #define RTC_TSDR_DT_1 (0x2U << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
  4522. #define RTC_TSDR_DU_Pos (0U)
  4523. #define RTC_TSDR_DU_Msk (0xFU << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
  4524. #define RTC_TSDR_DU RTC_TSDR_DU_Msk
  4525. #define RTC_TSDR_DU_0 (0x1U << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
  4526. #define RTC_TSDR_DU_1 (0x2U << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
  4527. #define RTC_TSDR_DU_2 (0x4U << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
  4528. #define RTC_TSDR_DU_3 (0x8U << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
  4529. /******************** Bits definition for RTC_TAFCR register ****************/
  4530. #define RTC_TAFCR_ALARMOUTTYPE_Pos (18U)
  4531. #define RTC_TAFCR_ALARMOUTTYPE_Msk (0x1U << RTC_TAFCR_ALARMOUTTYPE_Pos) /*!< 0x00040000 */
  4532. #define RTC_TAFCR_ALARMOUTTYPE RTC_TAFCR_ALARMOUTTYPE_Msk
  4533. #define RTC_TAFCR_TAMPIE_Pos (2U)
  4534. #define RTC_TAFCR_TAMPIE_Msk (0x1U << RTC_TAFCR_TAMPIE_Pos) /*!< 0x00000004 */
  4535. #define RTC_TAFCR_TAMPIE RTC_TAFCR_TAMPIE_Msk
  4536. #define RTC_TAFCR_TAMP1TRG_Pos (1U)
  4537. #define RTC_TAFCR_TAMP1TRG_Msk (0x1U << RTC_TAFCR_TAMP1TRG_Pos) /*!< 0x00000002 */
  4538. #define RTC_TAFCR_TAMP1TRG RTC_TAFCR_TAMP1TRG_Msk
  4539. #define RTC_TAFCR_TAMP1E_Pos (0U)
  4540. #define RTC_TAFCR_TAMP1E_Msk (0x1U << RTC_TAFCR_TAMP1E_Pos) /*!< 0x00000001 */
  4541. #define RTC_TAFCR_TAMP1E RTC_TAFCR_TAMP1E_Msk
  4542. /******************** Bits definition for RTC_BKP0R register ****************/
  4543. #define RTC_BKP0R_Pos (0U)
  4544. #define RTC_BKP0R_Msk (0xFFFFFFFFU << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */
  4545. #define RTC_BKP0R RTC_BKP0R_Msk
  4546. /******************** Bits definition for RTC_BKP1R register ****************/
  4547. #define RTC_BKP1R_Pos (0U)
  4548. #define RTC_BKP1R_Msk (0xFFFFFFFFU << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */
  4549. #define RTC_BKP1R RTC_BKP1R_Msk
  4550. /******************** Bits definition for RTC_BKP2R register ****************/
  4551. #define RTC_BKP2R_Pos (0U)
  4552. #define RTC_BKP2R_Msk (0xFFFFFFFFU << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */
  4553. #define RTC_BKP2R RTC_BKP2R_Msk
  4554. /******************** Bits definition for RTC_BKP3R register ****************/
  4555. #define RTC_BKP3R_Pos (0U)
  4556. #define RTC_BKP3R_Msk (0xFFFFFFFFU << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */
  4557. #define RTC_BKP3R RTC_BKP3R_Msk
  4558. /******************** Bits definition for RTC_BKP4R register ****************/
  4559. #define RTC_BKP4R_Pos (0U)
  4560. #define RTC_BKP4R_Msk (0xFFFFFFFFU << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */
  4561. #define RTC_BKP4R RTC_BKP4R_Msk
  4562. /******************** Number of backup registers ******************************/
  4563. #define RTC_BKP_NUMBER 5
  4564. /******************************************************************************/
  4565. /* */
  4566. /* Serial Peripheral Interface (SPI) */
  4567. /* */
  4568. /******************************************************************************/
  4569. /*
  4570. * @brief Specific device feature definitions (not present on all devices in the STM32F3 serie)
  4571. */
  4572. /******************* Bit definition for SPI_CR1 register ********************/
  4573. #define SPI_CR1_CPHA_Pos (0U)
  4574. #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  4575. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */
  4576. #define SPI_CR1_CPOL_Pos (1U)
  4577. #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  4578. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */
  4579. #define SPI_CR1_MSTR_Pos (2U)
  4580. #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  4581. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */
  4582. #define SPI_CR1_BR_Pos (3U)
  4583. #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  4584. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */
  4585. #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  4586. #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  4587. #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  4588. #define SPI_CR1_SPE_Pos (6U)
  4589. #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  4590. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */
  4591. #define SPI_CR1_LSBFIRST_Pos (7U)
  4592. #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  4593. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */
  4594. #define SPI_CR1_SSI_Pos (8U)
  4595. #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  4596. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */
  4597. #define SPI_CR1_SSM_Pos (9U)
  4598. #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  4599. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */
  4600. #define SPI_CR1_RXONLY_Pos (10U)
  4601. #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  4602. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */
  4603. #define SPI_CR1_DFF_Pos (11U)
  4604. #define SPI_CR1_DFF_Msk (0x1U << SPI_CR1_DFF_Pos) /*!< 0x00000800 */
  4605. #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */
  4606. #define SPI_CR1_CRCNEXT_Pos (12U)
  4607. #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  4608. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */
  4609. #define SPI_CR1_CRCEN_Pos (13U)
  4610. #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  4611. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */
  4612. #define SPI_CR1_BIDIOE_Pos (14U)
  4613. #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  4614. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */
  4615. #define SPI_CR1_BIDIMODE_Pos (15U)
  4616. #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  4617. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */
  4618. /******************* Bit definition for SPI_CR2 register ********************/
  4619. #define SPI_CR2_RXDMAEN_Pos (0U)
  4620. #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  4621. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
  4622. #define SPI_CR2_TXDMAEN_Pos (1U)
  4623. #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  4624. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
  4625. #define SPI_CR2_SSOE_Pos (2U)
  4626. #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  4627. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
  4628. #define SPI_CR2_ERRIE_Pos (5U)
  4629. #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  4630. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  4631. #define SPI_CR2_RXNEIE_Pos (6U)
  4632. #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  4633. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
  4634. #define SPI_CR2_TXEIE_Pos (7U)
  4635. #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  4636. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
  4637. /******************** Bit definition for SPI_SR register ********************/
  4638. #define SPI_SR_RXNE_Pos (0U)
  4639. #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  4640. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
  4641. #define SPI_SR_TXE_Pos (1U)
  4642. #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  4643. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
  4644. #define SPI_SR_CHSIDE_Pos (2U)
  4645. #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
  4646. #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
  4647. #define SPI_SR_UDR_Pos (3U)
  4648. #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */
  4649. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
  4650. #define SPI_SR_CRCERR_Pos (4U)
  4651. #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  4652. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
  4653. #define SPI_SR_MODF_Pos (5U)
  4654. #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  4655. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
  4656. #define SPI_SR_OVR_Pos (6U)
  4657. #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  4658. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
  4659. #define SPI_SR_BSY_Pos (7U)
  4660. #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  4661. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
  4662. #define SPI_SR_FRE_Pos (8U)
  4663. #define SPI_SR_FRE_Msk (0x1U << SPI_SR_FRE_Pos) /*!< 0x00000100 */
  4664. #define SPI_SR_FRE SPI_SR_FRE_Msk /*!<Frame format error flag */
  4665. /******************** Bit definition for SPI_DR register ********************/
  4666. #define SPI_DR_DR_Pos (0U)
  4667. #define SPI_DR_DR_Msk (0xFFFFU << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
  4668. #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */
  4669. /******************* Bit definition for SPI_CRCPR register ******************/
  4670. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  4671. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
  4672. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */
  4673. /****************** Bit definition for SPI_RXCRCR register ******************/
  4674. #define SPI_RXCRCR_RXCRC_Pos (0U)
  4675. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
  4676. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */
  4677. /****************** Bit definition for SPI_TXCRCR register ******************/
  4678. #define SPI_TXCRCR_TXCRC_Pos (0U)
  4679. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
  4680. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */
  4681. /******************************************************************************/
  4682. /* */
  4683. /* System Configuration (SYSCFG) */
  4684. /* */
  4685. /******************************************************************************/
  4686. /***************** Bit definition for SYSCFG_MEMRMP register ****************/
  4687. #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U)
  4688. #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x3U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000003 */
  4689. #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
  4690. #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */
  4691. #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */
  4692. #define SYSCFG_MEMRMP_BOOT_MODE_Pos (8U)
  4693. #define SYSCFG_MEMRMP_BOOT_MODE_Msk (0x3U << SYSCFG_MEMRMP_BOOT_MODE_Pos) /*!< 0x00000300 */
  4694. #define SYSCFG_MEMRMP_BOOT_MODE SYSCFG_MEMRMP_BOOT_MODE_Msk /*!< Boot mode Config */
  4695. #define SYSCFG_MEMRMP_BOOT_MODE_0 (0x1U << SYSCFG_MEMRMP_BOOT_MODE_Pos) /*!< 0x00000100 */
  4696. #define SYSCFG_MEMRMP_BOOT_MODE_1 (0x2U << SYSCFG_MEMRMP_BOOT_MODE_Pos) /*!< 0x00000200 */
  4697. /***************** Bit definition for SYSCFG_PMC register *******************/
  4698. #define SYSCFG_PMC_USB_PU_Pos (0U)
  4699. #define SYSCFG_PMC_USB_PU_Msk (0x1U << SYSCFG_PMC_USB_PU_Pos) /*!< 0x00000001 */
  4700. #define SYSCFG_PMC_USB_PU SYSCFG_PMC_USB_PU_Msk /*!< SYSCFG PMC */
  4701. #define SYSCFG_PMC_LCD_CAPA_Pos (1U)
  4702. #define SYSCFG_PMC_LCD_CAPA_Msk (0x1FU << SYSCFG_PMC_LCD_CAPA_Pos) /*!< 0x0000003E */
  4703. #define SYSCFG_PMC_LCD_CAPA SYSCFG_PMC_LCD_CAPA_Msk /*!< LCD_CAPA decoupling capacitance connection */
  4704. #define SYSCFG_PMC_LCD_CAPA_0 (0x01U << SYSCFG_PMC_LCD_CAPA_Pos) /*!< 0x00000002 */
  4705. #define SYSCFG_PMC_LCD_CAPA_1 (0x02U << SYSCFG_PMC_LCD_CAPA_Pos) /*!< 0x00000004 */
  4706. #define SYSCFG_PMC_LCD_CAPA_2 (0x04U << SYSCFG_PMC_LCD_CAPA_Pos) /*!< 0x00000008 */
  4707. #define SYSCFG_PMC_LCD_CAPA_3 (0x08U << SYSCFG_PMC_LCD_CAPA_Pos) /*!< 0x00000010 */
  4708. #define SYSCFG_PMC_LCD_CAPA_4 (0x10U << SYSCFG_PMC_LCD_CAPA_Pos) /*!< 0x00000020 */
  4709. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  4710. #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
  4711. #define SYSCFG_EXTICR1_EXTI0_Msk (0xFU << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
  4712. #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */
  4713. #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
  4714. #define SYSCFG_EXTICR1_EXTI1_Msk (0xFU << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
  4715. #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */
  4716. #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
  4717. #define SYSCFG_EXTICR1_EXTI2_Msk (0xFU << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
  4718. #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */
  4719. #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
  4720. #define SYSCFG_EXTICR1_EXTI3_Msk (0xFU << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
  4721. #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */
  4722. /**
  4723. * @brief EXTI0 configuration
  4724. */
  4725. #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!< PA[0] pin */
  4726. #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!< PB[0] pin */
  4727. #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!< PC[0] pin */
  4728. #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!< PD[0] pin */
  4729. #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U) /*!< PE[0] pin */
  4730. #define SYSCFG_EXTICR1_EXTI0_PH (0x00000005U) /*!< PH[0] pin */
  4731. #define SYSCFG_EXTICR1_EXTI0_PF (0x00000006U) /*!< PF[0] pin */
  4732. #define SYSCFG_EXTICR1_EXTI0_PG (0x00000007U) /*!< PG[0] pin */
  4733. /**
  4734. * @brief EXTI1 configuration
  4735. */
  4736. #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!< PA[1] pin */
  4737. #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!< PB[1] pin */
  4738. #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!< PC[1] pin */
  4739. #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!< PD[1] pin */
  4740. #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U) /*!< PE[1] pin */
  4741. #define SYSCFG_EXTICR1_EXTI1_PH (0x00000050U) /*!< PH[1] pin */
  4742. #define SYSCFG_EXTICR1_EXTI1_PF (0x00000060U) /*!< PF[1] pin */
  4743. #define SYSCFG_EXTICR1_EXTI1_PG (0x00000070U) /*!< PG[1] pin */
  4744. /**
  4745. * @brief EXTI2 configuration
  4746. */
  4747. #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!< PA[2] pin */
  4748. #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!< PB[2] pin */
  4749. #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!< PC[2] pin */
  4750. #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!< PD[2] pin */
  4751. #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U) /*!< PE[2] pin */
  4752. #define SYSCFG_EXTICR1_EXTI2_PH (0x00000500U) /*!< PH[2] pin */
  4753. #define SYSCFG_EXTICR1_EXTI2_PF (0x00000600U) /*!< PF[2] pin */
  4754. #define SYSCFG_EXTICR1_EXTI2_PG (0x00000700U) /*!< PG[2] pin */
  4755. /**
  4756. * @brief EXTI3 configuration
  4757. */
  4758. #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!< PA[3] pin */
  4759. #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!< PB[3] pin */
  4760. #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!< PC[3] pin */
  4761. #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!< PD[3] pin */
  4762. #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U) /*!< PE[3] pin */
  4763. #define SYSCFG_EXTICR1_EXTI3_PF (0x00003000U) /*!< PF[3] pin */
  4764. #define SYSCFG_EXTICR1_EXTI3_PG (0x00004000U) /*!< PG[3] pin */
  4765. /***************** Bit definition for SYSCFG_EXTICR2 register *****************/
  4766. #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
  4767. #define SYSCFG_EXTICR2_EXTI4_Msk (0xFU << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
  4768. #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */
  4769. #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
  4770. #define SYSCFG_EXTICR2_EXTI5_Msk (0xFU << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
  4771. #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */
  4772. #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
  4773. #define SYSCFG_EXTICR2_EXTI6_Msk (0xFU << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
  4774. #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */
  4775. #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
  4776. #define SYSCFG_EXTICR2_EXTI7_Msk (0xFU << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
  4777. #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */
  4778. /**
  4779. * @brief EXTI4 configuration
  4780. */
  4781. #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!< PA[4] pin */
  4782. #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!< PB[4] pin */
  4783. #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!< PC[4] pin */
  4784. #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!< PD[4] pin */
  4785. #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U) /*!< PE[4] pin */
  4786. #define SYSCFG_EXTICR2_EXTI4_PF (0x00000006U) /*!< PF[4] pin */
  4787. #define SYSCFG_EXTICR2_EXTI4_PG (0x00000007U) /*!< PG[4] pin */
  4788. /**
  4789. * @brief EXTI5 configuration
  4790. */
  4791. #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!< PA[5] pin */
  4792. #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!< PB[5] pin */
  4793. #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!< PC[5] pin */
  4794. #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!< PD[5] pin */
  4795. #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U) /*!< PE[5] pin */
  4796. #define SYSCFG_EXTICR2_EXTI5_PF (0x00000060U) /*!< PF[5] pin */
  4797. #define SYSCFG_EXTICR2_EXTI5_PG (0x00000070U) /*!< PG[5] pin */
  4798. /**
  4799. * @brief EXTI6 configuration
  4800. */
  4801. #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!< PA[6] pin */
  4802. #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!< PB[6] pin */
  4803. #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!< PC[6] pin */
  4804. #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!< PD[6] pin */
  4805. #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U) /*!< PE[6] pin */
  4806. #define SYSCFG_EXTICR2_EXTI6_PF (0x00000600U) /*!< PF[6] pin */
  4807. #define SYSCFG_EXTICR2_EXTI6_PG (0x00000700U) /*!< PG[6] pin */
  4808. /**
  4809. * @brief EXTI7 configuration
  4810. */
  4811. #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!< PA[7] pin */
  4812. #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!< PB[7] pin */
  4813. #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!< PC[7] pin */
  4814. #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!< PD[7] pin */
  4815. #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U) /*!< PE[7] pin */
  4816. #define SYSCFG_EXTICR2_EXTI7_PF (0x00006000U) /*!< PF[7] pin */
  4817. #define SYSCFG_EXTICR2_EXTI7_PG (0x00007000U) /*!< PG[7] pin */
  4818. /***************** Bit definition for SYSCFG_EXTICR3 register *****************/
  4819. #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
  4820. #define SYSCFG_EXTICR3_EXTI8_Msk (0xFU << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
  4821. #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */
  4822. #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
  4823. #define SYSCFG_EXTICR3_EXTI9_Msk (0xFU << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
  4824. #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */
  4825. #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
  4826. #define SYSCFG_EXTICR3_EXTI10_Msk (0xFU << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
  4827. #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */
  4828. #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
  4829. #define SYSCFG_EXTICR3_EXTI11_Msk (0xFU << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
  4830. #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */
  4831. /**
  4832. * @brief EXTI8 configuration
  4833. */
  4834. #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!< PA[8] pin */
  4835. #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!< PB[8] pin */
  4836. #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!< PC[8] pin */
  4837. #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!< PD[8] pin */
  4838. #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U) /*!< PE[8] pin */
  4839. #define SYSCFG_EXTICR3_EXTI8_PF (0x00000006U) /*!< PF[8] pin */
  4840. #define SYSCFG_EXTICR3_EXTI8_PG (0x00000007U) /*!< PG[8] pin */
  4841. /**
  4842. * @brief EXTI9 configuration
  4843. */
  4844. #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!< PA[9] pin */
  4845. #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!< PB[9] pin */
  4846. #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!< PC[9] pin */
  4847. #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!< PD[9] pin */
  4848. #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U) /*!< PE[9] pin */
  4849. #define SYSCFG_EXTICR3_EXTI9_PF (0x00000060U) /*!< PF[9] pin */
  4850. #define SYSCFG_EXTICR3_EXTI9_PG (0x00000070U) /*!< PG[9] pin */
  4851. /**
  4852. * @brief EXTI10 configuration
  4853. */
  4854. #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!< PA[10] pin */
  4855. #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!< PB[10] pin */
  4856. #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!< PC[10] pin */
  4857. #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!< PD[10] pin */
  4858. #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U) /*!< PE[10] pin */
  4859. #define SYSCFG_EXTICR3_EXTI10_PF (0x00000600U) /*!< PF[10] pin */
  4860. #define SYSCFG_EXTICR3_EXTI10_PG (0x00000700U) /*!< PG[10] pin */
  4861. /**
  4862. * @brief EXTI11 configuration
  4863. */
  4864. #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!< PA[11] pin */
  4865. #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!< PB[11] pin */
  4866. #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!< PC[11] pin */
  4867. #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!< PD[11] pin */
  4868. #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U) /*!< PE[11] pin */
  4869. #define SYSCFG_EXTICR3_EXTI11_PF (0x00006000U) /*!< PF[11] pin */
  4870. #define SYSCFG_EXTICR3_EXTI11_PG (0x00007000U) /*!< PG[11] pin */
  4871. /***************** Bit definition for SYSCFG_EXTICR4 register *****************/
  4872. #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
  4873. #define SYSCFG_EXTICR4_EXTI12_Msk (0xFU << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
  4874. #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */
  4875. #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
  4876. #define SYSCFG_EXTICR4_EXTI13_Msk (0xFU << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
  4877. #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */
  4878. #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
  4879. #define SYSCFG_EXTICR4_EXTI14_Msk (0xFU << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
  4880. #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */
  4881. #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
  4882. #define SYSCFG_EXTICR4_EXTI15_Msk (0xFU << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
  4883. #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */
  4884. /**
  4885. * @brief EXTI12 configuration
  4886. */
  4887. #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!< PA[12] pin */
  4888. #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!< PB[12] pin */
  4889. #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!< PC[12] pin */
  4890. #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!< PD[12] pin */
  4891. #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U) /*!< PE[12] pin */
  4892. #define SYSCFG_EXTICR4_EXTI12_PF (0x00000006U) /*!< PF[12] pin */
  4893. #define SYSCFG_EXTICR4_EXTI12_PG (0x00000007U) /*!< PG[12] pin */
  4894. /**
  4895. * @brief EXTI13 configuration
  4896. */
  4897. #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!< PA[13] pin */
  4898. #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!< PB[13] pin */
  4899. #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!< PC[13] pin */
  4900. #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!< PD[13] pin */
  4901. #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U) /*!< PE[13] pin */
  4902. #define SYSCFG_EXTICR4_EXTI13_PF (0x00000060U) /*!< PF[13] pin */
  4903. #define SYSCFG_EXTICR4_EXTI13_PG (0x00000070U) /*!< PG[13] pin */
  4904. /**
  4905. * @brief EXTI14 configuration
  4906. */
  4907. #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!< PA[14] pin */
  4908. #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!< PB[14] pin */
  4909. #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!< PC[14] pin */
  4910. #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!< PD[14] pin */
  4911. #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U) /*!< PE[14] pin */
  4912. #define SYSCFG_EXTICR4_EXTI14_PF (0x00000600U) /*!< PF[14] pin */
  4913. #define SYSCFG_EXTICR4_EXTI14_PG (0x00000700U) /*!< PG[14] pin */
  4914. /**
  4915. * @brief EXTI15 configuration
  4916. */
  4917. #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!< PA[15] pin */
  4918. #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!< PB[15] pin */
  4919. #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!< PC[15] pin */
  4920. #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!< PD[15] pin */
  4921. #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U) /*!< PE[15] pin */
  4922. #define SYSCFG_EXTICR4_EXTI15_PF (0x00006000U) /*!< PF[15] pin */
  4923. #define SYSCFG_EXTICR4_EXTI15_PG (0x00007000U) /*!< PG[15] pin */
  4924. /******************************************************************************/
  4925. /* */
  4926. /* Routing Interface (RI) */
  4927. /* */
  4928. /******************************************************************************/
  4929. /******************** Bit definition for RI_ICR register ********************/
  4930. #define RI_ICR_IC1OS_Pos (0U)
  4931. #define RI_ICR_IC1OS_Msk (0xFU << RI_ICR_IC1OS_Pos) /*!< 0x0000000F */
  4932. #define RI_ICR_IC1OS RI_ICR_IC1OS_Msk /*!< IC1OS[3:0] bits (Input Capture 1 select bits) */
  4933. #define RI_ICR_IC1OS_0 (0x1U << RI_ICR_IC1OS_Pos) /*!< 0x00000001 */
  4934. #define RI_ICR_IC1OS_1 (0x2U << RI_ICR_IC1OS_Pos) /*!< 0x00000002 */
  4935. #define RI_ICR_IC1OS_2 (0x4U << RI_ICR_IC1OS_Pos) /*!< 0x00000004 */
  4936. #define RI_ICR_IC1OS_3 (0x8U << RI_ICR_IC1OS_Pos) /*!< 0x00000008 */
  4937. #define RI_ICR_IC2OS_Pos (4U)
  4938. #define RI_ICR_IC2OS_Msk (0xFU << RI_ICR_IC2OS_Pos) /*!< 0x000000F0 */
  4939. #define RI_ICR_IC2OS RI_ICR_IC2OS_Msk /*!< IC2OS[3:0] bits (Input Capture 2 select bits) */
  4940. #define RI_ICR_IC2OS_0 (0x1U << RI_ICR_IC2OS_Pos) /*!< 0x00000010 */
  4941. #define RI_ICR_IC2OS_1 (0x2U << RI_ICR_IC2OS_Pos) /*!< 0x00000020 */
  4942. #define RI_ICR_IC2OS_2 (0x4U << RI_ICR_IC2OS_Pos) /*!< 0x00000040 */
  4943. #define RI_ICR_IC2OS_3 (0x8U << RI_ICR_IC2OS_Pos) /*!< 0x00000080 */
  4944. #define RI_ICR_IC3OS_Pos (8U)
  4945. #define RI_ICR_IC3OS_Msk (0xFU << RI_ICR_IC3OS_Pos) /*!< 0x00000F00 */
  4946. #define RI_ICR_IC3OS RI_ICR_IC3OS_Msk /*!< IC3OS[3:0] bits (Input Capture 3 select bits) */
  4947. #define RI_ICR_IC3OS_0 (0x1U << RI_ICR_IC3OS_Pos) /*!< 0x00000100 */
  4948. #define RI_ICR_IC3OS_1 (0x2U << RI_ICR_IC3OS_Pos) /*!< 0x00000200 */
  4949. #define RI_ICR_IC3OS_2 (0x4U << RI_ICR_IC3OS_Pos) /*!< 0x00000400 */
  4950. #define RI_ICR_IC3OS_3 (0x8U << RI_ICR_IC3OS_Pos) /*!< 0x00000800 */
  4951. #define RI_ICR_IC4OS_Pos (12U)
  4952. #define RI_ICR_IC4OS_Msk (0xFU << RI_ICR_IC4OS_Pos) /*!< 0x0000F000 */
  4953. #define RI_ICR_IC4OS RI_ICR_IC4OS_Msk /*!< IC4OS[3:0] bits (Input Capture 4 select bits) */
  4954. #define RI_ICR_IC4OS_0 (0x1U << RI_ICR_IC4OS_Pos) /*!< 0x00001000 */
  4955. #define RI_ICR_IC4OS_1 (0x2U << RI_ICR_IC4OS_Pos) /*!< 0x00002000 */
  4956. #define RI_ICR_IC4OS_2 (0x4U << RI_ICR_IC4OS_Pos) /*!< 0x00004000 */
  4957. #define RI_ICR_IC4OS_3 (0x8U << RI_ICR_IC4OS_Pos) /*!< 0x00008000 */
  4958. #define RI_ICR_TIM_Pos (16U)
  4959. #define RI_ICR_TIM_Msk (0x3U << RI_ICR_TIM_Pos) /*!< 0x00030000 */
  4960. #define RI_ICR_TIM RI_ICR_TIM_Msk /*!< TIM[3:0] bits (Timers select bits) */
  4961. #define RI_ICR_TIM_0 (0x1U << RI_ICR_TIM_Pos) /*!< 0x00010000 */
  4962. #define RI_ICR_TIM_1 (0x2U << RI_ICR_TIM_Pos) /*!< 0x00020000 */
  4963. #define RI_ICR_IC1_Pos (18U)
  4964. #define RI_ICR_IC1_Msk (0x1U << RI_ICR_IC1_Pos) /*!< 0x00040000 */
  4965. #define RI_ICR_IC1 RI_ICR_IC1_Msk /*!< Input capture 1 */
  4966. #define RI_ICR_IC2_Pos (19U)
  4967. #define RI_ICR_IC2_Msk (0x1U << RI_ICR_IC2_Pos) /*!< 0x00080000 */
  4968. #define RI_ICR_IC2 RI_ICR_IC2_Msk /*!< Input capture 2 */
  4969. #define RI_ICR_IC3_Pos (20U)
  4970. #define RI_ICR_IC3_Msk (0x1U << RI_ICR_IC3_Pos) /*!< 0x00100000 */
  4971. #define RI_ICR_IC3 RI_ICR_IC3_Msk /*!< Input capture 3 */
  4972. #define RI_ICR_IC4_Pos (21U)
  4973. #define RI_ICR_IC4_Msk (0x1U << RI_ICR_IC4_Pos) /*!< 0x00200000 */
  4974. #define RI_ICR_IC4 RI_ICR_IC4_Msk /*!< Input capture 4 */
  4975. /******************** Bit definition for RI_ASCR1 register ********************/
  4976. #define RI_ASCR1_CH_Pos (0U)
  4977. #define RI_ASCR1_CH_Msk (0x3FCFFFFU << RI_ASCR1_CH_Pos) /*!< 0x03FCFFFF */
  4978. #define RI_ASCR1_CH RI_ASCR1_CH_Msk /*!< AS_CH[25:18] & AS_CH[15:0] bits ( Analog switches selection bits) */
  4979. #define RI_ASCR1_CH_0 (0x00000001U) /*!< Bit 0 */
  4980. #define RI_ASCR1_CH_1 (0x00000002U) /*!< Bit 1 */
  4981. #define RI_ASCR1_CH_2 (0x00000004U) /*!< Bit 2 */
  4982. #define RI_ASCR1_CH_3 (0x00000008U) /*!< Bit 3 */
  4983. #define RI_ASCR1_CH_4 (0x00000010U) /*!< Bit 4 */
  4984. #define RI_ASCR1_CH_5 (0x00000020U) /*!< Bit 5 */
  4985. #define RI_ASCR1_CH_6 (0x00000040U) /*!< Bit 6 */
  4986. #define RI_ASCR1_CH_7 (0x00000080U) /*!< Bit 7 */
  4987. #define RI_ASCR1_CH_8 (0x00000100U) /*!< Bit 8 */
  4988. #define RI_ASCR1_CH_9 (0x00000200U) /*!< Bit 9 */
  4989. #define RI_ASCR1_CH_10 (0x00000400U) /*!< Bit 10 */
  4990. #define RI_ASCR1_CH_11 (0x00000800U) /*!< Bit 11 */
  4991. #define RI_ASCR1_CH_12 (0x00001000U) /*!< Bit 12 */
  4992. #define RI_ASCR1_CH_13 (0x00002000U) /*!< Bit 13 */
  4993. #define RI_ASCR1_CH_14 (0x00004000U) /*!< Bit 14 */
  4994. #define RI_ASCR1_CH_15 (0x00008000U) /*!< Bit 15 */
  4995. #define RI_ASCR1_CH_18 (0x00040000U) /*!< Bit 18 */
  4996. #define RI_ASCR1_CH_19 (0x00080000U) /*!< Bit 19 */
  4997. #define RI_ASCR1_CH_20 (0x00100000U) /*!< Bit 20 */
  4998. #define RI_ASCR1_CH_21 (0x00200000U) /*!< Bit 21 */
  4999. #define RI_ASCR1_CH_22 (0x00400000U) /*!< Bit 22 */
  5000. #define RI_ASCR1_CH_23 (0x00800000U) /*!< Bit 23 */
  5001. #define RI_ASCR1_CH_24 (0x01000000U) /*!< Bit 24 */
  5002. #define RI_ASCR1_CH_25 (0x02000000U) /*!< Bit 25 */
  5003. #define RI_ASCR1_VCOMP_Pos (26U)
  5004. #define RI_ASCR1_VCOMP_Msk (0x1U << RI_ASCR1_VCOMP_Pos) /*!< 0x04000000 */
  5005. #define RI_ASCR1_VCOMP RI_ASCR1_VCOMP_Msk /*!< ADC analog switch selection for internal node to COMP1 */
  5006. #define RI_ASCR1_SCM_Pos (31U)
  5007. #define RI_ASCR1_SCM_Msk (0x1U << RI_ASCR1_SCM_Pos) /*!< 0x80000000 */
  5008. #define RI_ASCR1_SCM RI_ASCR1_SCM_Msk /*!< I/O Switch control mode */
  5009. /******************** Bit definition for RI_ASCR2 register ********************/
  5010. #define RI_ASCR2_GR10_1 (0x00000001U) /*!< GR10-1 selection bit */
  5011. #define RI_ASCR2_GR10_2 (0x00000002U) /*!< GR10-2 selection bit */
  5012. #define RI_ASCR2_GR10_3 (0x00000004U) /*!< GR10-3 selection bit */
  5013. #define RI_ASCR2_GR10_4 (0x00000008U) /*!< GR10-4 selection bit */
  5014. #define RI_ASCR2_GR6_Pos (4U)
  5015. #define RI_ASCR2_GR6_Msk (0x3U << RI_ASCR2_GR6_Pos) /*!< 0x00000030 */
  5016. #define RI_ASCR2_GR6 RI_ASCR2_GR6_Msk /*!< GR6 selection bits */
  5017. #define RI_ASCR2_GR6_1 (0x1U << RI_ASCR2_GR6_Pos) /*!< 0x00000010 */
  5018. #define RI_ASCR2_GR6_2 (0x2U << RI_ASCR2_GR6_Pos) /*!< 0x00000020 */
  5019. #define RI_ASCR2_GR5_1 (0x00000040U) /*!< GR5-1 selection bit */
  5020. #define RI_ASCR2_GR5_2 (0x00000080U) /*!< GR5-2 selection bit */
  5021. #define RI_ASCR2_GR5_3 (0x00000100U) /*!< GR5-3 selection bit */
  5022. #define RI_ASCR2_GR4_1 (0x00000200U) /*!< GR4-1 selection bit */
  5023. #define RI_ASCR2_GR4_2 (0x00000400U) /*!< GR4-2 selection bit */
  5024. #define RI_ASCR2_GR4_3 (0x00000800U) /*!< GR4-3 selection bit */
  5025. #define RI_ASCR2_GR4_4 (0x00008000U) /*!< GR4-4 selection bit */
  5026. /******************** Bit definition for RI_HYSCR1 register ********************/
  5027. #define RI_HYSCR1_PA_Pos (0U)
  5028. #define RI_HYSCR1_PA_Msk (0xFFFFU << RI_HYSCR1_PA_Pos) /*!< 0x0000FFFF */
  5029. #define RI_HYSCR1_PA RI_HYSCR1_PA_Msk /*!< PA[15:0] Port A Hysteresis selection */
  5030. #define RI_HYSCR1_PA_0 (0x0001U << RI_HYSCR1_PA_Pos) /*!< 0x00000001 */
  5031. #define RI_HYSCR1_PA_1 (0x0002U << RI_HYSCR1_PA_Pos) /*!< 0x00000002 */
  5032. #define RI_HYSCR1_PA_2 (0x0004U << RI_HYSCR1_PA_Pos) /*!< 0x00000004 */
  5033. #define RI_HYSCR1_PA_3 (0x0008U << RI_HYSCR1_PA_Pos) /*!< 0x00000008 */
  5034. #define RI_HYSCR1_PA_4 (0x0010U << RI_HYSCR1_PA_Pos) /*!< 0x00000010 */
  5035. #define RI_HYSCR1_PA_5 (0x0020U << RI_HYSCR1_PA_Pos) /*!< 0x00000020 */
  5036. #define RI_HYSCR1_PA_6 (0x0040U << RI_HYSCR1_PA_Pos) /*!< 0x00000040 */
  5037. #define RI_HYSCR1_PA_7 (0x0080U << RI_HYSCR1_PA_Pos) /*!< 0x00000080 */
  5038. #define RI_HYSCR1_PA_8 (0x0100U << RI_HYSCR1_PA_Pos) /*!< 0x00000100 */
  5039. #define RI_HYSCR1_PA_9 (0x0200U << RI_HYSCR1_PA_Pos) /*!< 0x00000200 */
  5040. #define RI_HYSCR1_PA_10 (0x0400U << RI_HYSCR1_PA_Pos) /*!< 0x00000400 */
  5041. #define RI_HYSCR1_PA_11 (0x0800U << RI_HYSCR1_PA_Pos) /*!< 0x00000800 */
  5042. #define RI_HYSCR1_PA_12 (0x1000U << RI_HYSCR1_PA_Pos) /*!< 0x00001000 */
  5043. #define RI_HYSCR1_PA_13 (0x2000U << RI_HYSCR1_PA_Pos) /*!< 0x00002000 */
  5044. #define RI_HYSCR1_PA_14 (0x4000U << RI_HYSCR1_PA_Pos) /*!< 0x00004000 */
  5045. #define RI_HYSCR1_PA_15 (0x8000U << RI_HYSCR1_PA_Pos) /*!< 0x00008000 */
  5046. #define RI_HYSCR1_PB_Pos (16U)
  5047. #define RI_HYSCR1_PB_Msk (0xFFFFU << RI_HYSCR1_PB_Pos) /*!< 0xFFFF0000 */
  5048. #define RI_HYSCR1_PB RI_HYSCR1_PB_Msk /*!< PB[15:0] Port B Hysteresis selection */
  5049. #define RI_HYSCR1_PB_0 (0x0001U << RI_HYSCR1_PB_Pos) /*!< 0x00010000 */
  5050. #define RI_HYSCR1_PB_1 (0x0002U << RI_HYSCR1_PB_Pos) /*!< 0x00020000 */
  5051. #define RI_HYSCR1_PB_2 (0x0004U << RI_HYSCR1_PB_Pos) /*!< 0x00040000 */
  5052. #define RI_HYSCR1_PB_3 (0x0008U << RI_HYSCR1_PB_Pos) /*!< 0x00080000 */
  5053. #define RI_HYSCR1_PB_4 (0x0010U << RI_HYSCR1_PB_Pos) /*!< 0x00100000 */
  5054. #define RI_HYSCR1_PB_5 (0x0020U << RI_HYSCR1_PB_Pos) /*!< 0x00200000 */
  5055. #define RI_HYSCR1_PB_6 (0x0040U << RI_HYSCR1_PB_Pos) /*!< 0x00400000 */
  5056. #define RI_HYSCR1_PB_7 (0x0080U << RI_HYSCR1_PB_Pos) /*!< 0x00800000 */
  5057. #define RI_HYSCR1_PB_8 (0x0100U << RI_HYSCR1_PB_Pos) /*!< 0x01000000 */
  5058. #define RI_HYSCR1_PB_9 (0x0200U << RI_HYSCR1_PB_Pos) /*!< 0x02000000 */
  5059. #define RI_HYSCR1_PB_10 (0x0400U << RI_HYSCR1_PB_Pos) /*!< 0x04000000 */
  5060. #define RI_HYSCR1_PB_11 (0x0800U << RI_HYSCR1_PB_Pos) /*!< 0x08000000 */
  5061. #define RI_HYSCR1_PB_12 (0x1000U << RI_HYSCR1_PB_Pos) /*!< 0x10000000 */
  5062. #define RI_HYSCR1_PB_13 (0x2000U << RI_HYSCR1_PB_Pos) /*!< 0x20000000 */
  5063. #define RI_HYSCR1_PB_14 (0x4000U << RI_HYSCR1_PB_Pos) /*!< 0x40000000 */
  5064. #define RI_HYSCR1_PB_15 (0x8000U << RI_HYSCR1_PB_Pos) /*!< 0x80000000 */
  5065. /******************** Bit definition for RI_HYSCR2 register ********************/
  5066. #define RI_HYSCR2_PC_Pos (0U)
  5067. #define RI_HYSCR2_PC_Msk (0xFFFFU << RI_HYSCR2_PC_Pos) /*!< 0x0000FFFF */
  5068. #define RI_HYSCR2_PC RI_HYSCR2_PC_Msk /*!< PC[15:0] Port C Hysteresis selection */
  5069. #define RI_HYSCR2_PC_0 (0x0001U << RI_HYSCR2_PC_Pos) /*!< 0x00000001 */
  5070. #define RI_HYSCR2_PC_1 (0x0002U << RI_HYSCR2_PC_Pos) /*!< 0x00000002 */
  5071. #define RI_HYSCR2_PC_2 (0x0004U << RI_HYSCR2_PC_Pos) /*!< 0x00000004 */
  5072. #define RI_HYSCR2_PC_3 (0x0008U << RI_HYSCR2_PC_Pos) /*!< 0x00000008 */
  5073. #define RI_HYSCR2_PC_4 (0x0010U << RI_HYSCR2_PC_Pos) /*!< 0x00000010 */
  5074. #define RI_HYSCR2_PC_5 (0x0020U << RI_HYSCR2_PC_Pos) /*!< 0x00000020 */
  5075. #define RI_HYSCR2_PC_6 (0x0040U << RI_HYSCR2_PC_Pos) /*!< 0x00000040 */
  5076. #define RI_HYSCR2_PC_7 (0x0080U << RI_HYSCR2_PC_Pos) /*!< 0x00000080 */
  5077. #define RI_HYSCR2_PC_8 (0x0100U << RI_HYSCR2_PC_Pos) /*!< 0x00000100 */
  5078. #define RI_HYSCR2_PC_9 (0x0200U << RI_HYSCR2_PC_Pos) /*!< 0x00000200 */
  5079. #define RI_HYSCR2_PC_10 (0x0400U << RI_HYSCR2_PC_Pos) /*!< 0x00000400 */
  5080. #define RI_HYSCR2_PC_11 (0x0800U << RI_HYSCR2_PC_Pos) /*!< 0x00000800 */
  5081. #define RI_HYSCR2_PC_12 (0x1000U << RI_HYSCR2_PC_Pos) /*!< 0x00001000 */
  5082. #define RI_HYSCR2_PC_13 (0x2000U << RI_HYSCR2_PC_Pos) /*!< 0x00002000 */
  5083. #define RI_HYSCR2_PC_14 (0x4000U << RI_HYSCR2_PC_Pos) /*!< 0x00004000 */
  5084. #define RI_HYSCR2_PC_15 (0x8000U << RI_HYSCR2_PC_Pos) /*!< 0x00008000 */
  5085. #define RI_HYSCR2_PD_Pos (16U)
  5086. #define RI_HYSCR2_PD_Msk (0xFFFFU << RI_HYSCR2_PD_Pos) /*!< 0xFFFF0000 */
  5087. #define RI_HYSCR2_PD RI_HYSCR2_PD_Msk /*!< PD[15:0] Port D Hysteresis selection */
  5088. #define RI_HYSCR2_PD_0 (0x0001U << RI_HYSCR2_PD_Pos) /*!< 0x00010000 */
  5089. #define RI_HYSCR2_PD_1 (0x0002U << RI_HYSCR2_PD_Pos) /*!< 0x00020000 */
  5090. #define RI_HYSCR2_PD_2 (0x0004U << RI_HYSCR2_PD_Pos) /*!< 0x00040000 */
  5091. #define RI_HYSCR2_PD_3 (0x0008U << RI_HYSCR2_PD_Pos) /*!< 0x00080000 */
  5092. #define RI_HYSCR2_PD_4 (0x0010U << RI_HYSCR2_PD_Pos) /*!< 0x00100000 */
  5093. #define RI_HYSCR2_PD_5 (0x0020U << RI_HYSCR2_PD_Pos) /*!< 0x00200000 */
  5094. #define RI_HYSCR2_PD_6 (0x0040U << RI_HYSCR2_PD_Pos) /*!< 0x00400000 */
  5095. #define RI_HYSCR2_PD_7 (0x0080U << RI_HYSCR2_PD_Pos) /*!< 0x00800000 */
  5096. #define RI_HYSCR2_PD_8 (0x0100U << RI_HYSCR2_PD_Pos) /*!< 0x01000000 */
  5097. #define RI_HYSCR2_PD_9 (0x0200U << RI_HYSCR2_PD_Pos) /*!< 0x02000000 */
  5098. #define RI_HYSCR2_PD_10 (0x0400U << RI_HYSCR2_PD_Pos) /*!< 0x04000000 */
  5099. #define RI_HYSCR2_PD_11 (0x0800U << RI_HYSCR2_PD_Pos) /*!< 0x08000000 */
  5100. #define RI_HYSCR2_PD_12 (0x1000U << RI_HYSCR2_PD_Pos) /*!< 0x10000000 */
  5101. #define RI_HYSCR2_PD_13 (0x2000U << RI_HYSCR2_PD_Pos) /*!< 0x20000000 */
  5102. #define RI_HYSCR2_PD_14 (0x4000U << RI_HYSCR2_PD_Pos) /*!< 0x40000000 */
  5103. #define RI_HYSCR2_PD_15 (0x8000U << RI_HYSCR2_PD_Pos) /*!< 0x80000000 */
  5104. /******************************************************************************/
  5105. /* */
  5106. /* Timers (TIM) */
  5107. /* */
  5108. /******************************************************************************/
  5109. /******************* Bit definition for TIM_CR1 register ********************/
  5110. #define TIM_CR1_CEN_Pos (0U)
  5111. #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  5112. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  5113. #define TIM_CR1_UDIS_Pos (1U)
  5114. #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  5115. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  5116. #define TIM_CR1_URS_Pos (2U)
  5117. #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  5118. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  5119. #define TIM_CR1_OPM_Pos (3U)
  5120. #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  5121. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  5122. #define TIM_CR1_DIR_Pos (4U)
  5123. #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  5124. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  5125. #define TIM_CR1_CMS_Pos (5U)
  5126. #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  5127. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  5128. #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  5129. #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  5130. #define TIM_CR1_ARPE_Pos (7U)
  5131. #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  5132. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  5133. #define TIM_CR1_CKD_Pos (8U)
  5134. #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  5135. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  5136. #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  5137. #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  5138. /******************* Bit definition for TIM_CR2 register ********************/
  5139. #define TIM_CR2_CCDS_Pos (3U)
  5140. #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  5141. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  5142. #define TIM_CR2_MMS_Pos (4U)
  5143. #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  5144. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  5145. #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  5146. #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  5147. #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  5148. #define TIM_CR2_TI1S_Pos (7U)
  5149. #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  5150. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  5151. /******************* Bit definition for TIM_SMCR register *******************/
  5152. #define TIM_SMCR_SMS_Pos (0U)
  5153. #define TIM_SMCR_SMS_Msk (0x7U << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */
  5154. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  5155. #define TIM_SMCR_SMS_0 (0x1U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  5156. #define TIM_SMCR_SMS_1 (0x2U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  5157. #define TIM_SMCR_SMS_2 (0x4U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  5158. #define TIM_SMCR_OCCS_Pos (3U)
  5159. #define TIM_SMCR_OCCS_Msk (0x1U << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
  5160. #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
  5161. #define TIM_SMCR_TS_Pos (4U)
  5162. #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
  5163. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  5164. #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  5165. #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  5166. #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  5167. #define TIM_SMCR_MSM_Pos (7U)
  5168. #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  5169. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  5170. #define TIM_SMCR_ETF_Pos (8U)
  5171. #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  5172. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  5173. #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  5174. #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  5175. #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  5176. #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  5177. #define TIM_SMCR_ETPS_Pos (12U)
  5178. #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  5179. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  5180. #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  5181. #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  5182. #define TIM_SMCR_ECE_Pos (14U)
  5183. #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  5184. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  5185. #define TIM_SMCR_ETP_Pos (15U)
  5186. #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  5187. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  5188. /******************* Bit definition for TIM_DIER register *******************/
  5189. #define TIM_DIER_UIE_Pos (0U)
  5190. #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  5191. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  5192. #define TIM_DIER_CC1IE_Pos (1U)
  5193. #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  5194. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  5195. #define TIM_DIER_CC2IE_Pos (2U)
  5196. #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  5197. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  5198. #define TIM_DIER_CC3IE_Pos (3U)
  5199. #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  5200. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  5201. #define TIM_DIER_CC4IE_Pos (4U)
  5202. #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  5203. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  5204. #define TIM_DIER_TIE_Pos (6U)
  5205. #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  5206. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  5207. #define TIM_DIER_UDE_Pos (8U)
  5208. #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  5209. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  5210. #define TIM_DIER_CC1DE_Pos (9U)
  5211. #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  5212. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  5213. #define TIM_DIER_CC2DE_Pos (10U)
  5214. #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  5215. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  5216. #define TIM_DIER_CC3DE_Pos (11U)
  5217. #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  5218. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  5219. #define TIM_DIER_CC4DE_Pos (12U)
  5220. #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  5221. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  5222. #define TIM_DIER_COMDE ((uint16_t)0x2000U) /*!<COM DMA request enable */
  5223. #define TIM_DIER_TDE_Pos (14U)
  5224. #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  5225. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  5226. /******************** Bit definition for TIM_SR register ********************/
  5227. #define TIM_SR_UIF_Pos (0U)
  5228. #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  5229. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  5230. #define TIM_SR_CC1IF_Pos (1U)
  5231. #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  5232. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  5233. #define TIM_SR_CC2IF_Pos (2U)
  5234. #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  5235. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  5236. #define TIM_SR_CC3IF_Pos (3U)
  5237. #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  5238. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  5239. #define TIM_SR_CC4IF_Pos (4U)
  5240. #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  5241. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  5242. #define TIM_SR_TIF_Pos (6U)
  5243. #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  5244. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  5245. #define TIM_SR_CC1OF_Pos (9U)
  5246. #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  5247. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  5248. #define TIM_SR_CC2OF_Pos (10U)
  5249. #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  5250. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  5251. #define TIM_SR_CC3OF_Pos (11U)
  5252. #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  5253. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  5254. #define TIM_SR_CC4OF_Pos (12U)
  5255. #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  5256. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  5257. /******************* Bit definition for TIM_EGR register ********************/
  5258. #define TIM_EGR_UG_Pos (0U)
  5259. #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  5260. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  5261. #define TIM_EGR_CC1G_Pos (1U)
  5262. #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  5263. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  5264. #define TIM_EGR_CC2G_Pos (2U)
  5265. #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  5266. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  5267. #define TIM_EGR_CC3G_Pos (3U)
  5268. #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  5269. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  5270. #define TIM_EGR_CC4G_Pos (4U)
  5271. #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  5272. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  5273. #define TIM_EGR_TG_Pos (6U)
  5274. #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  5275. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  5276. /****************** Bit definition for TIM_CCMR1 register *******************/
  5277. #define TIM_CCMR1_CC1S_Pos (0U)
  5278. #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  5279. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  5280. #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  5281. #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  5282. #define TIM_CCMR1_OC1FE_Pos (2U)
  5283. #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  5284. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  5285. #define TIM_CCMR1_OC1PE_Pos (3U)
  5286. #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  5287. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  5288. #define TIM_CCMR1_OC1M_Pos (4U)
  5289. #define TIM_CCMR1_OC1M_Msk (0x7U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */
  5290. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  5291. #define TIM_CCMR1_OC1M_0 (0x1U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  5292. #define TIM_CCMR1_OC1M_1 (0x2U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  5293. #define TIM_CCMR1_OC1M_2 (0x4U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  5294. #define TIM_CCMR1_OC1CE_Pos (7U)
  5295. #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  5296. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
  5297. #define TIM_CCMR1_CC2S_Pos (8U)
  5298. #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  5299. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  5300. #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  5301. #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  5302. #define TIM_CCMR1_OC2FE_Pos (10U)
  5303. #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  5304. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  5305. #define TIM_CCMR1_OC2PE_Pos (11U)
  5306. #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  5307. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  5308. #define TIM_CCMR1_OC2M_Pos (12U)
  5309. #define TIM_CCMR1_OC2M_Msk (0x7U << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */
  5310. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  5311. #define TIM_CCMR1_OC2M_0 (0x1U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  5312. #define TIM_CCMR1_OC2M_1 (0x2U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  5313. #define TIM_CCMR1_OC2M_2 (0x4U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  5314. #define TIM_CCMR1_OC2CE_Pos (15U)
  5315. #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  5316. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  5317. /*----------------------------------------------------------------------------*/
  5318. #define TIM_CCMR1_IC1PSC_Pos (2U)
  5319. #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  5320. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  5321. #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  5322. #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  5323. #define TIM_CCMR1_IC1F_Pos (4U)
  5324. #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  5325. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  5326. #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  5327. #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  5328. #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  5329. #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  5330. #define TIM_CCMR1_IC2PSC_Pos (10U)
  5331. #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  5332. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  5333. #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  5334. #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  5335. #define TIM_CCMR1_IC2F_Pos (12U)
  5336. #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  5337. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  5338. #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  5339. #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  5340. #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  5341. #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  5342. /****************** Bit definition for TIM_CCMR2 register *******************/
  5343. #define TIM_CCMR2_CC3S_Pos (0U)
  5344. #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  5345. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  5346. #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  5347. #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  5348. #define TIM_CCMR2_OC3FE_Pos (2U)
  5349. #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  5350. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  5351. #define TIM_CCMR2_OC3PE_Pos (3U)
  5352. #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  5353. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  5354. #define TIM_CCMR2_OC3M_Pos (4U)
  5355. #define TIM_CCMR2_OC3M_Msk (0x7U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */
  5356. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  5357. #define TIM_CCMR2_OC3M_0 (0x1U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  5358. #define TIM_CCMR2_OC3M_1 (0x2U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  5359. #define TIM_CCMR2_OC3M_2 (0x4U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  5360. #define TIM_CCMR2_OC3CE_Pos (7U)
  5361. #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  5362. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  5363. #define TIM_CCMR2_CC4S_Pos (8U)
  5364. #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  5365. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  5366. #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  5367. #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  5368. #define TIM_CCMR2_OC4FE_Pos (10U)
  5369. #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  5370. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  5371. #define TIM_CCMR2_OC4PE_Pos (11U)
  5372. #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  5373. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  5374. #define TIM_CCMR2_OC4M_Pos (12U)
  5375. #define TIM_CCMR2_OC4M_Msk (0x7U << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */
  5376. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  5377. #define TIM_CCMR2_OC4M_0 (0x1U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  5378. #define TIM_CCMR2_OC4M_1 (0x2U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  5379. #define TIM_CCMR2_OC4M_2 (0x4U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  5380. #define TIM_CCMR2_OC4CE_Pos (15U)
  5381. #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  5382. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  5383. /*----------------------------------------------------------------------------*/
  5384. #define TIM_CCMR2_IC3PSC_Pos (2U)
  5385. #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  5386. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  5387. #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  5388. #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  5389. #define TIM_CCMR2_IC3F_Pos (4U)
  5390. #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  5391. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  5392. #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  5393. #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  5394. #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  5395. #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  5396. #define TIM_CCMR2_IC4PSC_Pos (10U)
  5397. #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  5398. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  5399. #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  5400. #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  5401. #define TIM_CCMR2_IC4F_Pos (12U)
  5402. #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  5403. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  5404. #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  5405. #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  5406. #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  5407. #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  5408. /******************* Bit definition for TIM_CCER register *******************/
  5409. #define TIM_CCER_CC1E_Pos (0U)
  5410. #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  5411. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  5412. #define TIM_CCER_CC1P_Pos (1U)
  5413. #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  5414. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  5415. #define TIM_CCER_CC1NP_Pos (3U)
  5416. #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  5417. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  5418. #define TIM_CCER_CC2E_Pos (4U)
  5419. #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  5420. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  5421. #define TIM_CCER_CC2P_Pos (5U)
  5422. #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  5423. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  5424. #define TIM_CCER_CC2NP_Pos (7U)
  5425. #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  5426. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  5427. #define TIM_CCER_CC3E_Pos (8U)
  5428. #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  5429. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  5430. #define TIM_CCER_CC3P_Pos (9U)
  5431. #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  5432. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  5433. #define TIM_CCER_CC3NP_Pos (11U)
  5434. #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  5435. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  5436. #define TIM_CCER_CC4E_Pos (12U)
  5437. #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  5438. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  5439. #define TIM_CCER_CC4P_Pos (13U)
  5440. #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  5441. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  5442. #define TIM_CCER_CC4NP_Pos (15U)
  5443. #define TIM_CCER_CC4NP_Msk (0x1U << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  5444. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  5445. /******************* Bit definition for TIM_CNT register ********************/
  5446. #define TIM_CNT_CNT_Pos (0U)
  5447. #define TIM_CNT_CNT_Msk (0xFFFFFFFFU << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  5448. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  5449. /******************* Bit definition for TIM_PSC register ********************/
  5450. #define TIM_PSC_PSC_Pos (0U)
  5451. #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  5452. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  5453. /******************* Bit definition for TIM_ARR register ********************/
  5454. #define TIM_ARR_ARR_Pos (0U)
  5455. #define TIM_ARR_ARR_Msk (0xFFFFFFFFU << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  5456. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
  5457. /******************* Bit definition for TIM_CCR1 register *******************/
  5458. #define TIM_CCR1_CCR1_Pos (0U)
  5459. #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  5460. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  5461. /******************* Bit definition for TIM_CCR2 register *******************/
  5462. #define TIM_CCR2_CCR2_Pos (0U)
  5463. #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  5464. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  5465. /******************* Bit definition for TIM_CCR3 register *******************/
  5466. #define TIM_CCR3_CCR3_Pos (0U)
  5467. #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  5468. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  5469. /******************* Bit definition for TIM_CCR4 register *******************/
  5470. #define TIM_CCR4_CCR4_Pos (0U)
  5471. #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  5472. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  5473. /******************* Bit definition for TIM_DCR register ********************/
  5474. #define TIM_DCR_DBA_Pos (0U)
  5475. #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  5476. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  5477. #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
  5478. #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
  5479. #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
  5480. #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
  5481. #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
  5482. #define TIM_DCR_DBL_Pos (8U)
  5483. #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  5484. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  5485. #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
  5486. #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
  5487. #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
  5488. #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
  5489. #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
  5490. /******************* Bit definition for TIM_DMAR register *******************/
  5491. #define TIM_DMAR_DMAB_Pos (0U)
  5492. #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
  5493. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  5494. /******************* Bit definition for TIM_OR register *********************/
  5495. #define TIM_OR_TI1RMP_Pos (0U)
  5496. #define TIM_OR_TI1RMP_Msk (0x3U << TIM_OR_TI1RMP_Pos) /*!< 0x00000003 */
  5497. #define TIM_OR_TI1RMP TIM_OR_TI1RMP_Msk /*!<TI1_RMP[1:0] bits (TIM Input 1 remap) */
  5498. #define TIM_OR_TI1RMP_0 (0x1U << TIM_OR_TI1RMP_Pos) /*!< 0x00000001 */
  5499. #define TIM_OR_TI1RMP_1 (0x2U << TIM_OR_TI1RMP_Pos) /*!< 0x00000002 */
  5500. #define TIM_OR_ETR_RMP_Pos (2U)
  5501. #define TIM_OR_ETR_RMP_Msk (0x1U << TIM_OR_ETR_RMP_Pos) /*!< 0x00000004 */
  5502. #define TIM_OR_ETR_RMP TIM_OR_ETR_RMP_Msk /*!<ETR_RMP bit (TIM10/11 ETR remap)*/
  5503. #define TIM_OR_TI1_RMP_RI_Pos (3U)
  5504. #define TIM_OR_TI1_RMP_RI_Msk (0x1U << TIM_OR_TI1_RMP_RI_Pos) /*!< 0x00000008 */
  5505. #define TIM_OR_TI1_RMP_RI TIM_OR_TI1_RMP_RI_Msk /*!<TI1_RMP_RI bit (TIM10/11 Input 1 remap for Routing interface) */
  5506. /******************************************************************************/
  5507. /* */
  5508. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  5509. /* */
  5510. /******************************************************************************/
  5511. /******************* Bit definition for USART_SR register *******************/
  5512. #define USART_SR_PE_Pos (0U)
  5513. #define USART_SR_PE_Msk (0x1U << USART_SR_PE_Pos) /*!< 0x00000001 */
  5514. #define USART_SR_PE USART_SR_PE_Msk /*!< Parity Error */
  5515. #define USART_SR_FE_Pos (1U)
  5516. #define USART_SR_FE_Msk (0x1U << USART_SR_FE_Pos) /*!< 0x00000002 */
  5517. #define USART_SR_FE USART_SR_FE_Msk /*!< Framing Error */
  5518. #define USART_SR_NE_Pos (2U)
  5519. #define USART_SR_NE_Msk (0x1U << USART_SR_NE_Pos) /*!< 0x00000004 */
  5520. #define USART_SR_NE USART_SR_NE_Msk /*!< Noise Error Flag */
  5521. #define USART_SR_ORE_Pos (3U)
  5522. #define USART_SR_ORE_Msk (0x1U << USART_SR_ORE_Pos) /*!< 0x00000008 */
  5523. #define USART_SR_ORE USART_SR_ORE_Msk /*!< OverRun Error */
  5524. #define USART_SR_IDLE_Pos (4U)
  5525. #define USART_SR_IDLE_Msk (0x1U << USART_SR_IDLE_Pos) /*!< 0x00000010 */
  5526. #define USART_SR_IDLE USART_SR_IDLE_Msk /*!< IDLE line detected */
  5527. #define USART_SR_RXNE_Pos (5U)
  5528. #define USART_SR_RXNE_Msk (0x1U << USART_SR_RXNE_Pos) /*!< 0x00000020 */
  5529. #define USART_SR_RXNE USART_SR_RXNE_Msk /*!< Read Data Register Not Empty */
  5530. #define USART_SR_TC_Pos (6U)
  5531. #define USART_SR_TC_Msk (0x1U << USART_SR_TC_Pos) /*!< 0x00000040 */
  5532. #define USART_SR_TC USART_SR_TC_Msk /*!< Transmission Complete */
  5533. #define USART_SR_TXE_Pos (7U)
  5534. #define USART_SR_TXE_Msk (0x1U << USART_SR_TXE_Pos) /*!< 0x00000080 */
  5535. #define USART_SR_TXE USART_SR_TXE_Msk /*!< Transmit Data Register Empty */
  5536. #define USART_SR_LBD_Pos (8U)
  5537. #define USART_SR_LBD_Msk (0x1U << USART_SR_LBD_Pos) /*!< 0x00000100 */
  5538. #define USART_SR_LBD USART_SR_LBD_Msk /*!< LIN Break Detection Flag */
  5539. #define USART_SR_CTS_Pos (9U)
  5540. #define USART_SR_CTS_Msk (0x1U << USART_SR_CTS_Pos) /*!< 0x00000200 */
  5541. #define USART_SR_CTS USART_SR_CTS_Msk /*!< CTS Flag */
  5542. /******************* Bit definition for USART_DR register *******************/
  5543. #define USART_DR_DR_Pos (0U)
  5544. #define USART_DR_DR_Msk (0x1FFU << USART_DR_DR_Pos) /*!< 0x000001FF */
  5545. #define USART_DR_DR USART_DR_DR_Msk /*!< Data value */
  5546. /****************** Bit definition for USART_BRR register *******************/
  5547. #define USART_BRR_DIV_FRACTION_Pos (0U)
  5548. #define USART_BRR_DIV_FRACTION_Msk (0xFU << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */
  5549. #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */
  5550. #define USART_BRR_DIV_MANTISSA_Pos (4U)
  5551. #define USART_BRR_DIV_MANTISSA_Msk (0xFFFU << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */
  5552. #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */
  5553. /****************** Bit definition for USART_CR1 register *******************/
  5554. #define USART_CR1_SBK_Pos (0U)
  5555. #define USART_CR1_SBK_Msk (0x1U << USART_CR1_SBK_Pos) /*!< 0x00000001 */
  5556. #define USART_CR1_SBK USART_CR1_SBK_Msk /*!< Send Break */
  5557. #define USART_CR1_RWU_Pos (1U)
  5558. #define USART_CR1_RWU_Msk (0x1U << USART_CR1_RWU_Pos) /*!< 0x00000002 */
  5559. #define USART_CR1_RWU USART_CR1_RWU_Msk /*!< Receiver wakeup */
  5560. #define USART_CR1_RE_Pos (2U)
  5561. #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */
  5562. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  5563. #define USART_CR1_TE_Pos (3U)
  5564. #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */
  5565. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  5566. #define USART_CR1_IDLEIE_Pos (4U)
  5567. #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  5568. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  5569. #define USART_CR1_RXNEIE_Pos (5U)
  5570. #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  5571. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
  5572. #define USART_CR1_TCIE_Pos (6U)
  5573. #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  5574. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  5575. #define USART_CR1_TXEIE_Pos (7U)
  5576. #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  5577. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< PE Interrupt Enable */
  5578. #define USART_CR1_PEIE_Pos (8U)
  5579. #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  5580. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  5581. #define USART_CR1_PS_Pos (9U)
  5582. #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */
  5583. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  5584. #define USART_CR1_PCE_Pos (10U)
  5585. #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  5586. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  5587. #define USART_CR1_WAKE_Pos (11U)
  5588. #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  5589. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Wakeup method */
  5590. #define USART_CR1_M_Pos (12U)
  5591. #define USART_CR1_M_Msk (0x1U << USART_CR1_M_Pos) /*!< 0x00001000 */
  5592. #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
  5593. #define USART_CR1_UE_Pos (13U)
  5594. #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00002000 */
  5595. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  5596. #define USART_CR1_OVER8_Pos (15U)
  5597. #define USART_CR1_OVER8_Msk (0x1U << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
  5598. #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit mode */
  5599. /****************** Bit definition for USART_CR2 register *******************/
  5600. #define USART_CR2_ADD_Pos (0U)
  5601. #define USART_CR2_ADD_Msk (0xFU << USART_CR2_ADD_Pos) /*!< 0x0000000F */
  5602. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  5603. #define USART_CR2_LBDL_Pos (5U)
  5604. #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  5605. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  5606. #define USART_CR2_LBDIE_Pos (6U)
  5607. #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  5608. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  5609. #define USART_CR2_LBCL_Pos (8U)
  5610. #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  5611. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  5612. #define USART_CR2_CPHA_Pos (9U)
  5613. #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  5614. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  5615. #define USART_CR2_CPOL_Pos (10U)
  5616. #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  5617. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  5618. #define USART_CR2_CLKEN_Pos (11U)
  5619. #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  5620. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  5621. #define USART_CR2_STOP_Pos (12U)
  5622. #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  5623. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  5624. #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  5625. #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  5626. #define USART_CR2_LINEN_Pos (14U)
  5627. #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  5628. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  5629. /****************** Bit definition for USART_CR3 register *******************/
  5630. #define USART_CR3_EIE_Pos (0U)
  5631. #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  5632. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  5633. #define USART_CR3_IREN_Pos (1U)
  5634. #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  5635. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  5636. #define USART_CR3_IRLP_Pos (2U)
  5637. #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  5638. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  5639. #define USART_CR3_HDSEL_Pos (3U)
  5640. #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  5641. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  5642. #define USART_CR3_NACK_Pos (4U)
  5643. #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  5644. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< Smartcard NACK enable */
  5645. #define USART_CR3_SCEN_Pos (5U)
  5646. #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  5647. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< Smartcard mode enable */
  5648. #define USART_CR3_DMAR_Pos (6U)
  5649. #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  5650. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  5651. #define USART_CR3_DMAT_Pos (7U)
  5652. #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  5653. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  5654. #define USART_CR3_RTSE_Pos (8U)
  5655. #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  5656. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  5657. #define USART_CR3_CTSE_Pos (9U)
  5658. #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  5659. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  5660. #define USART_CR3_CTSIE_Pos (10U)
  5661. #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  5662. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  5663. #define USART_CR3_ONEBIT_Pos (11U)
  5664. #define USART_CR3_ONEBIT_Msk (0x1U << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
  5665. #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
  5666. /****************** Bit definition for USART_GTPR register ******************/
  5667. #define USART_GTPR_PSC_Pos (0U)
  5668. #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  5669. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  5670. #define USART_GTPR_PSC_0 (0x01U << USART_GTPR_PSC_Pos) /*!< 0x00000001 */
  5671. #define USART_GTPR_PSC_1 (0x02U << USART_GTPR_PSC_Pos) /*!< 0x00000002 */
  5672. #define USART_GTPR_PSC_2 (0x04U << USART_GTPR_PSC_Pos) /*!< 0x00000004 */
  5673. #define USART_GTPR_PSC_3 (0x08U << USART_GTPR_PSC_Pos) /*!< 0x00000008 */
  5674. #define USART_GTPR_PSC_4 (0x10U << USART_GTPR_PSC_Pos) /*!< 0x00000010 */
  5675. #define USART_GTPR_PSC_5 (0x20U << USART_GTPR_PSC_Pos) /*!< 0x00000020 */
  5676. #define USART_GTPR_PSC_6 (0x40U << USART_GTPR_PSC_Pos) /*!< 0x00000040 */
  5677. #define USART_GTPR_PSC_7 (0x80U << USART_GTPR_PSC_Pos) /*!< 0x00000080 */
  5678. #define USART_GTPR_GT_Pos (8U)
  5679. #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  5680. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< Guard time value */
  5681. /******************************************************************************/
  5682. /* */
  5683. /* Universal Serial Bus (USB) */
  5684. /* */
  5685. /******************************************************************************/
  5686. /*!<Endpoint-specific registers */
  5687. #define USB_EP0R USB_BASE /*!< endpoint 0 register address */
  5688. #define USB_EP1R (USB_BASE + 0x00000004U) /*!< endpoint 1 register address */
  5689. #define USB_EP2R (USB_BASE + 0x00000008U) /*!< endpoint 2 register address */
  5690. #define USB_EP3R (USB_BASE + 0x0000000CU) /*!< endpoint 3 register address */
  5691. #define USB_EP4R (USB_BASE + 0x00000010U) /*!< endpoint 4 register address */
  5692. #define USB_EP5R (USB_BASE + 0x00000014U) /*!< endpoint 5 register address */
  5693. #define USB_EP6R (USB_BASE + 0x00000018U) /*!< endpoint 6 register address */
  5694. #define USB_EP7R (USB_BASE + 0x0000001CU) /*!< endpoint 7 register address */
  5695. /* bit positions */
  5696. #define USB_EP_CTR_RX_Pos (15U)
  5697. #define USB_EP_CTR_RX_Msk (0x1U << USB_EP_CTR_RX_Pos) /*!< 0x00008000 */
  5698. #define USB_EP_CTR_RX USB_EP_CTR_RX_Msk /*!< EndPoint Correct TRansfer RX */
  5699. #define USB_EP_DTOG_RX_Pos (14U)
  5700. #define USB_EP_DTOG_RX_Msk (0x1U << USB_EP_DTOG_RX_Pos) /*!< 0x00004000 */
  5701. #define USB_EP_DTOG_RX USB_EP_DTOG_RX_Msk /*!< EndPoint Data TOGGLE RX */
  5702. #define USB_EPRX_STAT_Pos (12U)
  5703. #define USB_EPRX_STAT_Msk (0x3U << USB_EPRX_STAT_Pos) /*!< 0x00003000 */
  5704. #define USB_EPRX_STAT USB_EPRX_STAT_Msk /*!< EndPoint RX STATus bit field */
  5705. #define USB_EP_SETUP_Pos (11U)
  5706. #define USB_EP_SETUP_Msk (0x1U << USB_EP_SETUP_Pos) /*!< 0x00000800 */
  5707. #define USB_EP_SETUP USB_EP_SETUP_Msk /*!< EndPoint SETUP */
  5708. #define USB_EP_T_FIELD_Pos (9U)
  5709. #define USB_EP_T_FIELD_Msk (0x3U << USB_EP_T_FIELD_Pos) /*!< 0x00000600 */
  5710. #define USB_EP_T_FIELD USB_EP_T_FIELD_Msk /*!< EndPoint TYPE */
  5711. #define USB_EP_KIND_Pos (8U)
  5712. #define USB_EP_KIND_Msk (0x1U << USB_EP_KIND_Pos) /*!< 0x00000100 */
  5713. #define USB_EP_KIND USB_EP_KIND_Msk /*!< EndPoint KIND */
  5714. #define USB_EP_CTR_TX_Pos (7U)
  5715. #define USB_EP_CTR_TX_Msk (0x1U << USB_EP_CTR_TX_Pos) /*!< 0x00000080 */
  5716. #define USB_EP_CTR_TX USB_EP_CTR_TX_Msk /*!< EndPoint Correct TRansfer TX */
  5717. #define USB_EP_DTOG_TX_Pos (6U)
  5718. #define USB_EP_DTOG_TX_Msk (0x1U << USB_EP_DTOG_TX_Pos) /*!< 0x00000040 */
  5719. #define USB_EP_DTOG_TX USB_EP_DTOG_TX_Msk /*!< EndPoint Data TOGGLE TX */
  5720. #define USB_EPTX_STAT_Pos (4U)
  5721. #define USB_EPTX_STAT_Msk (0x3U << USB_EPTX_STAT_Pos) /*!< 0x00000030 */
  5722. #define USB_EPTX_STAT USB_EPTX_STAT_Msk /*!< EndPoint TX STATus bit field */
  5723. #define USB_EPADDR_FIELD_Pos (0U)
  5724. #define USB_EPADDR_FIELD_Msk (0xFU << USB_EPADDR_FIELD_Pos) /*!< 0x0000000F */
  5725. #define USB_EPADDR_FIELD USB_EPADDR_FIELD_Msk /*!< EndPoint ADDRess FIELD */
  5726. /* EndPoint REGister MASK (no toggle fields) */
  5727. #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD)
  5728. /*!< EP_TYPE[1:0] EndPoint TYPE */
  5729. #define USB_EP_TYPE_MASK_Pos (9U)
  5730. #define USB_EP_TYPE_MASK_Msk (0x3U << USB_EP_TYPE_MASK_Pos) /*!< 0x00000600 */
  5731. #define USB_EP_TYPE_MASK USB_EP_TYPE_MASK_Msk /*!< EndPoint TYPE Mask */
  5732. #define USB_EP_BULK (0x00000000U) /*!< EndPoint BULK */
  5733. #define USB_EP_CONTROL (0x00000200U) /*!< EndPoint CONTROL */
  5734. #define USB_EP_ISOCHRONOUS (0x00000400U) /*!< EndPoint ISOCHRONOUS */
  5735. #define USB_EP_INTERRUPT (0x00000600U) /*!< EndPoint INTERRUPT */
  5736. #define USB_EP_T_MASK (~USB_EP_T_FIELD & USB_EPREG_MASK)
  5737. #define USB_EPKIND_MASK (~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */
  5738. /*!< STAT_TX[1:0] STATus for TX transfer */
  5739. #define USB_EP_TX_DIS (0x00000000U) /*!< EndPoint TX DISabled */
  5740. #define USB_EP_TX_STALL (0x00000010U) /*!< EndPoint TX STALLed */
  5741. #define USB_EP_TX_NAK (0x00000020U) /*!< EndPoint TX NAKed */
  5742. #define USB_EP_TX_VALID (0x00000030U) /*!< EndPoint TX VALID */
  5743. #define USB_EPTX_DTOG1 (0x00000010U) /*!< EndPoint TX Data TOGgle bit1 */
  5744. #define USB_EPTX_DTOG2 (0x00000020U) /*!< EndPoint TX Data TOGgle bit2 */
  5745. #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK)
  5746. /*!< STAT_RX[1:0] STATus for RX transfer */
  5747. #define USB_EP_RX_DIS (0x00000000U) /*!< EndPoint RX DISabled */
  5748. #define USB_EP_RX_STALL (0x00001000U) /*!< EndPoint RX STALLed */
  5749. #define USB_EP_RX_NAK (0x00002000U) /*!< EndPoint RX NAKed */
  5750. #define USB_EP_RX_VALID (0x00003000U) /*!< EndPoint RX VALID */
  5751. #define USB_EPRX_DTOG1 (0x00001000U) /*!< EndPoint RX Data TOGgle bit1 */
  5752. #define USB_EPRX_DTOG2 (0x00002000U) /*!< EndPoint RX Data TOGgle bit1 */
  5753. #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK)
  5754. /******************* Bit definition for USB_EP0R register *******************/
  5755. #define USB_EP0R_EA_Pos (0U)
  5756. #define USB_EP0R_EA_Msk (0xFU << USB_EP0R_EA_Pos) /*!< 0x0000000F */
  5757. #define USB_EP0R_EA USB_EP0R_EA_Msk /*!<Endpoint Address */
  5758. #define USB_EP0R_STAT_TX_Pos (4U)
  5759. #define USB_EP0R_STAT_TX_Msk (0x3U << USB_EP0R_STAT_TX_Pos) /*!< 0x00000030 */
  5760. #define USB_EP0R_STAT_TX USB_EP0R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  5761. #define USB_EP0R_STAT_TX_0 (0x1U << USB_EP0R_STAT_TX_Pos) /*!< 0x00000010 */
  5762. #define USB_EP0R_STAT_TX_1 (0x2U << USB_EP0R_STAT_TX_Pos) /*!< 0x00000020 */
  5763. #define USB_EP0R_DTOG_TX_Pos (6U)
  5764. #define USB_EP0R_DTOG_TX_Msk (0x1U << USB_EP0R_DTOG_TX_Pos) /*!< 0x00000040 */
  5765. #define USB_EP0R_DTOG_TX USB_EP0R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */
  5766. #define USB_EP0R_CTR_TX_Pos (7U)
  5767. #define USB_EP0R_CTR_TX_Msk (0x1U << USB_EP0R_CTR_TX_Pos) /*!< 0x00000080 */
  5768. #define USB_EP0R_CTR_TX USB_EP0R_CTR_TX_Msk /*!<Correct Transfer for transmission */
  5769. #define USB_EP0R_EP_KIND_Pos (8U)
  5770. #define USB_EP0R_EP_KIND_Msk (0x1U << USB_EP0R_EP_KIND_Pos) /*!< 0x00000100 */
  5771. #define USB_EP0R_EP_KIND USB_EP0R_EP_KIND_Msk /*!<Endpoint Kind */
  5772. #define USB_EP0R_EP_TYPE_Pos (9U)
  5773. #define USB_EP0R_EP_TYPE_Msk (0x3U << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000600 */
  5774. #define USB_EP0R_EP_TYPE USB_EP0R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */
  5775. #define USB_EP0R_EP_TYPE_0 (0x1U << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000200 */
  5776. #define USB_EP0R_EP_TYPE_1 (0x2U << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000400 */
  5777. #define USB_EP0R_SETUP_Pos (11U)
  5778. #define USB_EP0R_SETUP_Msk (0x1U << USB_EP0R_SETUP_Pos) /*!< 0x00000800 */
  5779. #define USB_EP0R_SETUP USB_EP0R_SETUP_Msk /*!<Setup transaction completed */
  5780. #define USB_EP0R_STAT_RX_Pos (12U)
  5781. #define USB_EP0R_STAT_RX_Msk (0x3U << USB_EP0R_STAT_RX_Pos) /*!< 0x00003000 */
  5782. #define USB_EP0R_STAT_RX USB_EP0R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */
  5783. #define USB_EP0R_STAT_RX_0 (0x1U << USB_EP0R_STAT_RX_Pos) /*!< 0x00001000 */
  5784. #define USB_EP0R_STAT_RX_1 (0x2U << USB_EP0R_STAT_RX_Pos) /*!< 0x00002000 */
  5785. #define USB_EP0R_DTOG_RX_Pos (14U)
  5786. #define USB_EP0R_DTOG_RX_Msk (0x1U << USB_EP0R_DTOG_RX_Pos) /*!< 0x00004000 */
  5787. #define USB_EP0R_DTOG_RX USB_EP0R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */
  5788. #define USB_EP0R_CTR_RX_Pos (15U)
  5789. #define USB_EP0R_CTR_RX_Msk (0x1U << USB_EP0R_CTR_RX_Pos) /*!< 0x00008000 */
  5790. #define USB_EP0R_CTR_RX USB_EP0R_CTR_RX_Msk /*!<Correct Transfer for reception */
  5791. /******************* Bit definition for USB_EP1R register *******************/
  5792. #define USB_EP1R_EA_Pos (0U)
  5793. #define USB_EP1R_EA_Msk (0xFU << USB_EP1R_EA_Pos) /*!< 0x0000000F */
  5794. #define USB_EP1R_EA USB_EP1R_EA_Msk /*!<Endpoint Address */
  5795. #define USB_EP1R_STAT_TX_Pos (4U)
  5796. #define USB_EP1R_STAT_TX_Msk (0x3U << USB_EP1R_STAT_TX_Pos) /*!< 0x00000030 */
  5797. #define USB_EP1R_STAT_TX USB_EP1R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  5798. #define USB_EP1R_STAT_TX_0 (0x1U << USB_EP1R_STAT_TX_Pos) /*!< 0x00000010 */
  5799. #define USB_EP1R_STAT_TX_1 (0x2U << USB_EP1R_STAT_TX_Pos) /*!< 0x00000020 */
  5800. #define USB_EP1R_DTOG_TX_Pos (6U)
  5801. #define USB_EP1R_DTOG_TX_Msk (0x1U << USB_EP1R_DTOG_TX_Pos) /*!< 0x00000040 */
  5802. #define USB_EP1R_DTOG_TX USB_EP1R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */
  5803. #define USB_EP1R_CTR_TX_Pos (7U)
  5804. #define USB_EP1R_CTR_TX_Msk (0x1U << USB_EP1R_CTR_TX_Pos) /*!< 0x00000080 */
  5805. #define USB_EP1R_CTR_TX USB_EP1R_CTR_TX_Msk /*!<Correct Transfer for transmission */
  5806. #define USB_EP1R_EP_KIND_Pos (8U)
  5807. #define USB_EP1R_EP_KIND_Msk (0x1U << USB_EP1R_EP_KIND_Pos) /*!< 0x00000100 */
  5808. #define USB_EP1R_EP_KIND USB_EP1R_EP_KIND_Msk /*!<Endpoint Kind */
  5809. #define USB_EP1R_EP_TYPE_Pos (9U)
  5810. #define USB_EP1R_EP_TYPE_Msk (0x3U << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000600 */
  5811. #define USB_EP1R_EP_TYPE USB_EP1R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */
  5812. #define USB_EP1R_EP_TYPE_0 (0x1U << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000200 */
  5813. #define USB_EP1R_EP_TYPE_1 (0x2U << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000400 */
  5814. #define USB_EP1R_SETUP_Pos (11U)
  5815. #define USB_EP1R_SETUP_Msk (0x1U << USB_EP1R_SETUP_Pos) /*!< 0x00000800 */
  5816. #define USB_EP1R_SETUP USB_EP1R_SETUP_Msk /*!<Setup transaction completed */
  5817. #define USB_EP1R_STAT_RX_Pos (12U)
  5818. #define USB_EP1R_STAT_RX_Msk (0x3U << USB_EP1R_STAT_RX_Pos) /*!< 0x00003000 */
  5819. #define USB_EP1R_STAT_RX USB_EP1R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */
  5820. #define USB_EP1R_STAT_RX_0 (0x1U << USB_EP1R_STAT_RX_Pos) /*!< 0x00001000 */
  5821. #define USB_EP1R_STAT_RX_1 (0x2U << USB_EP1R_STAT_RX_Pos) /*!< 0x00002000 */
  5822. #define USB_EP1R_DTOG_RX_Pos (14U)
  5823. #define USB_EP1R_DTOG_RX_Msk (0x1U << USB_EP1R_DTOG_RX_Pos) /*!< 0x00004000 */
  5824. #define USB_EP1R_DTOG_RX USB_EP1R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */
  5825. #define USB_EP1R_CTR_RX_Pos (15U)
  5826. #define USB_EP1R_CTR_RX_Msk (0x1U << USB_EP1R_CTR_RX_Pos) /*!< 0x00008000 */
  5827. #define USB_EP1R_CTR_RX USB_EP1R_CTR_RX_Msk /*!<Correct Transfer for reception */
  5828. /******************* Bit definition for USB_EP2R register *******************/
  5829. #define USB_EP2R_EA_Pos (0U)
  5830. #define USB_EP2R_EA_Msk (0xFU << USB_EP2R_EA_Pos) /*!< 0x0000000F */
  5831. #define USB_EP2R_EA USB_EP2R_EA_Msk /*!<Endpoint Address */
  5832. #define USB_EP2R_STAT_TX_Pos (4U)
  5833. #define USB_EP2R_STAT_TX_Msk (0x3U << USB_EP2R_STAT_TX_Pos) /*!< 0x00000030 */
  5834. #define USB_EP2R_STAT_TX USB_EP2R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  5835. #define USB_EP2R_STAT_TX_0 (0x1U << USB_EP2R_STAT_TX_Pos) /*!< 0x00000010 */
  5836. #define USB_EP2R_STAT_TX_1 (0x2U << USB_EP2R_STAT_TX_Pos) /*!< 0x00000020 */
  5837. #define USB_EP2R_DTOG_TX_Pos (6U)
  5838. #define USB_EP2R_DTOG_TX_Msk (0x1U << USB_EP2R_DTOG_TX_Pos) /*!< 0x00000040 */
  5839. #define USB_EP2R_DTOG_TX USB_EP2R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */
  5840. #define USB_EP2R_CTR_TX_Pos (7U)
  5841. #define USB_EP2R_CTR_TX_Msk (0x1U << USB_EP2R_CTR_TX_Pos) /*!< 0x00000080 */
  5842. #define USB_EP2R_CTR_TX USB_EP2R_CTR_TX_Msk /*!<Correct Transfer for transmission */
  5843. #define USB_EP2R_EP_KIND_Pos (8U)
  5844. #define USB_EP2R_EP_KIND_Msk (0x1U << USB_EP2R_EP_KIND_Pos) /*!< 0x00000100 */
  5845. #define USB_EP2R_EP_KIND USB_EP2R_EP_KIND_Msk /*!<Endpoint Kind */
  5846. #define USB_EP2R_EP_TYPE_Pos (9U)
  5847. #define USB_EP2R_EP_TYPE_Msk (0x3U << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000600 */
  5848. #define USB_EP2R_EP_TYPE USB_EP2R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */
  5849. #define USB_EP2R_EP_TYPE_0 (0x1U << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000200 */
  5850. #define USB_EP2R_EP_TYPE_1 (0x2U << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000400 */
  5851. #define USB_EP2R_SETUP_Pos (11U)
  5852. #define USB_EP2R_SETUP_Msk (0x1U << USB_EP2R_SETUP_Pos) /*!< 0x00000800 */
  5853. #define USB_EP2R_SETUP USB_EP2R_SETUP_Msk /*!<Setup transaction completed */
  5854. #define USB_EP2R_STAT_RX_Pos (12U)
  5855. #define USB_EP2R_STAT_RX_Msk (0x3U << USB_EP2R_STAT_RX_Pos) /*!< 0x00003000 */
  5856. #define USB_EP2R_STAT_RX USB_EP2R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */
  5857. #define USB_EP2R_STAT_RX_0 (0x1U << USB_EP2R_STAT_RX_Pos) /*!< 0x00001000 */
  5858. #define USB_EP2R_STAT_RX_1 (0x2U << USB_EP2R_STAT_RX_Pos) /*!< 0x00002000 */
  5859. #define USB_EP2R_DTOG_RX_Pos (14U)
  5860. #define USB_EP2R_DTOG_RX_Msk (0x1U << USB_EP2R_DTOG_RX_Pos) /*!< 0x00004000 */
  5861. #define USB_EP2R_DTOG_RX USB_EP2R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */
  5862. #define USB_EP2R_CTR_RX_Pos (15U)
  5863. #define USB_EP2R_CTR_RX_Msk (0x1U << USB_EP2R_CTR_RX_Pos) /*!< 0x00008000 */
  5864. #define USB_EP2R_CTR_RX USB_EP2R_CTR_RX_Msk /*!<Correct Transfer for reception */
  5865. /******************* Bit definition for USB_EP3R register *******************/
  5866. #define USB_EP3R_EA_Pos (0U)
  5867. #define USB_EP3R_EA_Msk (0xFU << USB_EP3R_EA_Pos) /*!< 0x0000000F */
  5868. #define USB_EP3R_EA USB_EP3R_EA_Msk /*!<Endpoint Address */
  5869. #define USB_EP3R_STAT_TX_Pos (4U)
  5870. #define USB_EP3R_STAT_TX_Msk (0x3U << USB_EP3R_STAT_TX_Pos) /*!< 0x00000030 */
  5871. #define USB_EP3R_STAT_TX USB_EP3R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  5872. #define USB_EP3R_STAT_TX_0 (0x1U << USB_EP3R_STAT_TX_Pos) /*!< 0x00000010 */
  5873. #define USB_EP3R_STAT_TX_1 (0x2U << USB_EP3R_STAT_TX_Pos) /*!< 0x00000020 */
  5874. #define USB_EP3R_DTOG_TX_Pos (6U)
  5875. #define USB_EP3R_DTOG_TX_Msk (0x1U << USB_EP3R_DTOG_TX_Pos) /*!< 0x00000040 */
  5876. #define USB_EP3R_DTOG_TX USB_EP3R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */
  5877. #define USB_EP3R_CTR_TX_Pos (7U)
  5878. #define USB_EP3R_CTR_TX_Msk (0x1U << USB_EP3R_CTR_TX_Pos) /*!< 0x00000080 */
  5879. #define USB_EP3R_CTR_TX USB_EP3R_CTR_TX_Msk /*!<Correct Transfer for transmission */
  5880. #define USB_EP3R_EP_KIND_Pos (8U)
  5881. #define USB_EP3R_EP_KIND_Msk (0x1U << USB_EP3R_EP_KIND_Pos) /*!< 0x00000100 */
  5882. #define USB_EP3R_EP_KIND USB_EP3R_EP_KIND_Msk /*!<Endpoint Kind */
  5883. #define USB_EP3R_EP_TYPE_Pos (9U)
  5884. #define USB_EP3R_EP_TYPE_Msk (0x3U << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000600 */
  5885. #define USB_EP3R_EP_TYPE USB_EP3R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */
  5886. #define USB_EP3R_EP_TYPE_0 (0x1U << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000200 */
  5887. #define USB_EP3R_EP_TYPE_1 (0x2U << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000400 */
  5888. #define USB_EP3R_SETUP_Pos (11U)
  5889. #define USB_EP3R_SETUP_Msk (0x1U << USB_EP3R_SETUP_Pos) /*!< 0x00000800 */
  5890. #define USB_EP3R_SETUP USB_EP3R_SETUP_Msk /*!<Setup transaction completed */
  5891. #define USB_EP3R_STAT_RX_Pos (12U)
  5892. #define USB_EP3R_STAT_RX_Msk (0x3U << USB_EP3R_STAT_RX_Pos) /*!< 0x00003000 */
  5893. #define USB_EP3R_STAT_RX USB_EP3R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */
  5894. #define USB_EP3R_STAT_RX_0 (0x1U << USB_EP3R_STAT_RX_Pos) /*!< 0x00001000 */
  5895. #define USB_EP3R_STAT_RX_1 (0x2U << USB_EP3R_STAT_RX_Pos) /*!< 0x00002000 */
  5896. #define USB_EP3R_DTOG_RX_Pos (14U)
  5897. #define USB_EP3R_DTOG_RX_Msk (0x1U << USB_EP3R_DTOG_RX_Pos) /*!< 0x00004000 */
  5898. #define USB_EP3R_DTOG_RX USB_EP3R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */
  5899. #define USB_EP3R_CTR_RX_Pos (15U)
  5900. #define USB_EP3R_CTR_RX_Msk (0x1U << USB_EP3R_CTR_RX_Pos) /*!< 0x00008000 */
  5901. #define USB_EP3R_CTR_RX USB_EP3R_CTR_RX_Msk /*!<Correct Transfer for reception */
  5902. /******************* Bit definition for USB_EP4R register *******************/
  5903. #define USB_EP4R_EA_Pos (0U)
  5904. #define USB_EP4R_EA_Msk (0xFU << USB_EP4R_EA_Pos) /*!< 0x0000000F */
  5905. #define USB_EP4R_EA USB_EP4R_EA_Msk /*!<Endpoint Address */
  5906. #define USB_EP4R_STAT_TX_Pos (4U)
  5907. #define USB_EP4R_STAT_TX_Msk (0x3U << USB_EP4R_STAT_TX_Pos) /*!< 0x00000030 */
  5908. #define USB_EP4R_STAT_TX USB_EP4R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  5909. #define USB_EP4R_STAT_TX_0 (0x1U << USB_EP4R_STAT_TX_Pos) /*!< 0x00000010 */
  5910. #define USB_EP4R_STAT_TX_1 (0x2U << USB_EP4R_STAT_TX_Pos) /*!< 0x00000020 */
  5911. #define USB_EP4R_DTOG_TX_Pos (6U)
  5912. #define USB_EP4R_DTOG_TX_Msk (0x1U << USB_EP4R_DTOG_TX_Pos) /*!< 0x00000040 */
  5913. #define USB_EP4R_DTOG_TX USB_EP4R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */
  5914. #define USB_EP4R_CTR_TX_Pos (7U)
  5915. #define USB_EP4R_CTR_TX_Msk (0x1U << USB_EP4R_CTR_TX_Pos) /*!< 0x00000080 */
  5916. #define USB_EP4R_CTR_TX USB_EP4R_CTR_TX_Msk /*!<Correct Transfer for transmission */
  5917. #define USB_EP4R_EP_KIND_Pos (8U)
  5918. #define USB_EP4R_EP_KIND_Msk (0x1U << USB_EP4R_EP_KIND_Pos) /*!< 0x00000100 */
  5919. #define USB_EP4R_EP_KIND USB_EP4R_EP_KIND_Msk /*!<Endpoint Kind */
  5920. #define USB_EP4R_EP_TYPE_Pos (9U)
  5921. #define USB_EP4R_EP_TYPE_Msk (0x3U << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000600 */
  5922. #define USB_EP4R_EP_TYPE USB_EP4R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */
  5923. #define USB_EP4R_EP_TYPE_0 (0x1U << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000200 */
  5924. #define USB_EP4R_EP_TYPE_1 (0x2U << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000400 */
  5925. #define USB_EP4R_SETUP_Pos (11U)
  5926. #define USB_EP4R_SETUP_Msk (0x1U << USB_EP4R_SETUP_Pos) /*!< 0x00000800 */
  5927. #define USB_EP4R_SETUP USB_EP4R_SETUP_Msk /*!<Setup transaction completed */
  5928. #define USB_EP4R_STAT_RX_Pos (12U)
  5929. #define USB_EP4R_STAT_RX_Msk (0x3U << USB_EP4R_STAT_RX_Pos) /*!< 0x00003000 */
  5930. #define USB_EP4R_STAT_RX USB_EP4R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */
  5931. #define USB_EP4R_STAT_RX_0 (0x1U << USB_EP4R_STAT_RX_Pos) /*!< 0x00001000 */
  5932. #define USB_EP4R_STAT_RX_1 (0x2U << USB_EP4R_STAT_RX_Pos) /*!< 0x00002000 */
  5933. #define USB_EP4R_DTOG_RX_Pos (14U)
  5934. #define USB_EP4R_DTOG_RX_Msk (0x1U << USB_EP4R_DTOG_RX_Pos) /*!< 0x00004000 */
  5935. #define USB_EP4R_DTOG_RX USB_EP4R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */
  5936. #define USB_EP4R_CTR_RX_Pos (15U)
  5937. #define USB_EP4R_CTR_RX_Msk (0x1U << USB_EP4R_CTR_RX_Pos) /*!< 0x00008000 */
  5938. #define USB_EP4R_CTR_RX USB_EP4R_CTR_RX_Msk /*!<Correct Transfer for reception */
  5939. /******************* Bit definition for USB_EP5R register *******************/
  5940. #define USB_EP5R_EA_Pos (0U)
  5941. #define USB_EP5R_EA_Msk (0xFU << USB_EP5R_EA_Pos) /*!< 0x0000000F */
  5942. #define USB_EP5R_EA USB_EP5R_EA_Msk /*!<Endpoint Address */
  5943. #define USB_EP5R_STAT_TX_Pos (4U)
  5944. #define USB_EP5R_STAT_TX_Msk (0x3U << USB_EP5R_STAT_TX_Pos) /*!< 0x00000030 */
  5945. #define USB_EP5R_STAT_TX USB_EP5R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  5946. #define USB_EP5R_STAT_TX_0 (0x1U << USB_EP5R_STAT_TX_Pos) /*!< 0x00000010 */
  5947. #define USB_EP5R_STAT_TX_1 (0x2U << USB_EP5R_STAT_TX_Pos) /*!< 0x00000020 */
  5948. #define USB_EP5R_DTOG_TX_Pos (6U)
  5949. #define USB_EP5R_DTOG_TX_Msk (0x1U << USB_EP5R_DTOG_TX_Pos) /*!< 0x00000040 */
  5950. #define USB_EP5R_DTOG_TX USB_EP5R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */
  5951. #define USB_EP5R_CTR_TX_Pos (7U)
  5952. #define USB_EP5R_CTR_TX_Msk (0x1U << USB_EP5R_CTR_TX_Pos) /*!< 0x00000080 */
  5953. #define USB_EP5R_CTR_TX USB_EP5R_CTR_TX_Msk /*!<Correct Transfer for transmission */
  5954. #define USB_EP5R_EP_KIND_Pos (8U)
  5955. #define USB_EP5R_EP_KIND_Msk (0x1U << USB_EP5R_EP_KIND_Pos) /*!< 0x00000100 */
  5956. #define USB_EP5R_EP_KIND USB_EP5R_EP_KIND_Msk /*!<Endpoint Kind */
  5957. #define USB_EP5R_EP_TYPE_Pos (9U)
  5958. #define USB_EP5R_EP_TYPE_Msk (0x3U << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000600 */
  5959. #define USB_EP5R_EP_TYPE USB_EP5R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */
  5960. #define USB_EP5R_EP_TYPE_0 (0x1U << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000200 */
  5961. #define USB_EP5R_EP_TYPE_1 (0x2U << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000400 */
  5962. #define USB_EP5R_SETUP_Pos (11U)
  5963. #define USB_EP5R_SETUP_Msk (0x1U << USB_EP5R_SETUP_Pos) /*!< 0x00000800 */
  5964. #define USB_EP5R_SETUP USB_EP5R_SETUP_Msk /*!<Setup transaction completed */
  5965. #define USB_EP5R_STAT_RX_Pos (12U)
  5966. #define USB_EP5R_STAT_RX_Msk (0x3U << USB_EP5R_STAT_RX_Pos) /*!< 0x00003000 */
  5967. #define USB_EP5R_STAT_RX USB_EP5R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */
  5968. #define USB_EP5R_STAT_RX_0 (0x1U << USB_EP5R_STAT_RX_Pos) /*!< 0x00001000 */
  5969. #define USB_EP5R_STAT_RX_1 (0x2U << USB_EP5R_STAT_RX_Pos) /*!< 0x00002000 */
  5970. #define USB_EP5R_DTOG_RX_Pos (14U)
  5971. #define USB_EP5R_DTOG_RX_Msk (0x1U << USB_EP5R_DTOG_RX_Pos) /*!< 0x00004000 */
  5972. #define USB_EP5R_DTOG_RX USB_EP5R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */
  5973. #define USB_EP5R_CTR_RX_Pos (15U)
  5974. #define USB_EP5R_CTR_RX_Msk (0x1U << USB_EP5R_CTR_RX_Pos) /*!< 0x00008000 */
  5975. #define USB_EP5R_CTR_RX USB_EP5R_CTR_RX_Msk /*!<Correct Transfer for reception */
  5976. /******************* Bit definition for USB_EP6R register *******************/
  5977. #define USB_EP6R_EA_Pos (0U)
  5978. #define USB_EP6R_EA_Msk (0xFU << USB_EP6R_EA_Pos) /*!< 0x0000000F */
  5979. #define USB_EP6R_EA USB_EP6R_EA_Msk /*!<Endpoint Address */
  5980. #define USB_EP6R_STAT_TX_Pos (4U)
  5981. #define USB_EP6R_STAT_TX_Msk (0x3U << USB_EP6R_STAT_TX_Pos) /*!< 0x00000030 */
  5982. #define USB_EP6R_STAT_TX USB_EP6R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  5983. #define USB_EP6R_STAT_TX_0 (0x1U << USB_EP6R_STAT_TX_Pos) /*!< 0x00000010 */
  5984. #define USB_EP6R_STAT_TX_1 (0x2U << USB_EP6R_STAT_TX_Pos) /*!< 0x00000020 */
  5985. #define USB_EP6R_DTOG_TX_Pos (6U)
  5986. #define USB_EP6R_DTOG_TX_Msk (0x1U << USB_EP6R_DTOG_TX_Pos) /*!< 0x00000040 */
  5987. #define USB_EP6R_DTOG_TX USB_EP6R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */
  5988. #define USB_EP6R_CTR_TX_Pos (7U)
  5989. #define USB_EP6R_CTR_TX_Msk (0x1U << USB_EP6R_CTR_TX_Pos) /*!< 0x00000080 */
  5990. #define USB_EP6R_CTR_TX USB_EP6R_CTR_TX_Msk /*!<Correct Transfer for transmission */
  5991. #define USB_EP6R_EP_KIND_Pos (8U)
  5992. #define USB_EP6R_EP_KIND_Msk (0x1U << USB_EP6R_EP_KIND_Pos) /*!< 0x00000100 */
  5993. #define USB_EP6R_EP_KIND USB_EP6R_EP_KIND_Msk /*!<Endpoint Kind */
  5994. #define USB_EP6R_EP_TYPE_Pos (9U)
  5995. #define USB_EP6R_EP_TYPE_Msk (0x3U << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000600 */
  5996. #define USB_EP6R_EP_TYPE USB_EP6R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */
  5997. #define USB_EP6R_EP_TYPE_0 (0x1U << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000200 */
  5998. #define USB_EP6R_EP_TYPE_1 (0x2U << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000400 */
  5999. #define USB_EP6R_SETUP_Pos (11U)
  6000. #define USB_EP6R_SETUP_Msk (0x1U << USB_EP6R_SETUP_Pos) /*!< 0x00000800 */
  6001. #define USB_EP6R_SETUP USB_EP6R_SETUP_Msk /*!<Setup transaction completed */
  6002. #define USB_EP6R_STAT_RX_Pos (12U)
  6003. #define USB_EP6R_STAT_RX_Msk (0x3U << USB_EP6R_STAT_RX_Pos) /*!< 0x00003000 */
  6004. #define USB_EP6R_STAT_RX USB_EP6R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */
  6005. #define USB_EP6R_STAT_RX_0 (0x1U << USB_EP6R_STAT_RX_Pos) /*!< 0x00001000 */
  6006. #define USB_EP6R_STAT_RX_1 (0x2U << USB_EP6R_STAT_RX_Pos) /*!< 0x00002000 */
  6007. #define USB_EP6R_DTOG_RX_Pos (14U)
  6008. #define USB_EP6R_DTOG_RX_Msk (0x1U << USB_EP6R_DTOG_RX_Pos) /*!< 0x00004000 */
  6009. #define USB_EP6R_DTOG_RX USB_EP6R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */
  6010. #define USB_EP6R_CTR_RX_Pos (15U)
  6011. #define USB_EP6R_CTR_RX_Msk (0x1U << USB_EP6R_CTR_RX_Pos) /*!< 0x00008000 */
  6012. #define USB_EP6R_CTR_RX USB_EP6R_CTR_RX_Msk /*!<Correct Transfer for reception */
  6013. /******************* Bit definition for USB_EP7R register *******************/
  6014. #define USB_EP7R_EA_Pos (0U)
  6015. #define USB_EP7R_EA_Msk (0xFU << USB_EP7R_EA_Pos) /*!< 0x0000000F */
  6016. #define USB_EP7R_EA USB_EP7R_EA_Msk /*!<Endpoint Address */
  6017. #define USB_EP7R_STAT_TX_Pos (4U)
  6018. #define USB_EP7R_STAT_TX_Msk (0x3U << USB_EP7R_STAT_TX_Pos) /*!< 0x00000030 */
  6019. #define USB_EP7R_STAT_TX USB_EP7R_STAT_TX_Msk /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  6020. #define USB_EP7R_STAT_TX_0 (0x1U << USB_EP7R_STAT_TX_Pos) /*!< 0x00000010 */
  6021. #define USB_EP7R_STAT_TX_1 (0x2U << USB_EP7R_STAT_TX_Pos) /*!< 0x00000020 */
  6022. #define USB_EP7R_DTOG_TX_Pos (6U)
  6023. #define USB_EP7R_DTOG_TX_Msk (0x1U << USB_EP7R_DTOG_TX_Pos) /*!< 0x00000040 */
  6024. #define USB_EP7R_DTOG_TX USB_EP7R_DTOG_TX_Msk /*!<Data Toggle, for transmission transfers */
  6025. #define USB_EP7R_CTR_TX_Pos (7U)
  6026. #define USB_EP7R_CTR_TX_Msk (0x1U << USB_EP7R_CTR_TX_Pos) /*!< 0x00000080 */
  6027. #define USB_EP7R_CTR_TX USB_EP7R_CTR_TX_Msk /*!<Correct Transfer for transmission */
  6028. #define USB_EP7R_EP_KIND_Pos (8U)
  6029. #define USB_EP7R_EP_KIND_Msk (0x1U << USB_EP7R_EP_KIND_Pos) /*!< 0x00000100 */
  6030. #define USB_EP7R_EP_KIND USB_EP7R_EP_KIND_Msk /*!<Endpoint Kind */
  6031. #define USB_EP7R_EP_TYPE_Pos (9U)
  6032. #define USB_EP7R_EP_TYPE_Msk (0x3U << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000600 */
  6033. #define USB_EP7R_EP_TYPE USB_EP7R_EP_TYPE_Msk /*!<EP_TYPE[1:0] bits (Endpoint type) */
  6034. #define USB_EP7R_EP_TYPE_0 (0x1U << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000200 */
  6035. #define USB_EP7R_EP_TYPE_1 (0x2U << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000400 */
  6036. #define USB_EP7R_SETUP_Pos (11U)
  6037. #define USB_EP7R_SETUP_Msk (0x1U << USB_EP7R_SETUP_Pos) /*!< 0x00000800 */
  6038. #define USB_EP7R_SETUP USB_EP7R_SETUP_Msk /*!<Setup transaction completed */
  6039. #define USB_EP7R_STAT_RX_Pos (12U)
  6040. #define USB_EP7R_STAT_RX_Msk (0x3U << USB_EP7R_STAT_RX_Pos) /*!< 0x00003000 */
  6041. #define USB_EP7R_STAT_RX USB_EP7R_STAT_RX_Msk /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */
  6042. #define USB_EP7R_STAT_RX_0 (0x1U << USB_EP7R_STAT_RX_Pos) /*!< 0x00001000 */
  6043. #define USB_EP7R_STAT_RX_1 (0x2U << USB_EP7R_STAT_RX_Pos) /*!< 0x00002000 */
  6044. #define USB_EP7R_DTOG_RX_Pos (14U)
  6045. #define USB_EP7R_DTOG_RX_Msk (0x1U << USB_EP7R_DTOG_RX_Pos) /*!< 0x00004000 */
  6046. #define USB_EP7R_DTOG_RX USB_EP7R_DTOG_RX_Msk /*!<Data Toggle, for reception transfers */
  6047. #define USB_EP7R_CTR_RX_Pos (15U)
  6048. #define USB_EP7R_CTR_RX_Msk (0x1U << USB_EP7R_CTR_RX_Pos) /*!< 0x00008000 */
  6049. #define USB_EP7R_CTR_RX USB_EP7R_CTR_RX_Msk /*!<Correct Transfer for reception */
  6050. /*!<Common registers */
  6051. #define USB_CNTR (USB_BASE + 0x00000040U) /*!< Control register */
  6052. #define USB_ISTR (USB_BASE + 0x00000044U) /*!< Interrupt status register */
  6053. #define USB_FNR (USB_BASE + 0x00000048U) /*!< Frame number register */
  6054. #define USB_DADDR (USB_BASE + 0x0000004CU) /*!< Device address register */
  6055. #define USB_BTABLE (USB_BASE + 0x00000050U) /*!< Buffer Table address register */
  6056. /******************* Bit definition for USB_CNTR register *******************/
  6057. #define USB_CNTR_FRES_Pos (0U)
  6058. #define USB_CNTR_FRES_Msk (0x1U << USB_CNTR_FRES_Pos) /*!< 0x00000001 */
  6059. #define USB_CNTR_FRES USB_CNTR_FRES_Msk /*!<Force USB Reset */
  6060. #define USB_CNTR_PDWN_Pos (1U)
  6061. #define USB_CNTR_PDWN_Msk (0x1U << USB_CNTR_PDWN_Pos) /*!< 0x00000002 */
  6062. #define USB_CNTR_PDWN USB_CNTR_PDWN_Msk /*!<Power down */
  6063. #define USB_CNTR_LPMODE_Pos (2U)
  6064. #define USB_CNTR_LPMODE_Msk (0x1U << USB_CNTR_LPMODE_Pos) /*!< 0x00000004 */
  6065. #define USB_CNTR_LPMODE USB_CNTR_LPMODE_Msk /*!<Low-power mode */
  6066. #define USB_CNTR_FSUSP_Pos (3U)
  6067. #define USB_CNTR_FSUSP_Msk (0x1U << USB_CNTR_FSUSP_Pos) /*!< 0x00000008 */
  6068. #define USB_CNTR_FSUSP USB_CNTR_FSUSP_Msk /*!<Force suspend */
  6069. #define USB_CNTR_RESUME_Pos (4U)
  6070. #define USB_CNTR_RESUME_Msk (0x1U << USB_CNTR_RESUME_Pos) /*!< 0x00000010 */
  6071. #define USB_CNTR_RESUME USB_CNTR_RESUME_Msk /*!<Resume request */
  6072. #define USB_CNTR_ESOFM_Pos (8U)
  6073. #define USB_CNTR_ESOFM_Msk (0x1U << USB_CNTR_ESOFM_Pos) /*!< 0x00000100 */
  6074. #define USB_CNTR_ESOFM USB_CNTR_ESOFM_Msk /*!<Expected Start Of Frame Interrupt Mask */
  6075. #define USB_CNTR_SOFM_Pos (9U)
  6076. #define USB_CNTR_SOFM_Msk (0x1U << USB_CNTR_SOFM_Pos) /*!< 0x00000200 */
  6077. #define USB_CNTR_SOFM USB_CNTR_SOFM_Msk /*!<Start Of Frame Interrupt Mask */
  6078. #define USB_CNTR_RESETM_Pos (10U)
  6079. #define USB_CNTR_RESETM_Msk (0x1U << USB_CNTR_RESETM_Pos) /*!< 0x00000400 */
  6080. #define USB_CNTR_RESETM USB_CNTR_RESETM_Msk /*!<RESET Interrupt Mask */
  6081. #define USB_CNTR_SUSPM_Pos (11U)
  6082. #define USB_CNTR_SUSPM_Msk (0x1U << USB_CNTR_SUSPM_Pos) /*!< 0x00000800 */
  6083. #define USB_CNTR_SUSPM USB_CNTR_SUSPM_Msk /*!<Suspend mode Interrupt Mask */
  6084. #define USB_CNTR_WKUPM_Pos (12U)
  6085. #define USB_CNTR_WKUPM_Msk (0x1U << USB_CNTR_WKUPM_Pos) /*!< 0x00001000 */
  6086. #define USB_CNTR_WKUPM USB_CNTR_WKUPM_Msk /*!<Wakeup Interrupt Mask */
  6087. #define USB_CNTR_ERRM_Pos (13U)
  6088. #define USB_CNTR_ERRM_Msk (0x1U << USB_CNTR_ERRM_Pos) /*!< 0x00002000 */
  6089. #define USB_CNTR_ERRM USB_CNTR_ERRM_Msk /*!<Error Interrupt Mask */
  6090. #define USB_CNTR_PMAOVRM_Pos (14U)
  6091. #define USB_CNTR_PMAOVRM_Msk (0x1U << USB_CNTR_PMAOVRM_Pos) /*!< 0x00004000 */
  6092. #define USB_CNTR_PMAOVRM USB_CNTR_PMAOVRM_Msk /*!<Packet Memory Area Over / Underrun Interrupt Mask */
  6093. #define USB_CNTR_CTRM_Pos (15U)
  6094. #define USB_CNTR_CTRM_Msk (0x1U << USB_CNTR_CTRM_Pos) /*!< 0x00008000 */
  6095. #define USB_CNTR_CTRM USB_CNTR_CTRM_Msk /*!<Correct Transfer Interrupt Mask */
  6096. /******************* Bit definition for USB_ISTR register *******************/
  6097. #define USB_ISTR_EP_ID_Pos (0U)
  6098. #define USB_ISTR_EP_ID_Msk (0xFU << USB_ISTR_EP_ID_Pos) /*!< 0x0000000F */
  6099. #define USB_ISTR_EP_ID USB_ISTR_EP_ID_Msk /*!<Endpoint Identifier */
  6100. #define USB_ISTR_DIR_Pos (4U)
  6101. #define USB_ISTR_DIR_Msk (0x1U << USB_ISTR_DIR_Pos) /*!< 0x00000010 */
  6102. #define USB_ISTR_DIR USB_ISTR_DIR_Msk /*!<Direction of transaction */
  6103. #define USB_ISTR_ESOF_Pos (8U)
  6104. #define USB_ISTR_ESOF_Msk (0x1U << USB_ISTR_ESOF_Pos) /*!< 0x00000100 */
  6105. #define USB_ISTR_ESOF USB_ISTR_ESOF_Msk /*!<Expected Start Of Frame */
  6106. #define USB_ISTR_SOF_Pos (9U)
  6107. #define USB_ISTR_SOF_Msk (0x1U << USB_ISTR_SOF_Pos) /*!< 0x00000200 */
  6108. #define USB_ISTR_SOF USB_ISTR_SOF_Msk /*!<Start Of Frame */
  6109. #define USB_ISTR_RESET_Pos (10U)
  6110. #define USB_ISTR_RESET_Msk (0x1U << USB_ISTR_RESET_Pos) /*!< 0x00000400 */
  6111. #define USB_ISTR_RESET USB_ISTR_RESET_Msk /*!<USB RESET request */
  6112. #define USB_ISTR_SUSP_Pos (11U)
  6113. #define USB_ISTR_SUSP_Msk (0x1U << USB_ISTR_SUSP_Pos) /*!< 0x00000800 */
  6114. #define USB_ISTR_SUSP USB_ISTR_SUSP_Msk /*!<Suspend mode request */
  6115. #define USB_ISTR_WKUP_Pos (12U)
  6116. #define USB_ISTR_WKUP_Msk (0x1U << USB_ISTR_WKUP_Pos) /*!< 0x00001000 */
  6117. #define USB_ISTR_WKUP USB_ISTR_WKUP_Msk /*!<Wake up */
  6118. #define USB_ISTR_ERR_Pos (13U)
  6119. #define USB_ISTR_ERR_Msk (0x1U << USB_ISTR_ERR_Pos) /*!< 0x00002000 */
  6120. #define USB_ISTR_ERR USB_ISTR_ERR_Msk /*!<Error */
  6121. #define USB_ISTR_PMAOVR_Pos (14U)
  6122. #define USB_ISTR_PMAOVR_Msk (0x1U << USB_ISTR_PMAOVR_Pos) /*!< 0x00004000 */
  6123. #define USB_ISTR_PMAOVR USB_ISTR_PMAOVR_Msk /*!<Packet Memory Area Over / Underrun */
  6124. #define USB_ISTR_CTR_Pos (15U)
  6125. #define USB_ISTR_CTR_Msk (0x1U << USB_ISTR_CTR_Pos) /*!< 0x00008000 */
  6126. #define USB_ISTR_CTR USB_ISTR_CTR_Msk /*!<Correct Transfer */
  6127. #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */
  6128. #define USB_CLR_PMAOVRM (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/
  6129. #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */
  6130. #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */
  6131. #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */
  6132. #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */
  6133. #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */
  6134. #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */
  6135. /******************* Bit definition for USB_FNR register ********************/
  6136. #define USB_FNR_FN_Pos (0U)
  6137. #define USB_FNR_FN_Msk (0x7FFU << USB_FNR_FN_Pos) /*!< 0x000007FF */
  6138. #define USB_FNR_FN USB_FNR_FN_Msk /*!<Frame Number */
  6139. #define USB_FNR_LSOF_Pos (11U)
  6140. #define USB_FNR_LSOF_Msk (0x3U << USB_FNR_LSOF_Pos) /*!< 0x00001800 */
  6141. #define USB_FNR_LSOF USB_FNR_LSOF_Msk /*!<Lost SOF */
  6142. #define USB_FNR_LCK_Pos (13U)
  6143. #define USB_FNR_LCK_Msk (0x1U << USB_FNR_LCK_Pos) /*!< 0x00002000 */
  6144. #define USB_FNR_LCK USB_FNR_LCK_Msk /*!<Locked */
  6145. #define USB_FNR_RXDM_Pos (14U)
  6146. #define USB_FNR_RXDM_Msk (0x1U << USB_FNR_RXDM_Pos) /*!< 0x00004000 */
  6147. #define USB_FNR_RXDM USB_FNR_RXDM_Msk /*!<Receive Data - Line Status */
  6148. #define USB_FNR_RXDP_Pos (15U)
  6149. #define USB_FNR_RXDP_Msk (0x1U << USB_FNR_RXDP_Pos) /*!< 0x00008000 */
  6150. #define USB_FNR_RXDP USB_FNR_RXDP_Msk /*!<Receive Data + Line Status */
  6151. /****************** Bit definition for USB_DADDR register *******************/
  6152. #define USB_DADDR_ADD_Pos (0U)
  6153. #define USB_DADDR_ADD_Msk (0x7FU << USB_DADDR_ADD_Pos) /*!< 0x0000007F */
  6154. #define USB_DADDR_ADD USB_DADDR_ADD_Msk /*!<ADD[6:0] bits (Device Address) */
  6155. #define USB_DADDR_ADD0_Pos (0U)
  6156. #define USB_DADDR_ADD0_Msk (0x1U << USB_DADDR_ADD0_Pos) /*!< 0x00000001 */
  6157. #define USB_DADDR_ADD0 USB_DADDR_ADD0_Msk /*!<Bit 0 */
  6158. #define USB_DADDR_ADD1_Pos (1U)
  6159. #define USB_DADDR_ADD1_Msk (0x1U << USB_DADDR_ADD1_Pos) /*!< 0x00000002 */
  6160. #define USB_DADDR_ADD1 USB_DADDR_ADD1_Msk /*!<Bit 1 */
  6161. #define USB_DADDR_ADD2_Pos (2U)
  6162. #define USB_DADDR_ADD2_Msk (0x1U << USB_DADDR_ADD2_Pos) /*!< 0x00000004 */
  6163. #define USB_DADDR_ADD2 USB_DADDR_ADD2_Msk /*!<Bit 2 */
  6164. #define USB_DADDR_ADD3_Pos (3U)
  6165. #define USB_DADDR_ADD3_Msk (0x1U << USB_DADDR_ADD3_Pos) /*!< 0x00000008 */
  6166. #define USB_DADDR_ADD3 USB_DADDR_ADD3_Msk /*!<Bit 3 */
  6167. #define USB_DADDR_ADD4_Pos (4U)
  6168. #define USB_DADDR_ADD4_Msk (0x1U << USB_DADDR_ADD4_Pos) /*!< 0x00000010 */
  6169. #define USB_DADDR_ADD4 USB_DADDR_ADD4_Msk /*!<Bit 4 */
  6170. #define USB_DADDR_ADD5_Pos (5U)
  6171. #define USB_DADDR_ADD5_Msk (0x1U << USB_DADDR_ADD5_Pos) /*!< 0x00000020 */
  6172. #define USB_DADDR_ADD5 USB_DADDR_ADD5_Msk /*!<Bit 5 */
  6173. #define USB_DADDR_ADD6_Pos (6U)
  6174. #define USB_DADDR_ADD6_Msk (0x1U << USB_DADDR_ADD6_Pos) /*!< 0x00000040 */
  6175. #define USB_DADDR_ADD6 USB_DADDR_ADD6_Msk /*!<Bit 6 */
  6176. #define USB_DADDR_EF_Pos (7U)
  6177. #define USB_DADDR_EF_Msk (0x1U << USB_DADDR_EF_Pos) /*!< 0x00000080 */
  6178. #define USB_DADDR_EF USB_DADDR_EF_Msk /*!<Enable Function */
  6179. /****************** Bit definition for USB_BTABLE register ******************/
  6180. #define USB_BTABLE_BTABLE_Pos (3U)
  6181. #define USB_BTABLE_BTABLE_Msk (0x1FFFU << USB_BTABLE_BTABLE_Pos) /*!< 0x0000FFF8 */
  6182. #define USB_BTABLE_BTABLE USB_BTABLE_BTABLE_Msk /*!<Buffer Table */
  6183. /*!< Buffer descriptor table */
  6184. /***************** Bit definition for USB_ADDR0_TX register *****************/
  6185. #define USB_ADDR0_TX_ADDR0_TX_Pos (1U)
  6186. #define USB_ADDR0_TX_ADDR0_TX_Msk (0x7FFFU << USB_ADDR0_TX_ADDR0_TX_Pos) /*!< 0x0000FFFE */
  6187. #define USB_ADDR0_TX_ADDR0_TX USB_ADDR0_TX_ADDR0_TX_Msk /*!< Transmission Buffer Address 0 */
  6188. /***************** Bit definition for USB_ADDR1_TX register *****************/
  6189. #define USB_ADDR1_TX_ADDR1_TX_Pos (1U)
  6190. #define USB_ADDR1_TX_ADDR1_TX_Msk (0x7FFFU << USB_ADDR1_TX_ADDR1_TX_Pos) /*!< 0x0000FFFE */
  6191. #define USB_ADDR1_TX_ADDR1_TX USB_ADDR1_TX_ADDR1_TX_Msk /*!< Transmission Buffer Address 1 */
  6192. /***************** Bit definition for USB_ADDR2_TX register *****************/
  6193. #define USB_ADDR2_TX_ADDR2_TX_Pos (1U)
  6194. #define USB_ADDR2_TX_ADDR2_TX_Msk (0x7FFFU << USB_ADDR2_TX_ADDR2_TX_Pos) /*!< 0x0000FFFE */
  6195. #define USB_ADDR2_TX_ADDR2_TX USB_ADDR2_TX_ADDR2_TX_Msk /*!< Transmission Buffer Address 2 */
  6196. /***************** Bit definition for USB_ADDR3_TX register *****************/
  6197. #define USB_ADDR3_TX_ADDR3_TX_Pos (1U)
  6198. #define USB_ADDR3_TX_ADDR3_TX_Msk (0x7FFFU << USB_ADDR3_TX_ADDR3_TX_Pos) /*!< 0x0000FFFE */
  6199. #define USB_ADDR3_TX_ADDR3_TX USB_ADDR3_TX_ADDR3_TX_Msk /*!< Transmission Buffer Address 3 */
  6200. /***************** Bit definition for USB_ADDR4_TX register *****************/
  6201. #define USB_ADDR4_TX_ADDR4_TX_Pos (1U)
  6202. #define USB_ADDR4_TX_ADDR4_TX_Msk (0x7FFFU << USB_ADDR4_TX_ADDR4_TX_Pos) /*!< 0x0000FFFE */
  6203. #define USB_ADDR4_TX_ADDR4_TX USB_ADDR4_TX_ADDR4_TX_Msk /*!< Transmission Buffer Address 4 */
  6204. /***************** Bit definition for USB_ADDR5_TX register *****************/
  6205. #define USB_ADDR5_TX_ADDR5_TX_Pos (1U)
  6206. #define USB_ADDR5_TX_ADDR5_TX_Msk (0x7FFFU << USB_ADDR5_TX_ADDR5_TX_Pos) /*!< 0x0000FFFE */
  6207. #define USB_ADDR5_TX_ADDR5_TX USB_ADDR5_TX_ADDR5_TX_Msk /*!< Transmission Buffer Address 5 */
  6208. /***************** Bit definition for USB_ADDR6_TX register *****************/
  6209. #define USB_ADDR6_TX_ADDR6_TX_Pos (1U)
  6210. #define USB_ADDR6_TX_ADDR6_TX_Msk (0x7FFFU << USB_ADDR6_TX_ADDR6_TX_Pos) /*!< 0x0000FFFE */
  6211. #define USB_ADDR6_TX_ADDR6_TX USB_ADDR6_TX_ADDR6_TX_Msk /*!< Transmission Buffer Address 6 */
  6212. /***************** Bit definition for USB_ADDR7_TX register *****************/
  6213. #define USB_ADDR7_TX_ADDR7_TX_Pos (1U)
  6214. #define USB_ADDR7_TX_ADDR7_TX_Msk (0x7FFFU << USB_ADDR7_TX_ADDR7_TX_Pos) /*!< 0x0000FFFE */
  6215. #define USB_ADDR7_TX_ADDR7_TX USB_ADDR7_TX_ADDR7_TX_Msk /*!< Transmission Buffer Address 7 */
  6216. /*----------------------------------------------------------------------------*/
  6217. /***************** Bit definition for USB_COUNT0_TX register ****************/
  6218. #define USB_COUNT0_TX_COUNT0_TX_Pos (0U)
  6219. #define USB_COUNT0_TX_COUNT0_TX_Msk (0x3FFU << USB_COUNT0_TX_COUNT0_TX_Pos) /*!< 0x000003FF */
  6220. #define USB_COUNT0_TX_COUNT0_TX USB_COUNT0_TX_COUNT0_TX_Msk /*!< Transmission Byte Count 0 */
  6221. /***************** Bit definition for USB_COUNT1_TX register ****************/
  6222. #define USB_COUNT1_TX_COUNT1_TX_Pos (0U)
  6223. #define USB_COUNT1_TX_COUNT1_TX_Msk (0x3FFU << USB_COUNT1_TX_COUNT1_TX_Pos) /*!< 0x000003FF */
  6224. #define USB_COUNT1_TX_COUNT1_TX USB_COUNT1_TX_COUNT1_TX_Msk /*!< Transmission Byte Count 1 */
  6225. /***************** Bit definition for USB_COUNT2_TX register ****************/
  6226. #define USB_COUNT2_TX_COUNT2_TX_Pos (0U)
  6227. #define USB_COUNT2_TX_COUNT2_TX_Msk (0x3FFU << USB_COUNT2_TX_COUNT2_TX_Pos) /*!< 0x000003FF */
  6228. #define USB_COUNT2_TX_COUNT2_TX USB_COUNT2_TX_COUNT2_TX_Msk /*!< Transmission Byte Count 2 */
  6229. /***************** Bit definition for USB_COUNT3_TX register ****************/
  6230. #define USB_COUNT3_TX_COUNT3_TX_Pos (0U)
  6231. #define USB_COUNT3_TX_COUNT3_TX_Msk (0x3FFU << USB_COUNT3_TX_COUNT3_TX_Pos) /*!< 0x000003FF */
  6232. #define USB_COUNT3_TX_COUNT3_TX USB_COUNT3_TX_COUNT3_TX_Msk /*!< Transmission Byte Count 3 */
  6233. /***************** Bit definition for USB_COUNT4_TX register ****************/
  6234. #define USB_COUNT4_TX_COUNT4_TX_Pos (0U)
  6235. #define USB_COUNT4_TX_COUNT4_TX_Msk (0x3FFU << USB_COUNT4_TX_COUNT4_TX_Pos) /*!< 0x000003FF */
  6236. #define USB_COUNT4_TX_COUNT4_TX USB_COUNT4_TX_COUNT4_TX_Msk /*!< Transmission Byte Count 4 */
  6237. /***************** Bit definition for USB_COUNT5_TX register ****************/
  6238. #define USB_COUNT5_TX_COUNT5_TX_Pos (0U)
  6239. #define USB_COUNT5_TX_COUNT5_TX_Msk (0x3FFU << USB_COUNT5_TX_COUNT5_TX_Pos) /*!< 0x000003FF */
  6240. #define USB_COUNT5_TX_COUNT5_TX USB_COUNT5_TX_COUNT5_TX_Msk /*!< Transmission Byte Count 5 */
  6241. /***************** Bit definition for USB_COUNT6_TX register ****************/
  6242. #define USB_COUNT6_TX_COUNT6_TX_Pos (0U)
  6243. #define USB_COUNT6_TX_COUNT6_TX_Msk (0x3FFU << USB_COUNT6_TX_COUNT6_TX_Pos) /*!< 0x000003FF */
  6244. #define USB_COUNT6_TX_COUNT6_TX USB_COUNT6_TX_COUNT6_TX_Msk /*!< Transmission Byte Count 6 */
  6245. /***************** Bit definition for USB_COUNT7_TX register ****************/
  6246. #define USB_COUNT7_TX_COUNT7_TX_Pos (0U)
  6247. #define USB_COUNT7_TX_COUNT7_TX_Msk (0x3FFU << USB_COUNT7_TX_COUNT7_TX_Pos) /*!< 0x000003FF */
  6248. #define USB_COUNT7_TX_COUNT7_TX USB_COUNT7_TX_COUNT7_TX_Msk /*!< Transmission Byte Count 7 */
  6249. /*----------------------------------------------------------------------------*/
  6250. /**************** Bit definition for USB_COUNT0_TX_0 register ***************/
  6251. #define USB_COUNT0_TX_0_COUNT0_TX_0 (0x000003FFU) /*!< Transmission Byte Count 0 (low) */
  6252. /**************** Bit definition for USB_COUNT0_TX_1 register ***************/
  6253. #define USB_COUNT0_TX_1_COUNT0_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 0 (high) */
  6254. /**************** Bit definition for USB_COUNT1_TX_0 register ***************/
  6255. #define USB_COUNT1_TX_0_COUNT1_TX_0 (0x000003FFU) /*!< Transmission Byte Count 1 (low) */
  6256. /**************** Bit definition for USB_COUNT1_TX_1 register ***************/
  6257. #define USB_COUNT1_TX_1_COUNT1_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 1 (high) */
  6258. /**************** Bit definition for USB_COUNT2_TX_0 register ***************/
  6259. #define USB_COUNT2_TX_0_COUNT2_TX_0 (0x000003FFU) /*!< Transmission Byte Count 2 (low) */
  6260. /**************** Bit definition for USB_COUNT2_TX_1 register ***************/
  6261. #define USB_COUNT2_TX_1_COUNT2_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 2 (high) */
  6262. /**************** Bit definition for USB_COUNT3_TX_0 register ***************/
  6263. #define USB_COUNT3_TX_0_COUNT3_TX_0 ((uint32_t)0x00000000U03FF) /*!< Transmission Byte Count 3 (low) */
  6264. /**************** Bit definition for USB_COUNT3_TX_1 register ***************/
  6265. #define USB_COUNT3_TX_1_COUNT3_TX_1 ((uint32_t)0x000003FFU0000) /*!< Transmission Byte Count 3 (high) */
  6266. /**************** Bit definition for USB_COUNT4_TX_0 register ***************/
  6267. #define USB_COUNT4_TX_0_COUNT4_TX_0 (0x000003FFU) /*!< Transmission Byte Count 4 (low) */
  6268. /**************** Bit definition for USB_COUNT4_TX_1 register ***************/
  6269. #define USB_COUNT4_TX_1_COUNT4_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 4 (high) */
  6270. /**************** Bit definition for USB_COUNT5_TX_0 register ***************/
  6271. #define USB_COUNT5_TX_0_COUNT5_TX_0 (0x000003FFU) /*!< Transmission Byte Count 5 (low) */
  6272. /**************** Bit definition for USB_COUNT5_TX_1 register ***************/
  6273. #define USB_COUNT5_TX_1_COUNT5_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 5 (high) */
  6274. /**************** Bit definition for USB_COUNT6_TX_0 register ***************/
  6275. #define USB_COUNT6_TX_0_COUNT6_TX_0 (0x000003FFU) /*!< Transmission Byte Count 6 (low) */
  6276. /**************** Bit definition for USB_COUNT6_TX_1 register ***************/
  6277. #define USB_COUNT6_TX_1_COUNT6_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 6 (high) */
  6278. /**************** Bit definition for USB_COUNT7_TX_0 register ***************/
  6279. #define USB_COUNT7_TX_0_COUNT7_TX_0 (0x000003FFU) /*!< Transmission Byte Count 7 (low) */
  6280. /**************** Bit definition for USB_COUNT7_TX_1 register ***************/
  6281. #define USB_COUNT7_TX_1_COUNT7_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 7 (high) */
  6282. /*----------------------------------------------------------------------------*/
  6283. /***************** Bit definition for USB_ADDR0_RX register *****************/
  6284. #define USB_ADDR0_RX_ADDR0_RX_Pos (1U)
  6285. #define USB_ADDR0_RX_ADDR0_RX_Msk (0x7FFFU << USB_ADDR0_RX_ADDR0_RX_Pos) /*!< 0x0000FFFE */
  6286. #define USB_ADDR0_RX_ADDR0_RX USB_ADDR0_RX_ADDR0_RX_Msk /*!< Reception Buffer Address 0 */
  6287. /***************** Bit definition for USB_ADDR1_RX register *****************/
  6288. #define USB_ADDR1_RX_ADDR1_RX_Pos (1U)
  6289. #define USB_ADDR1_RX_ADDR1_RX_Msk (0x7FFFU << USB_ADDR1_RX_ADDR1_RX_Pos) /*!< 0x0000FFFE */
  6290. #define USB_ADDR1_RX_ADDR1_RX USB_ADDR1_RX_ADDR1_RX_Msk /*!< Reception Buffer Address 1 */
  6291. /***************** Bit definition for USB_ADDR2_RX register *****************/
  6292. #define USB_ADDR2_RX_ADDR2_RX_Pos (1U)
  6293. #define USB_ADDR2_RX_ADDR2_RX_Msk (0x7FFFU << USB_ADDR2_RX_ADDR2_RX_Pos) /*!< 0x0000FFFE */
  6294. #define USB_ADDR2_RX_ADDR2_RX USB_ADDR2_RX_ADDR2_RX_Msk /*!< Reception Buffer Address 2 */
  6295. /***************** Bit definition for USB_ADDR3_RX register *****************/
  6296. #define USB_ADDR3_RX_ADDR3_RX_Pos (1U)
  6297. #define USB_ADDR3_RX_ADDR3_RX_Msk (0x7FFFU << USB_ADDR3_RX_ADDR3_RX_Pos) /*!< 0x0000FFFE */
  6298. #define USB_ADDR3_RX_ADDR3_RX USB_ADDR3_RX_ADDR3_RX_Msk /*!< Reception Buffer Address 3 */
  6299. /***************** Bit definition for USB_ADDR4_RX register *****************/
  6300. #define USB_ADDR4_RX_ADDR4_RX_Pos (1U)
  6301. #define USB_ADDR4_RX_ADDR4_RX_Msk (0x7FFFU << USB_ADDR4_RX_ADDR4_RX_Pos) /*!< 0x0000FFFE */
  6302. #define USB_ADDR4_RX_ADDR4_RX USB_ADDR4_RX_ADDR4_RX_Msk /*!< Reception Buffer Address 4 */
  6303. /***************** Bit definition for USB_ADDR5_RX register *****************/
  6304. #define USB_ADDR5_RX_ADDR5_RX_Pos (1U)
  6305. #define USB_ADDR5_RX_ADDR5_RX_Msk (0x7FFFU << USB_ADDR5_RX_ADDR5_RX_Pos) /*!< 0x0000FFFE */
  6306. #define USB_ADDR5_RX_ADDR5_RX USB_ADDR5_RX_ADDR5_RX_Msk /*!< Reception Buffer Address 5 */
  6307. /***************** Bit definition for USB_ADDR6_RX register *****************/
  6308. #define USB_ADDR6_RX_ADDR6_RX_Pos (1U)
  6309. #define USB_ADDR6_RX_ADDR6_RX_Msk (0x7FFFU << USB_ADDR6_RX_ADDR6_RX_Pos) /*!< 0x0000FFFE */
  6310. #define USB_ADDR6_RX_ADDR6_RX USB_ADDR6_RX_ADDR6_RX_Msk /*!< Reception Buffer Address 6 */
  6311. /***************** Bit definition for USB_ADDR7_RX register *****************/
  6312. #define USB_ADDR7_RX_ADDR7_RX_Pos (1U)
  6313. #define USB_ADDR7_RX_ADDR7_RX_Msk (0x7FFFU << USB_ADDR7_RX_ADDR7_RX_Pos) /*!< 0x0000FFFE */
  6314. #define USB_ADDR7_RX_ADDR7_RX USB_ADDR7_RX_ADDR7_RX_Msk /*!< Reception Buffer Address 7 */
  6315. /*----------------------------------------------------------------------------*/
  6316. /***************** Bit definition for USB_COUNT0_RX register ****************/
  6317. #define USB_COUNT0_RX_COUNT0_RX_Pos (0U)
  6318. #define USB_COUNT0_RX_COUNT0_RX_Msk (0x3FFU << USB_COUNT0_RX_COUNT0_RX_Pos) /*!< 0x000003FF */
  6319. #define USB_COUNT0_RX_COUNT0_RX USB_COUNT0_RX_COUNT0_RX_Msk /*!< Reception Byte Count */
  6320. #define USB_COUNT0_RX_NUM_BLOCK_Pos (10U)
  6321. #define USB_COUNT0_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  6322. #define USB_COUNT0_RX_NUM_BLOCK USB_COUNT0_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  6323. #define USB_COUNT0_RX_NUM_BLOCK_0 (0x01U << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  6324. #define USB_COUNT0_RX_NUM_BLOCK_1 (0x02U << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  6325. #define USB_COUNT0_RX_NUM_BLOCK_2 (0x04U << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  6326. #define USB_COUNT0_RX_NUM_BLOCK_3 (0x08U << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  6327. #define USB_COUNT0_RX_NUM_BLOCK_4 (0x10U << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  6328. #define USB_COUNT0_RX_BLSIZE_Pos (15U)
  6329. #define USB_COUNT0_RX_BLSIZE_Msk (0x1U << USB_COUNT0_RX_BLSIZE_Pos) /*!< 0x00008000 */
  6330. #define USB_COUNT0_RX_BLSIZE USB_COUNT0_RX_BLSIZE_Msk /*!< BLock SIZE */
  6331. /***************** Bit definition for USB_COUNT1_RX register ****************/
  6332. #define USB_COUNT1_RX_COUNT1_RX_Pos (0U)
  6333. #define USB_COUNT1_RX_COUNT1_RX_Msk (0x3FFU << USB_COUNT1_RX_COUNT1_RX_Pos) /*!< 0x000003FF */
  6334. #define USB_COUNT1_RX_COUNT1_RX USB_COUNT1_RX_COUNT1_RX_Msk /*!< Reception Byte Count */
  6335. #define USB_COUNT1_RX_NUM_BLOCK_Pos (10U)
  6336. #define USB_COUNT1_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  6337. #define USB_COUNT1_RX_NUM_BLOCK USB_COUNT1_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  6338. #define USB_COUNT1_RX_NUM_BLOCK_0 (0x01U << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  6339. #define USB_COUNT1_RX_NUM_BLOCK_1 (0x02U << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  6340. #define USB_COUNT1_RX_NUM_BLOCK_2 (0x04U << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  6341. #define USB_COUNT1_RX_NUM_BLOCK_3 (0x08U << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  6342. #define USB_COUNT1_RX_NUM_BLOCK_4 (0x10U << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  6343. #define USB_COUNT1_RX_BLSIZE_Pos (15U)
  6344. #define USB_COUNT1_RX_BLSIZE_Msk (0x1U << USB_COUNT1_RX_BLSIZE_Pos) /*!< 0x00008000 */
  6345. #define USB_COUNT1_RX_BLSIZE USB_COUNT1_RX_BLSIZE_Msk /*!< BLock SIZE */
  6346. /***************** Bit definition for USB_COUNT2_RX register ****************/
  6347. #define USB_COUNT2_RX_COUNT2_RX_Pos (0U)
  6348. #define USB_COUNT2_RX_COUNT2_RX_Msk (0x3FFU << USB_COUNT2_RX_COUNT2_RX_Pos) /*!< 0x000003FF */
  6349. #define USB_COUNT2_RX_COUNT2_RX USB_COUNT2_RX_COUNT2_RX_Msk /*!< Reception Byte Count */
  6350. #define USB_COUNT2_RX_NUM_BLOCK_Pos (10U)
  6351. #define USB_COUNT2_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  6352. #define USB_COUNT2_RX_NUM_BLOCK USB_COUNT2_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  6353. #define USB_COUNT2_RX_NUM_BLOCK_0 (0x01U << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  6354. #define USB_COUNT2_RX_NUM_BLOCK_1 (0x02U << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  6355. #define USB_COUNT2_RX_NUM_BLOCK_2 (0x04U << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  6356. #define USB_COUNT2_RX_NUM_BLOCK_3 (0x08U << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  6357. #define USB_COUNT2_RX_NUM_BLOCK_4 (0x10U << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  6358. #define USB_COUNT2_RX_BLSIZE_Pos (15U)
  6359. #define USB_COUNT2_RX_BLSIZE_Msk (0x1U << USB_COUNT2_RX_BLSIZE_Pos) /*!< 0x00008000 */
  6360. #define USB_COUNT2_RX_BLSIZE USB_COUNT2_RX_BLSIZE_Msk /*!< BLock SIZE */
  6361. /***************** Bit definition for USB_COUNT3_RX register ****************/
  6362. #define USB_COUNT3_RX_COUNT3_RX_Pos (0U)
  6363. #define USB_COUNT3_RX_COUNT3_RX_Msk (0x3FFU << USB_COUNT3_RX_COUNT3_RX_Pos) /*!< 0x000003FF */
  6364. #define USB_COUNT3_RX_COUNT3_RX USB_COUNT3_RX_COUNT3_RX_Msk /*!< Reception Byte Count */
  6365. #define USB_COUNT3_RX_NUM_BLOCK_Pos (10U)
  6366. #define USB_COUNT3_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  6367. #define USB_COUNT3_RX_NUM_BLOCK USB_COUNT3_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  6368. #define USB_COUNT3_RX_NUM_BLOCK_0 (0x01U << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  6369. #define USB_COUNT3_RX_NUM_BLOCK_1 (0x02U << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  6370. #define USB_COUNT3_RX_NUM_BLOCK_2 (0x04U << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  6371. #define USB_COUNT3_RX_NUM_BLOCK_3 (0x08U << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  6372. #define USB_COUNT3_RX_NUM_BLOCK_4 (0x10U << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  6373. #define USB_COUNT3_RX_BLSIZE_Pos (15U)
  6374. #define USB_COUNT3_RX_BLSIZE_Msk (0x1U << USB_COUNT3_RX_BLSIZE_Pos) /*!< 0x00008000 */
  6375. #define USB_COUNT3_RX_BLSIZE USB_COUNT3_RX_BLSIZE_Msk /*!< BLock SIZE */
  6376. /***************** Bit definition for USB_COUNT4_RX register ****************/
  6377. #define USB_COUNT4_RX_COUNT4_RX_Pos (0U)
  6378. #define USB_COUNT4_RX_COUNT4_RX_Msk (0x3FFU << USB_COUNT4_RX_COUNT4_RX_Pos) /*!< 0x000003FF */
  6379. #define USB_COUNT4_RX_COUNT4_RX USB_COUNT4_RX_COUNT4_RX_Msk /*!< Reception Byte Count */
  6380. #define USB_COUNT4_RX_NUM_BLOCK_Pos (10U)
  6381. #define USB_COUNT4_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  6382. #define USB_COUNT4_RX_NUM_BLOCK USB_COUNT4_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  6383. #define USB_COUNT4_RX_NUM_BLOCK_0 (0x01U << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  6384. #define USB_COUNT4_RX_NUM_BLOCK_1 (0x02U << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  6385. #define USB_COUNT4_RX_NUM_BLOCK_2 (0x04U << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  6386. #define USB_COUNT4_RX_NUM_BLOCK_3 (0x08U << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  6387. #define USB_COUNT4_RX_NUM_BLOCK_4 (0x10U << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  6388. #define USB_COUNT4_RX_BLSIZE_Pos (15U)
  6389. #define USB_COUNT4_RX_BLSIZE_Msk (0x1U << USB_COUNT4_RX_BLSIZE_Pos) /*!< 0x00008000 */
  6390. #define USB_COUNT4_RX_BLSIZE USB_COUNT4_RX_BLSIZE_Msk /*!< BLock SIZE */
  6391. /***************** Bit definition for USB_COUNT5_RX register ****************/
  6392. #define USB_COUNT5_RX_COUNT5_RX_Pos (0U)
  6393. #define USB_COUNT5_RX_COUNT5_RX_Msk (0x3FFU << USB_COUNT5_RX_COUNT5_RX_Pos) /*!< 0x000003FF */
  6394. #define USB_COUNT5_RX_COUNT5_RX USB_COUNT5_RX_COUNT5_RX_Msk /*!< Reception Byte Count */
  6395. #define USB_COUNT5_RX_NUM_BLOCK_Pos (10U)
  6396. #define USB_COUNT5_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  6397. #define USB_COUNT5_RX_NUM_BLOCK USB_COUNT5_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  6398. #define USB_COUNT5_RX_NUM_BLOCK_0 (0x01U << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  6399. #define USB_COUNT5_RX_NUM_BLOCK_1 (0x02U << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  6400. #define USB_COUNT5_RX_NUM_BLOCK_2 (0x04U << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  6401. #define USB_COUNT5_RX_NUM_BLOCK_3 (0x08U << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  6402. #define USB_COUNT5_RX_NUM_BLOCK_4 (0x10U << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  6403. #define USB_COUNT5_RX_BLSIZE_Pos (15U)
  6404. #define USB_COUNT5_RX_BLSIZE_Msk (0x1U << USB_COUNT5_RX_BLSIZE_Pos) /*!< 0x00008000 */
  6405. #define USB_COUNT5_RX_BLSIZE USB_COUNT5_RX_BLSIZE_Msk /*!< BLock SIZE */
  6406. /***************** Bit definition for USB_COUNT6_RX register ****************/
  6407. #define USB_COUNT6_RX_COUNT6_RX_Pos (0U)
  6408. #define USB_COUNT6_RX_COUNT6_RX_Msk (0x3FFU << USB_COUNT6_RX_COUNT6_RX_Pos) /*!< 0x000003FF */
  6409. #define USB_COUNT6_RX_COUNT6_RX USB_COUNT6_RX_COUNT6_RX_Msk /*!< Reception Byte Count */
  6410. #define USB_COUNT6_RX_NUM_BLOCK_Pos (10U)
  6411. #define USB_COUNT6_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  6412. #define USB_COUNT6_RX_NUM_BLOCK USB_COUNT6_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  6413. #define USB_COUNT6_RX_NUM_BLOCK_0 (0x01U << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  6414. #define USB_COUNT6_RX_NUM_BLOCK_1 (0x02U << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  6415. #define USB_COUNT6_RX_NUM_BLOCK_2 (0x04U << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  6416. #define USB_COUNT6_RX_NUM_BLOCK_3 (0x08U << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  6417. #define USB_COUNT6_RX_NUM_BLOCK_4 (0x10U << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  6418. #define USB_COUNT6_RX_BLSIZE_Pos (15U)
  6419. #define USB_COUNT6_RX_BLSIZE_Msk (0x1U << USB_COUNT6_RX_BLSIZE_Pos) /*!< 0x00008000 */
  6420. #define USB_COUNT6_RX_BLSIZE USB_COUNT6_RX_BLSIZE_Msk /*!< BLock SIZE */
  6421. /***************** Bit definition for USB_COUNT7_RX register ****************/
  6422. #define USB_COUNT7_RX_COUNT7_RX_Pos (0U)
  6423. #define USB_COUNT7_RX_COUNT7_RX_Msk (0x3FFU << USB_COUNT7_RX_COUNT7_RX_Pos) /*!< 0x000003FF */
  6424. #define USB_COUNT7_RX_COUNT7_RX USB_COUNT7_RX_COUNT7_RX_Msk /*!< Reception Byte Count */
  6425. #define USB_COUNT7_RX_NUM_BLOCK_Pos (10U)
  6426. #define USB_COUNT7_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  6427. #define USB_COUNT7_RX_NUM_BLOCK USB_COUNT7_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  6428. #define USB_COUNT7_RX_NUM_BLOCK_0 (0x01U << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  6429. #define USB_COUNT7_RX_NUM_BLOCK_1 (0x02U << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  6430. #define USB_COUNT7_RX_NUM_BLOCK_2 (0x04U << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  6431. #define USB_COUNT7_RX_NUM_BLOCK_3 (0x08U << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  6432. #define USB_COUNT7_RX_NUM_BLOCK_4 (0x10U << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  6433. #define USB_COUNT7_RX_BLSIZE_Pos (15U)
  6434. #define USB_COUNT7_RX_BLSIZE_Msk (0x1U << USB_COUNT7_RX_BLSIZE_Pos) /*!< 0x00008000 */
  6435. #define USB_COUNT7_RX_BLSIZE USB_COUNT7_RX_BLSIZE_Msk /*!< BLock SIZE */
  6436. /*----------------------------------------------------------------------------*/
  6437. /**************** Bit definition for USB_COUNT0_RX_0 register ***************/
  6438. #define USB_COUNT0_RX_0_COUNT0_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
  6439. #define USB_COUNT0_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  6440. #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
  6441. #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
  6442. #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
  6443. #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
  6444. #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
  6445. #define USB_COUNT0_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
  6446. /**************** Bit definition for USB_COUNT0_RX_1 register ***************/
  6447. #define USB_COUNT0_RX_1_COUNT0_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
  6448. #define USB_COUNT0_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  6449. #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 1 */
  6450. #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
  6451. #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
  6452. #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
  6453. #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
  6454. #define USB_COUNT0_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
  6455. /**************** Bit definition for USB_COUNT1_RX_0 register ***************/
  6456. #define USB_COUNT1_RX_0_COUNT1_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
  6457. #define USB_COUNT1_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  6458. #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
  6459. #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
  6460. #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
  6461. #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
  6462. #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
  6463. #define USB_COUNT1_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
  6464. /**************** Bit definition for USB_COUNT1_RX_1 register ***************/
  6465. #define USB_COUNT1_RX_1_COUNT1_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
  6466. #define USB_COUNT1_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  6467. #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
  6468. #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
  6469. #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
  6470. #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
  6471. #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
  6472. #define USB_COUNT1_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
  6473. /**************** Bit definition for USB_COUNT2_RX_0 register ***************/
  6474. #define USB_COUNT2_RX_0_COUNT2_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
  6475. #define USB_COUNT2_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  6476. #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
  6477. #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
  6478. #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
  6479. #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
  6480. #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
  6481. #define USB_COUNT2_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
  6482. /**************** Bit definition for USB_COUNT2_RX_1 register ***************/
  6483. #define USB_COUNT2_RX_1_COUNT2_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
  6484. #define USB_COUNT2_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  6485. #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
  6486. #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
  6487. #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
  6488. #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
  6489. #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
  6490. #define USB_COUNT2_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
  6491. /**************** Bit definition for USB_COUNT3_RX_0 register ***************/
  6492. #define USB_COUNT3_RX_0_COUNT3_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
  6493. #define USB_COUNT3_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  6494. #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
  6495. #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
  6496. #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
  6497. #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
  6498. #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
  6499. #define USB_COUNT3_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
  6500. /**************** Bit definition for USB_COUNT3_RX_1 register ***************/
  6501. #define USB_COUNT3_RX_1_COUNT3_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
  6502. #define USB_COUNT3_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  6503. #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
  6504. #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
  6505. #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
  6506. #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
  6507. #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
  6508. #define USB_COUNT3_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
  6509. /**************** Bit definition for USB_COUNT4_RX_0 register ***************/
  6510. #define USB_COUNT4_RX_0_COUNT4_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
  6511. #define USB_COUNT4_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  6512. #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
  6513. #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
  6514. #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
  6515. #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
  6516. #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
  6517. #define USB_COUNT4_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
  6518. /**************** Bit definition for USB_COUNT4_RX_1 register ***************/
  6519. #define USB_COUNT4_RX_1_COUNT4_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
  6520. #define USB_COUNT4_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  6521. #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
  6522. #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
  6523. #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
  6524. #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
  6525. #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
  6526. #define USB_COUNT4_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
  6527. /**************** Bit definition for USB_COUNT5_RX_0 register ***************/
  6528. #define USB_COUNT5_RX_0_COUNT5_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
  6529. #define USB_COUNT5_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  6530. #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
  6531. #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
  6532. #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
  6533. #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
  6534. #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
  6535. #define USB_COUNT5_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
  6536. /**************** Bit definition for USB_COUNT5_RX_1 register ***************/
  6537. #define USB_COUNT5_RX_1_COUNT5_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
  6538. #define USB_COUNT5_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  6539. #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
  6540. #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
  6541. #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
  6542. #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
  6543. #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
  6544. #define USB_COUNT5_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
  6545. /*************** Bit definition for USB_COUNT6_RX_0 register ***************/
  6546. #define USB_COUNT6_RX_0_COUNT6_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
  6547. #define USB_COUNT6_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  6548. #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
  6549. #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
  6550. #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
  6551. #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
  6552. #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
  6553. #define USB_COUNT6_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
  6554. /**************** Bit definition for USB_COUNT6_RX_1 register ***************/
  6555. #define USB_COUNT6_RX_1_COUNT6_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
  6556. #define USB_COUNT6_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  6557. #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
  6558. #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
  6559. #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
  6560. #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
  6561. #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
  6562. #define USB_COUNT6_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
  6563. /*************** Bit definition for USB_COUNT7_RX_0 register ****************/
  6564. #define USB_COUNT7_RX_0_COUNT7_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
  6565. #define USB_COUNT7_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  6566. #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
  6567. #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
  6568. #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
  6569. #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
  6570. #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
  6571. #define USB_COUNT7_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
  6572. /*************** Bit definition for USB_COUNT7_RX_1 register ****************/
  6573. #define USB_COUNT7_RX_1_COUNT7_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
  6574. #define USB_COUNT7_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  6575. #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
  6576. #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
  6577. #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
  6578. #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
  6579. #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
  6580. #define USB_COUNT7_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
  6581. /******************************************************************************/
  6582. /* */
  6583. /* Window WATCHDOG (WWDG) */
  6584. /* */
  6585. /******************************************************************************/
  6586. /******************* Bit definition for WWDG_CR register ********************/
  6587. #define WWDG_CR_T_Pos (0U)
  6588. #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */
  6589. #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */
  6590. #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */
  6591. #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */
  6592. #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */
  6593. #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */
  6594. #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */
  6595. #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */
  6596. #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */
  6597. /* Legacy defines */
  6598. #define WWDG_CR_T0 WWDG_CR_T_0
  6599. #define WWDG_CR_T1 WWDG_CR_T_1
  6600. #define WWDG_CR_T2 WWDG_CR_T_2
  6601. #define WWDG_CR_T3 WWDG_CR_T_3
  6602. #define WWDG_CR_T4 WWDG_CR_T_4
  6603. #define WWDG_CR_T5 WWDG_CR_T_5
  6604. #define WWDG_CR_T6 WWDG_CR_T_6
  6605. #define WWDG_CR_WDGA_Pos (7U)
  6606. #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  6607. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */
  6608. /******************* Bit definition for WWDG_CFR register *******************/
  6609. #define WWDG_CFR_W_Pos (0U)
  6610. #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  6611. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */
  6612. #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */
  6613. #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */
  6614. #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */
  6615. #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */
  6616. #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */
  6617. #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */
  6618. #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */
  6619. /* Legacy defines */
  6620. #define WWDG_CFR_W0 WWDG_CFR_W_0
  6621. #define WWDG_CFR_W1 WWDG_CFR_W_1
  6622. #define WWDG_CFR_W2 WWDG_CFR_W_2
  6623. #define WWDG_CFR_W3 WWDG_CFR_W_3
  6624. #define WWDG_CFR_W4 WWDG_CFR_W_4
  6625. #define WWDG_CFR_W5 WWDG_CFR_W_5
  6626. #define WWDG_CFR_W6 WWDG_CFR_W_6
  6627. #define WWDG_CFR_WDGTB_Pos (7U)
  6628. #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
  6629. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */
  6630. #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */
  6631. #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */
  6632. /* Legacy defines */
  6633. #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
  6634. #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
  6635. #define WWDG_CFR_EWI_Pos (9U)
  6636. #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  6637. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */
  6638. /******************* Bit definition for WWDG_SR register ********************/
  6639. #define WWDG_SR_EWIF_Pos (0U)
  6640. #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  6641. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */
  6642. /******************************************************************************/
  6643. /* */
  6644. /* SystemTick (SysTick) */
  6645. /* */
  6646. /******************************************************************************/
  6647. /***************** Bit definition for SysTick_CTRL register *****************/
  6648. #define SysTick_CTRL_ENABLE (0x00000001U) /*!< Counter enable */
  6649. #define SysTick_CTRL_TICKINT (0x00000002U) /*!< Counting down to 0 pends the SysTick handler */
  6650. #define SysTick_CTRL_CLKSOURCE (0x00000004U) /*!< Clock source */
  6651. #define SysTick_CTRL_COUNTFLAG (0x00010000U) /*!< Count Flag */
  6652. /***************** Bit definition for SysTick_LOAD register *****************/
  6653. #define SysTick_LOAD_RELOAD (0x00FFFFFFU) /*!< Value to load into the SysTick Current Value Register when the counter reaches 0 */
  6654. /***************** Bit definition for SysTick_VAL register ******************/
  6655. #define SysTick_VAL_CURRENT (0x00FFFFFFU) /*!< Current value at the time the register is accessed */
  6656. /***************** Bit definition for SysTick_CALIB register ****************/
  6657. #define SysTick_CALIB_TENMS (0x00FFFFFFU) /*!< Reload value to use for 10ms timing */
  6658. #define SysTick_CALIB_SKEW (0x40000000U) /*!< Calibration value is not exactly 10 ms */
  6659. #define SysTick_CALIB_NOREF (0x80000000U) /*!< The reference clock is not provided */
  6660. /******************************************************************************/
  6661. /* */
  6662. /* Nested Vectored Interrupt Controller (NVIC) */
  6663. /* */
  6664. /******************************************************************************/
  6665. /****************** Bit definition for NVIC_ISER register *******************/
  6666. #define NVIC_ISER_SETENA_Pos (0U)
  6667. #define NVIC_ISER_SETENA_Msk (0xFFFFFFFFU << NVIC_ISER_SETENA_Pos) /*!< 0xFFFFFFFF */
  6668. #define NVIC_ISER_SETENA NVIC_ISER_SETENA_Msk /*!< Interrupt set enable bits */
  6669. #define NVIC_ISER_SETENA_0 (0x00000001U << NVIC_ISER_SETENA_Pos) /*!< 0x00000001 */
  6670. #define NVIC_ISER_SETENA_1 (0x00000002U << NVIC_ISER_SETENA_Pos) /*!< 0x00000002 */
  6671. #define NVIC_ISER_SETENA_2 (0x00000004U << NVIC_ISER_SETENA_Pos) /*!< 0x00000004 */
  6672. #define NVIC_ISER_SETENA_3 (0x00000008U << NVIC_ISER_SETENA_Pos) /*!< 0x00000008 */
  6673. #define NVIC_ISER_SETENA_4 (0x00000010U << NVIC_ISER_SETENA_Pos) /*!< 0x00000010 */
  6674. #define NVIC_ISER_SETENA_5 (0x00000020U << NVIC_ISER_SETENA_Pos) /*!< 0x00000020 */
  6675. #define NVIC_ISER_SETENA_6 (0x00000040U << NVIC_ISER_SETENA_Pos) /*!< 0x00000040 */
  6676. #define NVIC_ISER_SETENA_7 (0x00000080U << NVIC_ISER_SETENA_Pos) /*!< 0x00000080 */
  6677. #define NVIC_ISER_SETENA_8 (0x00000100U << NVIC_ISER_SETENA_Pos) /*!< 0x00000100 */
  6678. #define NVIC_ISER_SETENA_9 (0x00000200U << NVIC_ISER_SETENA_Pos) /*!< 0x00000200 */
  6679. #define NVIC_ISER_SETENA_10 (0x00000400U << NVIC_ISER_SETENA_Pos) /*!< 0x00000400 */
  6680. #define NVIC_ISER_SETENA_11 (0x00000800U << NVIC_ISER_SETENA_Pos) /*!< 0x00000800 */
  6681. #define NVIC_ISER_SETENA_12 (0x00001000U << NVIC_ISER_SETENA_Pos) /*!< 0x00001000 */
  6682. #define NVIC_ISER_SETENA_13 (0x00002000U << NVIC_ISER_SETENA_Pos) /*!< 0x00002000 */
  6683. #define NVIC_ISER_SETENA_14 (0x00004000U << NVIC_ISER_SETENA_Pos) /*!< 0x00004000 */
  6684. #define NVIC_ISER_SETENA_15 (0x00008000U << NVIC_ISER_SETENA_Pos) /*!< 0x00008000 */
  6685. #define NVIC_ISER_SETENA_16 (0x00010000U << NVIC_ISER_SETENA_Pos) /*!< 0x00010000 */
  6686. #define NVIC_ISER_SETENA_17 (0x00020000U << NVIC_ISER_SETENA_Pos) /*!< 0x00020000 */
  6687. #define NVIC_ISER_SETENA_18 (0x00040000U << NVIC_ISER_SETENA_Pos) /*!< 0x00040000 */
  6688. #define NVIC_ISER_SETENA_19 (0x00080000U << NVIC_ISER_SETENA_Pos) /*!< 0x00080000 */
  6689. #define NVIC_ISER_SETENA_20 (0x00100000U << NVIC_ISER_SETENA_Pos) /*!< 0x00100000 */
  6690. #define NVIC_ISER_SETENA_21 (0x00200000U << NVIC_ISER_SETENA_Pos) /*!< 0x00200000 */
  6691. #define NVIC_ISER_SETENA_22 (0x00400000U << NVIC_ISER_SETENA_Pos) /*!< 0x00400000 */
  6692. #define NVIC_ISER_SETENA_23 (0x00800000U << NVIC_ISER_SETENA_Pos) /*!< 0x00800000 */
  6693. #define NVIC_ISER_SETENA_24 (0x01000000U << NVIC_ISER_SETENA_Pos) /*!< 0x01000000 */
  6694. #define NVIC_ISER_SETENA_25 (0x02000000U << NVIC_ISER_SETENA_Pos) /*!< 0x02000000 */
  6695. #define NVIC_ISER_SETENA_26 (0x04000000U << NVIC_ISER_SETENA_Pos) /*!< 0x04000000 */
  6696. #define NVIC_ISER_SETENA_27 (0x08000000U << NVIC_ISER_SETENA_Pos) /*!< 0x08000000 */
  6697. #define NVIC_ISER_SETENA_28 (0x10000000U << NVIC_ISER_SETENA_Pos) /*!< 0x10000000 */
  6698. #define NVIC_ISER_SETENA_29 (0x20000000U << NVIC_ISER_SETENA_Pos) /*!< 0x20000000 */
  6699. #define NVIC_ISER_SETENA_30 (0x40000000U << NVIC_ISER_SETENA_Pos) /*!< 0x40000000 */
  6700. #define NVIC_ISER_SETENA_31 (0x80000000U << NVIC_ISER_SETENA_Pos) /*!< 0x80000000 */
  6701. /****************** Bit definition for NVIC_ICER register *******************/
  6702. #define NVIC_ICER_CLRENA_Pos (0U)
  6703. #define NVIC_ICER_CLRENA_Msk (0xFFFFFFFFU << NVIC_ICER_CLRENA_Pos) /*!< 0xFFFFFFFF */
  6704. #define NVIC_ICER_CLRENA NVIC_ICER_CLRENA_Msk /*!< Interrupt clear-enable bits */
  6705. #define NVIC_ICER_CLRENA_0 (0x00000001U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000001 */
  6706. #define NVIC_ICER_CLRENA_1 (0x00000002U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000002 */
  6707. #define NVIC_ICER_CLRENA_2 (0x00000004U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000004 */
  6708. #define NVIC_ICER_CLRENA_3 (0x00000008U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000008 */
  6709. #define NVIC_ICER_CLRENA_4 (0x00000010U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000010 */
  6710. #define NVIC_ICER_CLRENA_5 (0x00000020U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000020 */
  6711. #define NVIC_ICER_CLRENA_6 (0x00000040U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000040 */
  6712. #define NVIC_ICER_CLRENA_7 (0x00000080U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000080 */
  6713. #define NVIC_ICER_CLRENA_8 (0x00000100U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000100 */
  6714. #define NVIC_ICER_CLRENA_9 (0x00000200U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000200 */
  6715. #define NVIC_ICER_CLRENA_10 (0x00000400U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000400 */
  6716. #define NVIC_ICER_CLRENA_11 (0x00000800U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000800 */
  6717. #define NVIC_ICER_CLRENA_12 (0x00001000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00001000 */
  6718. #define NVIC_ICER_CLRENA_13 (0x00002000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00002000 */
  6719. #define NVIC_ICER_CLRENA_14 (0x00004000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00004000 */
  6720. #define NVIC_ICER_CLRENA_15 (0x00008000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00008000 */
  6721. #define NVIC_ICER_CLRENA_16 (0x00010000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00010000 */
  6722. #define NVIC_ICER_CLRENA_17 (0x00020000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00020000 */
  6723. #define NVIC_ICER_CLRENA_18 (0x00040000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00040000 */
  6724. #define NVIC_ICER_CLRENA_19 (0x00080000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00080000 */
  6725. #define NVIC_ICER_CLRENA_20 (0x00100000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00100000 */
  6726. #define NVIC_ICER_CLRENA_21 (0x00200000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00200000 */
  6727. #define NVIC_ICER_CLRENA_22 (0x00400000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00400000 */
  6728. #define NVIC_ICER_CLRENA_23 (0x00800000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00800000 */
  6729. #define NVIC_ICER_CLRENA_24 (0x01000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x01000000 */
  6730. #define NVIC_ICER_CLRENA_25 (0x02000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x02000000 */
  6731. #define NVIC_ICER_CLRENA_26 (0x04000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x04000000 */
  6732. #define NVIC_ICER_CLRENA_27 (0x08000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x08000000 */
  6733. #define NVIC_ICER_CLRENA_28 (0x10000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x10000000 */
  6734. #define NVIC_ICER_CLRENA_29 (0x20000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x20000000 */
  6735. #define NVIC_ICER_CLRENA_30 (0x40000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x40000000 */
  6736. #define NVIC_ICER_CLRENA_31 (0x80000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x80000000 */
  6737. /****************** Bit definition for NVIC_ISPR register *******************/
  6738. #define NVIC_ISPR_SETPEND_Pos (0U)
  6739. #define NVIC_ISPR_SETPEND_Msk (0xFFFFFFFFU << NVIC_ISPR_SETPEND_Pos) /*!< 0xFFFFFFFF */
  6740. #define NVIC_ISPR_SETPEND NVIC_ISPR_SETPEND_Msk /*!< Interrupt set-pending bits */
  6741. #define NVIC_ISPR_SETPEND_0 (0x00000001U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000001 */
  6742. #define NVIC_ISPR_SETPEND_1 (0x00000002U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000002 */
  6743. #define NVIC_ISPR_SETPEND_2 (0x00000004U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000004 */
  6744. #define NVIC_ISPR_SETPEND_3 (0x00000008U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000008 */
  6745. #define NVIC_ISPR_SETPEND_4 (0x00000010U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000010 */
  6746. #define NVIC_ISPR_SETPEND_5 (0x00000020U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000020 */
  6747. #define NVIC_ISPR_SETPEND_6 (0x00000040U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000040 */
  6748. #define NVIC_ISPR_SETPEND_7 (0x00000080U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000080 */
  6749. #define NVIC_ISPR_SETPEND_8 (0x00000100U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000100 */
  6750. #define NVIC_ISPR_SETPEND_9 (0x00000200U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000200 */
  6751. #define NVIC_ISPR_SETPEND_10 (0x00000400U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000400 */
  6752. #define NVIC_ISPR_SETPEND_11 (0x00000800U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000800 */
  6753. #define NVIC_ISPR_SETPEND_12 (0x00001000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00001000 */
  6754. #define NVIC_ISPR_SETPEND_13 (0x00002000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00002000 */
  6755. #define NVIC_ISPR_SETPEND_14 (0x00004000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00004000 */
  6756. #define NVIC_ISPR_SETPEND_15 (0x00008000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00008000 */
  6757. #define NVIC_ISPR_SETPEND_16 (0x00010000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00010000 */
  6758. #define NVIC_ISPR_SETPEND_17 (0x00020000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00020000 */
  6759. #define NVIC_ISPR_SETPEND_18 (0x00040000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00040000 */
  6760. #define NVIC_ISPR_SETPEND_19 (0x00080000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00080000 */
  6761. #define NVIC_ISPR_SETPEND_20 (0x00100000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00100000 */
  6762. #define NVIC_ISPR_SETPEND_21 (0x00200000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00200000 */
  6763. #define NVIC_ISPR_SETPEND_22 (0x00400000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00400000 */
  6764. #define NVIC_ISPR_SETPEND_23 (0x00800000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00800000 */
  6765. #define NVIC_ISPR_SETPEND_24 (0x01000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x01000000 */
  6766. #define NVIC_ISPR_SETPEND_25 (0x02000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x02000000 */
  6767. #define NVIC_ISPR_SETPEND_26 (0x04000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x04000000 */
  6768. #define NVIC_ISPR_SETPEND_27 (0x08000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x08000000 */
  6769. #define NVIC_ISPR_SETPEND_28 (0x10000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x10000000 */
  6770. #define NVIC_ISPR_SETPEND_29 (0x20000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x20000000 */
  6771. #define NVIC_ISPR_SETPEND_30 (0x40000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x40000000 */
  6772. #define NVIC_ISPR_SETPEND_31 (0x80000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x80000000 */
  6773. /****************** Bit definition for NVIC_ICPR register *******************/
  6774. #define NVIC_ICPR_CLRPEND_Pos (0U)
  6775. #define NVIC_ICPR_CLRPEND_Msk (0xFFFFFFFFU << NVIC_ICPR_CLRPEND_Pos) /*!< 0xFFFFFFFF */
  6776. #define NVIC_ICPR_CLRPEND NVIC_ICPR_CLRPEND_Msk /*!< Interrupt clear-pending bits */
  6777. #define NVIC_ICPR_CLRPEND_0 (0x00000001U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000001 */
  6778. #define NVIC_ICPR_CLRPEND_1 (0x00000002U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000002 */
  6779. #define NVIC_ICPR_CLRPEND_2 (0x00000004U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000004 */
  6780. #define NVIC_ICPR_CLRPEND_3 (0x00000008U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000008 */
  6781. #define NVIC_ICPR_CLRPEND_4 (0x00000010U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000010 */
  6782. #define NVIC_ICPR_CLRPEND_5 (0x00000020U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000020 */
  6783. #define NVIC_ICPR_CLRPEND_6 (0x00000040U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000040 */
  6784. #define NVIC_ICPR_CLRPEND_7 (0x00000080U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000080 */
  6785. #define NVIC_ICPR_CLRPEND_8 (0x00000100U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000100 */
  6786. #define NVIC_ICPR_CLRPEND_9 (0x00000200U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000200 */
  6787. #define NVIC_ICPR_CLRPEND_10 (0x00000400U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000400 */
  6788. #define NVIC_ICPR_CLRPEND_11 (0x00000800U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000800 */
  6789. #define NVIC_ICPR_CLRPEND_12 (0x00001000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00001000 */
  6790. #define NVIC_ICPR_CLRPEND_13 (0x00002000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00002000 */
  6791. #define NVIC_ICPR_CLRPEND_14 (0x00004000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00004000 */
  6792. #define NVIC_ICPR_CLRPEND_15 (0x00008000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00008000 */
  6793. #define NVIC_ICPR_CLRPEND_16 (0x00010000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00010000 */
  6794. #define NVIC_ICPR_CLRPEND_17 (0x00020000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00020000 */
  6795. #define NVIC_ICPR_CLRPEND_18 (0x00040000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00040000 */
  6796. #define NVIC_ICPR_CLRPEND_19 (0x00080000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00080000 */
  6797. #define NVIC_ICPR_CLRPEND_20 (0x00100000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00100000 */
  6798. #define NVIC_ICPR_CLRPEND_21 (0x00200000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00200000 */
  6799. #define NVIC_ICPR_CLRPEND_22 (0x00400000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00400000 */
  6800. #define NVIC_ICPR_CLRPEND_23 (0x00800000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00800000 */
  6801. #define NVIC_ICPR_CLRPEND_24 (0x01000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x01000000 */
  6802. #define NVIC_ICPR_CLRPEND_25 (0x02000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x02000000 */
  6803. #define NVIC_ICPR_CLRPEND_26 (0x04000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x04000000 */
  6804. #define NVIC_ICPR_CLRPEND_27 (0x08000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x08000000 */
  6805. #define NVIC_ICPR_CLRPEND_28 (0x10000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x10000000 */
  6806. #define NVIC_ICPR_CLRPEND_29 (0x20000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x20000000 */
  6807. #define NVIC_ICPR_CLRPEND_30 (0x40000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x40000000 */
  6808. #define NVIC_ICPR_CLRPEND_31 (0x80000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x80000000 */
  6809. /****************** Bit definition for NVIC_IABR register *******************/
  6810. #define NVIC_IABR_ACTIVE_Pos (0U)
  6811. #define NVIC_IABR_ACTIVE_Msk (0xFFFFFFFFU << NVIC_IABR_ACTIVE_Pos) /*!< 0xFFFFFFFF */
  6812. #define NVIC_IABR_ACTIVE NVIC_IABR_ACTIVE_Msk /*!< Interrupt active flags */
  6813. #define NVIC_IABR_ACTIVE_0 (0x00000001U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000001 */
  6814. #define NVIC_IABR_ACTIVE_1 (0x00000002U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000002 */
  6815. #define NVIC_IABR_ACTIVE_2 (0x00000004U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000004 */
  6816. #define NVIC_IABR_ACTIVE_3 (0x00000008U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000008 */
  6817. #define NVIC_IABR_ACTIVE_4 (0x00000010U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000010 */
  6818. #define NVIC_IABR_ACTIVE_5 (0x00000020U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000020 */
  6819. #define NVIC_IABR_ACTIVE_6 (0x00000040U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000040 */
  6820. #define NVIC_IABR_ACTIVE_7 (0x00000080U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000080 */
  6821. #define NVIC_IABR_ACTIVE_8 (0x00000100U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000100 */
  6822. #define NVIC_IABR_ACTIVE_9 (0x00000200U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000200 */
  6823. #define NVIC_IABR_ACTIVE_10 (0x00000400U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000400 */
  6824. #define NVIC_IABR_ACTIVE_11 (0x00000800U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000800 */
  6825. #define NVIC_IABR_ACTIVE_12 (0x00001000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00001000 */
  6826. #define NVIC_IABR_ACTIVE_13 (0x00002000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00002000 */
  6827. #define NVIC_IABR_ACTIVE_14 (0x00004000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00004000 */
  6828. #define NVIC_IABR_ACTIVE_15 (0x00008000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00008000 */
  6829. #define NVIC_IABR_ACTIVE_16 (0x00010000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00010000 */
  6830. #define NVIC_IABR_ACTIVE_17 (0x00020000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00020000 */
  6831. #define NVIC_IABR_ACTIVE_18 (0x00040000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00040000 */
  6832. #define NVIC_IABR_ACTIVE_19 (0x00080000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00080000 */
  6833. #define NVIC_IABR_ACTIVE_20 (0x00100000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00100000 */
  6834. #define NVIC_IABR_ACTIVE_21 (0x00200000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00200000 */
  6835. #define NVIC_IABR_ACTIVE_22 (0x00400000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00400000 */
  6836. #define NVIC_IABR_ACTIVE_23 (0x00800000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00800000 */
  6837. #define NVIC_IABR_ACTIVE_24 (0x01000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x01000000 */
  6838. #define NVIC_IABR_ACTIVE_25 (0x02000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x02000000 */
  6839. #define NVIC_IABR_ACTIVE_26 (0x04000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x04000000 */
  6840. #define NVIC_IABR_ACTIVE_27 (0x08000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x08000000 */
  6841. #define NVIC_IABR_ACTIVE_28 (0x10000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x10000000 */
  6842. #define NVIC_IABR_ACTIVE_29 (0x20000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x20000000 */
  6843. #define NVIC_IABR_ACTIVE_30 (0x40000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x40000000 */
  6844. #define NVIC_IABR_ACTIVE_31 (0x80000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x80000000 */
  6845. /****************** Bit definition for NVIC_PRI0 register *******************/
  6846. #define NVIC_IPR0_PRI_0 (0x000000FFU) /*!< Priority of interrupt 0 */
  6847. #define NVIC_IPR0_PRI_1 (0x0000FF00U) /*!< Priority of interrupt 1 */
  6848. #define NVIC_IPR0_PRI_2 (0x00FF0000U) /*!< Priority of interrupt 2 */
  6849. #define NVIC_IPR0_PRI_3 (0xFF000000U) /*!< Priority of interrupt 3 */
  6850. /****************** Bit definition for NVIC_PRI1 register *******************/
  6851. #define NVIC_IPR1_PRI_4 (0x000000FFU) /*!< Priority of interrupt 4 */
  6852. #define NVIC_IPR1_PRI_5 (0x0000FF00U) /*!< Priority of interrupt 5 */
  6853. #define NVIC_IPR1_PRI_6 (0x00FF0000U) /*!< Priority of interrupt 6 */
  6854. #define NVIC_IPR1_PRI_7 (0xFF000000U) /*!< Priority of interrupt 7 */
  6855. /****************** Bit definition for NVIC_PRI2 register *******************/
  6856. #define NVIC_IPR2_PRI_8 (0x000000FFU) /*!< Priority of interrupt 8 */
  6857. #define NVIC_IPR2_PRI_9 (0x0000FF00U) /*!< Priority of interrupt 9 */
  6858. #define NVIC_IPR2_PRI_10 (0x00FF0000U) /*!< Priority of interrupt 10 */
  6859. #define NVIC_IPR2_PRI_11 (0xFF000000U) /*!< Priority of interrupt 11 */
  6860. /****************** Bit definition for NVIC_PRI3 register *******************/
  6861. #define NVIC_IPR3_PRI_12 (0x000000FFU) /*!< Priority of interrupt 12 */
  6862. #define NVIC_IPR3_PRI_13 (0x0000FF00U) /*!< Priority of interrupt 13 */
  6863. #define NVIC_IPR3_PRI_14 (0x00FF0000U) /*!< Priority of interrupt 14 */
  6864. #define NVIC_IPR3_PRI_15 (0xFF000000U) /*!< Priority of interrupt 15 */
  6865. /****************** Bit definition for NVIC_PRI4 register *******************/
  6866. #define NVIC_IPR4_PRI_16 (0x000000FFU) /*!< Priority of interrupt 16 */
  6867. #define NVIC_IPR4_PRI_17 (0x0000FF00U) /*!< Priority of interrupt 17 */
  6868. #define NVIC_IPR4_PRI_18 (0x00FF0000U) /*!< Priority of interrupt 18 */
  6869. #define NVIC_IPR4_PRI_19 (0xFF000000U) /*!< Priority of interrupt 19 */
  6870. /****************** Bit definition for NVIC_PRI5 register *******************/
  6871. #define NVIC_IPR5_PRI_20 (0x000000FFU) /*!< Priority of interrupt 20 */
  6872. #define NVIC_IPR5_PRI_21 (0x0000FF00U) /*!< Priority of interrupt 21 */
  6873. #define NVIC_IPR5_PRI_22 (0x00FF0000U) /*!< Priority of interrupt 22 */
  6874. #define NVIC_IPR5_PRI_23 (0xFF000000U) /*!< Priority of interrupt 23 */
  6875. /****************** Bit definition for NVIC_PRI6 register *******************/
  6876. #define NVIC_IPR6_PRI_24 (0x000000FFU) /*!< Priority of interrupt 24 */
  6877. #define NVIC_IPR6_PRI_25 (0x0000FF00U) /*!< Priority of interrupt 25 */
  6878. #define NVIC_IPR6_PRI_26 (0x00FF0000U) /*!< Priority of interrupt 26 */
  6879. #define NVIC_IPR6_PRI_27 (0xFF000000U) /*!< Priority of interrupt 27 */
  6880. /****************** Bit definition for NVIC_PRI7 register *******************/
  6881. #define NVIC_IPR7_PRI_28 (0x000000FFU) /*!< Priority of interrupt 28 */
  6882. #define NVIC_IPR7_PRI_29 (0x0000FF00U) /*!< Priority of interrupt 29 */
  6883. #define NVIC_IPR7_PRI_30 (0x00FF0000U) /*!< Priority of interrupt 30 */
  6884. #define NVIC_IPR7_PRI_31 (0xFF000000U) /*!< Priority of interrupt 31 */
  6885. /****************** Bit definition for SCB_CPUID register *******************/
  6886. #define SCB_CPUID_REVISION (0x0000000FU) /*!< Implementation defined revision number */
  6887. #define SCB_CPUID_PARTNO (0x0000FFF0U) /*!< Number of processor within serie */
  6888. #define SCB_CPUID_Constant (0x000F0000U) /*!< Reads as 0x0F */
  6889. #define SCB_CPUID_VARIANT (0x00F00000U) /*!< Implementation defined variant number */
  6890. #define SCB_CPUID_IMPLEMENTER (0xFF000000U) /*!< Implementer code. ARM is 0x41 */
  6891. /******************* Bit definition for SCB_ICSR register *******************/
  6892. #define SCB_ICSR_VECTACTIVE (0x000001FFU) /*!< Active ISR number field */
  6893. #define SCB_ICSR_RETTOBASE (0x00000800U) /*!< All active exceptions minus the IPSR_current_exception yields the empty set */
  6894. #define SCB_ICSR_VECTPENDING (0x003FF000U) /*!< Pending ISR number field */
  6895. #define SCB_ICSR_ISRPENDING (0x00400000U) /*!< Interrupt pending flag */
  6896. #define SCB_ICSR_ISRPREEMPT (0x00800000U) /*!< It indicates that a pending interrupt becomes active in the next running cycle */
  6897. #define SCB_ICSR_PENDSTCLR (0x02000000U) /*!< Clear pending SysTick bit */
  6898. #define SCB_ICSR_PENDSTSET (0x04000000U) /*!< Set pending SysTick bit */
  6899. #define SCB_ICSR_PENDSVCLR (0x08000000U) /*!< Clear pending pendSV bit */
  6900. #define SCB_ICSR_PENDSVSET (0x10000000U) /*!< Set pending pendSV bit */
  6901. #define SCB_ICSR_NMIPENDSET (0x80000000U) /*!< Set pending NMI bit */
  6902. /******************* Bit definition for SCB_VTOR register *******************/
  6903. #define SCB_VTOR_TBLOFF (0x1FFFFF80U) /*!< Vector table base offset field */
  6904. #define SCB_VTOR_TBLBASE (0x20000000U) /*!< Table base in code(0) or RAM(1) */
  6905. /*!<***************** Bit definition for SCB_AIRCR register *******************/
  6906. #define SCB_AIRCR_VECTRESET (0x00000001U) /*!< System Reset bit */
  6907. #define SCB_AIRCR_VECTCLRACTIVE (0x00000002U) /*!< Clear active vector bit */
  6908. #define SCB_AIRCR_SYSRESETREQ (0x00000004U) /*!< Requests chip control logic to generate a reset */
  6909. #define SCB_AIRCR_PRIGROUP (0x00000700U) /*!< PRIGROUP[2:0] bits (Priority group) */
  6910. #define SCB_AIRCR_PRIGROUP_0 (0x00000100U) /*!< Bit 0 */
  6911. #define SCB_AIRCR_PRIGROUP_1 (0x00000200U) /*!< Bit 1 */
  6912. #define SCB_AIRCR_PRIGROUP_2 (0x00000400U) /*!< Bit 2 */
  6913. /* prority group configuration */
  6914. #define SCB_AIRCR_PRIGROUP0 (0x00000000U) /*!< Priority group=0 (7 bits of pre-emption priority, 1 bit of subpriority) */
  6915. #define SCB_AIRCR_PRIGROUP1 (0x00000100U) /*!< Priority group=1 (6 bits of pre-emption priority, 2 bits of subpriority) */
  6916. #define SCB_AIRCR_PRIGROUP2 (0x00000200U) /*!< Priority group=2 (5 bits of pre-emption priority, 3 bits of subpriority) */
  6917. #define SCB_AIRCR_PRIGROUP3 (0x00000300U) /*!< Priority group=3 (4 bits of pre-emption priority, 4 bits of subpriority) */
  6918. #define SCB_AIRCR_PRIGROUP4 (0x00000400U) /*!< Priority group=4 (3 bits of pre-emption priority, 5 bits of subpriority) */
  6919. #define SCB_AIRCR_PRIGROUP5 (0x00000500U) /*!< Priority group=5 (2 bits of pre-emption priority, 6 bits of subpriority) */
  6920. #define SCB_AIRCR_PRIGROUP6 (0x00000600U) /*!< Priority group=6 (1 bit of pre-emption priority, 7 bits of subpriority) */
  6921. #define SCB_AIRCR_PRIGROUP7 (0x00000700U) /*!< Priority group=7 (no pre-emption priority, 8 bits of subpriority) */
  6922. #define SCB_AIRCR_ENDIANESS (0x00008000U) /*!< Data endianness bit */
  6923. #define SCB_AIRCR_VECTKEY (0xFFFF0000U) /*!< Register key (VECTKEY) - Reads as 0xFA05 (VECTKEYSTAT) */
  6924. /******************* Bit definition for SCB_SCR register ********************/
  6925. #define SCB_SCR_SLEEPONEXIT (0x00000002U) /*!< Sleep on exit bit */
  6926. #define SCB_SCR_SLEEPDEEP (0x00000004U) /*!< Sleep deep bit */
  6927. #define SCB_SCR_SEVONPEND (0x00000010U) /*!< Wake up from WFE */
  6928. /******************** Bit definition for SCB_CCR register *******************/
  6929. #define SCB_CCR_NONBASETHRDENA (0x00000001U) /*!< Thread mode can be entered from any level in Handler mode by controlled return value */
  6930. #define SCB_CCR_USERSETMPEND (0x00000002U) /*!< Enables user code to write the Software Trigger Interrupt register to trigger (pend) a Main exception */
  6931. #define SCB_CCR_UNALIGN_TRP (0x00000008U) /*!< Trap for unaligned access */
  6932. #define SCB_CCR_DIV_0_TRP (0x00000010U) /*!< Trap on Divide by 0 */
  6933. #define SCB_CCR_BFHFNMIGN (0x00000100U) /*!< Handlers running at priority -1 and -2 */
  6934. #define SCB_CCR_STKALIGN (0x00000200U) /*!< On exception entry, the SP used prior to the exception is adjusted to be 8-byte aligned */
  6935. /******************* Bit definition for SCB_SHPR register ********************/
  6936. #define SCB_SHPR_PRI_N_Pos (0U)
  6937. #define SCB_SHPR_PRI_N_Msk (0xFFU << SCB_SHPR_PRI_N_Pos) /*!< 0x000000FF */
  6938. #define SCB_SHPR_PRI_N SCB_SHPR_PRI_N_Msk /*!< Priority of system handler 4,8, and 12. Mem Manage, reserved and Debug Monitor */
  6939. #define SCB_SHPR_PRI_N1_Pos (8U)
  6940. #define SCB_SHPR_PRI_N1_Msk (0xFFU << SCB_SHPR_PRI_N1_Pos) /*!< 0x0000FF00 */
  6941. #define SCB_SHPR_PRI_N1 SCB_SHPR_PRI_N1_Msk /*!< Priority of system handler 5,9, and 13. Bus Fault, reserved and reserved */
  6942. #define SCB_SHPR_PRI_N2_Pos (16U)
  6943. #define SCB_SHPR_PRI_N2_Msk (0xFFU << SCB_SHPR_PRI_N2_Pos) /*!< 0x00FF0000 */
  6944. #define SCB_SHPR_PRI_N2 SCB_SHPR_PRI_N2_Msk /*!< Priority of system handler 6,10, and 14. Usage Fault, reserved and PendSV */
  6945. #define SCB_SHPR_PRI_N3_Pos (24U)
  6946. #define SCB_SHPR_PRI_N3_Msk (0xFFU << SCB_SHPR_PRI_N3_Pos) /*!< 0xFF000000 */
  6947. #define SCB_SHPR_PRI_N3 SCB_SHPR_PRI_N3_Msk /*!< Priority of system handler 7,11, and 15. Reserved, SVCall and SysTick */
  6948. /****************** Bit definition for SCB_SHCSR register *******************/
  6949. #define SCB_SHCSR_MEMFAULTACT (0x00000001U) /*!< MemManage is active */
  6950. #define SCB_SHCSR_BUSFAULTACT (0x00000002U) /*!< BusFault is active */
  6951. #define SCB_SHCSR_USGFAULTACT (0x00000008U) /*!< UsageFault is active */
  6952. #define SCB_SHCSR_SVCALLACT (0x00000080U) /*!< SVCall is active */
  6953. #define SCB_SHCSR_MONITORACT (0x00000100U) /*!< Monitor is active */
  6954. #define SCB_SHCSR_PENDSVACT (0x00000400U) /*!< PendSV is active */
  6955. #define SCB_SHCSR_SYSTICKACT (0x00000800U) /*!< SysTick is active */
  6956. #define SCB_SHCSR_USGFAULTPENDED (0x00001000U) /*!< Usage Fault is pended */
  6957. #define SCB_SHCSR_MEMFAULTPENDED (0x00002000U) /*!< MemManage is pended */
  6958. #define SCB_SHCSR_BUSFAULTPENDED (0x00004000U) /*!< Bus Fault is pended */
  6959. #define SCB_SHCSR_SVCALLPENDED (0x00008000U) /*!< SVCall is pended */
  6960. #define SCB_SHCSR_MEMFAULTENA (0x00010000U) /*!< MemManage enable */
  6961. #define SCB_SHCSR_BUSFAULTENA (0x00020000U) /*!< Bus Fault enable */
  6962. #define SCB_SHCSR_USGFAULTENA (0x00040000U) /*!< UsageFault enable */
  6963. /******************* Bit definition for SCB_CFSR register *******************/
  6964. /*!< MFSR */
  6965. #define SCB_CFSR_IACCVIOL_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 0U) /*!< SCB CFSR (MMFSR): IACCVIOL Position */
  6966. #define SCB_CFSR_IACCVIOL_Msk (1UL /*<< SCB_CFSR_IACCVIOL_Pos*/) /*!< SCB CFSR (MMFSR): IACCVIOL Mask */
  6967. #define SCB_CFSR_IACCVIOL SCB_CFSR_IACCVIOL_Msk /*!< Instruction access violation */
  6968. #define SCB_CFSR_DACCVIOL_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 1U) /*!< SCB CFSR (MMFSR): DACCVIOL Position */
  6969. #define SCB_CFSR_DACCVIOL_Msk (1UL << SCB_CFSR_DACCVIOL_Pos) /*!< SCB CFSR (MMFSR): DACCVIOL Mask */
  6970. #define SCB_CFSR_DACCVIOL SCB_CFSR_DACCVIOL_Msk /*!< Data access violation */
  6971. #define SCB_CFSR_MUNSTKERR_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 3U) /*!< SCB CFSR (MMFSR): MUNSTKERR Position */
  6972. #define SCB_CFSR_MUNSTKERR_Msk (1UL << SCB_CFSR_MUNSTKERR_Pos) /*!< SCB CFSR (MMFSR): MUNSTKERR Mask */
  6973. #define SCB_CFSR_MUNSTKERR SCB_CFSR_MUNSTKERR_Msk /*!< Unstacking error */
  6974. #define SCB_CFSR_MSTKERR_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 4U) /*!< SCB CFSR (MMFSR): MSTKERR Position */
  6975. #define SCB_CFSR_MSTKERR_Msk (1UL << SCB_CFSR_MSTKERR_Pos) /*!< SCB CFSR (MMFSR): MSTKERR Mask */
  6976. #define SCB_CFSR_MSTKERR SCB_CFSR_MSTKERR_Msk /*!< Stacking error */
  6977. #define SCB_CFSR_MMARVALID_Pos (SCB_SHCSR_MEMFAULTACT_Pos + 7U) /*!< SCB CFSR (MMFSR): MMARVALID Position */
  6978. #define SCB_CFSR_MMARVALID_Msk (1UL << SCB_CFSR_MMARVALID_Pos) /*!< SCB CFSR (MMFSR): MMARVALID Mask */
  6979. #define SCB_CFSR_MMARVALID SCB_CFSR_MMARVALID_Msk /*!< Memory Manage Address Register address valid flag */
  6980. /*!< BFSR */
  6981. #define SCB_CFSR_IBUSERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 0U) /*!< SCB CFSR (BFSR): IBUSERR Position */
  6982. #define SCB_CFSR_IBUSERR_Msk (1UL << SCB_CFSR_IBUSERR_Pos) /*!< SCB CFSR (BFSR): IBUSERR Mask */
  6983. #define SCB_CFSR_IBUSERR SCB_CFSR_IBUSERR_Msk /*!< Instruction bus error flag */
  6984. #define SCB_CFSR_PRECISERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 1U) /*!< SCB CFSR (BFSR): PRECISERR Position */
  6985. #define SCB_CFSR_PRECISERR_Msk (1UL << SCB_CFSR_PRECISERR_Pos) /*!< SCB CFSR (BFSR): PRECISERR Mask */
  6986. #define SCB_CFSR_PRECISERR SCB_CFSR_PRECISERR_Msk /*!< Precise data bus error */
  6987. #define SCB_CFSR_IMPRECISERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 2U) /*!< SCB CFSR (BFSR): IMPRECISERR Position */
  6988. #define SCB_CFSR_IMPRECISERR_Msk (1UL << SCB_CFSR_IMPRECISERR_Pos) /*!< SCB CFSR (BFSR): IMPRECISERR Mask */
  6989. #define SCB_CFSR_IMPRECISERR SCB_CFSR_IMPRECISERR_Msk /*!< Imprecise data bus error */
  6990. #define SCB_CFSR_UNSTKERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 3U) /*!< SCB CFSR (BFSR): UNSTKERR Position */
  6991. #define SCB_CFSR_UNSTKERR_Msk (1UL << SCB_CFSR_UNSTKERR_Pos) /*!< SCB CFSR (BFSR): UNSTKERR Mask */
  6992. #define SCB_CFSR_UNSTKERR SCB_CFSR_UNSTKERR_Msk /*!< Unstacking error */
  6993. #define SCB_CFSR_STKERR_Pos (SCB_CFSR_BUSFAULTSR_Pos + 4U) /*!< SCB CFSR (BFSR): STKERR Position */
  6994. #define SCB_CFSR_STKERR_Msk (1UL << SCB_CFSR_STKERR_Pos) /*!< SCB CFSR (BFSR): STKERR Mask */
  6995. #define SCB_CFSR_STKERR SCB_CFSR_STKERR_Msk /*!< Stacking error */
  6996. #define SCB_CFSR_BFARVALID_Pos (SCB_CFSR_BUSFAULTSR_Pos + 7U) /*!< SCB CFSR (BFSR): BFARVALID Position */
  6997. #define SCB_CFSR_BFARVALID_Msk (1UL << SCB_CFSR_BFARVALID_Pos) /*!< SCB CFSR (BFSR): BFARVALID Mask */
  6998. #define SCB_CFSR_BFARVALID SCB_CFSR_BFARVALID_Msk /*!< Bus Fault Address Register address valid flag */
  6999. /*!< UFSR */
  7000. #define SCB_CFSR_UNDEFINSTR_Pos (SCB_CFSR_USGFAULTSR_Pos + 0U) /*!< SCB CFSR (UFSR): UNDEFINSTR Position */
  7001. #define SCB_CFSR_UNDEFINSTR_Msk (1UL << SCB_CFSR_UNDEFINSTR_Pos) /*!< SCB CFSR (UFSR): UNDEFINSTR Mask */
  7002. #define SCB_CFSR_UNDEFINSTR SCB_CFSR_UNDEFINSTR_Msk /*!< The processor attempt to excecute an undefined instruction */
  7003. #define SCB_CFSR_INVSTATE_Pos (SCB_CFSR_USGFAULTSR_Pos + 1U) /*!< SCB CFSR (UFSR): INVSTATE Position */
  7004. #define SCB_CFSR_INVSTATE_Msk (1UL << SCB_CFSR_INVSTATE_Pos) /*!< SCB CFSR (UFSR): INVSTATE Mask */
  7005. #define SCB_CFSR_INVSTATE SCB_CFSR_INVSTATE_Msk /*!< Invalid combination of EPSR and instruction */
  7006. #define SCB_CFSR_INVPC_Pos (SCB_CFSR_USGFAULTSR_Pos + 2U) /*!< SCB CFSR (UFSR): INVPC Position */
  7007. #define SCB_CFSR_INVPC_Msk (1UL << SCB_CFSR_INVPC_Pos) /*!< SCB CFSR (UFSR): INVPC Mask */
  7008. #define SCB_CFSR_INVPC SCB_CFSR_INVPC_Msk /*!< Attempt to load EXC_RETURN into pc illegally */
  7009. #define SCB_CFSR_NOCP_Pos (SCB_CFSR_USGFAULTSR_Pos + 3U) /*!< SCB CFSR (UFSR): NOCP Position */
  7010. #define SCB_CFSR_NOCP_Msk (1UL << SCB_CFSR_NOCP_Pos) /*!< SCB CFSR (UFSR): NOCP Mask */
  7011. #define SCB_CFSR_NOCP SCB_CFSR_NOCP_Msk /*!< Attempt to use a coprocessor instruction */
  7012. #define SCB_CFSR_UNALIGNED_Pos (SCB_CFSR_USGFAULTSR_Pos + 8U) /*!< SCB CFSR (UFSR): UNALIGNED Position */
  7013. #define SCB_CFSR_UNALIGNED_Msk (1UL << SCB_CFSR_UNALIGNED_Pos) /*!< SCB CFSR (UFSR): UNALIGNED Mask */
  7014. #define SCB_CFSR_UNALIGNED SCB_CFSR_UNALIGNED_Msk /*!< Fault occurs when there is an attempt to make an unaligned memory access */
  7015. #define SCB_CFSR_DIVBYZERO_Pos (SCB_CFSR_USGFAULTSR_Pos + 9U) /*!< SCB CFSR (UFSR): DIVBYZERO Position */
  7016. #define SCB_CFSR_DIVBYZERO_Msk (1UL << SCB_CFSR_DIVBYZERO_Pos) /*!< SCB CFSR (UFSR): DIVBYZERO Mask */
  7017. #define SCB_CFSR_DIVBYZERO SCB_CFSR_DIVBYZERO_Msk /*!< Fault occurs when SDIV or DIV instruction is used with a divisor of 0 */
  7018. /******************* Bit definition for SCB_HFSR register *******************/
  7019. #define SCB_HFSR_VECTTBL (0x00000002U) /*!< Fault occures because of vector table read on exception processing */
  7020. #define SCB_HFSR_FORCED (0x40000000U) /*!< Hard Fault activated when a configurable Fault was received and cannot activate */
  7021. #define SCB_HFSR_DEBUGEVT (0x80000000U) /*!< Fault related to debug */
  7022. /******************* Bit definition for SCB_DFSR register *******************/
  7023. #define SCB_DFSR_HALTED (0x00000001U) /*!< Halt request flag */
  7024. #define SCB_DFSR_BKPT (0x00000002U) /*!< BKPT flag */
  7025. #define SCB_DFSR_DWTTRAP (0x00000004U) /*!< Data Watchpoint and Trace (DWT) flag */
  7026. #define SCB_DFSR_VCATCH (0x00000008U) /*!< Vector catch flag */
  7027. #define SCB_DFSR_EXTERNAL (0x00000010U) /*!< External debug request flag */
  7028. /******************* Bit definition for SCB_MMFAR register ******************/
  7029. #define SCB_MMFAR_ADDRESS_Pos (0U)
  7030. #define SCB_MMFAR_ADDRESS_Msk (0xFFFFFFFFU << SCB_MMFAR_ADDRESS_Pos) /*!< 0xFFFFFFFF */
  7031. #define SCB_MMFAR_ADDRESS SCB_MMFAR_ADDRESS_Msk /*!< Mem Manage fault address field */
  7032. /******************* Bit definition for SCB_BFAR register *******************/
  7033. #define SCB_BFAR_ADDRESS_Pos (0U)
  7034. #define SCB_BFAR_ADDRESS_Msk (0xFFFFFFFFU << SCB_BFAR_ADDRESS_Pos) /*!< 0xFFFFFFFF */
  7035. #define SCB_BFAR_ADDRESS SCB_BFAR_ADDRESS_Msk /*!< Bus fault address field */
  7036. /******************* Bit definition for SCB_afsr register *******************/
  7037. #define SCB_AFSR_IMPDEF_Pos (0U)
  7038. #define SCB_AFSR_IMPDEF_Msk (0xFFFFFFFFU << SCB_AFSR_IMPDEF_Pos) /*!< 0xFFFFFFFF */
  7039. #define SCB_AFSR_IMPDEF SCB_AFSR_IMPDEF_Msk /*!< Implementation defined */
  7040. /**
  7041. * @}
  7042. */
  7043. /**
  7044. * @}
  7045. */
  7046. /** @addtogroup Exported_macro
  7047. * @{
  7048. */
  7049. /****************************** ADC Instances *********************************/
  7050. #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  7051. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
  7052. /******************************** COMP Instances ******************************/
  7053. #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
  7054. ((INSTANCE) == COMP2))
  7055. #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON)
  7056. /****************************** CRC Instances *********************************/
  7057. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  7058. /****************************** DAC Instances *********************************/
  7059. #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC)
  7060. /****************************** DMA Instances *********************************/
  7061. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
  7062. ((INSTANCE) == DMA1_Channel2) || \
  7063. ((INSTANCE) == DMA1_Channel3) || \
  7064. ((INSTANCE) == DMA1_Channel4) || \
  7065. ((INSTANCE) == DMA1_Channel5) || \
  7066. ((INSTANCE) == DMA1_Channel6) || \
  7067. ((INSTANCE) == DMA1_Channel7))
  7068. /******************************* GPIO Instances *******************************/
  7069. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  7070. ((INSTANCE) == GPIOB) || \
  7071. ((INSTANCE) == GPIOC) || \
  7072. ((INSTANCE) == GPIOD) || \
  7073. ((INSTANCE) == GPIOH))
  7074. /**************************** GPIO Alternate Function Instances ***************/
  7075. #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  7076. /**************************** GPIO Lock Instances *****************************/
  7077. /* On L1, all GPIO Bank support the Lock mechanism */
  7078. #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  7079. /******************************** I2C Instances *******************************/
  7080. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  7081. ((INSTANCE) == I2C2))
  7082. /****************************** SMBUS Instances *******************************/
  7083. #define IS_SMBUS_ALL_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
  7084. /****************************** IWDG Instances ********************************/
  7085. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  7086. /****************************** RTC Instances *********************************/
  7087. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  7088. /******************************** SPI Instances *******************************/
  7089. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  7090. ((INSTANCE) == SPI2))
  7091. /****************************** TIM Instances *********************************/
  7092. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7093. ((INSTANCE) == TIM3) || \
  7094. ((INSTANCE) == TIM4) || \
  7095. ((INSTANCE) == TIM6) || \
  7096. ((INSTANCE) == TIM7) || \
  7097. ((INSTANCE) == TIM9) || \
  7098. ((INSTANCE) == TIM10) || \
  7099. ((INSTANCE) == TIM11))
  7100. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7101. ((INSTANCE) == TIM3) || \
  7102. ((INSTANCE) == TIM4) || \
  7103. ((INSTANCE) == TIM9) || \
  7104. ((INSTANCE) == TIM10) || \
  7105. ((INSTANCE) == TIM11))
  7106. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7107. ((INSTANCE) == TIM3) || \
  7108. ((INSTANCE) == TIM4) || \
  7109. ((INSTANCE) == TIM9))
  7110. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7111. ((INSTANCE) == TIM3) || \
  7112. ((INSTANCE) == TIM4))
  7113. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7114. ((INSTANCE) == TIM3) || \
  7115. ((INSTANCE) == TIM4))
  7116. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7117. ((INSTANCE) == TIM3) || \
  7118. ((INSTANCE) == TIM4) || \
  7119. ((INSTANCE) == TIM9))
  7120. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7121. ((INSTANCE) == TIM3) || \
  7122. ((INSTANCE) == TIM4) || \
  7123. ((INSTANCE) == TIM9) || \
  7124. ((INSTANCE) == TIM10) || \
  7125. ((INSTANCE) == TIM11))
  7126. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7127. ((INSTANCE) == TIM3) || \
  7128. ((INSTANCE) == TIM4) || \
  7129. ((INSTANCE) == TIM9))
  7130. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7131. ((INSTANCE) == TIM3) || \
  7132. ((INSTANCE) == TIM4) || \
  7133. ((INSTANCE) == TIM9))
  7134. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7135. ((INSTANCE) == TIM3) || \
  7136. ((INSTANCE) == TIM4))
  7137. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7138. ((INSTANCE) == TIM3) || \
  7139. ((INSTANCE) == TIM4))
  7140. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7141. ((INSTANCE) == TIM3) || \
  7142. ((INSTANCE) == TIM4) || \
  7143. ((INSTANCE) == TIM6) || \
  7144. ((INSTANCE) == TIM7) || \
  7145. ((INSTANCE) == TIM9))
  7146. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7147. ((INSTANCE) == TIM3) || \
  7148. ((INSTANCE) == TIM4) || \
  7149. ((INSTANCE) == TIM9))
  7150. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7151. ((INSTANCE) == TIM3) || \
  7152. ((INSTANCE) == TIM4))
  7153. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  7154. ((((INSTANCE) == TIM2) && \
  7155. (((CHANNEL) == TIM_CHANNEL_1) || \
  7156. ((CHANNEL) == TIM_CHANNEL_2) || \
  7157. ((CHANNEL) == TIM_CHANNEL_3) || \
  7158. ((CHANNEL) == TIM_CHANNEL_4))) \
  7159. || \
  7160. (((INSTANCE) == TIM3) && \
  7161. (((CHANNEL) == TIM_CHANNEL_1) || \
  7162. ((CHANNEL) == TIM_CHANNEL_2) || \
  7163. ((CHANNEL) == TIM_CHANNEL_3) || \
  7164. ((CHANNEL) == TIM_CHANNEL_4))) \
  7165. || \
  7166. (((INSTANCE) == TIM4) && \
  7167. (((CHANNEL) == TIM_CHANNEL_1) || \
  7168. ((CHANNEL) == TIM_CHANNEL_2) || \
  7169. ((CHANNEL) == TIM_CHANNEL_3) || \
  7170. ((CHANNEL) == TIM_CHANNEL_4))) \
  7171. || \
  7172. (((INSTANCE) == TIM9) && \
  7173. (((CHANNEL) == TIM_CHANNEL_1) || \
  7174. ((CHANNEL) == TIM_CHANNEL_2))) \
  7175. || \
  7176. (((INSTANCE) == TIM10) && \
  7177. (((CHANNEL) == TIM_CHANNEL_1))) \
  7178. || \
  7179. (((INSTANCE) == TIM11) && \
  7180. (((CHANNEL) == TIM_CHANNEL_1))))
  7181. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7182. ((INSTANCE) == TIM3) || \
  7183. ((INSTANCE) == TIM4) || \
  7184. ((INSTANCE) == TIM9) || \
  7185. ((INSTANCE) == TIM10) || \
  7186. ((INSTANCE) == TIM11))
  7187. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7188. ((INSTANCE) == TIM3) || \
  7189. ((INSTANCE) == TIM4) || \
  7190. ((INSTANCE) == TIM6) || \
  7191. ((INSTANCE) == TIM7))
  7192. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7193. ((INSTANCE) == TIM3) || \
  7194. ((INSTANCE) == TIM4))
  7195. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7196. ((INSTANCE) == TIM3) || \
  7197. ((INSTANCE) == TIM4))
  7198. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7199. ((INSTANCE) == TIM3) || \
  7200. ((INSTANCE) == TIM4))
  7201. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM9) || \
  7202. ((INSTANCE) == TIM10) || \
  7203. ((INSTANCE) == TIM11))
  7204. /******************** USART Instances : Synchronous mode **********************/
  7205. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7206. ((INSTANCE) == USART2) || \
  7207. ((INSTANCE) == USART3))
  7208. /******************** UART Instances : Asynchronous mode **********************/
  7209. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7210. ((INSTANCE) == USART2) || \
  7211. ((INSTANCE) == USART3))
  7212. /******************** UART Instances : Half-Duplex mode **********************/
  7213. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7214. ((INSTANCE) == USART2) || \
  7215. ((INSTANCE) == USART3))
  7216. /******************** UART Instances : LIN mode **********************/
  7217. #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7218. ((INSTANCE) == USART2) || \
  7219. ((INSTANCE) == USART3))
  7220. /****************** UART Instances : Hardware Flow control ********************/
  7221. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7222. ((INSTANCE) == USART2) || \
  7223. ((INSTANCE) == USART3))
  7224. /********************* UART Instances : Smard card mode ***********************/
  7225. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7226. ((INSTANCE) == USART2) || \
  7227. ((INSTANCE) == USART3))
  7228. /*********************** UART Instances : IRDA mode ***************************/
  7229. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7230. ((INSTANCE) == USART2) || \
  7231. ((INSTANCE) == USART3))
  7232. /***************** UART Instances : Multi-Processor mode **********************/
  7233. #define IS_UART_MULTIPROCESSOR_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7234. ((INSTANCE) == USART2) || \
  7235. ((INSTANCE) == USART3))
  7236. /****************************** WWDG Instances ********************************/
  7237. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  7238. /****************************** LCD Instances ********************************/
  7239. #define IS_LCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LCD)
  7240. /****************************** USB Instances ********************************/
  7241. #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
  7242. /**
  7243. * @}
  7244. */
  7245. /******************************************************************************/
  7246. /* For a painless codes migration between the STM32L1xx device product */
  7247. /* lines, the aliases defined below are put in place to overcome the */
  7248. /* differences in the interrupt handlers and IRQn definitions. */
  7249. /* No need to update developed interrupt code when moving across */
  7250. /* product lines within the same STM32L1 Family */
  7251. /******************************************************************************/
  7252. /* Aliases for __IRQn */
  7253. /* Aliases for __IRQHandler */
  7254. /**
  7255. * @}
  7256. */
  7257. /**
  7258. * @}
  7259. */
  7260. #ifdef __cplusplus
  7261. }
  7262. #endif /* __cplusplus */
  7263. #endif /* __STM32L100xB_H */
  7264. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/