stm32l082xx.h 634 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821
  1. /**
  2. ******************************************************************************
  3. * @file stm32l082xx.h
  4. * @author MCD Application Team
  5. * @brief CMSIS Cortex-M0+ Device Peripheral Access Layer Header File.
  6. * This file contains all the peripheral register's definitions, bits
  7. * definitions and memory mapping for stm32l082xx devices.
  8. *
  9. * This file contains:
  10. * - Data structures and the address mapping for all peripherals
  11. * - Peripheral's registers declarations and bits definition
  12. * - Macros to access peripheral's registers hardware
  13. *
  14. ******************************************************************************
  15. * @attention
  16. *
  17. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  18. *
  19. * Redistribution and use in source and binary forms, with or without modification,
  20. * are permitted provided that the following conditions are met:
  21. * 1. Redistributions of source code must retain the above copyright notice,
  22. * this list of conditions and the following disclaimer.
  23. * 2. Redistributions in binary form must reproduce the above copyright notice,
  24. * this list of conditions and the following disclaimer in the documentation
  25. * and/or other materials provided with the distribution.
  26. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  27. * may be used to endorse or promote products derived from this software
  28. * without specific prior written permission.
  29. *
  30. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  31. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  32. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  33. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  34. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  35. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  36. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  37. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  38. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  39. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. *
  41. ******************************************************************************
  42. */
  43. /** @addtogroup CMSIS
  44. * @{
  45. */
  46. /** @addtogroup stm32l082xx
  47. * @{
  48. */
  49. #ifndef __STM32L082xx_H
  50. #define __STM32L082xx_H
  51. #ifdef __cplusplus
  52. extern "C" {
  53. #endif
  54. /** @addtogroup Configuration_section_for_CMSIS
  55. * @{
  56. */
  57. /**
  58. * @brief Configuration of the Cortex-M0+ Processor and Core Peripherals
  59. */
  60. #define __CM0PLUS_REV 0 /*!< Core Revision r0p0 */
  61. #define __MPU_PRESENT 1 /*!< STM32L0xx provides an MPU */
  62. #define __VTOR_PRESENT 1 /*!< Vector Table Register supported */
  63. #define __NVIC_PRIO_BITS 2 /*!< STM32L0xx uses 2 Bits for the Priority Levels */
  64. #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
  65. /**
  66. * @}
  67. */
  68. /** @addtogroup Peripheral_interrupt_number_definition
  69. * @{
  70. */
  71. /**
  72. * @brief stm32l082xx Interrupt Number Definition, according to the selected device
  73. * in @ref Library_configuration_section
  74. */
  75. /*!< Interrupt Number Definition */
  76. typedef enum
  77. {
  78. /****** Cortex-M0 Processor Exceptions Numbers ******************************************************/
  79. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  80. HardFault_IRQn = -13, /*!< 3 Cortex-M0+ Hard Fault Interrupt */
  81. SVC_IRQn = -5, /*!< 11 Cortex-M0+ SV Call Interrupt */
  82. PendSV_IRQn = -2, /*!< 14 Cortex-M0+ Pend SV Interrupt */
  83. SysTick_IRQn = -1, /*!< 15 Cortex-M0+ System Tick Interrupt */
  84. /****** STM32L-0 specific Interrupt Numbers *********************************************************/
  85. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  86. PVD_IRQn = 1, /*!< PVD through EXTI Line detect Interrupt */
  87. RTC_IRQn = 2, /*!< RTC through EXTI Line Interrupt */
  88. FLASH_IRQn = 3, /*!< FLASH Interrupt */
  89. RCC_CRS_IRQn = 4, /*!< RCC and CRS Interrupts */
  90. EXTI0_1_IRQn = 5, /*!< EXTI Line 0 and 1 Interrupts */
  91. EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupts */
  92. EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupts */
  93. TSC_IRQn = 8, /*!< TSC Interrupt */
  94. DMA1_Channel1_IRQn = 9, /*!< DMA1 Channel 1 Interrupt */
  95. DMA1_Channel2_3_IRQn = 10, /*!< DMA1 Channel 2 and Channel 3 Interrupts */
  96. DMA1_Channel4_5_6_7_IRQn = 11, /*!< DMA1 Channel 4, Channel 5, Channel 6 and Channel 7 Interrupts */
  97. ADC1_COMP_IRQn = 12, /*!< ADC1, COMP1 and COMP2 Interrupts */
  98. LPTIM1_IRQn = 13, /*!< LPTIM1 Interrupt */
  99. USART4_5_IRQn = 14, /*!< USART4 and USART5 Interrupt */
  100. TIM2_IRQn = 15, /*!< TIM2 Interrupt */
  101. TIM3_IRQn = 16, /*!< TIM3 Interrupt */
  102. TIM6_DAC_IRQn = 17, /*!< TIM6 and DAC Interrupts */
  103. TIM7_IRQn = 18, /*!< TIM7 Interrupt */
  104. TIM21_IRQn = 20, /*!< TIM21 Interrupt */
  105. I2C3_IRQn = 21, /*!< I2C3 Interrupt */
  106. TIM22_IRQn = 22, /*!< TIM22 Interrupt */
  107. I2C1_IRQn = 23, /*!< I2C1 Interrupt */
  108. I2C2_IRQn = 24, /*!< I2C2 Interrupt */
  109. SPI1_IRQn = 25, /*!< SPI1 Interrupt */
  110. SPI2_IRQn = 26, /*!< SPI2 Interrupt */
  111. USART1_IRQn = 27, /*!< USART1 Interrupt */
  112. USART2_IRQn = 28, /*!< USART2 Interrupt */
  113. AES_RNG_LPUART1_IRQn = 29, /*!< AES and RNG and LPUART1 Interrupts */
  114. USB_IRQn = 31, /*!< USB global Interrupt */
  115. } IRQn_Type;
  116. /**
  117. * @}
  118. */
  119. #include "core_cm0plus.h"
  120. #include "system_stm32l0xx.h"
  121. #include <stdint.h>
  122. /** @addtogroup Peripheral_registers_structures
  123. * @{
  124. */
  125. /**
  126. * @brief Analog to Digital Converter
  127. */
  128. typedef struct
  129. {
  130. __IO uint32_t ISR; /*!< ADC Interrupt and Status register, Address offset:0x00 */
  131. __IO uint32_t IER; /*!< ADC Interrupt Enable register, Address offset:0x04 */
  132. __IO uint32_t CR; /*!< ADC Control register, Address offset:0x08 */
  133. __IO uint32_t CFGR1; /*!< ADC Configuration register 1, Address offset:0x0C */
  134. __IO uint32_t CFGR2; /*!< ADC Configuration register 2, Address offset:0x10 */
  135. __IO uint32_t SMPR; /*!< ADC Sampling time register, Address offset:0x14 */
  136. uint32_t RESERVED1; /*!< Reserved, 0x18 */
  137. uint32_t RESERVED2; /*!< Reserved, 0x1C */
  138. __IO uint32_t TR; /*!< ADC watchdog threshold register, Address offset:0x20 */
  139. uint32_t RESERVED3; /*!< Reserved, 0x24 */
  140. __IO uint32_t CHSELR; /*!< ADC channel selection register, Address offset:0x28 */
  141. uint32_t RESERVED4[5]; /*!< Reserved, 0x2C */
  142. __IO uint32_t DR; /*!< ADC data register, Address offset:0x40 */
  143. uint32_t RESERVED5[28]; /*!< Reserved, 0x44 - 0xB0 */
  144. __IO uint32_t CALFACT; /*!< ADC data register, Address offset:0xB4 */
  145. } ADC_TypeDef;
  146. typedef struct
  147. {
  148. __IO uint32_t CCR;
  149. } ADC_Common_TypeDef;
  150. /**
  151. * @brief AES hardware accelerator
  152. */
  153. typedef struct
  154. {
  155. __IO uint32_t CR; /*!< AES control register, Address offset: 0x00 */
  156. __IO uint32_t SR; /*!< AES status register, Address offset: 0x04 */
  157. __IO uint32_t DINR; /*!< AES data input register, Address offset: 0x08 */
  158. __IO uint32_t DOUTR; /*!< AES data output register, Address offset: 0x0C */
  159. __IO uint32_t KEYR0; /*!< AES key register 0, Address offset: 0x10 */
  160. __IO uint32_t KEYR1; /*!< AES key register 1, Address offset: 0x14 */
  161. __IO uint32_t KEYR2; /*!< AES key register 2, Address offset: 0x18 */
  162. __IO uint32_t KEYR3; /*!< AES key register 3, Address offset: 0x1C */
  163. __IO uint32_t IVR0; /*!< AES initialization vector register 0, Address offset: 0x20 */
  164. __IO uint32_t IVR1; /*!< AES initialization vector register 1, Address offset: 0x24 */
  165. __IO uint32_t IVR2; /*!< AES initialization vector register 2, Address offset: 0x28 */
  166. __IO uint32_t IVR3; /*!< AES initialization vector register 3, Address offset: 0x2C */
  167. } AES_TypeDef;
  168. /**
  169. * @brief Comparator
  170. */
  171. typedef struct
  172. {
  173. __IO uint32_t CSR; /*!< COMP comparator control and status register, Address offset: 0x18 */
  174. } COMP_TypeDef;
  175. typedef struct
  176. {
  177. __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
  178. } COMP_Common_TypeDef;
  179. /**
  180. * @brief CRC calculation unit
  181. */
  182. typedef struct
  183. {
  184. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  185. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  186. uint8_t RESERVED0; /*!< Reserved, 0x05 */
  187. uint16_t RESERVED1; /*!< Reserved, 0x06 */
  188. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  189. uint32_t RESERVED2; /*!< Reserved, 0x0C */
  190. __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
  191. __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
  192. } CRC_TypeDef;
  193. /**
  194. * @brief Clock Recovery System
  195. */
  196. typedef struct
  197. {
  198. __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */
  199. __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */
  200. __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */
  201. __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */
  202. } CRS_TypeDef;
  203. /**
  204. * @brief Digital to Analog Converter
  205. */
  206. typedef struct
  207. {
  208. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  209. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  210. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  211. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  212. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  213. __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
  214. __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
  215. __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
  216. __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
  217. __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
  218. __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
  219. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  220. __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
  221. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  222. } DAC_TypeDef;
  223. /**
  224. * @brief Debug MCU
  225. */
  226. typedef struct
  227. {
  228. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  229. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  230. __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
  231. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
  232. }DBGMCU_TypeDef;
  233. /**
  234. * @brief DMA Controller
  235. */
  236. typedef struct
  237. {
  238. __IO uint32_t CCR; /*!< DMA channel x configuration register */
  239. __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
  240. __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
  241. __IO uint32_t CMAR; /*!< DMA channel x memory address register */
  242. } DMA_Channel_TypeDef;
  243. typedef struct
  244. {
  245. __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
  246. __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
  247. } DMA_TypeDef;
  248. typedef struct
  249. {
  250. __IO uint32_t CSELR; /*!< DMA channel selection register, Address offset: 0xA8 */
  251. } DMA_Request_TypeDef;
  252. /**
  253. * @brief External Interrupt/Event Controller
  254. */
  255. typedef struct
  256. {
  257. __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */
  258. __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */
  259. __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */
  260. __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */
  261. __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */
  262. __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */
  263. }EXTI_TypeDef;
  264. /**
  265. * @brief FLASH Registers
  266. */
  267. typedef struct
  268. {
  269. __IO uint32_t ACR; /*!< Access control register, Address offset: 0x00 */
  270. __IO uint32_t PECR; /*!< Program/erase control register, Address offset: 0x04 */
  271. __IO uint32_t PDKEYR; /*!< Power down key register, Address offset: 0x08 */
  272. __IO uint32_t PEKEYR; /*!< Program/erase key register, Address offset: 0x0c */
  273. __IO uint32_t PRGKEYR; /*!< Program memory key register, Address offset: 0x10 */
  274. __IO uint32_t OPTKEYR; /*!< Option byte key register, Address offset: 0x14 */
  275. __IO uint32_t SR; /*!< Status register, Address offset: 0x18 */
  276. __IO uint32_t OPTR; /*!< Option byte register, Address offset: 0x1c */
  277. __IO uint32_t WRPR; /*!< Write protection register, Address offset: 0x20 */
  278. __IO uint32_t RESERVED1[23]; /*!< Reserved1, Address offset: 0x24 */
  279. __IO uint32_t WRPR2; /*!< Write protection register 2, Address offset: 0x80 */
  280. } FLASH_TypeDef;
  281. /**
  282. * @brief Option Bytes Registers
  283. */
  284. typedef struct
  285. {
  286. __IO uint32_t RDP; /*!< Read protection register, Address offset: 0x00 */
  287. __IO uint32_t USER; /*!< user register, Address offset: 0x04 */
  288. __IO uint32_t WRP01; /*!< write protection Bytes 0 and 1 Address offset: 0x08 */
  289. __IO uint32_t WRP23; /*!< write protection Bytes 2 and 3 Address offset: 0x0C */
  290. __IO uint32_t WRP45; /*!< write protection Bytes 4 and 5 Address offset: 0x10 */
  291. } OB_TypeDef;
  292. /**
  293. * @brief General Purpose IO
  294. */
  295. typedef struct
  296. {
  297. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  298. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  299. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  300. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  301. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  302. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  303. __IO uint32_t BSRR; /*!< GPIO port bit set/reset registerBSRR, Address offset: 0x18 */
  304. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  305. __IO uint32_t AFR[2]; /*!< GPIO alternate function register, Address offset: 0x20-0x24 */
  306. __IO uint32_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */
  307. }GPIO_TypeDef;
  308. /**
  309. * @brief LPTIMIMER
  310. */
  311. typedef struct
  312. {
  313. __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
  314. __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
  315. __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
  316. __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
  317. __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
  318. __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
  319. __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
  320. __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
  321. } LPTIM_TypeDef;
  322. /**
  323. * @brief SysTem Configuration
  324. */
  325. typedef struct
  326. {
  327. __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */
  328. __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x04 */
  329. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration register, Address offset: 0x14-0x08 */
  330. uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */
  331. __IO uint32_t CFGR3; /*!< SYSCFG configuration register 3, Address offset: 0x20 */
  332. } SYSCFG_TypeDef;
  333. /**
  334. * @brief Inter-integrated Circuit Interface
  335. */
  336. typedef struct
  337. {
  338. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  339. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  340. __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
  341. __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
  342. __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
  343. __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
  344. __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
  345. __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
  346. __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
  347. __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
  348. __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
  349. }I2C_TypeDef;
  350. /**
  351. * @brief Independent WATCHDOG
  352. */
  353. typedef struct
  354. {
  355. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  356. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  357. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  358. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  359. __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
  360. } IWDG_TypeDef;
  361. /**
  362. * @brief MIFARE Firewall
  363. */
  364. typedef struct
  365. {
  366. __IO uint32_t CSSA; /*!< Code Segment Start Address register, Address offset: 0x00 */
  367. __IO uint32_t CSL; /*!< Code Segment Length register, Address offset: 0x04 */
  368. __IO uint32_t NVDSSA; /*!< NON volatile data Segment Start Address register, Address offset: 0x08 */
  369. __IO uint32_t NVDSL; /*!< NON volatile data Segment Length register, Address offset: 0x0C */
  370. __IO uint32_t VDSSA ; /*!< Volatile data Segment Start Address register, Address offset: 0x10 */
  371. __IO uint32_t VDSL ; /*!< Volatile data Segment Length register, Address offset: 0x14 */
  372. __IO uint32_t LSSA ; /*!< Library Segment Start Address register, Address offset: 0x18 */
  373. __IO uint32_t LSL ; /*!< Library Segment Length register, Address offset: 0x1C */
  374. __IO uint32_t CR ; /*!< Configuration register, Address offset: 0x20 */
  375. } FIREWALL_TypeDef;
  376. /**
  377. * @brief Power Control
  378. */
  379. typedef struct
  380. {
  381. __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
  382. __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
  383. } PWR_TypeDef;
  384. /**
  385. * @brief Reset and Clock Control
  386. */
  387. typedef struct
  388. {
  389. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  390. __IO uint32_t ICSCR; /*!< RCC Internal clock sources calibration register, Address offset: 0x04 */
  391. __IO uint32_t CRRCR; /*!< RCC Clock recovery RC register, Address offset: 0x08 */
  392. __IO uint32_t CFGR; /*!< RCC Clock configuration register, Address offset: 0x0C */
  393. __IO uint32_t CIER; /*!< RCC Clock interrupt enable register, Address offset: 0x10 */
  394. __IO uint32_t CIFR; /*!< RCC Clock interrupt flag register, Address offset: 0x14 */
  395. __IO uint32_t CICR; /*!< RCC Clock interrupt clear register, Address offset: 0x18 */
  396. __IO uint32_t IOPRSTR; /*!< RCC IO port reset register, Address offset: 0x1C */
  397. __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x20 */
  398. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
  399. __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x28 */
  400. __IO uint32_t IOPENR; /*!< RCC Clock IO port enable register, Address offset: 0x2C */
  401. __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock enable register, Address offset: 0x30 */
  402. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral enable register, Address offset: 0x34 */
  403. __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral enable register, Address offset: 0x38 */
  404. __IO uint32_t IOPSMENR; /*!< RCC IO port clock enable in sleep mode register, Address offset: 0x3C */
  405. __IO uint32_t AHBSMENR; /*!< RCC AHB peripheral clock enable in sleep mode register, Address offset: 0x40 */
  406. __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clock enable in sleep mode register, Address offset: 0x44 */
  407. __IO uint32_t APB1SMENR; /*!< RCC APB1 peripheral clock enable in sleep mode register, Address offset: 0x48 */
  408. __IO uint32_t CCIPR; /*!< RCC clock configuration register, Address offset: 0x4C */
  409. __IO uint32_t CSR; /*!< RCC Control/status register, Address offset: 0x50 */
  410. } RCC_TypeDef;
  411. /**
  412. * @brief Random numbers generator
  413. */
  414. typedef struct
  415. {
  416. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  417. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  418. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  419. } RNG_TypeDef;
  420. /**
  421. * @brief Real-Time Clock
  422. */
  423. typedef struct
  424. {
  425. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  426. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  427. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  428. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  429. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  430. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  431. uint32_t RESERVED; /*!< Reserved, Address offset: 0x18 */
  432. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  433. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
  434. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  435. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
  436. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  437. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  438. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  439. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  440. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
  441. __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */
  442. __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
  443. __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */
  444. __IO uint32_t OR; /*!< RTC option register, Address offset 0x4C */
  445. __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
  446. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  447. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  448. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  449. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  450. } RTC_TypeDef;
  451. /**
  452. * @brief Serial Peripheral Interface
  453. */
  454. typedef struct
  455. {
  456. __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */
  457. __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
  458. __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
  459. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  460. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
  461. __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */
  462. __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */
  463. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  464. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  465. } SPI_TypeDef;
  466. /**
  467. * @brief TIM
  468. */
  469. typedef struct
  470. {
  471. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  472. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  473. __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */
  474. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  475. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  476. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  477. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  478. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  479. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  480. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  481. __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
  482. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  483. uint32_t RESERVED12;/*!< Reserved Address offset: 0x30 */
  484. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  485. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  486. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  487. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  488. uint32_t RESERVED17;/*!< Reserved, Address offset: 0x44 */
  489. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  490. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
  491. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  492. } TIM_TypeDef;
  493. /**
  494. * @brief Touch Sensing Controller (TSC)
  495. */
  496. typedef struct
  497. {
  498. __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */
  499. __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */
  500. __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */
  501. __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */
  502. __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */
  503. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
  504. __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */
  505. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */
  506. __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */
  507. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */
  508. __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */
  509. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */
  510. __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */
  511. __IO uint32_t IOGXCR[8]; /*!< TSC I/O group x counter register, Address offset: 0x34-50 */
  512. } TSC_TypeDef;
  513. /**
  514. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  515. */
  516. typedef struct
  517. {
  518. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
  519. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
  520. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
  521. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
  522. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
  523. __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
  524. __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
  525. __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
  526. __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
  527. __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
  528. __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
  529. } USART_TypeDef;
  530. /**
  531. * @brief Window WATCHDOG
  532. */
  533. typedef struct
  534. {
  535. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  536. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  537. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  538. } WWDG_TypeDef;
  539. /**
  540. * @brief Universal Serial Bus Full Speed Device
  541. */
  542. typedef struct
  543. {
  544. __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */
  545. __IO uint16_t RESERVED0; /*!< Reserved */
  546. __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */
  547. __IO uint16_t RESERVED1; /*!< Reserved */
  548. __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */
  549. __IO uint16_t RESERVED2; /*!< Reserved */
  550. __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */
  551. __IO uint16_t RESERVED3; /*!< Reserved */
  552. __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */
  553. __IO uint16_t RESERVED4; /*!< Reserved */
  554. __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */
  555. __IO uint16_t RESERVED5; /*!< Reserved */
  556. __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */
  557. __IO uint16_t RESERVED6; /*!< Reserved */
  558. __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */
  559. __IO uint16_t RESERVED7[17]; /*!< Reserved */
  560. __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */
  561. __IO uint16_t RESERVED8; /*!< Reserved */
  562. __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */
  563. __IO uint16_t RESERVED9; /*!< Reserved */
  564. __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */
  565. __IO uint16_t RESERVEDA; /*!< Reserved */
  566. __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */
  567. __IO uint16_t RESERVEDB; /*!< Reserved */
  568. __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */
  569. __IO uint16_t RESERVEDC; /*!< Reserved */
  570. __IO uint16_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */
  571. __IO uint16_t RESERVEDD; /*!< Reserved */
  572. __IO uint16_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */
  573. __IO uint16_t RESERVEDE; /*!< Reserved */
  574. } USB_TypeDef;
  575. /**
  576. * @}
  577. */
  578. /** @addtogroup Peripheral_memory_map
  579. * @{
  580. */
  581. #define FLASH_BASE ((uint32_t)0x08000000U) /*!< FLASH base address in the alias region */
  582. #define FLASH_BANK2_BASE ((uint32_t)0x08018000U) /*!< FLASH BANK2 base address in the alias region */
  583. #define FLASH_BANK1_END ((uint32_t)0x08017FFFU) /*!< Program end FLASH BANK1 address */
  584. #define FLASH_BANK2_END ((uint32_t)0x0802FFFFU) /*!< Program end FLASH BANK2 address */
  585. #define DATA_EEPROM_BASE ((uint32_t)0x08080000U) /*!< DATA_EEPROM base address in the alias region */
  586. #define DATA_EEPROM_BANK2_BASE ((uint32_t)0x08080C00U) /*!< DATA EEPROM BANK2 base address in the alias region */
  587. #define DATA_EEPROM_BANK1_END ((uint32_t)0x08080BFFU) /*!< Program end DATA EEPROM BANK1 address */
  588. #define DATA_EEPROM_BANK2_END ((uint32_t)0x080817FFU) /*!< Program end DATA EEPROM BANK2 address */
  589. #define SRAM_BASE ((uint32_t)0x20000000U) /*!< SRAM base address in the alias region */
  590. #define SRAM_SIZE_MAX ((uint32_t)0x00005000U) /*!< maximum SRAM size (up to 20KBytes) */
  591. #define PERIPH_BASE ((uint32_t)0x40000000U) /*!< Peripheral base address in the alias region */
  592. /*!< Peripheral memory map */
  593. #define APBPERIPH_BASE PERIPH_BASE
  594. #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000U)
  595. #define IOPPERIPH_BASE (PERIPH_BASE + 0x10000000U)
  596. #define TIM2_BASE (APBPERIPH_BASE + 0x00000000U)
  597. #define TIM3_BASE (APBPERIPH_BASE + 0x00000400U)
  598. #define TIM6_BASE (APBPERIPH_BASE + 0x00001000U)
  599. #define TIM7_BASE (APBPERIPH_BASE + 0x00001400U)
  600. #define RTC_BASE (APBPERIPH_BASE + 0x00002800U)
  601. #define WWDG_BASE (APBPERIPH_BASE + 0x00002C00U)
  602. #define IWDG_BASE (APBPERIPH_BASE + 0x00003000U)
  603. #define SPI2_BASE (APBPERIPH_BASE + 0x00003800U)
  604. #define USART2_BASE (APBPERIPH_BASE + 0x00004400U)
  605. #define LPUART1_BASE (APBPERIPH_BASE + 0x00004800U)
  606. #define USART4_BASE (APBPERIPH_BASE + 0x00004C00U)
  607. #define USART5_BASE (APBPERIPH_BASE + 0x00005000U)
  608. #define I2C1_BASE (APBPERIPH_BASE + 0x00005400U)
  609. #define I2C2_BASE (APBPERIPH_BASE + 0x00005800U)
  610. #define CRS_BASE (APBPERIPH_BASE + 0x00006C00U)
  611. #define PWR_BASE (APBPERIPH_BASE + 0x00007000U)
  612. #define DAC_BASE (APBPERIPH_BASE + 0x00007400U)
  613. #define LPTIM1_BASE (APBPERIPH_BASE + 0x00007C00U)
  614. #define I2C3_BASE (APBPERIPH_BASE + 0x00007800U)
  615. #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000U)
  616. #define COMP1_BASE (APBPERIPH_BASE + 0x00010018U)
  617. #define COMP2_BASE (APBPERIPH_BASE + 0x0001001CU)
  618. #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP1_BASE)
  619. #define EXTI_BASE (APBPERIPH_BASE + 0x00010400U)
  620. #define TIM21_BASE (APBPERIPH_BASE + 0x00010800U)
  621. #define TIM22_BASE (APBPERIPH_BASE + 0x00011400U)
  622. #define FIREWALL_BASE (APBPERIPH_BASE + 0x00011C00U)
  623. #define ADC1_BASE (APBPERIPH_BASE + 0x00012400U)
  624. #define ADC_BASE (APBPERIPH_BASE + 0x00012708U)
  625. #define SPI1_BASE (APBPERIPH_BASE + 0x00013000U)
  626. #define USART1_BASE (APBPERIPH_BASE + 0x00013800U)
  627. #define DBGMCU_BASE (APBPERIPH_BASE + 0x00015800U)
  628. #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000U)
  629. #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008U)
  630. #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CU)
  631. #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030U)
  632. #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044U)
  633. #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058U)
  634. #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006CU)
  635. #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080U)
  636. #define DMA1_CSELR_BASE (DMA1_BASE + 0x000000A8U)
  637. #define RCC_BASE (AHBPERIPH_BASE + 0x00001000U)
  638. #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000U) /*!< FLASH registers base address */
  639. #define OB_BASE ((uint32_t)0x1FF80000U) /*!< FLASH Option Bytes base address */
  640. #define FLASHSIZE_BASE ((uint32_t)0x1FF8007CU) /*!< FLASH Size register base address */
  641. #define UID_BASE ((uint32_t)0x1FF80050U) /*!< Unique device ID register base address */
  642. #define CRC_BASE (AHBPERIPH_BASE + 0x00003000U)
  643. #define TSC_BASE (AHBPERIPH_BASE + 0x00004000U)
  644. #define RNG_BASE (AHBPERIPH_BASE + 0x00005000U)
  645. #define AES_BASE (AHBPERIPH_BASE + 0x00006000U)
  646. #define GPIOA_BASE (IOPPERIPH_BASE + 0x00000000U)
  647. #define GPIOB_BASE (IOPPERIPH_BASE + 0x00000400U)
  648. #define GPIOC_BASE (IOPPERIPH_BASE + 0x00000800U)
  649. #define GPIOD_BASE (IOPPERIPH_BASE + 0x00000C00U)
  650. #define GPIOE_BASE (IOPPERIPH_BASE + 0x00001000U)
  651. #define GPIOH_BASE (IOPPERIPH_BASE + 0x00001C00U)
  652. /**
  653. * @}
  654. */
  655. /** @addtogroup Peripheral_declaration
  656. * @{
  657. */
  658. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  659. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  660. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  661. #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
  662. #define RTC ((RTC_TypeDef *) RTC_BASE)
  663. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  664. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  665. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  666. #define USART2 ((USART_TypeDef *) USART2_BASE)
  667. #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
  668. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  669. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  670. #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
  671. #define CRS ((CRS_TypeDef *) CRS_BASE)
  672. #define PWR ((PWR_TypeDef *) PWR_BASE)
  673. #define DAC ((DAC_TypeDef *) DAC_BASE)
  674. #define DAC1 ((DAC_TypeDef *) DAC_BASE)
  675. #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
  676. #define USART4 ((USART_TypeDef *) USART4_BASE)
  677. #define USART5 ((USART_TypeDef *) USART5_BASE)
  678. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  679. #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
  680. #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
  681. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  682. #define TIM21 ((TIM_TypeDef *) TIM21_BASE)
  683. #define TIM22 ((TIM_TypeDef *) TIM22_BASE)
  684. #define FIREWALL ((FIREWALL_TypeDef *) FIREWALL_BASE)
  685. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  686. #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE)
  687. /* Legacy defines */
  688. #define ADC ADC1_COMMON
  689. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  690. #define USART1 ((USART_TypeDef *) USART1_BASE)
  691. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  692. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  693. #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
  694. #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
  695. #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
  696. #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
  697. #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
  698. #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
  699. #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
  700. #define DMA1_CSELR ((DMA_Request_TypeDef *) DMA1_CSELR_BASE)
  701. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  702. #define OB ((OB_TypeDef *) OB_BASE)
  703. #define RCC ((RCC_TypeDef *) RCC_BASE)
  704. #define CRC ((CRC_TypeDef *) CRC_BASE)
  705. #define TSC ((TSC_TypeDef *) TSC_BASE)
  706. #define AES ((AES_TypeDef *) AES_BASE)
  707. #define RNG ((RNG_TypeDef *) RNG_BASE)
  708. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  709. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  710. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  711. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  712. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  713. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  714. #define USB ((USB_TypeDef *) USB_BASE)
  715. /**
  716. * @}
  717. */
  718. /** @addtogroup Exported_constants
  719. * @{
  720. */
  721. /** @addtogroup Peripheral_Registers_Bits_Definition
  722. * @{
  723. */
  724. /******************************************************************************/
  725. /* Peripheral Registers Bits Definition */
  726. /******************************************************************************/
  727. /******************************************************************************/
  728. /* */
  729. /* Analog to Digital Converter (ADC) */
  730. /* */
  731. /******************************************************************************/
  732. /******************** Bits definition for ADC_ISR register ******************/
  733. #define ADC_ISR_EOCAL_Pos (11U)
  734. #define ADC_ISR_EOCAL_Msk (0x1U << ADC_ISR_EOCAL_Pos) /*!< 0x00000800 */
  735. #define ADC_ISR_EOCAL ADC_ISR_EOCAL_Msk /*!< End of calibration flag */
  736. #define ADC_ISR_AWD_Pos (7U)
  737. #define ADC_ISR_AWD_Msk (0x1U << ADC_ISR_AWD_Pos) /*!< 0x00000080 */
  738. #define ADC_ISR_AWD ADC_ISR_AWD_Msk /*!< Analog watchdog flag */
  739. #define ADC_ISR_OVR_Pos (4U)
  740. #define ADC_ISR_OVR_Msk (0x1U << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
  741. #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< Overrun flag */
  742. #define ADC_ISR_EOSEQ_Pos (3U)
  743. #define ADC_ISR_EOSEQ_Msk (0x1U << ADC_ISR_EOSEQ_Pos) /*!< 0x00000008 */
  744. #define ADC_ISR_EOSEQ ADC_ISR_EOSEQ_Msk /*!< End of Sequence flag */
  745. #define ADC_ISR_EOC_Pos (2U)
  746. #define ADC_ISR_EOC_Msk (0x1U << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
  747. #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< End of Conversion */
  748. #define ADC_ISR_EOSMP_Pos (1U)
  749. #define ADC_ISR_EOSMP_Msk (0x1U << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
  750. #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< End of sampling flag */
  751. #define ADC_ISR_ADRDY_Pos (0U)
  752. #define ADC_ISR_ADRDY_Msk (0x1U << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */
  753. #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC Ready */
  754. /* Old EOSEQ bit definition, maintained for legacy purpose */
  755. #define ADC_ISR_EOS ADC_ISR_EOSEQ
  756. /******************** Bits definition for ADC_IER register ******************/
  757. #define ADC_IER_EOCALIE_Pos (11U)
  758. #define ADC_IER_EOCALIE_Msk (0x1U << ADC_IER_EOCALIE_Pos) /*!< 0x00000800 */
  759. #define ADC_IER_EOCALIE ADC_IER_EOCALIE_Msk /*!< Enf Of Calibration interrupt enable */
  760. #define ADC_IER_AWDIE_Pos (7U)
  761. #define ADC_IER_AWDIE_Msk (0x1U << ADC_IER_AWDIE_Pos) /*!< 0x00000080 */
  762. #define ADC_IER_AWDIE ADC_IER_AWDIE_Msk /*!< Analog Watchdog interrupt enable */
  763. #define ADC_IER_OVRIE_Pos (4U)
  764. #define ADC_IER_OVRIE_Msk (0x1U << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
  765. #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< Overrun interrupt enable */
  766. #define ADC_IER_EOSEQIE_Pos (3U)
  767. #define ADC_IER_EOSEQIE_Msk (0x1U << ADC_IER_EOSEQIE_Pos) /*!< 0x00000008 */
  768. #define ADC_IER_EOSEQIE ADC_IER_EOSEQIE_Msk /*!< End of Sequence of conversion interrupt enable */
  769. #define ADC_IER_EOCIE_Pos (2U)
  770. #define ADC_IER_EOCIE_Msk (0x1U << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
  771. #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< End of Conversion interrupt enable */
  772. #define ADC_IER_EOSMPIE_Pos (1U)
  773. #define ADC_IER_EOSMPIE_Msk (0x1U << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
  774. #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< End of sampling interrupt enable */
  775. #define ADC_IER_ADRDYIE_Pos (0U)
  776. #define ADC_IER_ADRDYIE_Msk (0x1U << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */
  777. #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC Ready interrupt enable */
  778. /* Old EOSEQIE bit definition, maintained for legacy purpose */
  779. #define ADC_IER_EOSIE ADC_IER_EOSEQIE
  780. /******************** Bits definition for ADC_CR register *******************/
  781. #define ADC_CR_ADCAL_Pos (31U)
  782. #define ADC_CR_ADCAL_Msk (0x1U << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
  783. #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */
  784. #define ADC_CR_ADVREGEN_Pos (28U)
  785. #define ADC_CR_ADVREGEN_Msk (0x1U << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */
  786. #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC Voltage Regulator Enable */
  787. #define ADC_CR_ADSTP_Pos (4U)
  788. #define ADC_CR_ADSTP_Msk (0x1U << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
  789. #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC stop of conversion command */
  790. #define ADC_CR_ADSTART_Pos (2U)
  791. #define ADC_CR_ADSTART_Msk (0x1U << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
  792. #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC start of conversion */
  793. #define ADC_CR_ADDIS_Pos (1U)
  794. #define ADC_CR_ADDIS_Msk (0x1U << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
  795. #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable command */
  796. #define ADC_CR_ADEN_Pos (0U)
  797. #define ADC_CR_ADEN_Msk (0x1U << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
  798. #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable control */ /*#### TBV */
  799. /******************* Bits definition for ADC_CFGR1 register *****************/
  800. #define ADC_CFGR1_AWDCH_Pos (26U)
  801. #define ADC_CFGR1_AWDCH_Msk (0x1FU << ADC_CFGR1_AWDCH_Pos) /*!< 0x7C000000 */
  802. #define ADC_CFGR1_AWDCH ADC_CFGR1_AWDCH_Msk /*!< AWDCH[4:0] bits (Analog watchdog channel select bits) */
  803. #define ADC_CFGR1_AWDCH_0 (0x01U << ADC_CFGR1_AWDCH_Pos) /*!< 0x04000000 */
  804. #define ADC_CFGR1_AWDCH_1 (0x02U << ADC_CFGR1_AWDCH_Pos) /*!< 0x08000000 */
  805. #define ADC_CFGR1_AWDCH_2 (0x04U << ADC_CFGR1_AWDCH_Pos) /*!< 0x10000000 */
  806. #define ADC_CFGR1_AWDCH_3 (0x08U << ADC_CFGR1_AWDCH_Pos) /*!< 0x20000000 */
  807. #define ADC_CFGR1_AWDCH_4 (0x10U << ADC_CFGR1_AWDCH_Pos) /*!< 0x40000000 */
  808. #define ADC_CFGR1_AWDEN_Pos (23U)
  809. #define ADC_CFGR1_AWDEN_Msk (0x1U << ADC_CFGR1_AWDEN_Pos) /*!< 0x00800000 */
  810. #define ADC_CFGR1_AWDEN ADC_CFGR1_AWDEN_Msk /*!< Analog watchdog enable on regular channels */
  811. #define ADC_CFGR1_AWDSGL_Pos (22U)
  812. #define ADC_CFGR1_AWDSGL_Msk (0x1U << ADC_CFGR1_AWDSGL_Pos) /*!< 0x00400000 */
  813. #define ADC_CFGR1_AWDSGL ADC_CFGR1_AWDSGL_Msk /*!< Enable the watchdog on a single channel or on all channels */
  814. #define ADC_CFGR1_DISCEN_Pos (16U)
  815. #define ADC_CFGR1_DISCEN_Msk (0x1U << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */
  816. #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< Discontinuous mode on regular channels */
  817. #define ADC_CFGR1_AUTOFF_Pos (15U)
  818. #define ADC_CFGR1_AUTOFF_Msk (0x1U << ADC_CFGR1_AUTOFF_Pos) /*!< 0x00008000 */
  819. #define ADC_CFGR1_AUTOFF ADC_CFGR1_AUTOFF_Msk /*!< ADC auto power off */
  820. #define ADC_CFGR1_WAIT_Pos (14U)
  821. #define ADC_CFGR1_WAIT_Msk (0x1U << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */
  822. #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC wait conversion mode */
  823. #define ADC_CFGR1_CONT_Pos (13U)
  824. #define ADC_CFGR1_CONT_Msk (0x1U << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */
  825. #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< Continuous Conversion */
  826. #define ADC_CFGR1_OVRMOD_Pos (12U)
  827. #define ADC_CFGR1_OVRMOD_Msk (0x1U << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */
  828. #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< Overrun mode */
  829. #define ADC_CFGR1_EXTEN_Pos (10U)
  830. #define ADC_CFGR1_EXTEN_Msk (0x3U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */
  831. #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< EXTEN[1:0] bits (External Trigger Conversion mode for regular channels) */
  832. #define ADC_CFGR1_EXTEN_0 (0x1U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */
  833. #define ADC_CFGR1_EXTEN_1 (0x2U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */
  834. #define ADC_CFGR1_EXTSEL_Pos (6U)
  835. #define ADC_CFGR1_EXTSEL_Msk (0x7U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */
  836. #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< EXTSEL[2:0] bits (External Event Select for regular group) */
  837. #define ADC_CFGR1_EXTSEL_0 (0x1U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */
  838. #define ADC_CFGR1_EXTSEL_1 (0x2U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */
  839. #define ADC_CFGR1_EXTSEL_2 (0x4U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */
  840. #define ADC_CFGR1_ALIGN_Pos (5U)
  841. #define ADC_CFGR1_ALIGN_Msk (0x1U << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */
  842. #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< Data Alignment */
  843. #define ADC_CFGR1_RES_Pos (3U)
  844. #define ADC_CFGR1_RES_Msk (0x3U << ADC_CFGR1_RES_Pos) /*!< 0x00000018 */
  845. #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk /*!< RES[1:0] bits (Resolution) */
  846. #define ADC_CFGR1_RES_0 (0x1U << ADC_CFGR1_RES_Pos) /*!< 0x00000008 */
  847. #define ADC_CFGR1_RES_1 (0x2U << ADC_CFGR1_RES_Pos) /*!< 0x00000010 */
  848. #define ADC_CFGR1_SCANDIR_Pos (2U)
  849. #define ADC_CFGR1_SCANDIR_Msk (0x1U << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */
  850. #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< Sequence scan direction */
  851. #define ADC_CFGR1_DMACFG_Pos (1U)
  852. #define ADC_CFGR1_DMACFG_Msk (0x1U << ADC_CFGR1_DMACFG_Pos) /*!< 0x00000002 */
  853. #define ADC_CFGR1_DMACFG ADC_CFGR1_DMACFG_Msk /*!< Direct memory access configuration */
  854. #define ADC_CFGR1_DMAEN_Pos (0U)
  855. #define ADC_CFGR1_DMAEN_Msk (0x1U << ADC_CFGR1_DMAEN_Pos) /*!< 0x00000001 */
  856. #define ADC_CFGR1_DMAEN ADC_CFGR1_DMAEN_Msk /*!< Direct memory access enable */
  857. /* Old WAIT bit definition, maintained for legacy purpose */
  858. #define ADC_CFGR1_AUTDLY ADC_CFGR1_WAIT
  859. /******************* Bits definition for ADC_CFGR2 register *****************/
  860. #define ADC_CFGR2_TOVS_Pos (9U)
  861. #define ADC_CFGR2_TOVS_Msk (0x1U << ADC_CFGR2_TOVS_Pos) /*!< 0x80000200 */
  862. #define ADC_CFGR2_TOVS ADC_CFGR2_TOVS_Msk /*!< Triggered Oversampling */
  863. #define ADC_CFGR2_OVSS_Pos (5U)
  864. #define ADC_CFGR2_OVSS_Msk (0xFU << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */
  865. #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< OVSS [3:0] bits (Oversampling shift) */
  866. #define ADC_CFGR2_OVSS_0 (0x1U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */
  867. #define ADC_CFGR2_OVSS_1 (0x2U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */
  868. #define ADC_CFGR2_OVSS_2 (0x4U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */
  869. #define ADC_CFGR2_OVSS_3 (0x8U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */
  870. #define ADC_CFGR2_OVSR_Pos (2U)
  871. #define ADC_CFGR2_OVSR_Msk (0x7U << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */
  872. #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< OVSR [2:0] bits (Oversampling ratio) */
  873. #define ADC_CFGR2_OVSR_0 (0x1U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */
  874. #define ADC_CFGR2_OVSR_1 (0x2U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */
  875. #define ADC_CFGR2_OVSR_2 (0x4U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */
  876. #define ADC_CFGR2_OVSE_Pos (0U)
  877. #define ADC_CFGR2_OVSE_Msk (0x1U << ADC_CFGR2_OVSE_Pos) /*!< 0x00000001 */
  878. #define ADC_CFGR2_OVSE ADC_CFGR2_OVSE_Msk /*!< Oversampler Enable */
  879. #define ADC_CFGR2_CKMODE_Pos (30U)
  880. #define ADC_CFGR2_CKMODE_Msk (0x3U << ADC_CFGR2_CKMODE_Pos) /*!< 0xC0000000 */
  881. #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk /*!< CKMODE [1:0] bits (ADC clock mode) */
  882. #define ADC_CFGR2_CKMODE_0 (0x1U << ADC_CFGR2_CKMODE_Pos) /*!< 0x40000000 */
  883. #define ADC_CFGR2_CKMODE_1 (0x2U << ADC_CFGR2_CKMODE_Pos) /*!< 0x80000000 */
  884. /****************** Bit definition for ADC_SMPR register ********************/
  885. #define ADC_SMPR_SMP_Pos (0U)
  886. #define ADC_SMPR_SMP_Msk (0x7U << ADC_SMPR_SMP_Pos) /*!< 0x00000007 */
  887. #define ADC_SMPR_SMP ADC_SMPR_SMP_Msk /*!< SMPR[2:0] bits (Sampling time selection) */
  888. #define ADC_SMPR_SMP_0 (0x1U << ADC_SMPR_SMP_Pos) /*!< 0x00000001 */
  889. #define ADC_SMPR_SMP_1 (0x2U << ADC_SMPR_SMP_Pos) /*!< 0x00000002 */
  890. #define ADC_SMPR_SMP_2 (0x4U << ADC_SMPR_SMP_Pos) /*!< 0x00000004 */
  891. /* Legacy defines */
  892. #define ADC_SMPR_SMPR ADC_SMPR_SMP
  893. #define ADC_SMPR_SMPR_0 ADC_SMPR_SMP_0
  894. #define ADC_SMPR_SMPR_1 ADC_SMPR_SMP_1
  895. #define ADC_SMPR_SMPR_2 ADC_SMPR_SMP_2
  896. /******************* Bit definition for ADC_TR register ********************/
  897. #define ADC_TR_HT_Pos (16U)
  898. #define ADC_TR_HT_Msk (0xFFFU << ADC_TR_HT_Pos) /*!< 0x0FFF0000 */
  899. #define ADC_TR_HT ADC_TR_HT_Msk /*!< Analog watchdog high threshold */
  900. #define ADC_TR_LT_Pos (0U)
  901. #define ADC_TR_LT_Msk (0xFFFU << ADC_TR_LT_Pos) /*!< 0x00000FFF */
  902. #define ADC_TR_LT ADC_TR_LT_Msk /*!< Analog watchdog low threshold */
  903. /****************** Bit definition for ADC_CHSELR register ******************/
  904. #define ADC_CHSELR_CHSEL_Pos (0U)
  905. #define ADC_CHSELR_CHSEL_Msk (0x7FFFFU << ADC_CHSELR_CHSEL_Pos) /*!< 0x0007FFFF */
  906. #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels */
  907. #define ADC_CHSELR_CHSEL18_Pos (18U)
  908. #define ADC_CHSELR_CHSEL18_Msk (0x1U << ADC_CHSELR_CHSEL18_Pos) /*!< 0x00040000 */
  909. #define ADC_CHSELR_CHSEL18 ADC_CHSELR_CHSEL18_Msk /*!< Channel 18 selection */
  910. #define ADC_CHSELR_CHSEL17_Pos (17U)
  911. #define ADC_CHSELR_CHSEL17_Msk (0x1U << ADC_CHSELR_CHSEL17_Pos) /*!< 0x00020000 */
  912. #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk /*!< Channel 17 selection */
  913. #define ADC_CHSELR_CHSEL15_Pos (15U)
  914. #define ADC_CHSELR_CHSEL15_Msk (0x1U << ADC_CHSELR_CHSEL15_Pos) /*!< 0x00008000 */
  915. #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk /*!< Channel 15 selection */
  916. #define ADC_CHSELR_CHSEL14_Pos (14U)
  917. #define ADC_CHSELR_CHSEL14_Msk (0x1U << ADC_CHSELR_CHSEL14_Pos) /*!< 0x00004000 */
  918. #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk /*!< Channel 14 selection */
  919. #define ADC_CHSELR_CHSEL13_Pos (13U)
  920. #define ADC_CHSELR_CHSEL13_Msk (0x1U << ADC_CHSELR_CHSEL13_Pos) /*!< 0x00002000 */
  921. #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk /*!< Channel 13 selection */
  922. #define ADC_CHSELR_CHSEL12_Pos (12U)
  923. #define ADC_CHSELR_CHSEL12_Msk (0x1U << ADC_CHSELR_CHSEL12_Pos) /*!< 0x00001000 */
  924. #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk /*!< Channel 12 selection */
  925. #define ADC_CHSELR_CHSEL11_Pos (11U)
  926. #define ADC_CHSELR_CHSEL11_Msk (0x1U << ADC_CHSELR_CHSEL11_Pos) /*!< 0x00000800 */
  927. #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk /*!< Channel 11 selection */
  928. #define ADC_CHSELR_CHSEL10_Pos (10U)
  929. #define ADC_CHSELR_CHSEL10_Msk (0x1U << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */
  930. #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< Channel 10 selection */
  931. #define ADC_CHSELR_CHSEL9_Pos (9U)
  932. #define ADC_CHSELR_CHSEL9_Msk (0x1U << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */
  933. #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< Channel 9 selection */
  934. #define ADC_CHSELR_CHSEL8_Pos (8U)
  935. #define ADC_CHSELR_CHSEL8_Msk (0x1U << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */
  936. #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< Channel 8 selection */
  937. #define ADC_CHSELR_CHSEL7_Pos (7U)
  938. #define ADC_CHSELR_CHSEL7_Msk (0x1U << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */
  939. #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< Channel 7 selection */
  940. #define ADC_CHSELR_CHSEL6_Pos (6U)
  941. #define ADC_CHSELR_CHSEL6_Msk (0x1U << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */
  942. #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< Channel 6 selection */
  943. #define ADC_CHSELR_CHSEL5_Pos (5U)
  944. #define ADC_CHSELR_CHSEL5_Msk (0x1U << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
  945. #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< Channel 5 selection */
  946. #define ADC_CHSELR_CHSEL4_Pos (4U)
  947. #define ADC_CHSELR_CHSEL4_Msk (0x1U << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */
  948. #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< Channel 4 selection */
  949. #define ADC_CHSELR_CHSEL3_Pos (3U)
  950. #define ADC_CHSELR_CHSEL3_Msk (0x1U << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */
  951. #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< Channel 3 selection */
  952. #define ADC_CHSELR_CHSEL2_Pos (2U)
  953. #define ADC_CHSELR_CHSEL2_Msk (0x1U << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */
  954. #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< Channel 2 selection */
  955. #define ADC_CHSELR_CHSEL1_Pos (1U)
  956. #define ADC_CHSELR_CHSEL1_Msk (0x1U << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
  957. #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< Channel 1 selection */
  958. #define ADC_CHSELR_CHSEL0_Pos (0U)
  959. #define ADC_CHSELR_CHSEL0_Msk (0x1U << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */
  960. #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< Channel 0 selection */
  961. /******************** Bit definition for ADC_DR register ********************/
  962. #define ADC_DR_DATA_Pos (0U)
  963. #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
  964. #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< Regular data */
  965. /******************** Bit definition for ADC_CALFACT register ********************/
  966. #define ADC_CALFACT_CALFACT_Pos (0U)
  967. #define ADC_CALFACT_CALFACT_Msk (0x7FU << ADC_CALFACT_CALFACT_Pos) /*!< 0x0000007F */
  968. #define ADC_CALFACT_CALFACT ADC_CALFACT_CALFACT_Msk /*!< Calibration factor */
  969. /******************* Bit definition for ADC_CCR register ********************/
  970. #define ADC_CCR_LFMEN_Pos (25U)
  971. #define ADC_CCR_LFMEN_Msk (0x1U << ADC_CCR_LFMEN_Pos) /*!< 0x02000000 */
  972. #define ADC_CCR_LFMEN ADC_CCR_LFMEN_Msk /*!< Low Frequency Mode enable */
  973. #define ADC_CCR_TSEN_Pos (23U)
  974. #define ADC_CCR_TSEN_Msk (0x1U << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */
  975. #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< Temperature sensore enable */
  976. #define ADC_CCR_VREFEN_Pos (22U)
  977. #define ADC_CCR_VREFEN_Msk (0x1U << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
  978. #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< Vrefint enable */
  979. #define ADC_CCR_PRESC_Pos (18U)
  980. #define ADC_CCR_PRESC_Msk (0xFU << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */
  981. #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< PRESC [3:0] bits (ADC prescaler) */
  982. #define ADC_CCR_PRESC_0 (0x1U << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */
  983. #define ADC_CCR_PRESC_1 (0x2U << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */
  984. #define ADC_CCR_PRESC_2 (0x4U << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */
  985. #define ADC_CCR_PRESC_3 (0x8U << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */
  986. /******************************************************************************/
  987. /* */
  988. /* Advanced Encryption Standard (AES) */
  989. /* */
  990. /******************************************************************************/
  991. /******************* Bit definition for AES_CR register *********************/
  992. #define AES_CR_EN_Pos (0U)
  993. #define AES_CR_EN_Msk (0x1U << AES_CR_EN_Pos) /*!< 0x00000001 */
  994. #define AES_CR_EN AES_CR_EN_Msk /*!< AES Enable */
  995. #define AES_CR_DATATYPE_Pos (1U)
  996. #define AES_CR_DATATYPE_Msk (0x3U << AES_CR_DATATYPE_Pos) /*!< 0x00000006 */
  997. #define AES_CR_DATATYPE AES_CR_DATATYPE_Msk /*!< Data type selection */
  998. #define AES_CR_DATATYPE_0 (0x1U << AES_CR_DATATYPE_Pos) /*!< 0x00000002 */
  999. #define AES_CR_DATATYPE_1 (0x2U << AES_CR_DATATYPE_Pos) /*!< 0x00000004 */
  1000. #define AES_CR_MODE_Pos (3U)
  1001. #define AES_CR_MODE_Msk (0x3U << AES_CR_MODE_Pos) /*!< 0x00000018 */
  1002. #define AES_CR_MODE AES_CR_MODE_Msk /*!< AES Mode Of Operation */
  1003. #define AES_CR_MODE_0 (0x1U << AES_CR_MODE_Pos) /*!< 0x00000008 */
  1004. #define AES_CR_MODE_1 (0x2U << AES_CR_MODE_Pos) /*!< 0x00000010 */
  1005. #define AES_CR_CHMOD_Pos (5U)
  1006. #define AES_CR_CHMOD_Msk (0x3U << AES_CR_CHMOD_Pos) /*!< 0x00000060 */
  1007. #define AES_CR_CHMOD AES_CR_CHMOD_Msk /*!< AES Chaining Mode */
  1008. #define AES_CR_CHMOD_0 (0x1U << AES_CR_CHMOD_Pos) /*!< 0x00000020 */
  1009. #define AES_CR_CHMOD_1 (0x2U << AES_CR_CHMOD_Pos) /*!< 0x00000040 */
  1010. #define AES_CR_CCFC_Pos (7U)
  1011. #define AES_CR_CCFC_Msk (0x1U << AES_CR_CCFC_Pos) /*!< 0x00000080 */
  1012. #define AES_CR_CCFC AES_CR_CCFC_Msk /*!< Computation Complete Flag Clear */
  1013. #define AES_CR_ERRC_Pos (8U)
  1014. #define AES_CR_ERRC_Msk (0x1U << AES_CR_ERRC_Pos) /*!< 0x00000100 */
  1015. #define AES_CR_ERRC AES_CR_ERRC_Msk /*!< Error Clear */
  1016. #define AES_CR_CCIE_Pos (9U)
  1017. #define AES_CR_CCIE_Msk (0x1U << AES_CR_CCIE_Pos) /*!< 0x00000200 */
  1018. #define AES_CR_CCIE AES_CR_CCIE_Msk /*!< Computation Complete Interrupt Enable */
  1019. #define AES_CR_ERRIE_Pos (10U)
  1020. #define AES_CR_ERRIE_Msk (0x1U << AES_CR_ERRIE_Pos) /*!< 0x00000400 */
  1021. #define AES_CR_ERRIE AES_CR_ERRIE_Msk /*!< Error Interrupt Enable */
  1022. #define AES_CR_DMAINEN_Pos (11U)
  1023. #define AES_CR_DMAINEN_Msk (0x1U << AES_CR_DMAINEN_Pos) /*!< 0x00000800 */
  1024. #define AES_CR_DMAINEN AES_CR_DMAINEN_Msk /*!< DMA ENable managing the data input phase */
  1025. #define AES_CR_DMAOUTEN_Pos (12U)
  1026. #define AES_CR_DMAOUTEN_Msk (0x1U << AES_CR_DMAOUTEN_Pos) /*!< 0x00001000 */
  1027. #define AES_CR_DMAOUTEN AES_CR_DMAOUTEN_Msk /*!< DMA Enable managing the data output phase */
  1028. /******************* Bit definition for AES_SR register *********************/
  1029. #define AES_SR_CCF_Pos (0U)
  1030. #define AES_SR_CCF_Msk (0x1U << AES_SR_CCF_Pos) /*!< 0x00000001 */
  1031. #define AES_SR_CCF AES_SR_CCF_Msk /*!< Computation Complete Flag */
  1032. #define AES_SR_RDERR_Pos (1U)
  1033. #define AES_SR_RDERR_Msk (0x1U << AES_SR_RDERR_Pos) /*!< 0x00000002 */
  1034. #define AES_SR_RDERR AES_SR_RDERR_Msk /*!< Read Error Flag */
  1035. #define AES_SR_WRERR_Pos (2U)
  1036. #define AES_SR_WRERR_Msk (0x1U << AES_SR_WRERR_Pos) /*!< 0x00000004 */
  1037. #define AES_SR_WRERR AES_SR_WRERR_Msk /*!< Write Error Flag */
  1038. /******************* Bit definition for AES_DINR register *******************/
  1039. #define AES_DINR_Pos (0U)
  1040. #define AES_DINR_Msk (0xFFFFU << AES_DINR_Pos) /*!< 0x0000FFFF */
  1041. #define AES_DINR AES_DINR_Msk /*!< AES Data Input Register */
  1042. /******************* Bit definition for AES_DOUTR register ******************/
  1043. #define AES_DOUTR_Pos (0U)
  1044. #define AES_DOUTR_Msk (0xFFFFU << AES_DOUTR_Pos) /*!< 0x0000FFFF */
  1045. #define AES_DOUTR AES_DOUTR_Msk /*!< AES Data Output Register */
  1046. /******************* Bit definition for AES_KEYR0 register ******************/
  1047. #define AES_KEYR0_Pos (0U)
  1048. #define AES_KEYR0_Msk (0xFFFFU << AES_KEYR0_Pos) /*!< 0x0000FFFF */
  1049. #define AES_KEYR0 AES_KEYR0_Msk /*!< AES Key Register 0 */
  1050. /******************* Bit definition for AES_KEYR1 register ******************/
  1051. #define AES_KEYR1_Pos (0U)
  1052. #define AES_KEYR1_Msk (0xFFFFU << AES_KEYR1_Pos) /*!< 0x0000FFFF */
  1053. #define AES_KEYR1 AES_KEYR1_Msk /*!< AES Key Register 1 */
  1054. /******************* Bit definition for AES_KEYR2 register ******************/
  1055. #define AES_KEYR2_Pos (0U)
  1056. #define AES_KEYR2_Msk (0xFFFFU << AES_KEYR2_Pos) /*!< 0x0000FFFF */
  1057. #define AES_KEYR2 AES_KEYR2_Msk /*!< AES Key Register 2 */
  1058. /******************* Bit definition for AES_KEYR3 register ******************/
  1059. #define AES_KEYR3_Pos (0U)
  1060. #define AES_KEYR3_Msk (0xFFFFU << AES_KEYR3_Pos) /*!< 0x0000FFFF */
  1061. #define AES_KEYR3 AES_KEYR3_Msk /*!< AES Key Register 3 */
  1062. /******************* Bit definition for AES_IVR0 register *******************/
  1063. #define AES_IVR0_Pos (0U)
  1064. #define AES_IVR0_Msk (0xFFFFU << AES_IVR0_Pos) /*!< 0x0000FFFF */
  1065. #define AES_IVR0 AES_IVR0_Msk /*!< AES Initialization Vector Register 0 */
  1066. /******************* Bit definition for AES_IVR1 register *******************/
  1067. #define AES_IVR1_Pos (0U)
  1068. #define AES_IVR1_Msk (0xFFFFU << AES_IVR1_Pos) /*!< 0x0000FFFF */
  1069. #define AES_IVR1 AES_IVR1_Msk /*!< AES Initialization Vector Register 1 */
  1070. /******************* Bit definition for AES_IVR2 register *******************/
  1071. #define AES_IVR2_Pos (0U)
  1072. #define AES_IVR2_Msk (0xFFFFU << AES_IVR2_Pos) /*!< 0x0000FFFF */
  1073. #define AES_IVR2 AES_IVR2_Msk /*!< AES Initialization Vector Register 2 */
  1074. /******************* Bit definition for AES_IVR3 register *******************/
  1075. #define AES_IVR3_Pos (0U)
  1076. #define AES_IVR3_Msk (0xFFFFU << AES_IVR3_Pos) /*!< 0x0000FFFF */
  1077. #define AES_IVR3 AES_IVR3_Msk /*!< AES Initialization Vector Register 3 */
  1078. /******************************************************************************/
  1079. /* */
  1080. /* Analog Comparators (COMP) */
  1081. /* */
  1082. /******************************************************************************/
  1083. /************* Bit definition for COMP_CSR register (COMP1 and COMP2) **************/
  1084. /* COMP1 bits definition */
  1085. #define COMP_CSR_COMP1EN_Pos (0U)
  1086. #define COMP_CSR_COMP1EN_Msk (0x1U << COMP_CSR_COMP1EN_Pos) /*!< 0x00000001 */
  1087. #define COMP_CSR_COMP1EN COMP_CSR_COMP1EN_Msk /*!< COMP1 enable */
  1088. #define COMP_CSR_COMP1INNSEL_Pos (4U)
  1089. #define COMP_CSR_COMP1INNSEL_Msk (0x3U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000030 */
  1090. #define COMP_CSR_COMP1INNSEL COMP_CSR_COMP1INNSEL_Msk /*!< COMP1 inverting input select */
  1091. #define COMP_CSR_COMP1INNSEL_0 (0x1U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000010 */
  1092. #define COMP_CSR_COMP1INNSEL_1 (0x2U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000020 */
  1093. #define COMP_CSR_COMP1WM_Pos (8U)
  1094. #define COMP_CSR_COMP1WM_Msk (0x1U << COMP_CSR_COMP1WM_Pos) /*!< 0x00000100 */
  1095. #define COMP_CSR_COMP1WM COMP_CSR_COMP1WM_Msk /*!< Comparators window mode enable */
  1096. #define COMP_CSR_COMP1LPTIM1IN1_Pos (12U)
  1097. #define COMP_CSR_COMP1LPTIM1IN1_Msk (0x1U << COMP_CSR_COMP1LPTIM1IN1_Pos) /*!< 0x00001000 */
  1098. #define COMP_CSR_COMP1LPTIM1IN1 COMP_CSR_COMP1LPTIM1IN1_Msk /*!< COMP1 LPTIM1 IN1 connection */
  1099. #define COMP_CSR_COMP1POLARITY_Pos (15U)
  1100. #define COMP_CSR_COMP1POLARITY_Msk (0x1U << COMP_CSR_COMP1POLARITY_Pos) /*!< 0x00008000 */
  1101. #define COMP_CSR_COMP1POLARITY COMP_CSR_COMP1POLARITY_Msk /*!< COMP1 output polarity */
  1102. #define COMP_CSR_COMP1VALUE_Pos (30U)
  1103. #define COMP_CSR_COMP1VALUE_Msk (0x1U << COMP_CSR_COMP1VALUE_Pos) /*!< 0x40000000 */
  1104. #define COMP_CSR_COMP1VALUE COMP_CSR_COMP1VALUE_Msk /*!< COMP1 output level */
  1105. #define COMP_CSR_COMP1LOCK_Pos (31U)
  1106. #define COMP_CSR_COMP1LOCK_Msk (0x1U << COMP_CSR_COMP1LOCK_Pos) /*!< 0x80000000 */
  1107. #define COMP_CSR_COMP1LOCK COMP_CSR_COMP1LOCK_Msk /*!< COMP1 lock */
  1108. /* COMP2 bits definition */
  1109. #define COMP_CSR_COMP2EN_Pos (0U)
  1110. #define COMP_CSR_COMP2EN_Msk (0x1U << COMP_CSR_COMP2EN_Pos) /*!< 0x00000001 */
  1111. #define COMP_CSR_COMP2EN COMP_CSR_COMP2EN_Msk /*!< COMP2 enable */
  1112. #define COMP_CSR_COMP2SPEED_Pos (3U)
  1113. #define COMP_CSR_COMP2SPEED_Msk (0x1U << COMP_CSR_COMP2SPEED_Pos) /*!< 0x00000008 */
  1114. #define COMP_CSR_COMP2SPEED COMP_CSR_COMP2SPEED_Msk /*!< COMP2 power mode */
  1115. #define COMP_CSR_COMP2INNSEL_Pos (4U)
  1116. #define COMP_CSR_COMP2INNSEL_Msk (0x7U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000070 */
  1117. #define COMP_CSR_COMP2INNSEL COMP_CSR_COMP2INNSEL_Msk /*!< COMP2 inverting input select */
  1118. #define COMP_CSR_COMP2INNSEL_0 (0x1U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000010 */
  1119. #define COMP_CSR_COMP2INNSEL_1 (0x2U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000020 */
  1120. #define COMP_CSR_COMP2INNSEL_2 (0x4U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000040 */
  1121. #define COMP_CSR_COMP2INPSEL_Pos (8U)
  1122. #define COMP_CSR_COMP2INPSEL_Msk (0x7U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000700 */
  1123. #define COMP_CSR_COMP2INPSEL COMP_CSR_COMP2INPSEL_Msk /*!< COMPx non inverting input select */
  1124. #define COMP_CSR_COMP2INPSEL_0 (0x1U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000100 */
  1125. #define COMP_CSR_COMP2INPSEL_1 (0x2U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000200 */
  1126. #define COMP_CSR_COMP2INPSEL_2 (0x4U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000400 */
  1127. #define COMP_CSR_COMP2LPTIM1IN2_Pos (12U)
  1128. #define COMP_CSR_COMP2LPTIM1IN2_Msk (0x1U << COMP_CSR_COMP2LPTIM1IN2_Pos) /*!< 0x00001000 */
  1129. #define COMP_CSR_COMP2LPTIM1IN2 COMP_CSR_COMP2LPTIM1IN2_Msk /*!< COMP2 LPTIM1 IN2 connection */
  1130. #define COMP_CSR_COMP2LPTIM1IN1_Pos (13U)
  1131. #define COMP_CSR_COMP2LPTIM1IN1_Msk (0x1U << COMP_CSR_COMP2LPTIM1IN1_Pos) /*!< 0x00002000 */
  1132. #define COMP_CSR_COMP2LPTIM1IN1 COMP_CSR_COMP2LPTIM1IN1_Msk /*!< COMP2 LPTIM1 IN1 connection */
  1133. #define COMP_CSR_COMP2POLARITY_Pos (15U)
  1134. #define COMP_CSR_COMP2POLARITY_Msk (0x1U << COMP_CSR_COMP2POLARITY_Pos) /*!< 0x00008000 */
  1135. #define COMP_CSR_COMP2POLARITY COMP_CSR_COMP2POLARITY_Msk /*!< COMP2 output polarity */
  1136. #define COMP_CSR_COMP2VALUE_Pos (30U)
  1137. #define COMP_CSR_COMP2VALUE_Msk (0x1U << COMP_CSR_COMP2VALUE_Pos) /*!< 0x40000000 */
  1138. #define COMP_CSR_COMP2VALUE COMP_CSR_COMP2VALUE_Msk /*!< COMP2 output level */
  1139. #define COMP_CSR_COMP2LOCK_Pos (31U)
  1140. #define COMP_CSR_COMP2LOCK_Msk (0x1U << COMP_CSR_COMP2LOCK_Pos) /*!< 0x80000000 */
  1141. #define COMP_CSR_COMP2LOCK COMP_CSR_COMP2LOCK_Msk /*!< COMP2 lock */
  1142. /********************** Bit definition for COMP_CSR register common ****************/
  1143. #define COMP_CSR_COMPxEN_Pos (0U)
  1144. #define COMP_CSR_COMPxEN_Msk (0x1U << COMP_CSR_COMPxEN_Pos) /*!< 0x00000001 */
  1145. #define COMP_CSR_COMPxEN COMP_CSR_COMPxEN_Msk /*!< COMPx enable */
  1146. #define COMP_CSR_COMPxPOLARITY_Pos (15U)
  1147. #define COMP_CSR_COMPxPOLARITY_Msk (0x1U << COMP_CSR_COMPxPOLARITY_Pos) /*!< 0x00008000 */
  1148. #define COMP_CSR_COMPxPOLARITY COMP_CSR_COMPxPOLARITY_Msk /*!< COMPx output polarity */
  1149. #define COMP_CSR_COMPxOUTVALUE_Pos (30U)
  1150. #define COMP_CSR_COMPxOUTVALUE_Msk (0x1U << COMP_CSR_COMPxOUTVALUE_Pos) /*!< 0x40000000 */
  1151. #define COMP_CSR_COMPxOUTVALUE COMP_CSR_COMPxOUTVALUE_Msk /*!< COMPx output level */
  1152. #define COMP_CSR_COMPxLOCK_Pos (31U)
  1153. #define COMP_CSR_COMPxLOCK_Msk (0x1U << COMP_CSR_COMPxLOCK_Pos) /*!< 0x80000000 */
  1154. #define COMP_CSR_COMPxLOCK COMP_CSR_COMPxLOCK_Msk /*!< COMPx lock */
  1155. /* Reference defines */
  1156. #define COMP_CSR_WINMODE COMP_CSR_COMP1WM /*!< Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
  1157. /******************************************************************************/
  1158. /* */
  1159. /* CRC calculation unit (CRC) */
  1160. /* */
  1161. /******************************************************************************/
  1162. /******************* Bit definition for CRC_DR register *********************/
  1163. #define CRC_DR_DR_Pos (0U)
  1164. #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  1165. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  1166. /******************* Bit definition for CRC_IDR register ********************/
  1167. #define CRC_IDR_IDR ((uint8_t)0xFFU) /*!< General-purpose 8-bit data register bits */
  1168. /******************** Bit definition for CRC_CR register ********************/
  1169. #define CRC_CR_RESET_Pos (0U)
  1170. #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  1171. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
  1172. #define CRC_CR_POLYSIZE_Pos (3U)
  1173. #define CRC_CR_POLYSIZE_Msk (0x3U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */
  1174. #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */
  1175. #define CRC_CR_POLYSIZE_0 (0x1U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */
  1176. #define CRC_CR_POLYSIZE_1 (0x2U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */
  1177. #define CRC_CR_REV_IN_Pos (5U)
  1178. #define CRC_CR_REV_IN_Msk (0x3U << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
  1179. #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
  1180. #define CRC_CR_REV_IN_0 (0x1U << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
  1181. #define CRC_CR_REV_IN_1 (0x2U << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
  1182. #define CRC_CR_REV_OUT_Pos (7U)
  1183. #define CRC_CR_REV_OUT_Msk (0x1U << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
  1184. #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
  1185. /******************* Bit definition for CRC_INIT register *******************/
  1186. #define CRC_INIT_INIT_Pos (0U)
  1187. #define CRC_INIT_INIT_Msk (0xFFFFFFFFU << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
  1188. #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
  1189. /******************* Bit definition for CRC_POL register ********************/
  1190. #define CRC_POL_POL_Pos (0U)
  1191. #define CRC_POL_POL_Msk (0xFFFFFFFFU << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */
  1192. #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */
  1193. /******************************************************************************/
  1194. /* */
  1195. /* CRS Clock Recovery System */
  1196. /* */
  1197. /******************************************************************************/
  1198. /******************* Bit definition for CRS_CR register *********************/
  1199. #define CRS_CR_SYNCOKIE_Pos (0U)
  1200. #define CRS_CR_SYNCOKIE_Msk (0x1U << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */
  1201. #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /* SYNC event OK interrupt enable */
  1202. #define CRS_CR_SYNCWARNIE_Pos (1U)
  1203. #define CRS_CR_SYNCWARNIE_Msk (0x1U << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */
  1204. #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /* SYNC warning interrupt enable */
  1205. #define CRS_CR_ERRIE_Pos (2U)
  1206. #define CRS_CR_ERRIE_Msk (0x1U << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */
  1207. #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /* SYNC error interrupt enable */
  1208. #define CRS_CR_ESYNCIE_Pos (3U)
  1209. #define CRS_CR_ESYNCIE_Msk (0x1U << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */
  1210. #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /* Expected SYNC(ESYNCF) interrupt Enable*/
  1211. #define CRS_CR_CEN_Pos (5U)
  1212. #define CRS_CR_CEN_Msk (0x1U << CRS_CR_CEN_Pos) /*!< 0x00000020 */
  1213. #define CRS_CR_CEN CRS_CR_CEN_Msk /* Frequency error counter enable */
  1214. #define CRS_CR_AUTOTRIMEN_Pos (6U)
  1215. #define CRS_CR_AUTOTRIMEN_Msk (0x1U << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */
  1216. #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /* Automatic trimming enable */
  1217. #define CRS_CR_SWSYNC_Pos (7U)
  1218. #define CRS_CR_SWSYNC_Msk (0x1U << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */
  1219. #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /* A Software SYNC event is generated */
  1220. #define CRS_CR_TRIM_Pos (8U)
  1221. #define CRS_CR_TRIM_Msk (0x3FU << CRS_CR_TRIM_Pos) /*!< 0x00003F00 */
  1222. #define CRS_CR_TRIM CRS_CR_TRIM_Msk /* HSI48 oscillator smooth trimming */
  1223. /******************* Bit definition for CRS_CFGR register *********************/
  1224. #define CRS_CFGR_RELOAD_Pos (0U)
  1225. #define CRS_CFGR_RELOAD_Msk (0xFFFFU << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */
  1226. #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /* Counter reload value */
  1227. #define CRS_CFGR_FELIM_Pos (16U)
  1228. #define CRS_CFGR_FELIM_Msk (0xFFU << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */
  1229. #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /* Frequency error limit */
  1230. #define CRS_CFGR_SYNCDIV_Pos (24U)
  1231. #define CRS_CFGR_SYNCDIV_Msk (0x7U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */
  1232. #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /* SYNC divider */
  1233. #define CRS_CFGR_SYNCDIV_0 (0x1U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */
  1234. #define CRS_CFGR_SYNCDIV_1 (0x2U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */
  1235. #define CRS_CFGR_SYNCDIV_2 (0x4U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */
  1236. #define CRS_CFGR_SYNCSRC_Pos (28U)
  1237. #define CRS_CFGR_SYNCSRC_Msk (0x3U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */
  1238. #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /* SYNC signal source selection */
  1239. #define CRS_CFGR_SYNCSRC_0 (0x1U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */
  1240. #define CRS_CFGR_SYNCSRC_1 (0x2U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */
  1241. #define CRS_CFGR_SYNCPOL_Pos (31U)
  1242. #define CRS_CFGR_SYNCPOL_Msk (0x1U << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */
  1243. #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /* SYNC polarity selection */
  1244. /******************* Bit definition for CRS_ISR register *********************/
  1245. #define CRS_ISR_SYNCOKF_Pos (0U)
  1246. #define CRS_ISR_SYNCOKF_Msk (0x1U << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */
  1247. #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /* SYNC event OK flag */
  1248. #define CRS_ISR_SYNCWARNF_Pos (1U)
  1249. #define CRS_ISR_SYNCWARNF_Msk (0x1U << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */
  1250. #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /* SYNC warning */
  1251. #define CRS_ISR_ERRF_Pos (2U)
  1252. #define CRS_ISR_ERRF_Msk (0x1U << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */
  1253. #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /* SYNC error flag */
  1254. #define CRS_ISR_ESYNCF_Pos (3U)
  1255. #define CRS_ISR_ESYNCF_Msk (0x1U << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */
  1256. #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /* Expected SYNC flag */
  1257. #define CRS_ISR_SYNCERR_Pos (8U)
  1258. #define CRS_ISR_SYNCERR_Msk (0x1U << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */
  1259. #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /* SYNC error */
  1260. #define CRS_ISR_SYNCMISS_Pos (9U)
  1261. #define CRS_ISR_SYNCMISS_Msk (0x1U << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */
  1262. #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /* SYNC missed */
  1263. #define CRS_ISR_TRIMOVF_Pos (10U)
  1264. #define CRS_ISR_TRIMOVF_Msk (0x1U << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */
  1265. #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /* Trimming overflow or underflow */
  1266. #define CRS_ISR_FEDIR_Pos (15U)
  1267. #define CRS_ISR_FEDIR_Msk (0x1U << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */
  1268. #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /* Frequency error direction */
  1269. #define CRS_ISR_FECAP_Pos (16U)
  1270. #define CRS_ISR_FECAP_Msk (0xFFFFU << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */
  1271. #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /* Frequency error capture */
  1272. /******************* Bit definition for CRS_ICR register *********************/
  1273. #define CRS_ICR_SYNCOKC_Pos (0U)
  1274. #define CRS_ICR_SYNCOKC_Msk (0x1U << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */
  1275. #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /* SYNC event OK clear flag */
  1276. #define CRS_ICR_SYNCWARNC_Pos (1U)
  1277. #define CRS_ICR_SYNCWARNC_Msk (0x1U << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */
  1278. #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /* SYNC warning clear flag */
  1279. #define CRS_ICR_ERRC_Pos (2U)
  1280. #define CRS_ICR_ERRC_Msk (0x1U << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */
  1281. #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /* Error clear flag */
  1282. #define CRS_ICR_ESYNCC_Pos (3U)
  1283. #define CRS_ICR_ESYNCC_Msk (0x1U << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */
  1284. #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /* Expected SYNC clear flag */
  1285. /******************************************************************************/
  1286. /* */
  1287. /* Digital to Analog Converter (DAC) */
  1288. /* */
  1289. /******************************************************************************/
  1290. /*
  1291. * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
  1292. */
  1293. #define DAC_CHANNEL2_SUPPORT /*!< DAC feature available only on specific devices: availability of DAC channel 2 */
  1294. /******************** Bit definition for DAC_CR register ********************/
  1295. #define DAC_CR_EN1_Pos (0U)
  1296. #define DAC_CR_EN1_Msk (0x1U << DAC_CR_EN1_Pos) /*!< 0x00000001 */
  1297. #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!< DAC channel1 enable */
  1298. #define DAC_CR_BOFF1_Pos (1U)
  1299. #define DAC_CR_BOFF1_Msk (0x1U << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */
  1300. #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!< DAC channel1 output buffer disable */
  1301. #define DAC_CR_TEN1_Pos (2U)
  1302. #define DAC_CR_TEN1_Msk (0x1U << DAC_CR_TEN1_Pos) /*!< 0x00000004 */
  1303. #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!< DAC channel1 Trigger enable */
  1304. #define DAC_CR_TSEL1_Pos (3U)
  1305. #define DAC_CR_TSEL1_Msk (0x7U << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */
  1306. #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */
  1307. #define DAC_CR_TSEL1_0 (0x1U << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
  1308. #define DAC_CR_TSEL1_1 (0x2U << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
  1309. #define DAC_CR_TSEL1_2 (0x4U << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
  1310. #define DAC_CR_WAVE1_Pos (6U)
  1311. #define DAC_CR_WAVE1_Msk (0x3U << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */
  1312. #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
  1313. #define DAC_CR_WAVE1_0 (0x1U << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */
  1314. #define DAC_CR_WAVE1_1 (0x2U << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */
  1315. #define DAC_CR_MAMP1_Pos (8U)
  1316. #define DAC_CR_MAMP1_Msk (0xFU << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */
  1317. #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  1318. #define DAC_CR_MAMP1_0 (0x1U << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */
  1319. #define DAC_CR_MAMP1_1 (0x2U << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */
  1320. #define DAC_CR_MAMP1_2 (0x4U << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */
  1321. #define DAC_CR_MAMP1_3 (0x8U << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */
  1322. #define DAC_CR_DMAEN1_Pos (12U)
  1323. #define DAC_CR_DMAEN1_Msk (0x1U << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
  1324. #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!< DAC channel1 DMA enable */
  1325. #define DAC_CR_DMAUDRIE1_Pos (13U)
  1326. #define DAC_CR_DMAUDRIE1_Msk (0x1U << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */
  1327. #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!< DAC channel1 DMA Underrun interrupt enable */
  1328. #define DAC_CR_EN2_Pos (16U)
  1329. #define DAC_CR_EN2_Msk (0x1U << DAC_CR_EN2_Pos) /*!< 0x00010000 */
  1330. #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!< DAC channel2 enable */
  1331. #define DAC_CR_BOFF2_Pos (17U)
  1332. #define DAC_CR_BOFF2_Msk (0x1U << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */
  1333. #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!< DAC channel2 output buffer disable */
  1334. #define DAC_CR_TEN2_Pos (18U)
  1335. #define DAC_CR_TEN2_Msk (0x1U << DAC_CR_TEN2_Pos) /*!< 0x00040000 */
  1336. #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!< DAC channel2 Trigger enable */
  1337. #define DAC_CR_TSEL2_Pos (19U)
  1338. #define DAC_CR_TSEL2_Msk (0x7U << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */
  1339. #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!< TSEL2[2:0] (DAC channel2 Trigger selection) */
  1340. #define DAC_CR_TSEL2_0 (0x1U << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */
  1341. #define DAC_CR_TSEL2_1 (0x2U << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */
  1342. #define DAC_CR_TSEL2_2 (0x4U << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */
  1343. #define DAC_CR_WAVE2_Pos (22U)
  1344. #define DAC_CR_WAVE2_Msk (0x3U << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */
  1345. #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!< WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  1346. #define DAC_CR_WAVE2_0 (0x1U << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */
  1347. #define DAC_CR_WAVE2_1 (0x2U << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */
  1348. #define DAC_CR_MAMP2_Pos (24U)
  1349. #define DAC_CR_MAMP2_Msk (0xFU << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */
  1350. #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!< MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  1351. #define DAC_CR_MAMP2_0 (0x1U << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */
  1352. #define DAC_CR_MAMP2_1 (0x2U << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */
  1353. #define DAC_CR_MAMP2_2 (0x4U << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */
  1354. #define DAC_CR_MAMP2_3 (0x8U << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */
  1355. #define DAC_CR_DMAEN2_Pos (28U)
  1356. #define DAC_CR_DMAEN2_Msk (0x1U << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */
  1357. #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!< DAC channel2 DMA enabled */
  1358. #define DAC_CR_DMAUDRIE2_Pos (29U)
  1359. #define DAC_CR_DMAUDRIE2_Msk (0x1U << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */
  1360. #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!< DAC channel12DMA Underrun interrupt enable */
  1361. /***************** Bit definition for DAC_SWTRIGR register ******************/
  1362. #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
  1363. #define DAC_SWTRIGR_SWTRIG1_Msk (0x1U << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
  1364. #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!< DAC channel1 software trigger */
  1365. #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
  1366. #define DAC_SWTRIGR_SWTRIG2_Msk (0x1U << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */
  1367. #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!< DAC channel2 software trigger */
  1368. /***************** Bit definition for DAC_DHR12R1 register ******************/
  1369. #define DAC_DHR12R1_DACC1DHR_Pos (0U)
  1370. #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFU << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
  1371. #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */
  1372. /***************** Bit definition for DAC_DHR12L1 register ******************/
  1373. #define DAC_DHR12L1_DACC1DHR_Pos (4U)
  1374. #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFU << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  1375. #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */
  1376. /****************** Bit definition for DAC_DHR8R1 register ******************/
  1377. #define DAC_DHR8R1_DACC1DHR_Pos (0U)
  1378. #define DAC_DHR8R1_DACC1DHR_Msk (0xFFU << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
  1379. #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */
  1380. /***************** Bit definition for DAC_DHR12R2 register ******************/
  1381. #define DAC_DHR12R2_DACC2DHR_Pos (0U)
  1382. #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFU << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */
  1383. #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */
  1384. /***************** Bit definition for DAC_DHR12L2 register ******************/
  1385. #define DAC_DHR12L2_DACC2DHR_Pos (4U)
  1386. #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFU << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */
  1387. #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */
  1388. /****************** Bit definition for DAC_DHR8R2 register ******************/
  1389. #define DAC_DHR8R2_DACC2DHR_Pos (0U)
  1390. #define DAC_DHR8R2_DACC2DHR_Msk (0xFFU << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */
  1391. #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */
  1392. /***************** Bit definition for DAC_DHR12RD register ******************/
  1393. #define DAC_DHR12RD_DACC1DHR_Pos (0U)
  1394. #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFU << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */
  1395. #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */
  1396. #define DAC_DHR12RD_DACC2DHR_Pos (16U)
  1397. #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFU << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */
  1398. #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */
  1399. /***************** Bit definition for DAC_DHR12LD register ******************/
  1400. #define DAC_DHR12LD_DACC1DHR_Pos (4U)
  1401. #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFU << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  1402. #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */
  1403. #define DAC_DHR12LD_DACC2DHR_Pos (20U)
  1404. #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFU << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */
  1405. #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */
  1406. /****************** Bit definition for DAC_DHR8RD register ******************/
  1407. #define DAC_DHR8RD_DACC1DHR_Pos (0U)
  1408. #define DAC_DHR8RD_DACC1DHR_Msk (0xFFU << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */
  1409. #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */
  1410. #define DAC_DHR8RD_DACC2DHR_Pos (8U)
  1411. #define DAC_DHR8RD_DACC2DHR_Msk (0xFFU << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */
  1412. #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */
  1413. /******************* Bit definition for DAC_DOR1 register *******************/
  1414. #define DAC_DOR1_DACC1DOR ((uint16_t)0x00000FFFU) /*!< DAC channel1 data output */
  1415. /******************* Bit definition for DAC_DOR2 register *******************/
  1416. #define DAC_DOR2_DACC2DOR_Pos (0U)
  1417. #define DAC_DOR2_DACC2DOR_Msk (0xFFFU << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */
  1418. #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!< DAC channel2 data output */
  1419. /******************** Bit definition for DAC_SR register ********************/
  1420. #define DAC_SR_DMAUDR1_Pos (13U)
  1421. #define DAC_SR_DMAUDR1_Msk (0x1U << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */
  1422. #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!< DAC channel1 DMA underrun flag */
  1423. #define DAC_SR_DMAUDR2_Pos (29U)
  1424. #define DAC_SR_DMAUDR2_Msk (0x1U << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */
  1425. #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!< DAC channel2 DMA underrun flag */
  1426. /******************************************************************************/
  1427. /* */
  1428. /* Debug MCU (DBGMCU) */
  1429. /* */
  1430. /******************************************************************************/
  1431. /**************** Bit definition for DBGMCU_IDCODE register *****************/
  1432. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  1433. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  1434. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */
  1435. #define DBGMCU_IDCODE_DIV_ID_Pos (12U)
  1436. #define DBGMCU_IDCODE_DIV_ID_Msk (0xFU << DBGMCU_IDCODE_DIV_ID_Pos) /*!< 0x0000F000 */
  1437. #define DBGMCU_IDCODE_DIV_ID DBGMCU_IDCODE_DIV_ID_Msk /*!< Division Identifier */
  1438. #define DBGMCU_IDCODE_MCD_DIV_ID_Pos (13U)
  1439. #define DBGMCU_IDCODE_MCD_DIV_ID_Msk (0x3U << DBGMCU_IDCODE_MCD_DIV_ID_Pos) /*!< 0x00006000 */
  1440. #define DBGMCU_IDCODE_MCD_DIV_ID DBGMCU_IDCODE_MCD_DIV_ID_Msk /*!< MCD divsion ID is 6 */
  1441. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  1442. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  1443. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */
  1444. #define DBGMCU_IDCODE_REV_ID_0 (0x0001U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */
  1445. #define DBGMCU_IDCODE_REV_ID_1 (0x0002U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */
  1446. #define DBGMCU_IDCODE_REV_ID_2 (0x0004U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */
  1447. #define DBGMCU_IDCODE_REV_ID_3 (0x0008U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */
  1448. #define DBGMCU_IDCODE_REV_ID_4 (0x0010U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */
  1449. #define DBGMCU_IDCODE_REV_ID_5 (0x0020U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */
  1450. #define DBGMCU_IDCODE_REV_ID_6 (0x0040U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */
  1451. #define DBGMCU_IDCODE_REV_ID_7 (0x0080U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */
  1452. #define DBGMCU_IDCODE_REV_ID_8 (0x0100U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */
  1453. #define DBGMCU_IDCODE_REV_ID_9 (0x0200U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */
  1454. #define DBGMCU_IDCODE_REV_ID_10 (0x0400U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */
  1455. #define DBGMCU_IDCODE_REV_ID_11 (0x0800U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */
  1456. #define DBGMCU_IDCODE_REV_ID_12 (0x1000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */
  1457. #define DBGMCU_IDCODE_REV_ID_13 (0x2000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */
  1458. #define DBGMCU_IDCODE_REV_ID_14 (0x4000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */
  1459. #define DBGMCU_IDCODE_REV_ID_15 (0x8000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */
  1460. /****************** Bit definition for DBGMCU_CR register *******************/
  1461. #define DBGMCU_CR_DBG_Pos (0U)
  1462. #define DBGMCU_CR_DBG_Msk (0x7U << DBGMCU_CR_DBG_Pos) /*!< 0x00000007 */
  1463. #define DBGMCU_CR_DBG DBGMCU_CR_DBG_Msk /*!< Debug mode mask */
  1464. #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
  1465. #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
  1466. #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */
  1467. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  1468. #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  1469. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */
  1470. #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
  1471. #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
  1472. #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */
  1473. /****************** Bit definition for DBGMCU_APB1_FZ register **************/
  1474. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U)
  1475. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
  1476. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */
  1477. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U)
  1478. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */
  1479. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk
  1480. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U)
  1481. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */
  1482. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */
  1483. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos (5U)
  1484. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */
  1485. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk
  1486. #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U)
  1487. #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
  1488. #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk /*!< RTC Calendar frozen when core is halted */
  1489. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U)
  1490. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
  1491. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */
  1492. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U)
  1493. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
  1494. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */
  1495. #define DBGMCU_APB1_FZ_DBG_I2C1_STOP_Pos (21U)
  1496. #define DBGMCU_APB1_FZ_DBG_I2C1_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */
  1497. #define DBGMCU_APB1_FZ_DBG_I2C1_STOP DBGMCU_APB1_FZ_DBG_I2C1_STOP_Msk /*!< I2C1 SMBUS timeout mode stopped when Core is halted */
  1498. #define DBGMCU_APB1_FZ_DBG_I2C2_STOP_Pos (22U)
  1499. #define DBGMCU_APB1_FZ_DBG_I2C2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C2_STOP_Pos) /*!< 0x00400000 */
  1500. #define DBGMCU_APB1_FZ_DBG_I2C2_STOP DBGMCU_APB1_FZ_DBG_I2C2_STOP_Msk /*!< I2C2 SMBUS timeout mode stopped when Core is halted */
  1501. #define DBGMCU_APB1_FZ_DBG_I2C3_STOP_Pos (23U)
  1502. #define DBGMCU_APB1_FZ_DBG_I2C3_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C3_STOP_Pos) /*!< 0x00800000 */
  1503. #define DBGMCU_APB1_FZ_DBG_I2C3_STOP DBGMCU_APB1_FZ_DBG_I2C3_STOP_Msk /*!< I2C3 SMBUS timeout mode stopped when Core is halted */
  1504. #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Pos (31U)
  1505. #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Pos) /*!< 0x80000000 */
  1506. #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Msk /*!< LPTIM1 counter stopped when core is halted */
  1507. /****************** Bit definition for DBGMCU_APB2_FZ register **************/
  1508. #define DBGMCU_APB2_FZ_DBG_TIM22_STOP_Pos (5U)
  1509. #define DBGMCU_APB2_FZ_DBG_TIM22_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM22_STOP_Pos) /*!< 0x00000020 */
  1510. #define DBGMCU_APB2_FZ_DBG_TIM22_STOP DBGMCU_APB2_FZ_DBG_TIM22_STOP_Msk /*!< TIM22 counter stopped when core is halted */
  1511. #define DBGMCU_APB2_FZ_DBG_TIM21_STOP_Pos (2U)
  1512. #define DBGMCU_APB2_FZ_DBG_TIM21_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM21_STOP_Pos) /*!< 0x00000004 */
  1513. #define DBGMCU_APB2_FZ_DBG_TIM21_STOP DBGMCU_APB2_FZ_DBG_TIM21_STOP_Msk /*!< TIM21 counter stopped when core is halted */
  1514. /******************************************************************************/
  1515. /* */
  1516. /* DMA Controller (DMA) */
  1517. /* */
  1518. /******************************************************************************/
  1519. /******************* Bit definition for DMA_ISR register ********************/
  1520. #define DMA_ISR_GIF1_Pos (0U)
  1521. #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
  1522. #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
  1523. #define DMA_ISR_TCIF1_Pos (1U)
  1524. #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
  1525. #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
  1526. #define DMA_ISR_HTIF1_Pos (2U)
  1527. #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
  1528. #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
  1529. #define DMA_ISR_TEIF1_Pos (3U)
  1530. #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
  1531. #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
  1532. #define DMA_ISR_GIF2_Pos (4U)
  1533. #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
  1534. #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
  1535. #define DMA_ISR_TCIF2_Pos (5U)
  1536. #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
  1537. #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
  1538. #define DMA_ISR_HTIF2_Pos (6U)
  1539. #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
  1540. #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
  1541. #define DMA_ISR_TEIF2_Pos (7U)
  1542. #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
  1543. #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
  1544. #define DMA_ISR_GIF3_Pos (8U)
  1545. #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
  1546. #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
  1547. #define DMA_ISR_TCIF3_Pos (9U)
  1548. #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
  1549. #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
  1550. #define DMA_ISR_HTIF3_Pos (10U)
  1551. #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
  1552. #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
  1553. #define DMA_ISR_TEIF3_Pos (11U)
  1554. #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
  1555. #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
  1556. #define DMA_ISR_GIF4_Pos (12U)
  1557. #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
  1558. #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
  1559. #define DMA_ISR_TCIF4_Pos (13U)
  1560. #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
  1561. #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
  1562. #define DMA_ISR_HTIF4_Pos (14U)
  1563. #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
  1564. #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
  1565. #define DMA_ISR_TEIF4_Pos (15U)
  1566. #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
  1567. #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
  1568. #define DMA_ISR_GIF5_Pos (16U)
  1569. #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
  1570. #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
  1571. #define DMA_ISR_TCIF5_Pos (17U)
  1572. #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
  1573. #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
  1574. #define DMA_ISR_HTIF5_Pos (18U)
  1575. #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
  1576. #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
  1577. #define DMA_ISR_TEIF5_Pos (19U)
  1578. #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
  1579. #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
  1580. #define DMA_ISR_GIF6_Pos (20U)
  1581. #define DMA_ISR_GIF6_Msk (0x1U << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
  1582. #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
  1583. #define DMA_ISR_TCIF6_Pos (21U)
  1584. #define DMA_ISR_TCIF6_Msk (0x1U << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
  1585. #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
  1586. #define DMA_ISR_HTIF6_Pos (22U)
  1587. #define DMA_ISR_HTIF6_Msk (0x1U << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
  1588. #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
  1589. #define DMA_ISR_TEIF6_Pos (23U)
  1590. #define DMA_ISR_TEIF6_Msk (0x1U << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
  1591. #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
  1592. #define DMA_ISR_GIF7_Pos (24U)
  1593. #define DMA_ISR_GIF7_Msk (0x1U << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
  1594. #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
  1595. #define DMA_ISR_TCIF7_Pos (25U)
  1596. #define DMA_ISR_TCIF7_Msk (0x1U << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
  1597. #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
  1598. #define DMA_ISR_HTIF7_Pos (26U)
  1599. #define DMA_ISR_HTIF7_Msk (0x1U << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
  1600. #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
  1601. #define DMA_ISR_TEIF7_Pos (27U)
  1602. #define DMA_ISR_TEIF7_Msk (0x1U << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
  1603. #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
  1604. /******************* Bit definition for DMA_IFCR register *******************/
  1605. #define DMA_IFCR_CGIF1_Pos (0U)
  1606. #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
  1607. #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */
  1608. #define DMA_IFCR_CTCIF1_Pos (1U)
  1609. #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
  1610. #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
  1611. #define DMA_IFCR_CHTIF1_Pos (2U)
  1612. #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
  1613. #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
  1614. #define DMA_IFCR_CTEIF1_Pos (3U)
  1615. #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
  1616. #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
  1617. #define DMA_IFCR_CGIF2_Pos (4U)
  1618. #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
  1619. #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
  1620. #define DMA_IFCR_CTCIF2_Pos (5U)
  1621. #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
  1622. #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
  1623. #define DMA_IFCR_CHTIF2_Pos (6U)
  1624. #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
  1625. #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
  1626. #define DMA_IFCR_CTEIF2_Pos (7U)
  1627. #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
  1628. #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
  1629. #define DMA_IFCR_CGIF3_Pos (8U)
  1630. #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
  1631. #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
  1632. #define DMA_IFCR_CTCIF3_Pos (9U)
  1633. #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
  1634. #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
  1635. #define DMA_IFCR_CHTIF3_Pos (10U)
  1636. #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
  1637. #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
  1638. #define DMA_IFCR_CTEIF3_Pos (11U)
  1639. #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
  1640. #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
  1641. #define DMA_IFCR_CGIF4_Pos (12U)
  1642. #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
  1643. #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
  1644. #define DMA_IFCR_CTCIF4_Pos (13U)
  1645. #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
  1646. #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
  1647. #define DMA_IFCR_CHTIF4_Pos (14U)
  1648. #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
  1649. #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
  1650. #define DMA_IFCR_CTEIF4_Pos (15U)
  1651. #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
  1652. #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
  1653. #define DMA_IFCR_CGIF5_Pos (16U)
  1654. #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
  1655. #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
  1656. #define DMA_IFCR_CTCIF5_Pos (17U)
  1657. #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
  1658. #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
  1659. #define DMA_IFCR_CHTIF5_Pos (18U)
  1660. #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
  1661. #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
  1662. #define DMA_IFCR_CTEIF5_Pos (19U)
  1663. #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
  1664. #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
  1665. #define DMA_IFCR_CGIF6_Pos (20U)
  1666. #define DMA_IFCR_CGIF6_Msk (0x1U << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
  1667. #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
  1668. #define DMA_IFCR_CTCIF6_Pos (21U)
  1669. #define DMA_IFCR_CTCIF6_Msk (0x1U << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
  1670. #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
  1671. #define DMA_IFCR_CHTIF6_Pos (22U)
  1672. #define DMA_IFCR_CHTIF6_Msk (0x1U << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
  1673. #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
  1674. #define DMA_IFCR_CTEIF6_Pos (23U)
  1675. #define DMA_IFCR_CTEIF6_Msk (0x1U << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
  1676. #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
  1677. #define DMA_IFCR_CGIF7_Pos (24U)
  1678. #define DMA_IFCR_CGIF7_Msk (0x1U << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
  1679. #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
  1680. #define DMA_IFCR_CTCIF7_Pos (25U)
  1681. #define DMA_IFCR_CTCIF7_Msk (0x1U << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
  1682. #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
  1683. #define DMA_IFCR_CHTIF7_Pos (26U)
  1684. #define DMA_IFCR_CHTIF7_Msk (0x1U << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
  1685. #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
  1686. #define DMA_IFCR_CTEIF7_Pos (27U)
  1687. #define DMA_IFCR_CTEIF7_Msk (0x1U << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
  1688. #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
  1689. /******************* Bit definition for DMA_CCR register ********************/
  1690. #define DMA_CCR_EN_Pos (0U)
  1691. #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos) /*!< 0x00000001 */
  1692. #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
  1693. #define DMA_CCR_TCIE_Pos (1U)
  1694. #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
  1695. #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  1696. #define DMA_CCR_HTIE_Pos (2U)
  1697. #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
  1698. #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
  1699. #define DMA_CCR_TEIE_Pos (3U)
  1700. #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
  1701. #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
  1702. #define DMA_CCR_DIR_Pos (4U)
  1703. #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
  1704. #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
  1705. #define DMA_CCR_CIRC_Pos (5U)
  1706. #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
  1707. #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
  1708. #define DMA_CCR_PINC_Pos (6U)
  1709. #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
  1710. #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
  1711. #define DMA_CCR_MINC_Pos (7U)
  1712. #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
  1713. #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
  1714. #define DMA_CCR_PSIZE_Pos (8U)
  1715. #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
  1716. #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
  1717. #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
  1718. #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
  1719. #define DMA_CCR_MSIZE_Pos (10U)
  1720. #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
  1721. #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
  1722. #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
  1723. #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
  1724. #define DMA_CCR_PL_Pos (12U)
  1725. #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos) /*!< 0x00003000 */
  1726. #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/
  1727. #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */
  1728. #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */
  1729. #define DMA_CCR_MEM2MEM_Pos (14U)
  1730. #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
  1731. #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
  1732. /****************** Bit definition for DMA_CNDTR register *******************/
  1733. #define DMA_CNDTR_NDT_Pos (0U)
  1734. #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
  1735. #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
  1736. /****************** Bit definition for DMA_CPAR register ********************/
  1737. #define DMA_CPAR_PA_Pos (0U)
  1738. #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
  1739. #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
  1740. /****************** Bit definition for DMA_CMAR register ********************/
  1741. #define DMA_CMAR_MA_Pos (0U)
  1742. #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
  1743. #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
  1744. /******************* Bit definition for DMA_CSELR register *******************/
  1745. #define DMA_CSELR_C1S_Pos (0U)
  1746. #define DMA_CSELR_C1S_Msk (0xFU << DMA_CSELR_C1S_Pos) /*!< 0x0000000F */
  1747. #define DMA_CSELR_C1S DMA_CSELR_C1S_Msk /*!< Channel 1 Selection */
  1748. #define DMA_CSELR_C2S_Pos (4U)
  1749. #define DMA_CSELR_C2S_Msk (0xFU << DMA_CSELR_C2S_Pos) /*!< 0x000000F0 */
  1750. #define DMA_CSELR_C2S DMA_CSELR_C2S_Msk /*!< Channel 2 Selection */
  1751. #define DMA_CSELR_C3S_Pos (8U)
  1752. #define DMA_CSELR_C3S_Msk (0xFU << DMA_CSELR_C3S_Pos) /*!< 0x00000F00 */
  1753. #define DMA_CSELR_C3S DMA_CSELR_C3S_Msk /*!< Channel 3 Selection */
  1754. #define DMA_CSELR_C4S_Pos (12U)
  1755. #define DMA_CSELR_C4S_Msk (0xFU << DMA_CSELR_C4S_Pos) /*!< 0x0000F000 */
  1756. #define DMA_CSELR_C4S DMA_CSELR_C4S_Msk /*!< Channel 4 Selection */
  1757. #define DMA_CSELR_C5S_Pos (16U)
  1758. #define DMA_CSELR_C5S_Msk (0xFU << DMA_CSELR_C5S_Pos) /*!< 0x000F0000 */
  1759. #define DMA_CSELR_C5S DMA_CSELR_C5S_Msk /*!< Channel 5 Selection */
  1760. #define DMA_CSELR_C6S_Pos (20U)
  1761. #define DMA_CSELR_C6S_Msk (0xFU << DMA_CSELR_C6S_Pos) /*!< 0x00F00000 */
  1762. #define DMA_CSELR_C6S DMA_CSELR_C6S_Msk /*!< Channel 6 Selection */
  1763. #define DMA_CSELR_C7S_Pos (24U)
  1764. #define DMA_CSELR_C7S_Msk (0xFU << DMA_CSELR_C7S_Pos) /*!< 0x0F000000 */
  1765. #define DMA_CSELR_C7S DMA_CSELR_C7S_Msk /*!< Channel 7 Selection */
  1766. /******************************************************************************/
  1767. /* */
  1768. /* External Interrupt/Event Controller (EXTI) */
  1769. /* */
  1770. /******************************************************************************/
  1771. /******************* Bit definition for EXTI_IMR register *******************/
  1772. #define EXTI_IMR_IM0_Pos (0U)
  1773. #define EXTI_IMR_IM0_Msk (0x1U << EXTI_IMR_IM0_Pos) /*!< 0x00000001 */
  1774. #define EXTI_IMR_IM0 EXTI_IMR_IM0_Msk /*!< Interrupt Mask on line 0 */
  1775. #define EXTI_IMR_IM1_Pos (1U)
  1776. #define EXTI_IMR_IM1_Msk (0x1U << EXTI_IMR_IM1_Pos) /*!< 0x00000002 */
  1777. #define EXTI_IMR_IM1 EXTI_IMR_IM1_Msk /*!< Interrupt Mask on line 1 */
  1778. #define EXTI_IMR_IM2_Pos (2U)
  1779. #define EXTI_IMR_IM2_Msk (0x1U << EXTI_IMR_IM2_Pos) /*!< 0x00000004 */
  1780. #define EXTI_IMR_IM2 EXTI_IMR_IM2_Msk /*!< Interrupt Mask on line 2 */
  1781. #define EXTI_IMR_IM3_Pos (3U)
  1782. #define EXTI_IMR_IM3_Msk (0x1U << EXTI_IMR_IM3_Pos) /*!< 0x00000008 */
  1783. #define EXTI_IMR_IM3 EXTI_IMR_IM3_Msk /*!< Interrupt Mask on line 3 */
  1784. #define EXTI_IMR_IM4_Pos (4U)
  1785. #define EXTI_IMR_IM4_Msk (0x1U << EXTI_IMR_IM4_Pos) /*!< 0x00000010 */
  1786. #define EXTI_IMR_IM4 EXTI_IMR_IM4_Msk /*!< Interrupt Mask on line 4 */
  1787. #define EXTI_IMR_IM5_Pos (5U)
  1788. #define EXTI_IMR_IM5_Msk (0x1U << EXTI_IMR_IM5_Pos) /*!< 0x00000020 */
  1789. #define EXTI_IMR_IM5 EXTI_IMR_IM5_Msk /*!< Interrupt Mask on line 5 */
  1790. #define EXTI_IMR_IM6_Pos (6U)
  1791. #define EXTI_IMR_IM6_Msk (0x1U << EXTI_IMR_IM6_Pos) /*!< 0x00000040 */
  1792. #define EXTI_IMR_IM6 EXTI_IMR_IM6_Msk /*!< Interrupt Mask on line 6 */
  1793. #define EXTI_IMR_IM7_Pos (7U)
  1794. #define EXTI_IMR_IM7_Msk (0x1U << EXTI_IMR_IM7_Pos) /*!< 0x00000080 */
  1795. #define EXTI_IMR_IM7 EXTI_IMR_IM7_Msk /*!< Interrupt Mask on line 7 */
  1796. #define EXTI_IMR_IM8_Pos (8U)
  1797. #define EXTI_IMR_IM8_Msk (0x1U << EXTI_IMR_IM8_Pos) /*!< 0x00000100 */
  1798. #define EXTI_IMR_IM8 EXTI_IMR_IM8_Msk /*!< Interrupt Mask on line 8 */
  1799. #define EXTI_IMR_IM9_Pos (9U)
  1800. #define EXTI_IMR_IM9_Msk (0x1U << EXTI_IMR_IM9_Pos) /*!< 0x00000200 */
  1801. #define EXTI_IMR_IM9 EXTI_IMR_IM9_Msk /*!< Interrupt Mask on line 9 */
  1802. #define EXTI_IMR_IM10_Pos (10U)
  1803. #define EXTI_IMR_IM10_Msk (0x1U << EXTI_IMR_IM10_Pos) /*!< 0x00000400 */
  1804. #define EXTI_IMR_IM10 EXTI_IMR_IM10_Msk /*!< Interrupt Mask on line 10 */
  1805. #define EXTI_IMR_IM11_Pos (11U)
  1806. #define EXTI_IMR_IM11_Msk (0x1U << EXTI_IMR_IM11_Pos) /*!< 0x00000800 */
  1807. #define EXTI_IMR_IM11 EXTI_IMR_IM11_Msk /*!< Interrupt Mask on line 11 */
  1808. #define EXTI_IMR_IM12_Pos (12U)
  1809. #define EXTI_IMR_IM12_Msk (0x1U << EXTI_IMR_IM12_Pos) /*!< 0x00001000 */
  1810. #define EXTI_IMR_IM12 EXTI_IMR_IM12_Msk /*!< Interrupt Mask on line 12 */
  1811. #define EXTI_IMR_IM13_Pos (13U)
  1812. #define EXTI_IMR_IM13_Msk (0x1U << EXTI_IMR_IM13_Pos) /*!< 0x00002000 */
  1813. #define EXTI_IMR_IM13 EXTI_IMR_IM13_Msk /*!< Interrupt Mask on line 13 */
  1814. #define EXTI_IMR_IM14_Pos (14U)
  1815. #define EXTI_IMR_IM14_Msk (0x1U << EXTI_IMR_IM14_Pos) /*!< 0x00004000 */
  1816. #define EXTI_IMR_IM14 EXTI_IMR_IM14_Msk /*!< Interrupt Mask on line 14 */
  1817. #define EXTI_IMR_IM15_Pos (15U)
  1818. #define EXTI_IMR_IM15_Msk (0x1U << EXTI_IMR_IM15_Pos) /*!< 0x00008000 */
  1819. #define EXTI_IMR_IM15 EXTI_IMR_IM15_Msk /*!< Interrupt Mask on line 15 */
  1820. #define EXTI_IMR_IM16_Pos (16U)
  1821. #define EXTI_IMR_IM16_Msk (0x1U << EXTI_IMR_IM16_Pos) /*!< 0x00010000 */
  1822. #define EXTI_IMR_IM16 EXTI_IMR_IM16_Msk /*!< Interrupt Mask on line 16 */
  1823. #define EXTI_IMR_IM17_Pos (17U)
  1824. #define EXTI_IMR_IM17_Msk (0x1U << EXTI_IMR_IM17_Pos) /*!< 0x00020000 */
  1825. #define EXTI_IMR_IM17 EXTI_IMR_IM17_Msk /*!< Interrupt Mask on line 17 */
  1826. #define EXTI_IMR_IM18_Pos (18U)
  1827. #define EXTI_IMR_IM18_Msk (0x1U << EXTI_IMR_IM18_Pos) /*!< 0x00040000 */
  1828. #define EXTI_IMR_IM18 EXTI_IMR_IM18_Msk /*!< Interrupt Mask on line 18 */
  1829. #define EXTI_IMR_IM19_Pos (19U)
  1830. #define EXTI_IMR_IM19_Msk (0x1U << EXTI_IMR_IM19_Pos) /*!< 0x00080000 */
  1831. #define EXTI_IMR_IM19 EXTI_IMR_IM19_Msk /*!< Interrupt Mask on line 19 */
  1832. #define EXTI_IMR_IM20_Pos (20U)
  1833. #define EXTI_IMR_IM20_Msk (0x1U << EXTI_IMR_IM20_Pos) /*!< 0x00100000 */
  1834. #define EXTI_IMR_IM20 EXTI_IMR_IM20_Msk /*!< Interrupt Mask on line 20 */
  1835. #define EXTI_IMR_IM21_Pos (21U)
  1836. #define EXTI_IMR_IM21_Msk (0x1U << EXTI_IMR_IM21_Pos) /*!< 0x00200000 */
  1837. #define EXTI_IMR_IM21 EXTI_IMR_IM21_Msk /*!< Interrupt Mask on line 21 */
  1838. #define EXTI_IMR_IM22_Pos (22U)
  1839. #define EXTI_IMR_IM22_Msk (0x1U << EXTI_IMR_IM22_Pos) /*!< 0x00400000 */
  1840. #define EXTI_IMR_IM22 EXTI_IMR_IM22_Msk /*!< Interrupt Mask on line 22 */
  1841. #define EXTI_IMR_IM23_Pos (23U)
  1842. #define EXTI_IMR_IM23_Msk (0x1U << EXTI_IMR_IM23_Pos) /*!< 0x00800000 */
  1843. #define EXTI_IMR_IM23 EXTI_IMR_IM23_Msk /*!< Interrupt Mask on line 23 */
  1844. #define EXTI_IMR_IM24_Pos (24U)
  1845. #define EXTI_IMR_IM24_Msk (0x1U << EXTI_IMR_IM24_Pos) /*!< 0x01000000 */
  1846. #define EXTI_IMR_IM24 EXTI_IMR_IM24_Msk /*!< Interrupt Mask on line 24 */
  1847. #define EXTI_IMR_IM25_Pos (25U)
  1848. #define EXTI_IMR_IM25_Msk (0x1U << EXTI_IMR_IM25_Pos) /*!< 0x02000000 */
  1849. #define EXTI_IMR_IM25 EXTI_IMR_IM25_Msk /*!< Interrupt Mask on line 25 */
  1850. #define EXTI_IMR_IM26_Pos (26U)
  1851. #define EXTI_IMR_IM26_Msk (0x1U << EXTI_IMR_IM26_Pos) /*!< 0x04000000 */
  1852. #define EXTI_IMR_IM26 EXTI_IMR_IM26_Msk /*!< Interrupt Mask on line 26 */
  1853. #define EXTI_IMR_IM28_Pos (28U)
  1854. #define EXTI_IMR_IM28_Msk (0x1U << EXTI_IMR_IM28_Pos) /*!< 0x10000000 */
  1855. #define EXTI_IMR_IM28 EXTI_IMR_IM28_Msk /*!< Interrupt Mask on line 28 */
  1856. #define EXTI_IMR_IM29_Pos (29U)
  1857. #define EXTI_IMR_IM29_Msk (0x1U << EXTI_IMR_IM29_Pos) /*!< 0x20000000 */
  1858. #define EXTI_IMR_IM29 EXTI_IMR_IM29_Msk /*!< Interrupt Mask on line 29 */
  1859. #define EXTI_IMR_IM_Pos (0U)
  1860. #define EXTI_IMR_IM_Msk (0x37FFFFFFU << EXTI_IMR_IM_Pos) /*!< 0x37FFFFFF */
  1861. #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */
  1862. /****************** Bit definition for EXTI_EMR register ********************/
  1863. #define EXTI_EMR_EM0_Pos (0U)
  1864. #define EXTI_EMR_EM0_Msk (0x1U << EXTI_EMR_EM0_Pos) /*!< 0x00000001 */
  1865. #define EXTI_EMR_EM0 EXTI_EMR_EM0_Msk /*!< Event Mask on line 0 */
  1866. #define EXTI_EMR_EM1_Pos (1U)
  1867. #define EXTI_EMR_EM1_Msk (0x1U << EXTI_EMR_EM1_Pos) /*!< 0x00000002 */
  1868. #define EXTI_EMR_EM1 EXTI_EMR_EM1_Msk /*!< Event Mask on line 1 */
  1869. #define EXTI_EMR_EM2_Pos (2U)
  1870. #define EXTI_EMR_EM2_Msk (0x1U << EXTI_EMR_EM2_Pos) /*!< 0x00000004 */
  1871. #define EXTI_EMR_EM2 EXTI_EMR_EM2_Msk /*!< Event Mask on line 2 */
  1872. #define EXTI_EMR_EM3_Pos (3U)
  1873. #define EXTI_EMR_EM3_Msk (0x1U << EXTI_EMR_EM3_Pos) /*!< 0x00000008 */
  1874. #define EXTI_EMR_EM3 EXTI_EMR_EM3_Msk /*!< Event Mask on line 3 */
  1875. #define EXTI_EMR_EM4_Pos (4U)
  1876. #define EXTI_EMR_EM4_Msk (0x1U << EXTI_EMR_EM4_Pos) /*!< 0x00000010 */
  1877. #define EXTI_EMR_EM4 EXTI_EMR_EM4_Msk /*!< Event Mask on line 4 */
  1878. #define EXTI_EMR_EM5_Pos (5U)
  1879. #define EXTI_EMR_EM5_Msk (0x1U << EXTI_EMR_EM5_Pos) /*!< 0x00000020 */
  1880. #define EXTI_EMR_EM5 EXTI_EMR_EM5_Msk /*!< Event Mask on line 5 */
  1881. #define EXTI_EMR_EM6_Pos (6U)
  1882. #define EXTI_EMR_EM6_Msk (0x1U << EXTI_EMR_EM6_Pos) /*!< 0x00000040 */
  1883. #define EXTI_EMR_EM6 EXTI_EMR_EM6_Msk /*!< Event Mask on line 6 */
  1884. #define EXTI_EMR_EM7_Pos (7U)
  1885. #define EXTI_EMR_EM7_Msk (0x1U << EXTI_EMR_EM7_Pos) /*!< 0x00000080 */
  1886. #define EXTI_EMR_EM7 EXTI_EMR_EM7_Msk /*!< Event Mask on line 7 */
  1887. #define EXTI_EMR_EM8_Pos (8U)
  1888. #define EXTI_EMR_EM8_Msk (0x1U << EXTI_EMR_EM8_Pos) /*!< 0x00000100 */
  1889. #define EXTI_EMR_EM8 EXTI_EMR_EM8_Msk /*!< Event Mask on line 8 */
  1890. #define EXTI_EMR_EM9_Pos (9U)
  1891. #define EXTI_EMR_EM9_Msk (0x1U << EXTI_EMR_EM9_Pos) /*!< 0x00000200 */
  1892. #define EXTI_EMR_EM9 EXTI_EMR_EM9_Msk /*!< Event Mask on line 9 */
  1893. #define EXTI_EMR_EM10_Pos (10U)
  1894. #define EXTI_EMR_EM10_Msk (0x1U << EXTI_EMR_EM10_Pos) /*!< 0x00000400 */
  1895. #define EXTI_EMR_EM10 EXTI_EMR_EM10_Msk /*!< Event Mask on line 10 */
  1896. #define EXTI_EMR_EM11_Pos (11U)
  1897. #define EXTI_EMR_EM11_Msk (0x1U << EXTI_EMR_EM11_Pos) /*!< 0x00000800 */
  1898. #define EXTI_EMR_EM11 EXTI_EMR_EM11_Msk /*!< Event Mask on line 11 */
  1899. #define EXTI_EMR_EM12_Pos (12U)
  1900. #define EXTI_EMR_EM12_Msk (0x1U << EXTI_EMR_EM12_Pos) /*!< 0x00001000 */
  1901. #define EXTI_EMR_EM12 EXTI_EMR_EM12_Msk /*!< Event Mask on line 12 */
  1902. #define EXTI_EMR_EM13_Pos (13U)
  1903. #define EXTI_EMR_EM13_Msk (0x1U << EXTI_EMR_EM13_Pos) /*!< 0x00002000 */
  1904. #define EXTI_EMR_EM13 EXTI_EMR_EM13_Msk /*!< Event Mask on line 13 */
  1905. #define EXTI_EMR_EM14_Pos (14U)
  1906. #define EXTI_EMR_EM14_Msk (0x1U << EXTI_EMR_EM14_Pos) /*!< 0x00004000 */
  1907. #define EXTI_EMR_EM14 EXTI_EMR_EM14_Msk /*!< Event Mask on line 14 */
  1908. #define EXTI_EMR_EM15_Pos (15U)
  1909. #define EXTI_EMR_EM15_Msk (0x1U << EXTI_EMR_EM15_Pos) /*!< 0x00008000 */
  1910. #define EXTI_EMR_EM15 EXTI_EMR_EM15_Msk /*!< Event Mask on line 15 */
  1911. #define EXTI_EMR_EM16_Pos (16U)
  1912. #define EXTI_EMR_EM16_Msk (0x1U << EXTI_EMR_EM16_Pos) /*!< 0x00010000 */
  1913. #define EXTI_EMR_EM16 EXTI_EMR_EM16_Msk /*!< Event Mask on line 16 */
  1914. #define EXTI_EMR_EM17_Pos (17U)
  1915. #define EXTI_EMR_EM17_Msk (0x1U << EXTI_EMR_EM17_Pos) /*!< 0x00020000 */
  1916. #define EXTI_EMR_EM17 EXTI_EMR_EM17_Msk /*!< Event Mask on line 17 */
  1917. #define EXTI_EMR_EM18_Pos (18U)
  1918. #define EXTI_EMR_EM18_Msk (0x1U << EXTI_EMR_EM18_Pos) /*!< 0x00040000 */
  1919. #define EXTI_EMR_EM18 EXTI_EMR_EM18_Msk /*!< Event Mask on line 18 */
  1920. #define EXTI_EMR_EM19_Pos (19U)
  1921. #define EXTI_EMR_EM19_Msk (0x1U << EXTI_EMR_EM19_Pos) /*!< 0x00080000 */
  1922. #define EXTI_EMR_EM19 EXTI_EMR_EM19_Msk /*!< Event Mask on line 19 */
  1923. #define EXTI_EMR_EM20_Pos (20U)
  1924. #define EXTI_EMR_EM20_Msk (0x1U << EXTI_EMR_EM20_Pos) /*!< 0x00100000 */
  1925. #define EXTI_EMR_EM20 EXTI_EMR_EM20_Msk /*!< Event Mask on line 20 */
  1926. #define EXTI_EMR_EM21_Pos (21U)
  1927. #define EXTI_EMR_EM21_Msk (0x1U << EXTI_EMR_EM21_Pos) /*!< 0x00200000 */
  1928. #define EXTI_EMR_EM21 EXTI_EMR_EM21_Msk /*!< Event Mask on line 21 */
  1929. #define EXTI_EMR_EM22_Pos (22U)
  1930. #define EXTI_EMR_EM22_Msk (0x1U << EXTI_EMR_EM22_Pos) /*!< 0x00400000 */
  1931. #define EXTI_EMR_EM22 EXTI_EMR_EM22_Msk /*!< Event Mask on line 22 */
  1932. #define EXTI_EMR_EM23_Pos (23U)
  1933. #define EXTI_EMR_EM23_Msk (0x1U << EXTI_EMR_EM23_Pos) /*!< 0x00800000 */
  1934. #define EXTI_EMR_EM23 EXTI_EMR_EM23_Msk /*!< Event Mask on line 23 */
  1935. #define EXTI_EMR_EM24_Pos (24U)
  1936. #define EXTI_EMR_EM24_Msk (0x1U << EXTI_EMR_EM24_Pos) /*!< 0x01000000 */
  1937. #define EXTI_EMR_EM24 EXTI_EMR_EM24_Msk /*!< Event Mask on line 24 */
  1938. #define EXTI_EMR_EM25_Pos (25U)
  1939. #define EXTI_EMR_EM25_Msk (0x1U << EXTI_EMR_EM25_Pos) /*!< 0x02000000 */
  1940. #define EXTI_EMR_EM25 EXTI_EMR_EM25_Msk /*!< Event Mask on line 25 */
  1941. #define EXTI_EMR_EM26_Pos (26U)
  1942. #define EXTI_EMR_EM26_Msk (0x1U << EXTI_EMR_EM26_Pos) /*!< 0x04000000 */
  1943. #define EXTI_EMR_EM26 EXTI_EMR_EM26_Msk /*!< Event Mask on line 26 */
  1944. #define EXTI_EMR_EM28_Pos (28U)
  1945. #define EXTI_EMR_EM28_Msk (0x1U << EXTI_EMR_EM28_Pos) /*!< 0x10000000 */
  1946. #define EXTI_EMR_EM28 EXTI_EMR_EM28_Msk /*!< Event Mask on line 28 */
  1947. #define EXTI_EMR_EM29_Pos (29U)
  1948. #define EXTI_EMR_EM29_Msk (0x1U << EXTI_EMR_EM29_Pos) /*!< 0x20000000 */
  1949. #define EXTI_EMR_EM29 EXTI_EMR_EM29_Msk /*!< Event Mask on line 29 */
  1950. /******************* Bit definition for EXTI_RTSR register ******************/
  1951. #define EXTI_RTSR_RT0_Pos (0U)
  1952. #define EXTI_RTSR_RT0_Msk (0x1U << EXTI_RTSR_RT0_Pos) /*!< 0x00000001 */
  1953. #define EXTI_RTSR_RT0 EXTI_RTSR_RT0_Msk /*!< Rising trigger event configuration bit of line 0 */
  1954. #define EXTI_RTSR_RT1_Pos (1U)
  1955. #define EXTI_RTSR_RT1_Msk (0x1U << EXTI_RTSR_RT1_Pos) /*!< 0x00000002 */
  1956. #define EXTI_RTSR_RT1 EXTI_RTSR_RT1_Msk /*!< Rising trigger event configuration bit of line 1 */
  1957. #define EXTI_RTSR_RT2_Pos (2U)
  1958. #define EXTI_RTSR_RT2_Msk (0x1U << EXTI_RTSR_RT2_Pos) /*!< 0x00000004 */
  1959. #define EXTI_RTSR_RT2 EXTI_RTSR_RT2_Msk /*!< Rising trigger event configuration bit of line 2 */
  1960. #define EXTI_RTSR_RT3_Pos (3U)
  1961. #define EXTI_RTSR_RT3_Msk (0x1U << EXTI_RTSR_RT3_Pos) /*!< 0x00000008 */
  1962. #define EXTI_RTSR_RT3 EXTI_RTSR_RT3_Msk /*!< Rising trigger event configuration bit of line 3 */
  1963. #define EXTI_RTSR_RT4_Pos (4U)
  1964. #define EXTI_RTSR_RT4_Msk (0x1U << EXTI_RTSR_RT4_Pos) /*!< 0x00000010 */
  1965. #define EXTI_RTSR_RT4 EXTI_RTSR_RT4_Msk /*!< Rising trigger event configuration bit of line 4 */
  1966. #define EXTI_RTSR_RT5_Pos (5U)
  1967. #define EXTI_RTSR_RT5_Msk (0x1U << EXTI_RTSR_RT5_Pos) /*!< 0x00000020 */
  1968. #define EXTI_RTSR_RT5 EXTI_RTSR_RT5_Msk /*!< Rising trigger event configuration bit of line 5 */
  1969. #define EXTI_RTSR_RT6_Pos (6U)
  1970. #define EXTI_RTSR_RT6_Msk (0x1U << EXTI_RTSR_RT6_Pos) /*!< 0x00000040 */
  1971. #define EXTI_RTSR_RT6 EXTI_RTSR_RT6_Msk /*!< Rising trigger event configuration bit of line 6 */
  1972. #define EXTI_RTSR_RT7_Pos (7U)
  1973. #define EXTI_RTSR_RT7_Msk (0x1U << EXTI_RTSR_RT7_Pos) /*!< 0x00000080 */
  1974. #define EXTI_RTSR_RT7 EXTI_RTSR_RT7_Msk /*!< Rising trigger event configuration bit of line 7 */
  1975. #define EXTI_RTSR_RT8_Pos (8U)
  1976. #define EXTI_RTSR_RT8_Msk (0x1U << EXTI_RTSR_RT8_Pos) /*!< 0x00000100 */
  1977. #define EXTI_RTSR_RT8 EXTI_RTSR_RT8_Msk /*!< Rising trigger event configuration bit of line 8 */
  1978. #define EXTI_RTSR_RT9_Pos (9U)
  1979. #define EXTI_RTSR_RT9_Msk (0x1U << EXTI_RTSR_RT9_Pos) /*!< 0x00000200 */
  1980. #define EXTI_RTSR_RT9 EXTI_RTSR_RT9_Msk /*!< Rising trigger event configuration bit of line 9 */
  1981. #define EXTI_RTSR_RT10_Pos (10U)
  1982. #define EXTI_RTSR_RT10_Msk (0x1U << EXTI_RTSR_RT10_Pos) /*!< 0x00000400 */
  1983. #define EXTI_RTSR_RT10 EXTI_RTSR_RT10_Msk /*!< Rising trigger event configuration bit of line 10 */
  1984. #define EXTI_RTSR_RT11_Pos (11U)
  1985. #define EXTI_RTSR_RT11_Msk (0x1U << EXTI_RTSR_RT11_Pos) /*!< 0x00000800 */
  1986. #define EXTI_RTSR_RT11 EXTI_RTSR_RT11_Msk /*!< Rising trigger event configuration bit of line 11 */
  1987. #define EXTI_RTSR_RT12_Pos (12U)
  1988. #define EXTI_RTSR_RT12_Msk (0x1U << EXTI_RTSR_RT12_Pos) /*!< 0x00001000 */
  1989. #define EXTI_RTSR_RT12 EXTI_RTSR_RT12_Msk /*!< Rising trigger event configuration bit of line 12 */
  1990. #define EXTI_RTSR_RT13_Pos (13U)
  1991. #define EXTI_RTSR_RT13_Msk (0x1U << EXTI_RTSR_RT13_Pos) /*!< 0x00002000 */
  1992. #define EXTI_RTSR_RT13 EXTI_RTSR_RT13_Msk /*!< Rising trigger event configuration bit of line 13 */
  1993. #define EXTI_RTSR_RT14_Pos (14U)
  1994. #define EXTI_RTSR_RT14_Msk (0x1U << EXTI_RTSR_RT14_Pos) /*!< 0x00004000 */
  1995. #define EXTI_RTSR_RT14 EXTI_RTSR_RT14_Msk /*!< Rising trigger event configuration bit of line 14 */
  1996. #define EXTI_RTSR_RT15_Pos (15U)
  1997. #define EXTI_RTSR_RT15_Msk (0x1U << EXTI_RTSR_RT15_Pos) /*!< 0x00008000 */
  1998. #define EXTI_RTSR_RT15 EXTI_RTSR_RT15_Msk /*!< Rising trigger event configuration bit of line 15 */
  1999. #define EXTI_RTSR_RT16_Pos (16U)
  2000. #define EXTI_RTSR_RT16_Msk (0x1U << EXTI_RTSR_RT16_Pos) /*!< 0x00010000 */
  2001. #define EXTI_RTSR_RT16 EXTI_RTSR_RT16_Msk /*!< Rising trigger event configuration bit of line 16 */
  2002. #define EXTI_RTSR_RT17_Pos (17U)
  2003. #define EXTI_RTSR_RT17_Msk (0x1U << EXTI_RTSR_RT17_Pos) /*!< 0x00020000 */
  2004. #define EXTI_RTSR_RT17 EXTI_RTSR_RT17_Msk /*!< Rising trigger event configuration bit of line 17 */
  2005. #define EXTI_RTSR_RT19_Pos (19U)
  2006. #define EXTI_RTSR_RT19_Msk (0x1U << EXTI_RTSR_RT19_Pos) /*!< 0x00080000 */
  2007. #define EXTI_RTSR_RT19 EXTI_RTSR_RT19_Msk /*!< Rising trigger event configuration bit of line 19 */
  2008. #define EXTI_RTSR_RT20_Pos (20U)
  2009. #define EXTI_RTSR_RT20_Msk (0x1U << EXTI_RTSR_RT20_Pos) /*!< 0x00100000 */
  2010. #define EXTI_RTSR_RT20 EXTI_RTSR_RT20_Msk /*!< Rising trigger event configuration bit of line 20 */
  2011. #define EXTI_RTSR_RT21_Pos (21U)
  2012. #define EXTI_RTSR_RT21_Msk (0x1U << EXTI_RTSR_RT21_Pos) /*!< 0x00200000 */
  2013. #define EXTI_RTSR_RT21 EXTI_RTSR_RT21_Msk /*!< Rising trigger event configuration bit of line 21 */
  2014. #define EXTI_RTSR_RT22_Pos (22U)
  2015. #define EXTI_RTSR_RT22_Msk (0x1U << EXTI_RTSR_RT22_Pos) /*!< 0x00400000 */
  2016. #define EXTI_RTSR_RT22 EXTI_RTSR_RT22_Msk /*!< Rising trigger event configuration bit of line 22 */
  2017. /* Legacy defines */
  2018. #define EXTI_RTSR_TR0 EXTI_RTSR_RT0
  2019. #define EXTI_RTSR_TR1 EXTI_RTSR_RT1
  2020. #define EXTI_RTSR_TR2 EXTI_RTSR_RT2
  2021. #define EXTI_RTSR_TR3 EXTI_RTSR_RT3
  2022. #define EXTI_RTSR_TR4 EXTI_RTSR_RT4
  2023. #define EXTI_RTSR_TR5 EXTI_RTSR_RT5
  2024. #define EXTI_RTSR_TR6 EXTI_RTSR_RT6
  2025. #define EXTI_RTSR_TR7 EXTI_RTSR_RT7
  2026. #define EXTI_RTSR_TR8 EXTI_RTSR_RT8
  2027. #define EXTI_RTSR_TR9 EXTI_RTSR_RT9
  2028. #define EXTI_RTSR_TR10 EXTI_RTSR_RT10
  2029. #define EXTI_RTSR_TR11 EXTI_RTSR_RT11
  2030. #define EXTI_RTSR_TR12 EXTI_RTSR_RT12
  2031. #define EXTI_RTSR_TR13 EXTI_RTSR_RT13
  2032. #define EXTI_RTSR_TR14 EXTI_RTSR_RT14
  2033. #define EXTI_RTSR_TR15 EXTI_RTSR_RT15
  2034. #define EXTI_RTSR_TR16 EXTI_RTSR_RT16
  2035. #define EXTI_RTSR_TR17 EXTI_RTSR_RT17
  2036. #define EXTI_RTSR_TR19 EXTI_RTSR_RT19
  2037. #define EXTI_RTSR_TR20 EXTI_RTSR_RT20
  2038. #define EXTI_RTSR_TR21 EXTI_RTSR_RT21
  2039. #define EXTI_RTSR_TR22 EXTI_RTSR_RT22
  2040. /******************* Bit definition for EXTI_FTSR register *******************/
  2041. #define EXTI_FTSR_FT0_Pos (0U)
  2042. #define EXTI_FTSR_FT0_Msk (0x1U << EXTI_FTSR_FT0_Pos) /*!< 0x00000001 */
  2043. #define EXTI_FTSR_FT0 EXTI_FTSR_FT0_Msk /*!< Falling trigger event configuration bit of line 0 */
  2044. #define EXTI_FTSR_FT1_Pos (1U)
  2045. #define EXTI_FTSR_FT1_Msk (0x1U << EXTI_FTSR_FT1_Pos) /*!< 0x00000002 */
  2046. #define EXTI_FTSR_FT1 EXTI_FTSR_FT1_Msk /*!< Falling trigger event configuration bit of line 1 */
  2047. #define EXTI_FTSR_FT2_Pos (2U)
  2048. #define EXTI_FTSR_FT2_Msk (0x1U << EXTI_FTSR_FT2_Pos) /*!< 0x00000004 */
  2049. #define EXTI_FTSR_FT2 EXTI_FTSR_FT2_Msk /*!< Falling trigger event configuration bit of line 2 */
  2050. #define EXTI_FTSR_FT3_Pos (3U)
  2051. #define EXTI_FTSR_FT3_Msk (0x1U << EXTI_FTSR_FT3_Pos) /*!< 0x00000008 */
  2052. #define EXTI_FTSR_FT3 EXTI_FTSR_FT3_Msk /*!< Falling trigger event configuration bit of line 3 */
  2053. #define EXTI_FTSR_FT4_Pos (4U)
  2054. #define EXTI_FTSR_FT4_Msk (0x1U << EXTI_FTSR_FT4_Pos) /*!< 0x00000010 */
  2055. #define EXTI_FTSR_FT4 EXTI_FTSR_FT4_Msk /*!< Falling trigger event configuration bit of line 4 */
  2056. #define EXTI_FTSR_FT5_Pos (5U)
  2057. #define EXTI_FTSR_FT5_Msk (0x1U << EXTI_FTSR_FT5_Pos) /*!< 0x00000020 */
  2058. #define EXTI_FTSR_FT5 EXTI_FTSR_FT5_Msk /*!< Falling trigger event configuration bit of line 5 */
  2059. #define EXTI_FTSR_FT6_Pos (6U)
  2060. #define EXTI_FTSR_FT6_Msk (0x1U << EXTI_FTSR_FT6_Pos) /*!< 0x00000040 */
  2061. #define EXTI_FTSR_FT6 EXTI_FTSR_FT6_Msk /*!< Falling trigger event configuration bit of line 6 */
  2062. #define EXTI_FTSR_FT7_Pos (7U)
  2063. #define EXTI_FTSR_FT7_Msk (0x1U << EXTI_FTSR_FT7_Pos) /*!< 0x00000080 */
  2064. #define EXTI_FTSR_FT7 EXTI_FTSR_FT7_Msk /*!< Falling trigger event configuration bit of line 7 */
  2065. #define EXTI_FTSR_FT8_Pos (8U)
  2066. #define EXTI_FTSR_FT8_Msk (0x1U << EXTI_FTSR_FT8_Pos) /*!< 0x00000100 */
  2067. #define EXTI_FTSR_FT8 EXTI_FTSR_FT8_Msk /*!< Falling trigger event configuration bit of line 8 */
  2068. #define EXTI_FTSR_FT9_Pos (9U)
  2069. #define EXTI_FTSR_FT9_Msk (0x1U << EXTI_FTSR_FT9_Pos) /*!< 0x00000200 */
  2070. #define EXTI_FTSR_FT9 EXTI_FTSR_FT9_Msk /*!< Falling trigger event configuration bit of line 9 */
  2071. #define EXTI_FTSR_FT10_Pos (10U)
  2072. #define EXTI_FTSR_FT10_Msk (0x1U << EXTI_FTSR_FT10_Pos) /*!< 0x00000400 */
  2073. #define EXTI_FTSR_FT10 EXTI_FTSR_FT10_Msk /*!< Falling trigger event configuration bit of line 10 */
  2074. #define EXTI_FTSR_FT11_Pos (11U)
  2075. #define EXTI_FTSR_FT11_Msk (0x1U << EXTI_FTSR_FT11_Pos) /*!< 0x00000800 */
  2076. #define EXTI_FTSR_FT11 EXTI_FTSR_FT11_Msk /*!< Falling trigger event configuration bit of line 11 */
  2077. #define EXTI_FTSR_FT12_Pos (12U)
  2078. #define EXTI_FTSR_FT12_Msk (0x1U << EXTI_FTSR_FT12_Pos) /*!< 0x00001000 */
  2079. #define EXTI_FTSR_FT12 EXTI_FTSR_FT12_Msk /*!< Falling trigger event configuration bit of line 12 */
  2080. #define EXTI_FTSR_FT13_Pos (13U)
  2081. #define EXTI_FTSR_FT13_Msk (0x1U << EXTI_FTSR_FT13_Pos) /*!< 0x00002000 */
  2082. #define EXTI_FTSR_FT13 EXTI_FTSR_FT13_Msk /*!< Falling trigger event configuration bit of line 13 */
  2083. #define EXTI_FTSR_FT14_Pos (14U)
  2084. #define EXTI_FTSR_FT14_Msk (0x1U << EXTI_FTSR_FT14_Pos) /*!< 0x00004000 */
  2085. #define EXTI_FTSR_FT14 EXTI_FTSR_FT14_Msk /*!< Falling trigger event configuration bit of line 14 */
  2086. #define EXTI_FTSR_FT15_Pos (15U)
  2087. #define EXTI_FTSR_FT15_Msk (0x1U << EXTI_FTSR_FT15_Pos) /*!< 0x00008000 */
  2088. #define EXTI_FTSR_FT15 EXTI_FTSR_FT15_Msk /*!< Falling trigger event configuration bit of line 15 */
  2089. #define EXTI_FTSR_FT16_Pos (16U)
  2090. #define EXTI_FTSR_FT16_Msk (0x1U << EXTI_FTSR_FT16_Pos) /*!< 0x00010000 */
  2091. #define EXTI_FTSR_FT16 EXTI_FTSR_FT16_Msk /*!< Falling trigger event configuration bit of line 16 */
  2092. #define EXTI_FTSR_FT17_Pos (17U)
  2093. #define EXTI_FTSR_FT17_Msk (0x1U << EXTI_FTSR_FT17_Pos) /*!< 0x00020000 */
  2094. #define EXTI_FTSR_FT17 EXTI_FTSR_FT17_Msk /*!< Falling trigger event configuration bit of line 17 */
  2095. #define EXTI_FTSR_FT19_Pos (19U)
  2096. #define EXTI_FTSR_FT19_Msk (0x1U << EXTI_FTSR_FT19_Pos) /*!< 0x00080000 */
  2097. #define EXTI_FTSR_FT19 EXTI_FTSR_FT19_Msk /*!< Falling trigger event configuration bit of line 19 */
  2098. #define EXTI_FTSR_FT20_Pos (20U)
  2099. #define EXTI_FTSR_FT20_Msk (0x1U << EXTI_FTSR_FT20_Pos) /*!< 0x00100000 */
  2100. #define EXTI_FTSR_FT20 EXTI_FTSR_FT20_Msk /*!< Falling trigger event configuration bit of line 20 */
  2101. #define EXTI_FTSR_FT21_Pos (21U)
  2102. #define EXTI_FTSR_FT21_Msk (0x1U << EXTI_FTSR_FT21_Pos) /*!< 0x00200000 */
  2103. #define EXTI_FTSR_FT21 EXTI_FTSR_FT21_Msk /*!< Falling trigger event configuration bit of line 21 */
  2104. #define EXTI_FTSR_FT22_Pos (22U)
  2105. #define EXTI_FTSR_FT22_Msk (0x1U << EXTI_FTSR_FT22_Pos) /*!< 0x00400000 */
  2106. #define EXTI_FTSR_FT22 EXTI_FTSR_FT22_Msk /*!< Falling trigger event configuration bit of line 22 */
  2107. /* Legacy defines */
  2108. #define EXTI_FTSR_TR0 EXTI_FTSR_FT0
  2109. #define EXTI_FTSR_TR1 EXTI_FTSR_FT1
  2110. #define EXTI_FTSR_TR2 EXTI_FTSR_FT2
  2111. #define EXTI_FTSR_TR3 EXTI_FTSR_FT3
  2112. #define EXTI_FTSR_TR4 EXTI_FTSR_FT4
  2113. #define EXTI_FTSR_TR5 EXTI_FTSR_FT5
  2114. #define EXTI_FTSR_TR6 EXTI_FTSR_FT6
  2115. #define EXTI_FTSR_TR7 EXTI_FTSR_FT7
  2116. #define EXTI_FTSR_TR8 EXTI_FTSR_FT8
  2117. #define EXTI_FTSR_TR9 EXTI_FTSR_FT9
  2118. #define EXTI_FTSR_TR10 EXTI_FTSR_FT10
  2119. #define EXTI_FTSR_TR11 EXTI_FTSR_FT11
  2120. #define EXTI_FTSR_TR12 EXTI_FTSR_FT12
  2121. #define EXTI_FTSR_TR13 EXTI_FTSR_FT13
  2122. #define EXTI_FTSR_TR14 EXTI_FTSR_FT14
  2123. #define EXTI_FTSR_TR15 EXTI_FTSR_FT15
  2124. #define EXTI_FTSR_TR16 EXTI_FTSR_FT16
  2125. #define EXTI_FTSR_TR17 EXTI_FTSR_FT17
  2126. #define EXTI_FTSR_TR19 EXTI_FTSR_FT19
  2127. #define EXTI_FTSR_TR20 EXTI_FTSR_FT20
  2128. #define EXTI_FTSR_TR21 EXTI_FTSR_FT21
  2129. #define EXTI_FTSR_TR22 EXTI_FTSR_FT22
  2130. /******************* Bit definition for EXTI_SWIER register *******************/
  2131. #define EXTI_SWIER_SWI0_Pos (0U)
  2132. #define EXTI_SWIER_SWI0_Msk (0x1U << EXTI_SWIER_SWI0_Pos) /*!< 0x00000001 */
  2133. #define EXTI_SWIER_SWI0 EXTI_SWIER_SWI0_Msk /*!< Software Interrupt on line 0 */
  2134. #define EXTI_SWIER_SWI1_Pos (1U)
  2135. #define EXTI_SWIER_SWI1_Msk (0x1U << EXTI_SWIER_SWI1_Pos) /*!< 0x00000002 */
  2136. #define EXTI_SWIER_SWI1 EXTI_SWIER_SWI1_Msk /*!< Software Interrupt on line 1 */
  2137. #define EXTI_SWIER_SWI2_Pos (2U)
  2138. #define EXTI_SWIER_SWI2_Msk (0x1U << EXTI_SWIER_SWI2_Pos) /*!< 0x00000004 */
  2139. #define EXTI_SWIER_SWI2 EXTI_SWIER_SWI2_Msk /*!< Software Interrupt on line 2 */
  2140. #define EXTI_SWIER_SWI3_Pos (3U)
  2141. #define EXTI_SWIER_SWI3_Msk (0x1U << EXTI_SWIER_SWI3_Pos) /*!< 0x00000008 */
  2142. #define EXTI_SWIER_SWI3 EXTI_SWIER_SWI3_Msk /*!< Software Interrupt on line 3 */
  2143. #define EXTI_SWIER_SWI4_Pos (4U)
  2144. #define EXTI_SWIER_SWI4_Msk (0x1U << EXTI_SWIER_SWI4_Pos) /*!< 0x00000010 */
  2145. #define EXTI_SWIER_SWI4 EXTI_SWIER_SWI4_Msk /*!< Software Interrupt on line 4 */
  2146. #define EXTI_SWIER_SWI5_Pos (5U)
  2147. #define EXTI_SWIER_SWI5_Msk (0x1U << EXTI_SWIER_SWI5_Pos) /*!< 0x00000020 */
  2148. #define EXTI_SWIER_SWI5 EXTI_SWIER_SWI5_Msk /*!< Software Interrupt on line 5 */
  2149. #define EXTI_SWIER_SWI6_Pos (6U)
  2150. #define EXTI_SWIER_SWI6_Msk (0x1U << EXTI_SWIER_SWI6_Pos) /*!< 0x00000040 */
  2151. #define EXTI_SWIER_SWI6 EXTI_SWIER_SWI6_Msk /*!< Software Interrupt on line 6 */
  2152. #define EXTI_SWIER_SWI7_Pos (7U)
  2153. #define EXTI_SWIER_SWI7_Msk (0x1U << EXTI_SWIER_SWI7_Pos) /*!< 0x00000080 */
  2154. #define EXTI_SWIER_SWI7 EXTI_SWIER_SWI7_Msk /*!< Software Interrupt on line 7 */
  2155. #define EXTI_SWIER_SWI8_Pos (8U)
  2156. #define EXTI_SWIER_SWI8_Msk (0x1U << EXTI_SWIER_SWI8_Pos) /*!< 0x00000100 */
  2157. #define EXTI_SWIER_SWI8 EXTI_SWIER_SWI8_Msk /*!< Software Interrupt on line 8 */
  2158. #define EXTI_SWIER_SWI9_Pos (9U)
  2159. #define EXTI_SWIER_SWI9_Msk (0x1U << EXTI_SWIER_SWI9_Pos) /*!< 0x00000200 */
  2160. #define EXTI_SWIER_SWI9 EXTI_SWIER_SWI9_Msk /*!< Software Interrupt on line 9 */
  2161. #define EXTI_SWIER_SWI10_Pos (10U)
  2162. #define EXTI_SWIER_SWI10_Msk (0x1U << EXTI_SWIER_SWI10_Pos) /*!< 0x00000400 */
  2163. #define EXTI_SWIER_SWI10 EXTI_SWIER_SWI10_Msk /*!< Software Interrupt on line 10 */
  2164. #define EXTI_SWIER_SWI11_Pos (11U)
  2165. #define EXTI_SWIER_SWI11_Msk (0x1U << EXTI_SWIER_SWI11_Pos) /*!< 0x00000800 */
  2166. #define EXTI_SWIER_SWI11 EXTI_SWIER_SWI11_Msk /*!< Software Interrupt on line 11 */
  2167. #define EXTI_SWIER_SWI12_Pos (12U)
  2168. #define EXTI_SWIER_SWI12_Msk (0x1U << EXTI_SWIER_SWI12_Pos) /*!< 0x00001000 */
  2169. #define EXTI_SWIER_SWI12 EXTI_SWIER_SWI12_Msk /*!< Software Interrupt on line 12 */
  2170. #define EXTI_SWIER_SWI13_Pos (13U)
  2171. #define EXTI_SWIER_SWI13_Msk (0x1U << EXTI_SWIER_SWI13_Pos) /*!< 0x00002000 */
  2172. #define EXTI_SWIER_SWI13 EXTI_SWIER_SWI13_Msk /*!< Software Interrupt on line 13 */
  2173. #define EXTI_SWIER_SWI14_Pos (14U)
  2174. #define EXTI_SWIER_SWI14_Msk (0x1U << EXTI_SWIER_SWI14_Pos) /*!< 0x00004000 */
  2175. #define EXTI_SWIER_SWI14 EXTI_SWIER_SWI14_Msk /*!< Software Interrupt on line 14 */
  2176. #define EXTI_SWIER_SWI15_Pos (15U)
  2177. #define EXTI_SWIER_SWI15_Msk (0x1U << EXTI_SWIER_SWI15_Pos) /*!< 0x00008000 */
  2178. #define EXTI_SWIER_SWI15 EXTI_SWIER_SWI15_Msk /*!< Software Interrupt on line 15 */
  2179. #define EXTI_SWIER_SWI16_Pos (16U)
  2180. #define EXTI_SWIER_SWI16_Msk (0x1U << EXTI_SWIER_SWI16_Pos) /*!< 0x00010000 */
  2181. #define EXTI_SWIER_SWI16 EXTI_SWIER_SWI16_Msk /*!< Software Interrupt on line 16 */
  2182. #define EXTI_SWIER_SWI17_Pos (17U)
  2183. #define EXTI_SWIER_SWI17_Msk (0x1U << EXTI_SWIER_SWI17_Pos) /*!< 0x00020000 */
  2184. #define EXTI_SWIER_SWI17 EXTI_SWIER_SWI17_Msk /*!< Software Interrupt on line 17 */
  2185. #define EXTI_SWIER_SWI19_Pos (19U)
  2186. #define EXTI_SWIER_SWI19_Msk (0x1U << EXTI_SWIER_SWI19_Pos) /*!< 0x00080000 */
  2187. #define EXTI_SWIER_SWI19 EXTI_SWIER_SWI19_Msk /*!< Software Interrupt on line 19 */
  2188. #define EXTI_SWIER_SWI20_Pos (20U)
  2189. #define EXTI_SWIER_SWI20_Msk (0x1U << EXTI_SWIER_SWI20_Pos) /*!< 0x00100000 */
  2190. #define EXTI_SWIER_SWI20 EXTI_SWIER_SWI20_Msk /*!< Software Interrupt on line 20 */
  2191. #define EXTI_SWIER_SWI21_Pos (21U)
  2192. #define EXTI_SWIER_SWI21_Msk (0x1U << EXTI_SWIER_SWI21_Pos) /*!< 0x00200000 */
  2193. #define EXTI_SWIER_SWI21 EXTI_SWIER_SWI21_Msk /*!< Software Interrupt on line 21 */
  2194. #define EXTI_SWIER_SWI22_Pos (22U)
  2195. #define EXTI_SWIER_SWI22_Msk (0x1U << EXTI_SWIER_SWI22_Pos) /*!< 0x00400000 */
  2196. #define EXTI_SWIER_SWI22 EXTI_SWIER_SWI22_Msk /*!< Software Interrupt on line 22 */
  2197. /* Legacy defines */
  2198. #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWI0
  2199. #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWI1
  2200. #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWI2
  2201. #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWI3
  2202. #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWI4
  2203. #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWI5
  2204. #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWI6
  2205. #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWI7
  2206. #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWI8
  2207. #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWI9
  2208. #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWI10
  2209. #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWI11
  2210. #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWI12
  2211. #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWI13
  2212. #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWI14
  2213. #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWI15
  2214. #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWI16
  2215. #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWI17
  2216. #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWI19
  2217. #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWI20
  2218. #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWI21
  2219. #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWI22
  2220. /****************** Bit definition for EXTI_PR register *********************/
  2221. #define EXTI_PR_PIF0_Pos (0U)
  2222. #define EXTI_PR_PIF0_Msk (0x1U << EXTI_PR_PIF0_Pos) /*!< 0x00000001 */
  2223. #define EXTI_PR_PIF0 EXTI_PR_PIF0_Msk /*!< Pending bit 0 */
  2224. #define EXTI_PR_PIF1_Pos (1U)
  2225. #define EXTI_PR_PIF1_Msk (0x1U << EXTI_PR_PIF1_Pos) /*!< 0x00000002 */
  2226. #define EXTI_PR_PIF1 EXTI_PR_PIF1_Msk /*!< Pending bit 1 */
  2227. #define EXTI_PR_PIF2_Pos (2U)
  2228. #define EXTI_PR_PIF2_Msk (0x1U << EXTI_PR_PIF2_Pos) /*!< 0x00000004 */
  2229. #define EXTI_PR_PIF2 EXTI_PR_PIF2_Msk /*!< Pending bit 2 */
  2230. #define EXTI_PR_PIF3_Pos (3U)
  2231. #define EXTI_PR_PIF3_Msk (0x1U << EXTI_PR_PIF3_Pos) /*!< 0x00000008 */
  2232. #define EXTI_PR_PIF3 EXTI_PR_PIF3_Msk /*!< Pending bit 3 */
  2233. #define EXTI_PR_PIF4_Pos (4U)
  2234. #define EXTI_PR_PIF4_Msk (0x1U << EXTI_PR_PIF4_Pos) /*!< 0x00000010 */
  2235. #define EXTI_PR_PIF4 EXTI_PR_PIF4_Msk /*!< Pending bit 4 */
  2236. #define EXTI_PR_PIF5_Pos (5U)
  2237. #define EXTI_PR_PIF5_Msk (0x1U << EXTI_PR_PIF5_Pos) /*!< 0x00000020 */
  2238. #define EXTI_PR_PIF5 EXTI_PR_PIF5_Msk /*!< Pending bit 5 */
  2239. #define EXTI_PR_PIF6_Pos (6U)
  2240. #define EXTI_PR_PIF6_Msk (0x1U << EXTI_PR_PIF6_Pos) /*!< 0x00000040 */
  2241. #define EXTI_PR_PIF6 EXTI_PR_PIF6_Msk /*!< Pending bit 6 */
  2242. #define EXTI_PR_PIF7_Pos (7U)
  2243. #define EXTI_PR_PIF7_Msk (0x1U << EXTI_PR_PIF7_Pos) /*!< 0x00000080 */
  2244. #define EXTI_PR_PIF7 EXTI_PR_PIF7_Msk /*!< Pending bit 7 */
  2245. #define EXTI_PR_PIF8_Pos (8U)
  2246. #define EXTI_PR_PIF8_Msk (0x1U << EXTI_PR_PIF8_Pos) /*!< 0x00000100 */
  2247. #define EXTI_PR_PIF8 EXTI_PR_PIF8_Msk /*!< Pending bit 8 */
  2248. #define EXTI_PR_PIF9_Pos (9U)
  2249. #define EXTI_PR_PIF9_Msk (0x1U << EXTI_PR_PIF9_Pos) /*!< 0x00000200 */
  2250. #define EXTI_PR_PIF9 EXTI_PR_PIF9_Msk /*!< Pending bit 9 */
  2251. #define EXTI_PR_PIF10_Pos (10U)
  2252. #define EXTI_PR_PIF10_Msk (0x1U << EXTI_PR_PIF10_Pos) /*!< 0x00000400 */
  2253. #define EXTI_PR_PIF10 EXTI_PR_PIF10_Msk /*!< Pending bit 10 */
  2254. #define EXTI_PR_PIF11_Pos (11U)
  2255. #define EXTI_PR_PIF11_Msk (0x1U << EXTI_PR_PIF11_Pos) /*!< 0x00000800 */
  2256. #define EXTI_PR_PIF11 EXTI_PR_PIF11_Msk /*!< Pending bit 11 */
  2257. #define EXTI_PR_PIF12_Pos (12U)
  2258. #define EXTI_PR_PIF12_Msk (0x1U << EXTI_PR_PIF12_Pos) /*!< 0x00001000 */
  2259. #define EXTI_PR_PIF12 EXTI_PR_PIF12_Msk /*!< Pending bit 12 */
  2260. #define EXTI_PR_PIF13_Pos (13U)
  2261. #define EXTI_PR_PIF13_Msk (0x1U << EXTI_PR_PIF13_Pos) /*!< 0x00002000 */
  2262. #define EXTI_PR_PIF13 EXTI_PR_PIF13_Msk /*!< Pending bit 13 */
  2263. #define EXTI_PR_PIF14_Pos (14U)
  2264. #define EXTI_PR_PIF14_Msk (0x1U << EXTI_PR_PIF14_Pos) /*!< 0x00004000 */
  2265. #define EXTI_PR_PIF14 EXTI_PR_PIF14_Msk /*!< Pending bit 14 */
  2266. #define EXTI_PR_PIF15_Pos (15U)
  2267. #define EXTI_PR_PIF15_Msk (0x1U << EXTI_PR_PIF15_Pos) /*!< 0x00008000 */
  2268. #define EXTI_PR_PIF15 EXTI_PR_PIF15_Msk /*!< Pending bit 15 */
  2269. #define EXTI_PR_PIF16_Pos (16U)
  2270. #define EXTI_PR_PIF16_Msk (0x1U << EXTI_PR_PIF16_Pos) /*!< 0x00010000 */
  2271. #define EXTI_PR_PIF16 EXTI_PR_PIF16_Msk /*!< Pending bit 16 */
  2272. #define EXTI_PR_PIF17_Pos (17U)
  2273. #define EXTI_PR_PIF17_Msk (0x1U << EXTI_PR_PIF17_Pos) /*!< 0x00020000 */
  2274. #define EXTI_PR_PIF17 EXTI_PR_PIF17_Msk /*!< Pending bit 17 */
  2275. #define EXTI_PR_PIF19_Pos (19U)
  2276. #define EXTI_PR_PIF19_Msk (0x1U << EXTI_PR_PIF19_Pos) /*!< 0x00080000 */
  2277. #define EXTI_PR_PIF19 EXTI_PR_PIF19_Msk /*!< Pending bit 19 */
  2278. #define EXTI_PR_PIF20_Pos (20U)
  2279. #define EXTI_PR_PIF20_Msk (0x1U << EXTI_PR_PIF20_Pos) /*!< 0x00100000 */
  2280. #define EXTI_PR_PIF20 EXTI_PR_PIF20_Msk /*!< Pending bit 20 */
  2281. #define EXTI_PR_PIF21_Pos (21U)
  2282. #define EXTI_PR_PIF21_Msk (0x1U << EXTI_PR_PIF21_Pos) /*!< 0x00200000 */
  2283. #define EXTI_PR_PIF21 EXTI_PR_PIF21_Msk /*!< Pending bit 21 */
  2284. #define EXTI_PR_PIF22_Pos (22U)
  2285. #define EXTI_PR_PIF22_Msk (0x1U << EXTI_PR_PIF22_Pos) /*!< 0x00400000 */
  2286. #define EXTI_PR_PIF22 EXTI_PR_PIF22_Msk /*!< Pending bit 22 */
  2287. /* Legacy defines */
  2288. #define EXTI_PR_PR0 EXTI_PR_PIF0
  2289. #define EXTI_PR_PR1 EXTI_PR_PIF1
  2290. #define EXTI_PR_PR2 EXTI_PR_PIF2
  2291. #define EXTI_PR_PR3 EXTI_PR_PIF3
  2292. #define EXTI_PR_PR4 EXTI_PR_PIF4
  2293. #define EXTI_PR_PR5 EXTI_PR_PIF5
  2294. #define EXTI_PR_PR6 EXTI_PR_PIF6
  2295. #define EXTI_PR_PR7 EXTI_PR_PIF7
  2296. #define EXTI_PR_PR8 EXTI_PR_PIF8
  2297. #define EXTI_PR_PR9 EXTI_PR_PIF9
  2298. #define EXTI_PR_PR10 EXTI_PR_PIF10
  2299. #define EXTI_PR_PR11 EXTI_PR_PIF11
  2300. #define EXTI_PR_PR12 EXTI_PR_PIF12
  2301. #define EXTI_PR_PR13 EXTI_PR_PIF13
  2302. #define EXTI_PR_PR14 EXTI_PR_PIF14
  2303. #define EXTI_PR_PR15 EXTI_PR_PIF15
  2304. #define EXTI_PR_PR16 EXTI_PR_PIF16
  2305. #define EXTI_PR_PR17 EXTI_PR_PIF17
  2306. #define EXTI_PR_PR19 EXTI_PR_PIF19
  2307. #define EXTI_PR_PR20 EXTI_PR_PIF20
  2308. #define EXTI_PR_PR21 EXTI_PR_PIF21
  2309. #define EXTI_PR_PR22 EXTI_PR_PIF22
  2310. /******************************************************************************/
  2311. /* */
  2312. /* FLASH and Option Bytes Registers */
  2313. /* */
  2314. /******************************************************************************/
  2315. /******************* Bit definition for FLASH_ACR register ******************/
  2316. #define FLASH_ACR_LATENCY_Pos (0U)
  2317. #define FLASH_ACR_LATENCY_Msk (0x1U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */
  2318. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY bit (Latency) */
  2319. #define FLASH_ACR_PRFTEN_Pos (1U)
  2320. #define FLASH_ACR_PRFTEN_Msk (0x1U << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000002 */
  2321. #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk /*!< Prefetch Buffer Enable */
  2322. #define FLASH_ACR_SLEEP_PD_Pos (3U)
  2323. #define FLASH_ACR_SLEEP_PD_Msk (0x1U << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00000008 */
  2324. #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash mode during sleep mode */
  2325. #define FLASH_ACR_RUN_PD_Pos (4U)
  2326. #define FLASH_ACR_RUN_PD_Msk (0x1U << FLASH_ACR_RUN_PD_Pos) /*!< 0x00000010 */
  2327. #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash mode during RUN mode */
  2328. #define FLASH_ACR_DISAB_BUF_Pos (5U)
  2329. #define FLASH_ACR_DISAB_BUF_Msk (0x1U << FLASH_ACR_DISAB_BUF_Pos) /*!< 0x00000020 */
  2330. #define FLASH_ACR_DISAB_BUF FLASH_ACR_DISAB_BUF_Msk /*!< Disable Buffer */
  2331. #define FLASH_ACR_PRE_READ_Pos (6U)
  2332. #define FLASH_ACR_PRE_READ_Msk (0x1U << FLASH_ACR_PRE_READ_Pos) /*!< 0x00000040 */
  2333. #define FLASH_ACR_PRE_READ FLASH_ACR_PRE_READ_Msk /*!< Pre-read data address */
  2334. /******************* Bit definition for FLASH_PECR register ******************/
  2335. #define FLASH_PECR_PELOCK_Pos (0U)
  2336. #define FLASH_PECR_PELOCK_Msk (0x1U << FLASH_PECR_PELOCK_Pos) /*!< 0x00000001 */
  2337. #define FLASH_PECR_PELOCK FLASH_PECR_PELOCK_Msk /*!< FLASH_PECR and Flash data Lock */
  2338. #define FLASH_PECR_PRGLOCK_Pos (1U)
  2339. #define FLASH_PECR_PRGLOCK_Msk (0x1U << FLASH_PECR_PRGLOCK_Pos) /*!< 0x00000002 */
  2340. #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix Lock */
  2341. #define FLASH_PECR_OPTLOCK_Pos (2U)
  2342. #define FLASH_PECR_OPTLOCK_Msk (0x1U << FLASH_PECR_OPTLOCK_Pos) /*!< 0x00000004 */
  2343. #define FLASH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */
  2344. #define FLASH_PECR_PROG_Pos (3U)
  2345. #define FLASH_PECR_PROG_Msk (0x1U << FLASH_PECR_PROG_Pos) /*!< 0x00000008 */
  2346. #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix selection */
  2347. #define FLASH_PECR_DATA_Pos (4U)
  2348. #define FLASH_PECR_DATA_Msk (0x1U << FLASH_PECR_DATA_Pos) /*!< 0x00000010 */
  2349. #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix selection */
  2350. #define FLASH_PECR_FIX_Pos (8U)
  2351. #define FLASH_PECR_FIX_Msk (0x1U << FLASH_PECR_FIX_Pos) /*!< 0x00000100 */
  2352. #define FLASH_PECR_FIX FLASH_PECR_FIX_Msk /*!< Fixed Time Data write for Word/Half Word/Byte programming */
  2353. #define FLASH_PECR_ERASE_Pos (9U)
  2354. #define FLASH_PECR_ERASE_Msk (0x1U << FLASH_PECR_ERASE_Pos) /*!< 0x00000200 */
  2355. #define FLASH_PECR_ERASE FLASH_PECR_ERASE_Msk /*!< Page erasing mode */
  2356. #define FLASH_PECR_FPRG_Pos (10U)
  2357. #define FLASH_PECR_FPRG_Msk (0x1U << FLASH_PECR_FPRG_Pos) /*!< 0x00000400 */
  2358. #define FLASH_PECR_FPRG FLASH_PECR_FPRG_Msk /*!< Fast Page/Half Page programming mode */
  2359. #define FLASH_PECR_PARALLBANK_Pos (15U)
  2360. #define FLASH_PECR_PARALLBANK_Msk (0x1U << FLASH_PECR_PARALLBANK_Pos) /*!< 0x00008000 */
  2361. #define FLASH_PECR_PARALLBANK FLASH_PECR_PARALLBANK_Msk /*!< Parallel Bank mode */
  2362. #define FLASH_PECR_EOPIE_Pos (16U)
  2363. #define FLASH_PECR_EOPIE_Msk (0x1U << FLASH_PECR_EOPIE_Pos) /*!< 0x00010000 */
  2364. #define FLASH_PECR_EOPIE FLASH_PECR_EOPIE_Msk /*!< End of programming interrupt */
  2365. #define FLASH_PECR_ERRIE_Pos (17U)
  2366. #define FLASH_PECR_ERRIE_Msk (0x1U << FLASH_PECR_ERRIE_Pos) /*!< 0x00020000 */
  2367. #define FLASH_PECR_ERRIE FLASH_PECR_ERRIE_Msk /*!< Error interrupt */
  2368. #define FLASH_PECR_OBL_LAUNCH_Pos (18U)
  2369. #define FLASH_PECR_OBL_LAUNCH_Msk (0x1U << FLASH_PECR_OBL_LAUNCH_Pos) /*!< 0x00040000 */
  2370. #define FLASH_PECR_OBL_LAUNCH FLASH_PECR_OBL_LAUNCH_Msk /*!< Launch the option byte loading */
  2371. #define FLASH_PECR_HALF_ARRAY_Pos (19U)
  2372. #define FLASH_PECR_HALF_ARRAY_Msk (0x1U << FLASH_PECR_HALF_ARRAY_Pos) /*!< 0x00080000 */
  2373. #define FLASH_PECR_HALF_ARRAY FLASH_PECR_HALF_ARRAY_Msk /*!< Half array mode */
  2374. #define FLASH_PECR_NZDISABLE_Pos (22U)
  2375. #define FLASH_PECR_NZDISABLE_Msk (0x1U << FLASH_PECR_NZDISABLE_Pos) /*!< 0x00400000 */
  2376. #define FLASH_PECR_NZDISABLE FLASH_PECR_NZDISABLE_Msk /*!< Non-Zero check disable */
  2377. /****************** Bit definition for FLASH_PDKEYR register ******************/
  2378. #define FLASH_PDKEYR_PDKEYR_Pos (0U)
  2379. #define FLASH_PDKEYR_PDKEYR_Msk (0xFFFFFFFFU << FLASH_PDKEYR_PDKEYR_Pos) /*!< 0xFFFFFFFF */
  2380. #define FLASH_PDKEYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */
  2381. /****************** Bit definition for FLASH_PEKEYR register ******************/
  2382. #define FLASH_PEKEYR_PEKEYR_Pos (0U)
  2383. #define FLASH_PEKEYR_PEKEYR_Msk (0xFFFFFFFFU << FLASH_PEKEYR_PEKEYR_Pos) /*!< 0xFFFFFFFF */
  2384. #define FLASH_PEKEYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */
  2385. /****************** Bit definition for FLASH_PRGKEYR register ******************/
  2386. #define FLASH_PRGKEYR_PRGKEYR_Pos (0U)
  2387. #define FLASH_PRGKEYR_PRGKEYR_Msk (0xFFFFFFFFU << FLASH_PRGKEYR_PRGKEYR_Pos) /*!< 0xFFFFFFFF */
  2388. #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix Key */
  2389. /****************** Bit definition for FLASH_OPTKEYR register ******************/
  2390. #define FLASH_OPTKEYR_OPTKEYR_Pos (0U)
  2391. #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFU << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */
  2392. #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */
  2393. /****************** Bit definition for FLASH_SR register *******************/
  2394. #define FLASH_SR_BSY_Pos (0U)
  2395. #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00000001 */
  2396. #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */
  2397. #define FLASH_SR_EOP_Pos (1U)
  2398. #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000002 */
  2399. #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End Of Programming*/
  2400. #define FLASH_SR_HVOFF_Pos (2U)
  2401. #define FLASH_SR_HVOFF_Msk (0x1U << FLASH_SR_HVOFF_Pos) /*!< 0x00000004 */
  2402. #define FLASH_SR_HVOFF FLASH_SR_HVOFF_Msk /*!< End of high voltage */
  2403. #define FLASH_SR_READY_Pos (3U)
  2404. #define FLASH_SR_READY_Msk (0x1U << FLASH_SR_READY_Pos) /*!< 0x00000008 */
  2405. #define FLASH_SR_READY FLASH_SR_READY_Msk /*!< Flash ready after low power mode */
  2406. #define FLASH_SR_WRPERR_Pos (8U)
  2407. #define FLASH_SR_WRPERR_Msk (0x1U << FLASH_SR_WRPERR_Pos) /*!< 0x00000100 */
  2408. #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk /*!< Write protection error */
  2409. #define FLASH_SR_PGAERR_Pos (9U)
  2410. #define FLASH_SR_PGAERR_Msk (0x1U << FLASH_SR_PGAERR_Pos) /*!< 0x00000200 */
  2411. #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk /*!< Programming Alignment Error */
  2412. #define FLASH_SR_SIZERR_Pos (10U)
  2413. #define FLASH_SR_SIZERR_Msk (0x1U << FLASH_SR_SIZERR_Pos) /*!< 0x00000400 */
  2414. #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk /*!< Size error */
  2415. #define FLASH_SR_OPTVERR_Pos (11U)
  2416. #define FLASH_SR_OPTVERR_Msk (0x1U << FLASH_SR_OPTVERR_Pos) /*!< 0x00000800 */
  2417. #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk /*!< Option Valid error */
  2418. #define FLASH_SR_RDERR_Pos (13U)
  2419. #define FLASH_SR_RDERR_Msk (0x1U << FLASH_SR_RDERR_Pos) /*!< 0x00002000 */
  2420. #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk /*!< Read protected error */
  2421. #define FLASH_SR_NOTZEROERR_Pos (16U)
  2422. #define FLASH_SR_NOTZEROERR_Msk (0x1U << FLASH_SR_NOTZEROERR_Pos) /*!< 0x00010000 */
  2423. #define FLASH_SR_NOTZEROERR FLASH_SR_NOTZEROERR_Msk /*!< Not Zero error */
  2424. #define FLASH_SR_FWWERR_Pos (17U)
  2425. #define FLASH_SR_FWWERR_Msk (0x1U << FLASH_SR_FWWERR_Pos) /*!< 0x00020000 */
  2426. #define FLASH_SR_FWWERR FLASH_SR_FWWERR_Msk /*!< Write/Errase operation aborted */
  2427. /* Legacy defines */
  2428. #define FLASH_SR_FWWER FLASH_SR_FWWERR
  2429. #define FLASH_SR_ENHV FLASH_SR_HVOFF
  2430. #define FLASH_SR_ENDHV FLASH_SR_HVOFF
  2431. /****************** Bit definition for FLASH_OPTR register *******************/
  2432. #define FLASH_OPTR_RDPROT_Pos (0U)
  2433. #define FLASH_OPTR_RDPROT_Msk (0xFFU << FLASH_OPTR_RDPROT_Pos) /*!< 0x000000FF */
  2434. #define FLASH_OPTR_RDPROT FLASH_OPTR_RDPROT_Msk /*!< Read Protection */
  2435. #define FLASH_OPTR_WPRMOD_Pos (8U)
  2436. #define FLASH_OPTR_WPRMOD_Msk (0x1U << FLASH_OPTR_WPRMOD_Pos) /*!< 0x00000100 */
  2437. #define FLASH_OPTR_WPRMOD FLASH_OPTR_WPRMOD_Msk /*!< Selection of protection mode of WPR bits */
  2438. #define FLASH_OPTR_BOR_LEV_Pos (16U)
  2439. #define FLASH_OPTR_BOR_LEV_Msk (0xFU << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x000F0000 */
  2440. #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk /*!< BOR_LEV[3:0] Brown Out Reset Threshold Level*/
  2441. #define FLASH_OPTR_IWDG_SW_Pos (20U)
  2442. #define FLASH_OPTR_IWDG_SW_Msk (0x1U << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00100000 */
  2443. #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk /*!< IWDG_SW */
  2444. #define FLASH_OPTR_nRST_STOP_Pos (21U)
  2445. #define FLASH_OPTR_nRST_STOP_Msk (0x1U << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00200000 */
  2446. #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk /*!< nRST_STOP */
  2447. #define FLASH_OPTR_nRST_STDBY_Pos (22U)
  2448. #define FLASH_OPTR_nRST_STDBY_Msk (0x1U << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00400000 */
  2449. #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk /*!< nRST_STDBY */
  2450. #define FLASH_OPTR_BFB2_Pos (23U)
  2451. #define FLASH_OPTR_BFB2_Msk (0x1U << FLASH_OPTR_BFB2_Pos) /*!< 0x00800000 */
  2452. #define FLASH_OPTR_BFB2 FLASH_OPTR_BFB2_Msk /*!< BFB2 */
  2453. #define FLASH_OPTR_USER_Pos (20U)
  2454. #define FLASH_OPTR_USER_Msk (0x7U << FLASH_OPTR_USER_Pos) /*!< 0x00700000 */
  2455. #define FLASH_OPTR_USER FLASH_OPTR_USER_Msk /*!< User Option Bytes */
  2456. #define FLASH_OPTR_BOOT1_Pos (31U)
  2457. #define FLASH_OPTR_BOOT1_Msk (0x1U << FLASH_OPTR_BOOT1_Pos) /*!< 0x80000000 */
  2458. #define FLASH_OPTR_BOOT1 FLASH_OPTR_BOOT1_Msk /*!< BOOT1 */
  2459. /****************** Bit definition for FLASH_WRPR register ******************/
  2460. #define FLASH_WRPR_WRP_Pos (0U)
  2461. #define FLASH_WRPR_WRP_Msk (0xFFFFU << FLASH_WRPR_WRP_Pos) /*!< 0x0000FFFF */
  2462. #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protection bits */
  2463. /******************************************************************************/
  2464. /* */
  2465. /* General Purpose IOs (GPIO) */
  2466. /* */
  2467. /******************************************************************************/
  2468. /******************* Bit definition for GPIO_MODER register *****************/
  2469. #define GPIO_MODER_MODE0_Pos (0U)
  2470. #define GPIO_MODER_MODE0_Msk (0x3U << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
  2471. #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
  2472. #define GPIO_MODER_MODE0_0 (0x1U << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
  2473. #define GPIO_MODER_MODE0_1 (0x2U << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
  2474. #define GPIO_MODER_MODE1_Pos (2U)
  2475. #define GPIO_MODER_MODE1_Msk (0x3U << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
  2476. #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
  2477. #define GPIO_MODER_MODE1_0 (0x1U << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
  2478. #define GPIO_MODER_MODE1_1 (0x2U << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
  2479. #define GPIO_MODER_MODE2_Pos (4U)
  2480. #define GPIO_MODER_MODE2_Msk (0x3U << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
  2481. #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
  2482. #define GPIO_MODER_MODE2_0 (0x1U << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
  2483. #define GPIO_MODER_MODE2_1 (0x2U << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
  2484. #define GPIO_MODER_MODE3_Pos (6U)
  2485. #define GPIO_MODER_MODE3_Msk (0x3U << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
  2486. #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
  2487. #define GPIO_MODER_MODE3_0 (0x1U << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
  2488. #define GPIO_MODER_MODE3_1 (0x2U << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
  2489. #define GPIO_MODER_MODE4_Pos (8U)
  2490. #define GPIO_MODER_MODE4_Msk (0x3U << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
  2491. #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
  2492. #define GPIO_MODER_MODE4_0 (0x1U << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
  2493. #define GPIO_MODER_MODE4_1 (0x2U << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
  2494. #define GPIO_MODER_MODE5_Pos (10U)
  2495. #define GPIO_MODER_MODE5_Msk (0x3U << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
  2496. #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
  2497. #define GPIO_MODER_MODE5_0 (0x1U << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
  2498. #define GPIO_MODER_MODE5_1 (0x2U << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
  2499. #define GPIO_MODER_MODE6_Pos (12U)
  2500. #define GPIO_MODER_MODE6_Msk (0x3U << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
  2501. #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
  2502. #define GPIO_MODER_MODE6_0 (0x1U << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
  2503. #define GPIO_MODER_MODE6_1 (0x2U << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
  2504. #define GPIO_MODER_MODE7_Pos (14U)
  2505. #define GPIO_MODER_MODE7_Msk (0x3U << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
  2506. #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
  2507. #define GPIO_MODER_MODE7_0 (0x1U << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
  2508. #define GPIO_MODER_MODE7_1 (0x2U << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
  2509. #define GPIO_MODER_MODE8_Pos (16U)
  2510. #define GPIO_MODER_MODE8_Msk (0x3U << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
  2511. #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
  2512. #define GPIO_MODER_MODE8_0 (0x1U << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
  2513. #define GPIO_MODER_MODE8_1 (0x2U << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
  2514. #define GPIO_MODER_MODE9_Pos (18U)
  2515. #define GPIO_MODER_MODE9_Msk (0x3U << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
  2516. #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
  2517. #define GPIO_MODER_MODE9_0 (0x1U << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
  2518. #define GPIO_MODER_MODE9_1 (0x2U << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
  2519. #define GPIO_MODER_MODE10_Pos (20U)
  2520. #define GPIO_MODER_MODE10_Msk (0x3U << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
  2521. #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
  2522. #define GPIO_MODER_MODE10_0 (0x1U << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
  2523. #define GPIO_MODER_MODE10_1 (0x2U << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
  2524. #define GPIO_MODER_MODE11_Pos (22U)
  2525. #define GPIO_MODER_MODE11_Msk (0x3U << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
  2526. #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
  2527. #define GPIO_MODER_MODE11_0 (0x1U << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
  2528. #define GPIO_MODER_MODE11_1 (0x2U << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
  2529. #define GPIO_MODER_MODE12_Pos (24U)
  2530. #define GPIO_MODER_MODE12_Msk (0x3U << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
  2531. #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
  2532. #define GPIO_MODER_MODE12_0 (0x1U << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
  2533. #define GPIO_MODER_MODE12_1 (0x2U << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
  2534. #define GPIO_MODER_MODE13_Pos (26U)
  2535. #define GPIO_MODER_MODE13_Msk (0x3U << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
  2536. #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
  2537. #define GPIO_MODER_MODE13_0 (0x1U << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
  2538. #define GPIO_MODER_MODE13_1 (0x2U << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
  2539. #define GPIO_MODER_MODE14_Pos (28U)
  2540. #define GPIO_MODER_MODE14_Msk (0x3U << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
  2541. #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
  2542. #define GPIO_MODER_MODE14_0 (0x1U << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
  2543. #define GPIO_MODER_MODE14_1 (0x2U << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
  2544. #define GPIO_MODER_MODE15_Pos (30U)
  2545. #define GPIO_MODER_MODE15_Msk (0x3U << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
  2546. #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
  2547. #define GPIO_MODER_MODE15_0 (0x1U << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
  2548. #define GPIO_MODER_MODE15_1 (0x2U << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
  2549. /****************** Bit definition for GPIO_OTYPER register *****************/
  2550. #define GPIO_OTYPER_OT_0 (0x00000001U)
  2551. #define GPIO_OTYPER_OT_1 (0x00000002U)
  2552. #define GPIO_OTYPER_OT_2 (0x00000004U)
  2553. #define GPIO_OTYPER_OT_3 (0x00000008U)
  2554. #define GPIO_OTYPER_OT_4 (0x00000010U)
  2555. #define GPIO_OTYPER_OT_5 (0x00000020U)
  2556. #define GPIO_OTYPER_OT_6 (0x00000040U)
  2557. #define GPIO_OTYPER_OT_7 (0x00000080U)
  2558. #define GPIO_OTYPER_OT_8 (0x00000100U)
  2559. #define GPIO_OTYPER_OT_9 (0x00000200U)
  2560. #define GPIO_OTYPER_OT_10 (0x00000400U)
  2561. #define GPIO_OTYPER_OT_11 (0x00000800U)
  2562. #define GPIO_OTYPER_OT_12 (0x00001000U)
  2563. #define GPIO_OTYPER_OT_13 (0x00002000U)
  2564. #define GPIO_OTYPER_OT_14 (0x00004000U)
  2565. #define GPIO_OTYPER_OT_15 (0x00008000U)
  2566. /**************** Bit definition for GPIO_OSPEEDR register ******************/
  2567. #define GPIO_OSPEEDER_OSPEED0_Pos (0U)
  2568. #define GPIO_OSPEEDER_OSPEED0_Msk (0x3U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000003 */
  2569. #define GPIO_OSPEEDER_OSPEED0 GPIO_OSPEEDER_OSPEED0_Msk
  2570. #define GPIO_OSPEEDER_OSPEED0_0 (0x1U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000001 */
  2571. #define GPIO_OSPEEDER_OSPEED0_1 (0x2U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000002 */
  2572. #define GPIO_OSPEEDER_OSPEED1_Pos (2U)
  2573. #define GPIO_OSPEEDER_OSPEED1_Msk (0x3U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x0000000C */
  2574. #define GPIO_OSPEEDER_OSPEED1 GPIO_OSPEEDER_OSPEED1_Msk
  2575. #define GPIO_OSPEEDER_OSPEED1_0 (0x1U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x00000004 */
  2576. #define GPIO_OSPEEDER_OSPEED1_1 (0x2U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x00000008 */
  2577. #define GPIO_OSPEEDER_OSPEED2_Pos (4U)
  2578. #define GPIO_OSPEEDER_OSPEED2_Msk (0x3U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000030 */
  2579. #define GPIO_OSPEEDER_OSPEED2 GPIO_OSPEEDER_OSPEED2_Msk
  2580. #define GPIO_OSPEEDER_OSPEED2_0 (0x1U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000010 */
  2581. #define GPIO_OSPEEDER_OSPEED2_1 (0x2U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000020 */
  2582. #define GPIO_OSPEEDER_OSPEED3_Pos (6U)
  2583. #define GPIO_OSPEEDER_OSPEED3_Msk (0x3U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x000000C0 */
  2584. #define GPIO_OSPEEDER_OSPEED3 GPIO_OSPEEDER_OSPEED3_Msk
  2585. #define GPIO_OSPEEDER_OSPEED3_0 (0x1U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x00000040 */
  2586. #define GPIO_OSPEEDER_OSPEED3_1 (0x2U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x00000080 */
  2587. #define GPIO_OSPEEDER_OSPEED4_Pos (8U)
  2588. #define GPIO_OSPEEDER_OSPEED4_Msk (0x3U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000300 */
  2589. #define GPIO_OSPEEDER_OSPEED4 GPIO_OSPEEDER_OSPEED4_Msk
  2590. #define GPIO_OSPEEDER_OSPEED4_0 (0x1U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000100 */
  2591. #define GPIO_OSPEEDER_OSPEED4_1 (0x2U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000200 */
  2592. #define GPIO_OSPEEDER_OSPEED5_Pos (10U)
  2593. #define GPIO_OSPEEDER_OSPEED5_Msk (0x3U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000C00 */
  2594. #define GPIO_OSPEEDER_OSPEED5 GPIO_OSPEEDER_OSPEED5_Msk
  2595. #define GPIO_OSPEEDER_OSPEED5_0 (0x1U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000400 */
  2596. #define GPIO_OSPEEDER_OSPEED5_1 (0x2U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000800 */
  2597. #define GPIO_OSPEEDER_OSPEED6_Pos (12U)
  2598. #define GPIO_OSPEEDER_OSPEED6_Msk (0x3U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00003000 */
  2599. #define GPIO_OSPEEDER_OSPEED6 GPIO_OSPEEDER_OSPEED6_Msk
  2600. #define GPIO_OSPEEDER_OSPEED6_0 (0x1U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00001000 */
  2601. #define GPIO_OSPEEDER_OSPEED6_1 (0x2U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00002000 */
  2602. #define GPIO_OSPEEDER_OSPEED7_Pos (14U)
  2603. #define GPIO_OSPEEDER_OSPEED7_Msk (0x3U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x0000C000 */
  2604. #define GPIO_OSPEEDER_OSPEED7 GPIO_OSPEEDER_OSPEED7_Msk
  2605. #define GPIO_OSPEEDER_OSPEED7_0 (0x1U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x00004000 */
  2606. #define GPIO_OSPEEDER_OSPEED7_1 (0x2U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x00008000 */
  2607. #define GPIO_OSPEEDER_OSPEED8_Pos (16U)
  2608. #define GPIO_OSPEEDER_OSPEED8_Msk (0x3U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00030000 */
  2609. #define GPIO_OSPEEDER_OSPEED8 GPIO_OSPEEDER_OSPEED8_Msk
  2610. #define GPIO_OSPEEDER_OSPEED8_0 (0x1U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00010000 */
  2611. #define GPIO_OSPEEDER_OSPEED8_1 (0x2U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00020000 */
  2612. #define GPIO_OSPEEDER_OSPEED9_Pos (18U)
  2613. #define GPIO_OSPEEDER_OSPEED9_Msk (0x3U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x000C0000 */
  2614. #define GPIO_OSPEEDER_OSPEED9 GPIO_OSPEEDER_OSPEED9_Msk
  2615. #define GPIO_OSPEEDER_OSPEED9_0 (0x1U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x00040000 */
  2616. #define GPIO_OSPEEDER_OSPEED9_1 (0x2U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x00080000 */
  2617. #define GPIO_OSPEEDER_OSPEED10_Pos (20U)
  2618. #define GPIO_OSPEEDER_OSPEED10_Msk (0x3U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00300000 */
  2619. #define GPIO_OSPEEDER_OSPEED10 GPIO_OSPEEDER_OSPEED10_Msk
  2620. #define GPIO_OSPEEDER_OSPEED10_0 (0x1U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00100000 */
  2621. #define GPIO_OSPEEDER_OSPEED10_1 (0x2U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00200000 */
  2622. #define GPIO_OSPEEDER_OSPEED11_Pos (22U)
  2623. #define GPIO_OSPEEDER_OSPEED11_Msk (0x3U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00C00000 */
  2624. #define GPIO_OSPEEDER_OSPEED11 GPIO_OSPEEDER_OSPEED11_Msk
  2625. #define GPIO_OSPEEDER_OSPEED11_0 (0x1U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00400000 */
  2626. #define GPIO_OSPEEDER_OSPEED11_1 (0x2U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00800000 */
  2627. #define GPIO_OSPEEDER_OSPEED12_Pos (24U)
  2628. #define GPIO_OSPEEDER_OSPEED12_Msk (0x3U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x03000000 */
  2629. #define GPIO_OSPEEDER_OSPEED12 GPIO_OSPEEDER_OSPEED12_Msk
  2630. #define GPIO_OSPEEDER_OSPEED12_0 (0x1U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x01000000 */
  2631. #define GPIO_OSPEEDER_OSPEED12_1 (0x2U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x02000000 */
  2632. #define GPIO_OSPEEDER_OSPEED13_Pos (26U)
  2633. #define GPIO_OSPEEDER_OSPEED13_Msk (0x3U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x0C000000 */
  2634. #define GPIO_OSPEEDER_OSPEED13 GPIO_OSPEEDER_OSPEED13_Msk
  2635. #define GPIO_OSPEEDER_OSPEED13_0 (0x1U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x04000000 */
  2636. #define GPIO_OSPEEDER_OSPEED13_1 (0x2U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x08000000 */
  2637. #define GPIO_OSPEEDER_OSPEED14_Pos (28U)
  2638. #define GPIO_OSPEEDER_OSPEED14_Msk (0x3U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x30000000 */
  2639. #define GPIO_OSPEEDER_OSPEED14 GPIO_OSPEEDER_OSPEED14_Msk
  2640. #define GPIO_OSPEEDER_OSPEED14_0 (0x1U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x10000000 */
  2641. #define GPIO_OSPEEDER_OSPEED14_1 (0x2U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x20000000 */
  2642. #define GPIO_OSPEEDER_OSPEED15_Pos (30U)
  2643. #define GPIO_OSPEEDER_OSPEED15_Msk (0x3U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0xC0000000 */
  2644. #define GPIO_OSPEEDER_OSPEED15 GPIO_OSPEEDER_OSPEED15_Msk
  2645. #define GPIO_OSPEEDER_OSPEED15_0 (0x1U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0x40000000 */
  2646. #define GPIO_OSPEEDER_OSPEED15_1 (0x2U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0x80000000 */
  2647. /******************* Bit definition for GPIO_PUPDR register ******************/
  2648. #define GPIO_PUPDR_PUPD0_Pos (0U)
  2649. #define GPIO_PUPDR_PUPD0_Msk (0x3U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
  2650. #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
  2651. #define GPIO_PUPDR_PUPD0_0 (0x1U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
  2652. #define GPIO_PUPDR_PUPD0_1 (0x2U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
  2653. #define GPIO_PUPDR_PUPD1_Pos (2U)
  2654. #define GPIO_PUPDR_PUPD1_Msk (0x3U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
  2655. #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
  2656. #define GPIO_PUPDR_PUPD1_0 (0x1U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
  2657. #define GPIO_PUPDR_PUPD1_1 (0x2U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
  2658. #define GPIO_PUPDR_PUPD2_Pos (4U)
  2659. #define GPIO_PUPDR_PUPD2_Msk (0x3U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
  2660. #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
  2661. #define GPIO_PUPDR_PUPD2_0 (0x1U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
  2662. #define GPIO_PUPDR_PUPD2_1 (0x2U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
  2663. #define GPIO_PUPDR_PUPD3_Pos (6U)
  2664. #define GPIO_PUPDR_PUPD3_Msk (0x3U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
  2665. #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
  2666. #define GPIO_PUPDR_PUPD3_0 (0x1U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
  2667. #define GPIO_PUPDR_PUPD3_1 (0x2U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
  2668. #define GPIO_PUPDR_PUPD4_Pos (8U)
  2669. #define GPIO_PUPDR_PUPD4_Msk (0x3U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
  2670. #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
  2671. #define GPIO_PUPDR_PUPD4_0 (0x1U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
  2672. #define GPIO_PUPDR_PUPD4_1 (0x2U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
  2673. #define GPIO_PUPDR_PUPD5_Pos (10U)
  2674. #define GPIO_PUPDR_PUPD5_Msk (0x3U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
  2675. #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
  2676. #define GPIO_PUPDR_PUPD5_0 (0x1U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
  2677. #define GPIO_PUPDR_PUPD5_1 (0x2U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
  2678. #define GPIO_PUPDR_PUPD6_Pos (12U)
  2679. #define GPIO_PUPDR_PUPD6_Msk (0x3U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
  2680. #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
  2681. #define GPIO_PUPDR_PUPD6_0 (0x1U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
  2682. #define GPIO_PUPDR_PUPD6_1 (0x2U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
  2683. #define GPIO_PUPDR_PUPD7_Pos (14U)
  2684. #define GPIO_PUPDR_PUPD7_Msk (0x3U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
  2685. #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
  2686. #define GPIO_PUPDR_PUPD7_0 (0x1U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
  2687. #define GPIO_PUPDR_PUPD7_1 (0x2U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
  2688. #define GPIO_PUPDR_PUPD8_Pos (16U)
  2689. #define GPIO_PUPDR_PUPD8_Msk (0x3U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
  2690. #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
  2691. #define GPIO_PUPDR_PUPD8_0 (0x1U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
  2692. #define GPIO_PUPDR_PUPD8_1 (0x2U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
  2693. #define GPIO_PUPDR_PUPD9_Pos (18U)
  2694. #define GPIO_PUPDR_PUPD9_Msk (0x3U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
  2695. #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
  2696. #define GPIO_PUPDR_PUPD9_0 (0x1U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
  2697. #define GPIO_PUPDR_PUPD9_1 (0x2U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
  2698. #define GPIO_PUPDR_PUPD10_Pos (20U)
  2699. #define GPIO_PUPDR_PUPD10_Msk (0x3U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
  2700. #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
  2701. #define GPIO_PUPDR_PUPD10_0 (0x1U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
  2702. #define GPIO_PUPDR_PUPD10_1 (0x2U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
  2703. #define GPIO_PUPDR_PUPD11_Pos (22U)
  2704. #define GPIO_PUPDR_PUPD11_Msk (0x3U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
  2705. #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
  2706. #define GPIO_PUPDR_PUPD11_0 (0x1U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
  2707. #define GPIO_PUPDR_PUPD11_1 (0x2U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
  2708. #define GPIO_PUPDR_PUPD12_Pos (24U)
  2709. #define GPIO_PUPDR_PUPD12_Msk (0x3U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
  2710. #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
  2711. #define GPIO_PUPDR_PUPD12_0 (0x1U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
  2712. #define GPIO_PUPDR_PUPD12_1 (0x2U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
  2713. #define GPIO_PUPDR_PUPD13_Pos (26U)
  2714. #define GPIO_PUPDR_PUPD13_Msk (0x3U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
  2715. #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
  2716. #define GPIO_PUPDR_PUPD13_0 (0x1U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
  2717. #define GPIO_PUPDR_PUPD13_1 (0x2U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
  2718. #define GPIO_PUPDR_PUPD14_Pos (28U)
  2719. #define GPIO_PUPDR_PUPD14_Msk (0x3U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
  2720. #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
  2721. #define GPIO_PUPDR_PUPD14_0 (0x1U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
  2722. #define GPIO_PUPDR_PUPD14_1 (0x2U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
  2723. #define GPIO_PUPDR_PUPD15_Pos (30U)
  2724. #define GPIO_PUPDR_PUPD15_Msk (0x3U << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
  2725. #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
  2726. #define GPIO_PUPDR_PUPD15_0 (0x1U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
  2727. #define GPIO_PUPDR_PUPD15_1 (0x2U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
  2728. /******************* Bit definition for GPIO_IDR register *******************/
  2729. #define GPIO_IDR_ID0_Pos (0U)
  2730. #define GPIO_IDR_ID0_Msk (0x1U << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
  2731. #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
  2732. #define GPIO_IDR_ID1_Pos (1U)
  2733. #define GPIO_IDR_ID1_Msk (0x1U << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
  2734. #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
  2735. #define GPIO_IDR_ID2_Pos (2U)
  2736. #define GPIO_IDR_ID2_Msk (0x1U << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
  2737. #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
  2738. #define GPIO_IDR_ID3_Pos (3U)
  2739. #define GPIO_IDR_ID3_Msk (0x1U << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
  2740. #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
  2741. #define GPIO_IDR_ID4_Pos (4U)
  2742. #define GPIO_IDR_ID4_Msk (0x1U << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
  2743. #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
  2744. #define GPIO_IDR_ID5_Pos (5U)
  2745. #define GPIO_IDR_ID5_Msk (0x1U << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
  2746. #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
  2747. #define GPIO_IDR_ID6_Pos (6U)
  2748. #define GPIO_IDR_ID6_Msk (0x1U << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
  2749. #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
  2750. #define GPIO_IDR_ID7_Pos (7U)
  2751. #define GPIO_IDR_ID7_Msk (0x1U << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
  2752. #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
  2753. #define GPIO_IDR_ID8_Pos (8U)
  2754. #define GPIO_IDR_ID8_Msk (0x1U << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
  2755. #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
  2756. #define GPIO_IDR_ID9_Pos (9U)
  2757. #define GPIO_IDR_ID9_Msk (0x1U << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
  2758. #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
  2759. #define GPIO_IDR_ID10_Pos (10U)
  2760. #define GPIO_IDR_ID10_Msk (0x1U << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
  2761. #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
  2762. #define GPIO_IDR_ID11_Pos (11U)
  2763. #define GPIO_IDR_ID11_Msk (0x1U << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
  2764. #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
  2765. #define GPIO_IDR_ID12_Pos (12U)
  2766. #define GPIO_IDR_ID12_Msk (0x1U << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
  2767. #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
  2768. #define GPIO_IDR_ID13_Pos (13U)
  2769. #define GPIO_IDR_ID13_Msk (0x1U << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
  2770. #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
  2771. #define GPIO_IDR_ID14_Pos (14U)
  2772. #define GPIO_IDR_ID14_Msk (0x1U << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
  2773. #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
  2774. #define GPIO_IDR_ID15_Pos (15U)
  2775. #define GPIO_IDR_ID15_Msk (0x1U << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
  2776. #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
  2777. /****************** Bit definition for GPIO_ODR register ********************/
  2778. #define GPIO_ODR_OD0_Pos (0U)
  2779. #define GPIO_ODR_OD0_Msk (0x1U << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
  2780. #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
  2781. #define GPIO_ODR_OD1_Pos (1U)
  2782. #define GPIO_ODR_OD1_Msk (0x1U << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
  2783. #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
  2784. #define GPIO_ODR_OD2_Pos (2U)
  2785. #define GPIO_ODR_OD2_Msk (0x1U << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
  2786. #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
  2787. #define GPIO_ODR_OD3_Pos (3U)
  2788. #define GPIO_ODR_OD3_Msk (0x1U << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
  2789. #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
  2790. #define GPIO_ODR_OD4_Pos (4U)
  2791. #define GPIO_ODR_OD4_Msk (0x1U << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
  2792. #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
  2793. #define GPIO_ODR_OD5_Pos (5U)
  2794. #define GPIO_ODR_OD5_Msk (0x1U << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
  2795. #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
  2796. #define GPIO_ODR_OD6_Pos (6U)
  2797. #define GPIO_ODR_OD6_Msk (0x1U << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
  2798. #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
  2799. #define GPIO_ODR_OD7_Pos (7U)
  2800. #define GPIO_ODR_OD7_Msk (0x1U << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
  2801. #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
  2802. #define GPIO_ODR_OD8_Pos (8U)
  2803. #define GPIO_ODR_OD8_Msk (0x1U << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
  2804. #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
  2805. #define GPIO_ODR_OD9_Pos (9U)
  2806. #define GPIO_ODR_OD9_Msk (0x1U << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
  2807. #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
  2808. #define GPIO_ODR_OD10_Pos (10U)
  2809. #define GPIO_ODR_OD10_Msk (0x1U << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
  2810. #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
  2811. #define GPIO_ODR_OD11_Pos (11U)
  2812. #define GPIO_ODR_OD11_Msk (0x1U << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
  2813. #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
  2814. #define GPIO_ODR_OD12_Pos (12U)
  2815. #define GPIO_ODR_OD12_Msk (0x1U << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
  2816. #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
  2817. #define GPIO_ODR_OD13_Pos (13U)
  2818. #define GPIO_ODR_OD13_Msk (0x1U << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
  2819. #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
  2820. #define GPIO_ODR_OD14_Pos (14U)
  2821. #define GPIO_ODR_OD14_Msk (0x1U << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
  2822. #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
  2823. #define GPIO_ODR_OD15_Pos (15U)
  2824. #define GPIO_ODR_OD15_Msk (0x1U << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
  2825. #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
  2826. /****************** Bit definition for GPIO_BSRR register ********************/
  2827. #define GPIO_BSRR_BS_0 (0x00000001U)
  2828. #define GPIO_BSRR_BS_1 (0x00000002U)
  2829. #define GPIO_BSRR_BS_2 (0x00000004U)
  2830. #define GPIO_BSRR_BS_3 (0x00000008U)
  2831. #define GPIO_BSRR_BS_4 (0x00000010U)
  2832. #define GPIO_BSRR_BS_5 (0x00000020U)
  2833. #define GPIO_BSRR_BS_6 (0x00000040U)
  2834. #define GPIO_BSRR_BS_7 (0x00000080U)
  2835. #define GPIO_BSRR_BS_8 (0x00000100U)
  2836. #define GPIO_BSRR_BS_9 (0x00000200U)
  2837. #define GPIO_BSRR_BS_10 (0x00000400U)
  2838. #define GPIO_BSRR_BS_11 (0x00000800U)
  2839. #define GPIO_BSRR_BS_12 (0x00001000U)
  2840. #define GPIO_BSRR_BS_13 (0x00002000U)
  2841. #define GPIO_BSRR_BS_14 (0x00004000U)
  2842. #define GPIO_BSRR_BS_15 (0x00008000U)
  2843. #define GPIO_BSRR_BR_0 (0x00010000U)
  2844. #define GPIO_BSRR_BR_1 (0x00020000U)
  2845. #define GPIO_BSRR_BR_2 (0x00040000U)
  2846. #define GPIO_BSRR_BR_3 (0x00080000U)
  2847. #define GPIO_BSRR_BR_4 (0x00100000U)
  2848. #define GPIO_BSRR_BR_5 (0x00200000U)
  2849. #define GPIO_BSRR_BR_6 (0x00400000U)
  2850. #define GPIO_BSRR_BR_7 (0x00800000U)
  2851. #define GPIO_BSRR_BR_8 (0x01000000U)
  2852. #define GPIO_BSRR_BR_9 (0x02000000U)
  2853. #define GPIO_BSRR_BR_10 (0x04000000U)
  2854. #define GPIO_BSRR_BR_11 (0x08000000U)
  2855. #define GPIO_BSRR_BR_12 (0x10000000U)
  2856. #define GPIO_BSRR_BR_13 (0x20000000U)
  2857. #define GPIO_BSRR_BR_14 (0x40000000U)
  2858. #define GPIO_BSRR_BR_15 (0x80000000U)
  2859. /****************** Bit definition for GPIO_LCKR register ********************/
  2860. #define GPIO_LCKR_LCK0_Pos (0U)
  2861. #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  2862. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  2863. #define GPIO_LCKR_LCK1_Pos (1U)
  2864. #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  2865. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  2866. #define GPIO_LCKR_LCK2_Pos (2U)
  2867. #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  2868. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  2869. #define GPIO_LCKR_LCK3_Pos (3U)
  2870. #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  2871. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  2872. #define GPIO_LCKR_LCK4_Pos (4U)
  2873. #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  2874. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  2875. #define GPIO_LCKR_LCK5_Pos (5U)
  2876. #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  2877. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  2878. #define GPIO_LCKR_LCK6_Pos (6U)
  2879. #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  2880. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  2881. #define GPIO_LCKR_LCK7_Pos (7U)
  2882. #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  2883. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  2884. #define GPIO_LCKR_LCK8_Pos (8U)
  2885. #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  2886. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  2887. #define GPIO_LCKR_LCK9_Pos (9U)
  2888. #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  2889. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  2890. #define GPIO_LCKR_LCK10_Pos (10U)
  2891. #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  2892. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  2893. #define GPIO_LCKR_LCK11_Pos (11U)
  2894. #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  2895. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  2896. #define GPIO_LCKR_LCK12_Pos (12U)
  2897. #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  2898. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  2899. #define GPIO_LCKR_LCK13_Pos (13U)
  2900. #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  2901. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  2902. #define GPIO_LCKR_LCK14_Pos (14U)
  2903. #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  2904. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  2905. #define GPIO_LCKR_LCK15_Pos (15U)
  2906. #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  2907. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  2908. #define GPIO_LCKR_LCKK_Pos (16U)
  2909. #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  2910. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  2911. /****************** Bit definition for GPIO_AFRL register ********************/
  2912. #define GPIO_AFRL_AFRL0_Pos (0U)
  2913. #define GPIO_AFRL_AFRL0_Msk (0xFU << GPIO_AFRL_AFRL0_Pos) /*!< 0x0000000F */
  2914. #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFRL0_Msk
  2915. #define GPIO_AFRL_AFRL1_Pos (4U)
  2916. #define GPIO_AFRL_AFRL1_Msk (0xFU << GPIO_AFRL_AFRL1_Pos) /*!< 0x000000F0 */
  2917. #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFRL1_Msk
  2918. #define GPIO_AFRL_AFRL2_Pos (8U)
  2919. #define GPIO_AFRL_AFRL2_Msk (0xFU << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000F00 */
  2920. #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFRL2_Msk
  2921. #define GPIO_AFRL_AFRL3_Pos (12U)
  2922. #define GPIO_AFRL_AFRL3_Msk (0xFU << GPIO_AFRL_AFRL3_Pos) /*!< 0x0000F000 */
  2923. #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFRL3_Msk
  2924. #define GPIO_AFRL_AFRL4_Pos (16U)
  2925. #define GPIO_AFRL_AFRL4_Msk (0xFU << GPIO_AFRL_AFRL4_Pos) /*!< 0x000F0000 */
  2926. #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFRL4_Msk
  2927. #define GPIO_AFRL_AFRL5_Pos (20U)
  2928. #define GPIO_AFRL_AFRL5_Msk (0xFU << GPIO_AFRL_AFRL5_Pos) /*!< 0x00F00000 */
  2929. #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFRL5_Msk
  2930. #define GPIO_AFRL_AFRL6_Pos (24U)
  2931. #define GPIO_AFRL_AFRL6_Msk (0xFU << GPIO_AFRL_AFRL6_Pos) /*!< 0x0F000000 */
  2932. #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFRL6_Msk
  2933. #define GPIO_AFRL_AFRL7_Pos (28U)
  2934. #define GPIO_AFRL_AFRL7_Msk (0xFU << GPIO_AFRL_AFRL7_Pos) /*!< 0xF0000000 */
  2935. #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFRL7_Msk
  2936. /****************** Bit definition for GPIO_AFRH register ********************/
  2937. #define GPIO_AFRH_AFRH0_Pos (0U)
  2938. #define GPIO_AFRH_AFRH0_Msk (0xFU << GPIO_AFRH_AFRH0_Pos) /*!< 0x0000000F */
  2939. #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFRH0_Msk
  2940. #define GPIO_AFRH_AFRH1_Pos (4U)
  2941. #define GPIO_AFRH_AFRH1_Msk (0xFU << GPIO_AFRH_AFRH1_Pos) /*!< 0x000000F0 */
  2942. #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFRH1_Msk
  2943. #define GPIO_AFRH_AFRH2_Pos (8U)
  2944. #define GPIO_AFRH_AFRH2_Msk (0xFU << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000F00 */
  2945. #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFRH2_Msk
  2946. #define GPIO_AFRH_AFRH3_Pos (12U)
  2947. #define GPIO_AFRH_AFRH3_Msk (0xFU << GPIO_AFRH_AFRH3_Pos) /*!< 0x0000F000 */
  2948. #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFRH3_Msk
  2949. #define GPIO_AFRH_AFRH4_Pos (16U)
  2950. #define GPIO_AFRH_AFRH4_Msk (0xFU << GPIO_AFRH_AFRH4_Pos) /*!< 0x000F0000 */
  2951. #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFRH4_Msk
  2952. #define GPIO_AFRH_AFRH5_Pos (20U)
  2953. #define GPIO_AFRH_AFRH5_Msk (0xFU << GPIO_AFRH_AFRH5_Pos) /*!< 0x00F00000 */
  2954. #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFRH5_Msk
  2955. #define GPIO_AFRH_AFRH6_Pos (24U)
  2956. #define GPIO_AFRH_AFRH6_Msk (0xFU << GPIO_AFRH_AFRH6_Pos) /*!< 0x0F000000 */
  2957. #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFRH6_Msk
  2958. #define GPIO_AFRH_AFRH7_Pos (28U)
  2959. #define GPIO_AFRH_AFRH7_Msk (0xFU << GPIO_AFRH_AFRH7_Pos) /*!< 0xF0000000 */
  2960. #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFRH7_Msk
  2961. /****************** Bit definition for GPIO_BRR register *********************/
  2962. #define GPIO_BRR_BR_0 (0x00000001U)
  2963. #define GPIO_BRR_BR_1 (0x00000002U)
  2964. #define GPIO_BRR_BR_2 (0x00000004U)
  2965. #define GPIO_BRR_BR_3 (0x00000008U)
  2966. #define GPIO_BRR_BR_4 (0x00000010U)
  2967. #define GPIO_BRR_BR_5 (0x00000020U)
  2968. #define GPIO_BRR_BR_6 (0x00000040U)
  2969. #define GPIO_BRR_BR_7 (0x00000080U)
  2970. #define GPIO_BRR_BR_8 (0x00000100U)
  2971. #define GPIO_BRR_BR_9 (0x00000200U)
  2972. #define GPIO_BRR_BR_10 (0x00000400U)
  2973. #define GPIO_BRR_BR_11 (0x00000800U)
  2974. #define GPIO_BRR_BR_12 (0x00001000U)
  2975. #define GPIO_BRR_BR_13 (0x00002000U)
  2976. #define GPIO_BRR_BR_14 (0x00004000U)
  2977. #define GPIO_BRR_BR_15 (0x00008000U)
  2978. /******************************************************************************/
  2979. /* */
  2980. /* Inter-integrated Circuit Interface (I2C) */
  2981. /* */
  2982. /******************************************************************************/
  2983. /******************* Bit definition for I2C_CR1 register *******************/
  2984. #define I2C_CR1_PE_Pos (0U)
  2985. #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  2986. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
  2987. #define I2C_CR1_TXIE_Pos (1U)
  2988. #define I2C_CR1_TXIE_Msk (0x1U << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
  2989. #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
  2990. #define I2C_CR1_RXIE_Pos (2U)
  2991. #define I2C_CR1_RXIE_Msk (0x1U << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
  2992. #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
  2993. #define I2C_CR1_ADDRIE_Pos (3U)
  2994. #define I2C_CR1_ADDRIE_Msk (0x1U << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
  2995. #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
  2996. #define I2C_CR1_NACKIE_Pos (4U)
  2997. #define I2C_CR1_NACKIE_Msk (0x1U << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
  2998. #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
  2999. #define I2C_CR1_STOPIE_Pos (5U)
  3000. #define I2C_CR1_STOPIE_Msk (0x1U << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
  3001. #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
  3002. #define I2C_CR1_TCIE_Pos (6U)
  3003. #define I2C_CR1_TCIE_Msk (0x1U << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
  3004. #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
  3005. #define I2C_CR1_ERRIE_Pos (7U)
  3006. #define I2C_CR1_ERRIE_Msk (0x1U << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
  3007. #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
  3008. #define I2C_CR1_DNF_Pos (8U)
  3009. #define I2C_CR1_DNF_Msk (0xFU << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
  3010. #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
  3011. #define I2C_CR1_ANFOFF_Pos (12U)
  3012. #define I2C_CR1_ANFOFF_Msk (0x1U << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
  3013. #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
  3014. #define I2C_CR1_TXDMAEN_Pos (14U)
  3015. #define I2C_CR1_TXDMAEN_Msk (0x1U << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
  3016. #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  3017. #define I2C_CR1_RXDMAEN_Pos (15U)
  3018. #define I2C_CR1_RXDMAEN_Msk (0x1U << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
  3019. #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
  3020. #define I2C_CR1_SBC_Pos (16U)
  3021. #define I2C_CR1_SBC_Msk (0x1U << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
  3022. #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
  3023. #define I2C_CR1_NOSTRETCH_Pos (17U)
  3024. #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
  3025. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
  3026. #define I2C_CR1_WUPEN_Pos (18U)
  3027. #define I2C_CR1_WUPEN_Msk (0x1U << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */
  3028. #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */
  3029. #define I2C_CR1_GCEN_Pos (19U)
  3030. #define I2C_CR1_GCEN_Msk (0x1U << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
  3031. #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
  3032. #define I2C_CR1_SMBHEN_Pos (20U)
  3033. #define I2C_CR1_SMBHEN_Msk (0x1U << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
  3034. #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
  3035. #define I2C_CR1_SMBDEN_Pos (21U)
  3036. #define I2C_CR1_SMBDEN_Msk (0x1U << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
  3037. #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
  3038. #define I2C_CR1_ALERTEN_Pos (22U)
  3039. #define I2C_CR1_ALERTEN_Msk (0x1U << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
  3040. #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
  3041. #define I2C_CR1_PECEN_Pos (23U)
  3042. #define I2C_CR1_PECEN_Msk (0x1U << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
  3043. #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
  3044. /****************** Bit definition for I2C_CR2 register ********************/
  3045. #define I2C_CR2_SADD_Pos (0U)
  3046. #define I2C_CR2_SADD_Msk (0x3FFU << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
  3047. #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
  3048. #define I2C_CR2_RD_WRN_Pos (10U)
  3049. #define I2C_CR2_RD_WRN_Msk (0x1U << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
  3050. #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
  3051. #define I2C_CR2_ADD10_Pos (11U)
  3052. #define I2C_CR2_ADD10_Msk (0x1U << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
  3053. #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
  3054. #define I2C_CR2_HEAD10R_Pos (12U)
  3055. #define I2C_CR2_HEAD10R_Msk (0x1U << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
  3056. #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
  3057. #define I2C_CR2_START_Pos (13U)
  3058. #define I2C_CR2_START_Msk (0x1U << I2C_CR2_START_Pos) /*!< 0x00002000 */
  3059. #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
  3060. #define I2C_CR2_STOP_Pos (14U)
  3061. #define I2C_CR2_STOP_Msk (0x1U << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
  3062. #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
  3063. #define I2C_CR2_NACK_Pos (15U)
  3064. #define I2C_CR2_NACK_Msk (0x1U << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
  3065. #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
  3066. #define I2C_CR2_NBYTES_Pos (16U)
  3067. #define I2C_CR2_NBYTES_Msk (0xFFU << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
  3068. #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
  3069. #define I2C_CR2_RELOAD_Pos (24U)
  3070. #define I2C_CR2_RELOAD_Msk (0x1U << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
  3071. #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
  3072. #define I2C_CR2_AUTOEND_Pos (25U)
  3073. #define I2C_CR2_AUTOEND_Msk (0x1U << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
  3074. #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
  3075. #define I2C_CR2_PECBYTE_Pos (26U)
  3076. #define I2C_CR2_PECBYTE_Msk (0x1U << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
  3077. #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
  3078. /******************* Bit definition for I2C_OAR1 register ******************/
  3079. #define I2C_OAR1_OA1_Pos (0U)
  3080. #define I2C_OAR1_OA1_Msk (0x3FFU << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
  3081. #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
  3082. #define I2C_OAR1_OA1MODE_Pos (10U)
  3083. #define I2C_OAR1_OA1MODE_Msk (0x1U << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
  3084. #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
  3085. #define I2C_OAR1_OA1EN_Pos (15U)
  3086. #define I2C_OAR1_OA1EN_Msk (0x1U << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
  3087. #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
  3088. /******************* Bit definition for I2C_OAR2 register ******************/
  3089. #define I2C_OAR2_OA2_Pos (1U)
  3090. #define I2C_OAR2_OA2_Msk (0x7FU << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
  3091. #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
  3092. #define I2C_OAR2_OA2MSK_Pos (8U)
  3093. #define I2C_OAR2_OA2MSK_Msk (0x7U << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
  3094. #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
  3095. #define I2C_OAR2_OA2NOMASK (0x00000000U) /*!< No mask */
  3096. #define I2C_OAR2_OA2MASK01_Pos (8U)
  3097. #define I2C_OAR2_OA2MASK01_Msk (0x1U << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
  3098. #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
  3099. #define I2C_OAR2_OA2MASK02_Pos (9U)
  3100. #define I2C_OAR2_OA2MASK02_Msk (0x1U << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
  3101. #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
  3102. #define I2C_OAR2_OA2MASK03_Pos (8U)
  3103. #define I2C_OAR2_OA2MASK03_Msk (0x3U << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
  3104. #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
  3105. #define I2C_OAR2_OA2MASK04_Pos (10U)
  3106. #define I2C_OAR2_OA2MASK04_Msk (0x1U << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
  3107. #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
  3108. #define I2C_OAR2_OA2MASK05_Pos (8U)
  3109. #define I2C_OAR2_OA2MASK05_Msk (0x5U << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
  3110. #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
  3111. #define I2C_OAR2_OA2MASK06_Pos (9U)
  3112. #define I2C_OAR2_OA2MASK06_Msk (0x3U << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
  3113. #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
  3114. #define I2C_OAR2_OA2MASK07_Pos (8U)
  3115. #define I2C_OAR2_OA2MASK07_Msk (0x7U << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
  3116. #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
  3117. #define I2C_OAR2_OA2EN_Pos (15U)
  3118. #define I2C_OAR2_OA2EN_Msk (0x1U << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
  3119. #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
  3120. /******************* Bit definition for I2C_TIMINGR register *******************/
  3121. #define I2C_TIMINGR_SCLL_Pos (0U)
  3122. #define I2C_TIMINGR_SCLL_Msk (0xFFU << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
  3123. #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
  3124. #define I2C_TIMINGR_SCLH_Pos (8U)
  3125. #define I2C_TIMINGR_SCLH_Msk (0xFFU << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
  3126. #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
  3127. #define I2C_TIMINGR_SDADEL_Pos (16U)
  3128. #define I2C_TIMINGR_SDADEL_Msk (0xFU << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
  3129. #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
  3130. #define I2C_TIMINGR_SCLDEL_Pos (20U)
  3131. #define I2C_TIMINGR_SCLDEL_Msk (0xFU << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
  3132. #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
  3133. #define I2C_TIMINGR_PRESC_Pos (28U)
  3134. #define I2C_TIMINGR_PRESC_Msk (0xFU << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
  3135. #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
  3136. /******************* Bit definition for I2C_TIMEOUTR register *******************/
  3137. #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
  3138. #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
  3139. #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
  3140. #define I2C_TIMEOUTR_TIDLE_Pos (12U)
  3141. #define I2C_TIMEOUTR_TIDLE_Msk (0x1U << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
  3142. #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
  3143. #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
  3144. #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1U << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
  3145. #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
  3146. #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
  3147. #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
  3148. #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/
  3149. #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
  3150. #define I2C_TIMEOUTR_TEXTEN_Msk (0x1U << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
  3151. #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
  3152. /****************** Bit definition for I2C_ISR register *********************/
  3153. #define I2C_ISR_TXE_Pos (0U)
  3154. #define I2C_ISR_TXE_Msk (0x1U << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
  3155. #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
  3156. #define I2C_ISR_TXIS_Pos (1U)
  3157. #define I2C_ISR_TXIS_Msk (0x1U << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
  3158. #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
  3159. #define I2C_ISR_RXNE_Pos (2U)
  3160. #define I2C_ISR_RXNE_Msk (0x1U << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
  3161. #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
  3162. #define I2C_ISR_ADDR_Pos (3U)
  3163. #define I2C_ISR_ADDR_Msk (0x1U << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
  3164. #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/
  3165. #define I2C_ISR_NACKF_Pos (4U)
  3166. #define I2C_ISR_NACKF_Msk (0x1U << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
  3167. #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
  3168. #define I2C_ISR_STOPF_Pos (5U)
  3169. #define I2C_ISR_STOPF_Msk (0x1U << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
  3170. #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
  3171. #define I2C_ISR_TC_Pos (6U)
  3172. #define I2C_ISR_TC_Msk (0x1U << I2C_ISR_TC_Pos) /*!< 0x00000040 */
  3173. #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
  3174. #define I2C_ISR_TCR_Pos (7U)
  3175. #define I2C_ISR_TCR_Msk (0x1U << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
  3176. #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
  3177. #define I2C_ISR_BERR_Pos (8U)
  3178. #define I2C_ISR_BERR_Msk (0x1U << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
  3179. #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
  3180. #define I2C_ISR_ARLO_Pos (9U)
  3181. #define I2C_ISR_ARLO_Msk (0x1U << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
  3182. #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
  3183. #define I2C_ISR_OVR_Pos (10U)
  3184. #define I2C_ISR_OVR_Msk (0x1U << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
  3185. #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
  3186. #define I2C_ISR_PECERR_Pos (11U)
  3187. #define I2C_ISR_PECERR_Msk (0x1U << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
  3188. #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
  3189. #define I2C_ISR_TIMEOUT_Pos (12U)
  3190. #define I2C_ISR_TIMEOUT_Msk (0x1U << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
  3191. #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
  3192. #define I2C_ISR_ALERT_Pos (13U)
  3193. #define I2C_ISR_ALERT_Msk (0x1U << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
  3194. #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
  3195. #define I2C_ISR_BUSY_Pos (15U)
  3196. #define I2C_ISR_BUSY_Msk (0x1U << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
  3197. #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
  3198. #define I2C_ISR_DIR_Pos (16U)
  3199. #define I2C_ISR_DIR_Msk (0x1U << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
  3200. #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
  3201. #define I2C_ISR_ADDCODE_Pos (17U)
  3202. #define I2C_ISR_ADDCODE_Msk (0x7FU << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
  3203. #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
  3204. /****************** Bit definition for I2C_ICR register *********************/
  3205. #define I2C_ICR_ADDRCF_Pos (3U)
  3206. #define I2C_ICR_ADDRCF_Msk (0x1U << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
  3207. #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
  3208. #define I2C_ICR_NACKCF_Pos (4U)
  3209. #define I2C_ICR_NACKCF_Msk (0x1U << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
  3210. #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
  3211. #define I2C_ICR_STOPCF_Pos (5U)
  3212. #define I2C_ICR_STOPCF_Msk (0x1U << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
  3213. #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
  3214. #define I2C_ICR_BERRCF_Pos (8U)
  3215. #define I2C_ICR_BERRCF_Msk (0x1U << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
  3216. #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
  3217. #define I2C_ICR_ARLOCF_Pos (9U)
  3218. #define I2C_ICR_ARLOCF_Msk (0x1U << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
  3219. #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
  3220. #define I2C_ICR_OVRCF_Pos (10U)
  3221. #define I2C_ICR_OVRCF_Msk (0x1U << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
  3222. #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
  3223. #define I2C_ICR_PECCF_Pos (11U)
  3224. #define I2C_ICR_PECCF_Msk (0x1U << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
  3225. #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
  3226. #define I2C_ICR_TIMOUTCF_Pos (12U)
  3227. #define I2C_ICR_TIMOUTCF_Msk (0x1U << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
  3228. #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
  3229. #define I2C_ICR_ALERTCF_Pos (13U)
  3230. #define I2C_ICR_ALERTCF_Msk (0x1U << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
  3231. #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
  3232. /****************** Bit definition for I2C_PECR register *********************/
  3233. #define I2C_PECR_PEC_Pos (0U)
  3234. #define I2C_PECR_PEC_Msk (0xFFU << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
  3235. #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
  3236. /****************** Bit definition for I2C_RXDR register *********************/
  3237. #define I2C_RXDR_RXDATA_Pos (0U)
  3238. #define I2C_RXDR_RXDATA_Msk (0xFFU << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  3239. #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  3240. /****************** Bit definition for I2C_TXDR register *********************/
  3241. #define I2C_TXDR_TXDATA_Pos (0U)
  3242. #define I2C_TXDR_TXDATA_Msk (0xFFU << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  3243. #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
  3244. /******************************************************************************/
  3245. /* */
  3246. /* Independent WATCHDOG (IWDG) */
  3247. /* */
  3248. /******************************************************************************/
  3249. /******************* Bit definition for IWDG_KR register ********************/
  3250. #define IWDG_KR_KEY_Pos (0U)
  3251. #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  3252. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */
  3253. /******************* Bit definition for IWDG_PR register ********************/
  3254. #define IWDG_PR_PR_Pos (0U)
  3255. #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  3256. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */
  3257. #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */
  3258. #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */
  3259. #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */
  3260. /******************* Bit definition for IWDG_RLR register *******************/
  3261. #define IWDG_RLR_RL_Pos (0U)
  3262. #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  3263. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */
  3264. /******************* Bit definition for IWDG_SR register ********************/
  3265. #define IWDG_SR_PVU_Pos (0U)
  3266. #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  3267. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  3268. #define IWDG_SR_RVU_Pos (1U)
  3269. #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  3270. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  3271. #define IWDG_SR_WVU_Pos (2U)
  3272. #define IWDG_SR_WVU_Msk (0x1U << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
  3273. #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
  3274. /******************* Bit definition for IWDG_KR register ********************/
  3275. #define IWDG_WINR_WIN_Pos (0U)
  3276. #define IWDG_WINR_WIN_Msk (0xFFFU << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
  3277. #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
  3278. /******************************************************************************/
  3279. /* */
  3280. /* Low Power Timer (LPTTIM) */
  3281. /* */
  3282. /******************************************************************************/
  3283. /****************** Bit definition for LPTIM_ISR register *******************/
  3284. #define LPTIM_ISR_CMPM_Pos (0U)
  3285. #define LPTIM_ISR_CMPM_Msk (0x1U << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */
  3286. #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */
  3287. #define LPTIM_ISR_ARRM_Pos (1U)
  3288. #define LPTIM_ISR_ARRM_Msk (0x1U << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
  3289. #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
  3290. #define LPTIM_ISR_EXTTRIG_Pos (2U)
  3291. #define LPTIM_ISR_EXTTRIG_Msk (0x1U << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */
  3292. #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */
  3293. #define LPTIM_ISR_CMPOK_Pos (3U)
  3294. #define LPTIM_ISR_CMPOK_Msk (0x1U << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */
  3295. #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */
  3296. #define LPTIM_ISR_ARROK_Pos (4U)
  3297. #define LPTIM_ISR_ARROK_Msk (0x1U << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
  3298. #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */
  3299. #define LPTIM_ISR_UP_Pos (5U)
  3300. #define LPTIM_ISR_UP_Msk (0x1U << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */
  3301. #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */
  3302. #define LPTIM_ISR_DOWN_Pos (6U)
  3303. #define LPTIM_ISR_DOWN_Msk (0x1U << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */
  3304. #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */
  3305. /****************** Bit definition for LPTIM_ICR register *******************/
  3306. #define LPTIM_ICR_CMPMCF_Pos (0U)
  3307. #define LPTIM_ICR_CMPMCF_Msk (0x1U << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */
  3308. #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */
  3309. #define LPTIM_ICR_ARRMCF_Pos (1U)
  3310. #define LPTIM_ICR_ARRMCF_Msk (0x1U << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
  3311. #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */
  3312. #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
  3313. #define LPTIM_ICR_EXTTRIGCF_Msk (0x1U << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */
  3314. #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */
  3315. #define LPTIM_ICR_CMPOKCF_Pos (3U)
  3316. #define LPTIM_ICR_CMPOKCF_Msk (0x1U << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */
  3317. #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */
  3318. #define LPTIM_ICR_ARROKCF_Pos (4U)
  3319. #define LPTIM_ICR_ARROKCF_Msk (0x1U << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
  3320. #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */
  3321. #define LPTIM_ICR_UPCF_Pos (5U)
  3322. #define LPTIM_ICR_UPCF_Msk (0x1U << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */
  3323. #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */
  3324. #define LPTIM_ICR_DOWNCF_Pos (6U)
  3325. #define LPTIM_ICR_DOWNCF_Msk (0x1U << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */
  3326. #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */
  3327. /****************** Bit definition for LPTIM_IER register ********************/
  3328. #define LPTIM_IER_CMPMIE_Pos (0U)
  3329. #define LPTIM_IER_CMPMIE_Msk (0x1U << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */
  3330. #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */
  3331. #define LPTIM_IER_ARRMIE_Pos (1U)
  3332. #define LPTIM_IER_ARRMIE_Msk (0x1U << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */
  3333. #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */
  3334. #define LPTIM_IER_EXTTRIGIE_Pos (2U)
  3335. #define LPTIM_IER_EXTTRIGIE_Msk (0x1U << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */
  3336. #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */
  3337. #define LPTIM_IER_CMPOKIE_Pos (3U)
  3338. #define LPTIM_IER_CMPOKIE_Msk (0x1U << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */
  3339. #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */
  3340. #define LPTIM_IER_ARROKIE_Pos (4U)
  3341. #define LPTIM_IER_ARROKIE_Msk (0x1U << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */
  3342. #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */
  3343. #define LPTIM_IER_UPIE_Pos (5U)
  3344. #define LPTIM_IER_UPIE_Msk (0x1U << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */
  3345. #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */
  3346. #define LPTIM_IER_DOWNIE_Pos (6U)
  3347. #define LPTIM_IER_DOWNIE_Msk (0x1U << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */
  3348. #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */
  3349. /****************** Bit definition for LPTIM_CFGR register *******************/
  3350. #define LPTIM_CFGR_CKSEL_Pos (0U)
  3351. #define LPTIM_CFGR_CKSEL_Msk (0x1U << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */
  3352. #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */
  3353. #define LPTIM_CFGR_CKPOL_Pos (1U)
  3354. #define LPTIM_CFGR_CKPOL_Msk (0x3U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */
  3355. #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */
  3356. #define LPTIM_CFGR_CKPOL_0 (0x1U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */
  3357. #define LPTIM_CFGR_CKPOL_1 (0x2U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */
  3358. #define LPTIM_CFGR_CKFLT_Pos (3U)
  3359. #define LPTIM_CFGR_CKFLT_Msk (0x3U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */
  3360. #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
  3361. #define LPTIM_CFGR_CKFLT_0 (0x1U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */
  3362. #define LPTIM_CFGR_CKFLT_1 (0x2U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */
  3363. #define LPTIM_CFGR_TRGFLT_Pos (6U)
  3364. #define LPTIM_CFGR_TRGFLT_Msk (0x3U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */
  3365. #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
  3366. #define LPTIM_CFGR_TRGFLT_0 (0x1U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */
  3367. #define LPTIM_CFGR_TRGFLT_1 (0x2U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */
  3368. #define LPTIM_CFGR_PRESC_Pos (9U)
  3369. #define LPTIM_CFGR_PRESC_Msk (0x7U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
  3370. #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
  3371. #define LPTIM_CFGR_PRESC_0 (0x1U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
  3372. #define LPTIM_CFGR_PRESC_1 (0x2U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
  3373. #define LPTIM_CFGR_PRESC_2 (0x4U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
  3374. #define LPTIM_CFGR_TRIGSEL_Pos (13U)
  3375. #define LPTIM_CFGR_TRIGSEL_Msk (0x7U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */
  3376. #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */
  3377. #define LPTIM_CFGR_TRIGSEL_0 (0x1U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */
  3378. #define LPTIM_CFGR_TRIGSEL_1 (0x2U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */
  3379. #define LPTIM_CFGR_TRIGSEL_2 (0x4U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */
  3380. #define LPTIM_CFGR_TRIGEN_Pos (17U)
  3381. #define LPTIM_CFGR_TRIGEN_Msk (0x3U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */
  3382. #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
  3383. #define LPTIM_CFGR_TRIGEN_0 (0x1U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */
  3384. #define LPTIM_CFGR_TRIGEN_1 (0x2U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */
  3385. #define LPTIM_CFGR_TIMOUT_Pos (19U)
  3386. #define LPTIM_CFGR_TIMOUT_Msk (0x1U << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */
  3387. #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */
  3388. #define LPTIM_CFGR_WAVE_Pos (20U)
  3389. #define LPTIM_CFGR_WAVE_Msk (0x1U << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */
  3390. #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */
  3391. #define LPTIM_CFGR_WAVPOL_Pos (21U)
  3392. #define LPTIM_CFGR_WAVPOL_Msk (0x1U << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */
  3393. #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */
  3394. #define LPTIM_CFGR_PRELOAD_Pos (22U)
  3395. #define LPTIM_CFGR_PRELOAD_Msk (0x1U << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
  3396. #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
  3397. #define LPTIM_CFGR_COUNTMODE_Pos (23U)
  3398. #define LPTIM_CFGR_COUNTMODE_Msk (0x1U << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */
  3399. #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */
  3400. #define LPTIM_CFGR_ENC_Pos (24U)
  3401. #define LPTIM_CFGR_ENC_Msk (0x1U << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */
  3402. #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */
  3403. /****************** Bit definition for LPTIM_CR register ********************/
  3404. #define LPTIM_CR_ENABLE_Pos (0U)
  3405. #define LPTIM_CR_ENABLE_Msk (0x1U << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
  3406. #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
  3407. #define LPTIM_CR_SNGSTRT_Pos (1U)
  3408. #define LPTIM_CR_SNGSTRT_Msk (0x1U << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */
  3409. #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
  3410. #define LPTIM_CR_CNTSTRT_Pos (2U)
  3411. #define LPTIM_CR_CNTSTRT_Msk (0x1U << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
  3412. #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */
  3413. /****************** Bit definition for LPTIM_CMP register *******************/
  3414. #define LPTIM_CMP_CMP_Pos (0U)
  3415. #define LPTIM_CMP_CMP_Msk (0xFFFFU << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */
  3416. #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */
  3417. /****************** Bit definition for LPTIM_ARR register *******************/
  3418. #define LPTIM_ARR_ARR_Pos (0U)
  3419. #define LPTIM_ARR_ARR_Msk (0xFFFFU << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
  3420. #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
  3421. /****************** Bit definition for LPTIM_CNT register *******************/
  3422. #define LPTIM_CNT_CNT_Pos (0U)
  3423. #define LPTIM_CNT_CNT_Msk (0xFFFFU << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
  3424. #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
  3425. /******************************************************************************/
  3426. /* */
  3427. /* MIFARE Firewall */
  3428. /* */
  3429. /******************************************************************************/
  3430. /*******Bit definition for CSSA;CSL;NVDSSA;NVDSL;VDSSA;VDSL register */
  3431. #define FW_CSSA_ADD_Pos (8U)
  3432. #define FW_CSSA_ADD_Msk (0xFFFFU << FW_CSSA_ADD_Pos) /*!< 0x00FFFF00 */
  3433. #define FW_CSSA_ADD FW_CSSA_ADD_Msk /*!< Code Segment Start Address */
  3434. #define FW_CSL_LENG_Pos (8U)
  3435. #define FW_CSL_LENG_Msk (0x3FFFU << FW_CSL_LENG_Pos) /*!< 0x003FFF00 */
  3436. #define FW_CSL_LENG FW_CSL_LENG_Msk /*!< Code Segment Length */
  3437. #define FW_NVDSSA_ADD_Pos (8U)
  3438. #define FW_NVDSSA_ADD_Msk (0xFFFFU << FW_NVDSSA_ADD_Pos) /*!< 0x00FFFF00 */
  3439. #define FW_NVDSSA_ADD FW_NVDSSA_ADD_Msk /*!< Non Volatile Dat Segment Start Address */
  3440. #define FW_NVDSL_LENG_Pos (8U)
  3441. #define FW_NVDSL_LENG_Msk (0x3FFFU << FW_NVDSL_LENG_Pos) /*!< 0x003FFF00 */
  3442. #define FW_NVDSL_LENG FW_NVDSL_LENG_Msk /*!< Non Volatile Data Segment Length */
  3443. #define FW_VDSSA_ADD_Pos (6U)
  3444. #define FW_VDSSA_ADD_Msk (0x3FFU << FW_VDSSA_ADD_Pos) /*!< 0x0000FFC0 */
  3445. #define FW_VDSSA_ADD FW_VDSSA_ADD_Msk /*!< Volatile Data Segment Start Address */
  3446. #define FW_VDSL_LENG_Pos (6U)
  3447. #define FW_VDSL_LENG_Msk (0x3FFU << FW_VDSL_LENG_Pos) /*!< 0x0000FFC0 */
  3448. #define FW_VDSL_LENG FW_VDSL_LENG_Msk /*!< Volatile Data Segment Length */
  3449. /**************************Bit definition for CR register *********************/
  3450. #define FW_CR_FPA_Pos (0U)
  3451. #define FW_CR_FPA_Msk (0x1U << FW_CR_FPA_Pos) /*!< 0x00000001 */
  3452. #define FW_CR_FPA FW_CR_FPA_Msk /*!< Firewall Pre Arm*/
  3453. #define FW_CR_VDS_Pos (1U)
  3454. #define FW_CR_VDS_Msk (0x1U << FW_CR_VDS_Pos) /*!< 0x00000002 */
  3455. #define FW_CR_VDS FW_CR_VDS_Msk /*!< Volatile Data Sharing*/
  3456. #define FW_CR_VDE_Pos (2U)
  3457. #define FW_CR_VDE_Msk (0x1U << FW_CR_VDE_Pos) /*!< 0x00000004 */
  3458. #define FW_CR_VDE FW_CR_VDE_Msk /*!< Volatile Data Execution*/
  3459. /******************************************************************************/
  3460. /* */
  3461. /* Power Control (PWR) */
  3462. /* */
  3463. /******************************************************************************/
  3464. #define PWR_PVD_SUPPORT /*!< PVD feature available on all devices: Power Voltage Detection feature */
  3465. /******************** Bit definition for PWR_CR register ********************/
  3466. #define PWR_CR_LPSDSR_Pos (0U)
  3467. #define PWR_CR_LPSDSR_Msk (0x1U << PWR_CR_LPSDSR_Pos) /*!< 0x00000001 */
  3468. #define PWR_CR_LPSDSR PWR_CR_LPSDSR_Msk /*!< Low-power deepsleep/sleep/low power run */
  3469. #define PWR_CR_PDDS_Pos (1U)
  3470. #define PWR_CR_PDDS_Msk (0x1U << PWR_CR_PDDS_Pos) /*!< 0x00000002 */
  3471. #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */
  3472. #define PWR_CR_CWUF_Pos (2U)
  3473. #define PWR_CR_CWUF_Msk (0x1U << PWR_CR_CWUF_Pos) /*!< 0x00000004 */
  3474. #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */
  3475. #define PWR_CR_CSBF_Pos (3U)
  3476. #define PWR_CR_CSBF_Msk (0x1U << PWR_CR_CSBF_Pos) /*!< 0x00000008 */
  3477. #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */
  3478. #define PWR_CR_PVDE_Pos (4U)
  3479. #define PWR_CR_PVDE_Msk (0x1U << PWR_CR_PVDE_Pos) /*!< 0x00000010 */
  3480. #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */
  3481. #define PWR_CR_PLS_Pos (5U)
  3482. #define PWR_CR_PLS_Msk (0x7U << PWR_CR_PLS_Pos) /*!< 0x000000E0 */
  3483. #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */
  3484. #define PWR_CR_PLS_0 (0x1U << PWR_CR_PLS_Pos) /*!< 0x00000020 */
  3485. #define PWR_CR_PLS_1 (0x2U << PWR_CR_PLS_Pos) /*!< 0x00000040 */
  3486. #define PWR_CR_PLS_2 (0x4U << PWR_CR_PLS_Pos) /*!< 0x00000080 */
  3487. /*!< PVD level configuration */
  3488. #define PWR_CR_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */
  3489. #define PWR_CR_PLS_LEV1 (0x00000020U) /*!< PVD level 1 */
  3490. #define PWR_CR_PLS_LEV2 (0x00000040U) /*!< PVD level 2 */
  3491. #define PWR_CR_PLS_LEV3 (0x00000060U) /*!< PVD level 3 */
  3492. #define PWR_CR_PLS_LEV4 (0x00000080U) /*!< PVD level 4 */
  3493. #define PWR_CR_PLS_LEV5 (0x000000A0U) /*!< PVD level 5 */
  3494. #define PWR_CR_PLS_LEV6 (0x000000C0U) /*!< PVD level 6 */
  3495. #define PWR_CR_PLS_LEV7 (0x000000E0U) /*!< PVD level 7 */
  3496. #define PWR_CR_DBP_Pos (8U)
  3497. #define PWR_CR_DBP_Msk (0x1U << PWR_CR_DBP_Pos) /*!< 0x00000100 */
  3498. #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */
  3499. #define PWR_CR_ULP_Pos (9U)
  3500. #define PWR_CR_ULP_Msk (0x1U << PWR_CR_ULP_Pos) /*!< 0x00000200 */
  3501. #define PWR_CR_ULP PWR_CR_ULP_Msk /*!< Ultra Low Power mode */
  3502. #define PWR_CR_FWU_Pos (10U)
  3503. #define PWR_CR_FWU_Msk (0x1U << PWR_CR_FWU_Pos) /*!< 0x00000400 */
  3504. #define PWR_CR_FWU PWR_CR_FWU_Msk /*!< Fast wakeup */
  3505. #define PWR_CR_VOS_Pos (11U)
  3506. #define PWR_CR_VOS_Msk (0x3U << PWR_CR_VOS_Pos) /*!< 0x00001800 */
  3507. #define PWR_CR_VOS PWR_CR_VOS_Msk /*!< VOS[1:0] bits (Voltage scaling range selection) */
  3508. #define PWR_CR_VOS_0 (0x1U << PWR_CR_VOS_Pos) /*!< 0x00000800 */
  3509. #define PWR_CR_VOS_1 (0x2U << PWR_CR_VOS_Pos) /*!< 0x00001000 */
  3510. #define PWR_CR_DSEEKOFF_Pos (13U)
  3511. #define PWR_CR_DSEEKOFF_Msk (0x1U << PWR_CR_DSEEKOFF_Pos) /*!< 0x00002000 */
  3512. #define PWR_CR_DSEEKOFF PWR_CR_DSEEKOFF_Msk /*!< Deep Sleep mode with EEPROM kept Off */
  3513. #define PWR_CR_LPRUN_Pos (14U)
  3514. #define PWR_CR_LPRUN_Msk (0x1U << PWR_CR_LPRUN_Pos) /*!< 0x00004000 */
  3515. #define PWR_CR_LPRUN PWR_CR_LPRUN_Msk /*!< Low power run mode */
  3516. /******************* Bit definition for PWR_CSR register ********************/
  3517. #define PWR_CSR_WUF_Pos (0U)
  3518. #define PWR_CSR_WUF_Msk (0x1U << PWR_CSR_WUF_Pos) /*!< 0x00000001 */
  3519. #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */
  3520. #define PWR_CSR_SBF_Pos (1U)
  3521. #define PWR_CSR_SBF_Msk (0x1U << PWR_CSR_SBF_Pos) /*!< 0x00000002 */
  3522. #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */
  3523. #define PWR_CSR_PVDO_Pos (2U)
  3524. #define PWR_CSR_PVDO_Msk (0x1U << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */
  3525. #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */
  3526. #define PWR_CSR_VREFINTRDYF_Pos (3U)
  3527. #define PWR_CSR_VREFINTRDYF_Msk (0x1U << PWR_CSR_VREFINTRDYF_Pos) /*!< 0x00000008 */
  3528. #define PWR_CSR_VREFINTRDYF PWR_CSR_VREFINTRDYF_Msk /*!< Internal voltage reference (VREFINT) ready flag */
  3529. #define PWR_CSR_VOSF_Pos (4U)
  3530. #define PWR_CSR_VOSF_Msk (0x1U << PWR_CSR_VOSF_Pos) /*!< 0x00000010 */
  3531. #define PWR_CSR_VOSF PWR_CSR_VOSF_Msk /*!< Voltage Scaling select flag */
  3532. #define PWR_CSR_REGLPF_Pos (5U)
  3533. #define PWR_CSR_REGLPF_Msk (0x1U << PWR_CSR_REGLPF_Pos) /*!< 0x00000020 */
  3534. #define PWR_CSR_REGLPF PWR_CSR_REGLPF_Msk /*!< Regulator LP flag */
  3535. #define PWR_CSR_EWUP1_Pos (8U)
  3536. #define PWR_CSR_EWUP1_Msk (0x1U << PWR_CSR_EWUP1_Pos) /*!< 0x00000100 */
  3537. #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk /*!< Enable WKUP pin 1 */
  3538. #define PWR_CSR_EWUP2_Pos (9U)
  3539. #define PWR_CSR_EWUP2_Msk (0x1U << PWR_CSR_EWUP2_Pos) /*!< 0x00000200 */
  3540. #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk /*!< Enable WKUP pin 2 */
  3541. #define PWR_CSR_EWUP3_Pos (10U)
  3542. #define PWR_CSR_EWUP3_Msk (0x1U << PWR_CSR_EWUP3_Pos) /*!< 0x00000400 */
  3543. #define PWR_CSR_EWUP3 PWR_CSR_EWUP3_Msk /*!< Enable WKUP pin 3 */
  3544. /******************************************************************************/
  3545. /* */
  3546. /* Reset and Clock Control */
  3547. /* */
  3548. /******************************************************************************/
  3549. #define RCC_HSI48_SUPPORT /*!< HSI48 feature support */
  3550. #define RCC_HSECSS_SUPPORT /*!< HSE CSS feature activation support */
  3551. /******************** Bit definition for RCC_CR register ********************/
  3552. #define RCC_CR_HSION_Pos (0U)
  3553. #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000001 */
  3554. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */
  3555. #define RCC_CR_HSIKERON_Pos (1U)
  3556. #define RCC_CR_HSIKERON_Msk (0x1U << RCC_CR_HSIKERON_Pos) /*!< 0x00000002 */
  3557. #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed clock enable for some IPs Kernel */
  3558. #define RCC_CR_HSIRDY_Pos (2U)
  3559. #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000004 */
  3560. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */
  3561. #define RCC_CR_HSIDIVEN_Pos (3U)
  3562. #define RCC_CR_HSIDIVEN_Msk (0x1U << RCC_CR_HSIDIVEN_Pos) /*!< 0x00000008 */
  3563. #define RCC_CR_HSIDIVEN RCC_CR_HSIDIVEN_Msk /*!< Internal High Speed clock divider enable */
  3564. #define RCC_CR_HSIDIVF_Pos (4U)
  3565. #define RCC_CR_HSIDIVF_Msk (0x1U << RCC_CR_HSIDIVF_Pos) /*!< 0x00000010 */
  3566. #define RCC_CR_HSIDIVF RCC_CR_HSIDIVF_Msk /*!< Internal High Speed clock divider flag */
  3567. #define RCC_CR_HSIOUTEN_Pos (5U)
  3568. #define RCC_CR_HSIOUTEN_Msk (0x1U << RCC_CR_HSIOUTEN_Pos) /*!< 0x00000020 */
  3569. #define RCC_CR_HSIOUTEN RCC_CR_HSIOUTEN_Msk /*!< Internal High Speed clock out enable */
  3570. #define RCC_CR_MSION_Pos (8U)
  3571. #define RCC_CR_MSION_Msk (0x1U << RCC_CR_MSION_Pos) /*!< 0x00000100 */
  3572. #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed clock enable */
  3573. #define RCC_CR_MSIRDY_Pos (9U)
  3574. #define RCC_CR_MSIRDY_Msk (0x1U << RCC_CR_MSIRDY_Pos) /*!< 0x00000200 */
  3575. #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed clock ready flag */
  3576. #define RCC_CR_HSEON_Pos (16U)
  3577. #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  3578. #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */
  3579. #define RCC_CR_HSERDY_Pos (17U)
  3580. #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  3581. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */
  3582. #define RCC_CR_HSEBYP_Pos (18U)
  3583. #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  3584. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */
  3585. #define RCC_CR_CSSHSEON_Pos (19U)
  3586. #define RCC_CR_CSSHSEON_Msk (0x1U << RCC_CR_CSSHSEON_Pos) /*!< 0x00080000 */
  3587. #define RCC_CR_CSSHSEON RCC_CR_CSSHSEON_Msk /*!< HSE Clock Security System enable */
  3588. #define RCC_CR_RTCPRE_Pos (20U)
  3589. #define RCC_CR_RTCPRE_Msk (0x3U << RCC_CR_RTCPRE_Pos) /*!< 0x00300000 */
  3590. #define RCC_CR_RTCPRE RCC_CR_RTCPRE_Msk /*!< RTC prescaler [1:0] bits */
  3591. #define RCC_CR_RTCPRE_0 (0x1U << RCC_CR_RTCPRE_Pos) /*!< 0x00100000 */
  3592. #define RCC_CR_RTCPRE_1 (0x2U << RCC_CR_RTCPRE_Pos) /*!< 0x00200000 */
  3593. #define RCC_CR_PLLON_Pos (24U)
  3594. #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  3595. #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */
  3596. #define RCC_CR_PLLRDY_Pos (25U)
  3597. #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  3598. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */
  3599. /* Reference defines */
  3600. #define RCC_CR_CSSON RCC_CR_CSSHSEON
  3601. /******************** Bit definition for RCC_ICSCR register *****************/
  3602. #define RCC_ICSCR_HSICAL_Pos (0U)
  3603. #define RCC_ICSCR_HSICAL_Msk (0xFFU << RCC_ICSCR_HSICAL_Pos) /*!< 0x000000FF */
  3604. #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< Internal High Speed clock Calibration */
  3605. #define RCC_ICSCR_HSITRIM_Pos (8U)
  3606. #define RCC_ICSCR_HSITRIM_Msk (0x1FU << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00001F00 */
  3607. #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< Internal High Speed clock trimming */
  3608. #define RCC_ICSCR_MSIRANGE_Pos (13U)
  3609. #define RCC_ICSCR_MSIRANGE_Msk (0x7U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000E000 */
  3610. #define RCC_ICSCR_MSIRANGE RCC_ICSCR_MSIRANGE_Msk /*!< Internal Multi Speed clock Range */
  3611. #define RCC_ICSCR_MSIRANGE_0 (0x0U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00000000 */
  3612. #define RCC_ICSCR_MSIRANGE_1 (0x1U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00002000 */
  3613. #define RCC_ICSCR_MSIRANGE_2 (0x2U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00004000 */
  3614. #define RCC_ICSCR_MSIRANGE_3 (0x3U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00006000 */
  3615. #define RCC_ICSCR_MSIRANGE_4 (0x4U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00008000 */
  3616. #define RCC_ICSCR_MSIRANGE_5 (0x5U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000A000 */
  3617. #define RCC_ICSCR_MSIRANGE_6 (0x6U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000C000 */
  3618. #define RCC_ICSCR_MSICAL_Pos (16U)
  3619. #define RCC_ICSCR_MSICAL_Msk (0xFFU << RCC_ICSCR_MSICAL_Pos) /*!< 0x00FF0000 */
  3620. #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< Internal Multi Speed clock Calibration */
  3621. #define RCC_ICSCR_MSITRIM_Pos (24U)
  3622. #define RCC_ICSCR_MSITRIM_Msk (0xFFU << RCC_ICSCR_MSITRIM_Pos) /*!< 0xFF000000 */
  3623. #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< Internal Multi Speed clock trimming */
  3624. /******************** Bit definition for RCC_CRRCR register *****************/
  3625. #define RCC_CRRCR_HSI48ON_Pos (0U)
  3626. #define RCC_CRRCR_HSI48ON_Msk (0x1U << RCC_CRRCR_HSI48ON_Pos) /*!< 0x00000001 */
  3627. #define RCC_CRRCR_HSI48ON RCC_CRRCR_HSI48ON_Msk /*!< HSI 48MHz clock enable */
  3628. #define RCC_CRRCR_HSI48RDY_Pos (1U)
  3629. #define RCC_CRRCR_HSI48RDY_Msk (0x1U << RCC_CRRCR_HSI48RDY_Pos) /*!< 0x00000002 */
  3630. #define RCC_CRRCR_HSI48RDY RCC_CRRCR_HSI48RDY_Msk /*!< HSI 48MHz clock ready flag */
  3631. #define RCC_CRRCR_HSI48DIV6OUTEN_Pos (2U)
  3632. #define RCC_CRRCR_HSI48DIV6OUTEN_Msk (0x1U << RCC_CRRCR_HSI48DIV6OUTEN_Pos) /*!< 0x00000004 */
  3633. #define RCC_CRRCR_HSI48DIV6OUTEN RCC_CRRCR_HSI48DIV6OUTEN_Msk /*!< HSI 48MHz DIV6 out enable */
  3634. #define RCC_CRRCR_HSI48CAL_Pos (8U)
  3635. #define RCC_CRRCR_HSI48CAL_Msk (0xFFU << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x0000FF00 */
  3636. #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk /*!< HSI 48MHz clock Calibration */
  3637. /******************* Bit definition for RCC_CFGR register *******************/
  3638. /*!< SW configuration */
  3639. #define RCC_CFGR_SW_Pos (0U)
  3640. #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
  3641. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
  3642. #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  3643. #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  3644. #define RCC_CFGR_SW_MSI (0x00000000U) /*!< MSI selected as system clock */
  3645. #define RCC_CFGR_SW_HSI (0x00000001U) /*!< HSI selected as system clock */
  3646. #define RCC_CFGR_SW_HSE (0x00000002U) /*!< HSE selected as system clock */
  3647. #define RCC_CFGR_SW_PLL (0x00000003U) /*!< PLL selected as system clock */
  3648. /*!< SWS configuration */
  3649. #define RCC_CFGR_SWS_Pos (2U)
  3650. #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
  3651. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
  3652. #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
  3653. #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  3654. #define RCC_CFGR_SWS_MSI (0x00000000U) /*!< MSI oscillator used as system clock */
  3655. #define RCC_CFGR_SWS_HSI (0x00000004U) /*!< HSI oscillator used as system clock */
  3656. #define RCC_CFGR_SWS_HSE (0x00000008U) /*!< HSE oscillator used as system clock */
  3657. #define RCC_CFGR_SWS_PLL (0x0000000CU) /*!< PLL used as system clock */
  3658. /*!< HPRE configuration */
  3659. #define RCC_CFGR_HPRE_Pos (4U)
  3660. #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
  3661. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  3662. #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
  3663. #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
  3664. #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
  3665. #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
  3666. #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */
  3667. #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */
  3668. #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */
  3669. #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */
  3670. #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */
  3671. #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */
  3672. #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */
  3673. #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */
  3674. #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */
  3675. /*!< PPRE1 configuration */
  3676. #define RCC_CFGR_PPRE1_Pos (8U)
  3677. #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */
  3678. #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */
  3679. #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */
  3680. #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */
  3681. #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
  3682. #define RCC_CFGR_PPRE1_DIV1 (0x00000000U) /*!< HCLK not divided */
  3683. #define RCC_CFGR_PPRE1_DIV2 (0x00000400U) /*!< HCLK divided by 2 */
  3684. #define RCC_CFGR_PPRE1_DIV4 (0x00000500U) /*!< HCLK divided by 4 */
  3685. #define RCC_CFGR_PPRE1_DIV8 (0x00000600U) /*!< HCLK divided by 8 */
  3686. #define RCC_CFGR_PPRE1_DIV16 (0x00000700U) /*!< HCLK divided by 16 */
  3687. /*!< PPRE2 configuration */
  3688. #define RCC_CFGR_PPRE2_Pos (11U)
  3689. #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */
  3690. #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
  3691. #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */
  3692. #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */
  3693. #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
  3694. #define RCC_CFGR_PPRE2_DIV1 (0x00000000U) /*!< HCLK not divided */
  3695. #define RCC_CFGR_PPRE2_DIV2 (0x00002000U) /*!< HCLK divided by 2 */
  3696. #define RCC_CFGR_PPRE2_DIV4 (0x00002800U) /*!< HCLK divided by 4 */
  3697. #define RCC_CFGR_PPRE2_DIV8 (0x00003000U) /*!< HCLK divided by 8 */
  3698. #define RCC_CFGR_PPRE2_DIV16 (0x00003800U) /*!< HCLK divided by 16 */
  3699. #define RCC_CFGR_STOPWUCK_Pos (15U)
  3700. #define RCC_CFGR_STOPWUCK_Msk (0x1U << RCC_CFGR_STOPWUCK_Pos) /*!< 0x00008000 */
  3701. #define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk /*!< Wake Up from Stop Clock selection */
  3702. /*!< PLL entry clock source*/
  3703. #define RCC_CFGR_PLLSRC_Pos (16U)
  3704. #define RCC_CFGR_PLLSRC_Msk (0x1U << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */
  3705. #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */
  3706. #define RCC_CFGR_PLLSRC_HSI (0x00000000U) /*!< HSI as PLL entry clock source */
  3707. #define RCC_CFGR_PLLSRC_HSE (0x00010000U) /*!< HSE as PLL entry clock source */
  3708. /*!< PLLMUL configuration */
  3709. #define RCC_CFGR_PLLMUL_Pos (18U)
  3710. #define RCC_CFGR_PLLMUL_Msk (0xFU << RCC_CFGR_PLLMUL_Pos) /*!< 0x003C0000 */
  3711. #define RCC_CFGR_PLLMUL RCC_CFGR_PLLMUL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */
  3712. #define RCC_CFGR_PLLMUL_0 (0x1U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00040000 */
  3713. #define RCC_CFGR_PLLMUL_1 (0x2U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00080000 */
  3714. #define RCC_CFGR_PLLMUL_2 (0x4U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00100000 */
  3715. #define RCC_CFGR_PLLMUL_3 (0x8U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00200000 */
  3716. #define RCC_CFGR_PLLMUL3 (0x00000000U) /*!< PLL input clock * 3 */
  3717. #define RCC_CFGR_PLLMUL4 (0x00040000U) /*!< PLL input clock * 4 */
  3718. #define RCC_CFGR_PLLMUL6 (0x00080000U) /*!< PLL input clock * 6 */
  3719. #define RCC_CFGR_PLLMUL8 (0x000C0000U) /*!< PLL input clock * 8 */
  3720. #define RCC_CFGR_PLLMUL12 (0x00100000U) /*!< PLL input clock * 12 */
  3721. #define RCC_CFGR_PLLMUL16 (0x00140000U) /*!< PLL input clock * 16 */
  3722. #define RCC_CFGR_PLLMUL24 (0x00180000U) /*!< PLL input clock * 24 */
  3723. #define RCC_CFGR_PLLMUL32 (0x001C0000U) /*!< PLL input clock * 32 */
  3724. #define RCC_CFGR_PLLMUL48 (0x00200000U) /*!< PLL input clock * 48 */
  3725. /*!< PLLDIV configuration */
  3726. #define RCC_CFGR_PLLDIV_Pos (22U)
  3727. #define RCC_CFGR_PLLDIV_Msk (0x3U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00C00000 */
  3728. #define RCC_CFGR_PLLDIV RCC_CFGR_PLLDIV_Msk /*!< PLLDIV[1:0] bits (PLL Output Division) */
  3729. #define RCC_CFGR_PLLDIV_0 (0x1U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00400000 */
  3730. #define RCC_CFGR_PLLDIV_1 (0x2U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00800000 */
  3731. #define RCC_CFGR_PLLDIV2_Pos (22U)
  3732. #define RCC_CFGR_PLLDIV2_Msk (0x1U << RCC_CFGR_PLLDIV2_Pos) /*!< 0x00400000 */
  3733. #define RCC_CFGR_PLLDIV2 RCC_CFGR_PLLDIV2_Msk /*!< PLL clock output = CKVCO / 2 */
  3734. #define RCC_CFGR_PLLDIV3_Pos (23U)
  3735. #define RCC_CFGR_PLLDIV3_Msk (0x1U << RCC_CFGR_PLLDIV3_Pos) /*!< 0x00800000 */
  3736. #define RCC_CFGR_PLLDIV3 RCC_CFGR_PLLDIV3_Msk /*!< PLL clock output = CKVCO / 3 */
  3737. #define RCC_CFGR_PLLDIV4_Pos (22U)
  3738. #define RCC_CFGR_PLLDIV4_Msk (0x3U << RCC_CFGR_PLLDIV4_Pos) /*!< 0x00C00000 */
  3739. #define RCC_CFGR_PLLDIV4 RCC_CFGR_PLLDIV4_Msk /*!< PLL clock output = CKVCO / 4 */
  3740. /*!< MCO configuration */
  3741. #define RCC_CFGR_MCOSEL_Pos (24U)
  3742. #define RCC_CFGR_MCOSEL_Msk (0xFU << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */
  3743. #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCO[3:0] bits (Microcontroller Clock Output) */
  3744. #define RCC_CFGR_MCOSEL_0 (0x1U << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */
  3745. #define RCC_CFGR_MCOSEL_1 (0x2U << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */
  3746. #define RCC_CFGR_MCOSEL_2 (0x4U << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */
  3747. #define RCC_CFGR_MCOSEL_3 (0x8U << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */
  3748. #define RCC_CFGR_MCOSEL_NOCLOCK (0x00000000U) /*!< No clock */
  3749. #define RCC_CFGR_MCOSEL_SYSCLK_Pos (24U)
  3750. #define RCC_CFGR_MCOSEL_SYSCLK_Msk (0x1U << RCC_CFGR_MCOSEL_SYSCLK_Pos) /*!< 0x01000000 */
  3751. #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCOSEL_SYSCLK_Msk /*!< System clock selected as MCO source */
  3752. #define RCC_CFGR_MCOSEL_HSI_Pos (25U)
  3753. #define RCC_CFGR_MCOSEL_HSI_Msk (0x1U << RCC_CFGR_MCOSEL_HSI_Pos) /*!< 0x02000000 */
  3754. #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCOSEL_HSI_Msk /*!< Internal 16 MHz RC oscillator clock selected */
  3755. #define RCC_CFGR_MCOSEL_MSI_Pos (24U)
  3756. #define RCC_CFGR_MCOSEL_MSI_Msk (0x3U << RCC_CFGR_MCOSEL_MSI_Pos) /*!< 0x03000000 */
  3757. #define RCC_CFGR_MCOSEL_MSI RCC_CFGR_MCOSEL_MSI_Msk /*!< Internal Medium Speed RC oscillator clock selected */
  3758. #define RCC_CFGR_MCOSEL_HSE_Pos (26U)
  3759. #define RCC_CFGR_MCOSEL_HSE_Msk (0x1U << RCC_CFGR_MCOSEL_HSE_Pos) /*!< 0x04000000 */
  3760. #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCOSEL_HSE_Msk /*!< External 1-25 MHz oscillator clock selected */
  3761. #define RCC_CFGR_MCOSEL_PLL_Pos (24U)
  3762. #define RCC_CFGR_MCOSEL_PLL_Msk (0x5U << RCC_CFGR_MCOSEL_PLL_Pos) /*!< 0x05000000 */
  3763. #define RCC_CFGR_MCOSEL_PLL RCC_CFGR_MCOSEL_PLL_Msk /*!< PLL clock divided */
  3764. #define RCC_CFGR_MCOSEL_LSI_Pos (25U)
  3765. #define RCC_CFGR_MCOSEL_LSI_Msk (0x3U << RCC_CFGR_MCOSEL_LSI_Pos) /*!< 0x06000000 */
  3766. #define RCC_CFGR_MCOSEL_LSI RCC_CFGR_MCOSEL_LSI_Msk /*!< LSI selected */
  3767. #define RCC_CFGR_MCOSEL_LSE_Pos (24U)
  3768. #define RCC_CFGR_MCOSEL_LSE_Msk (0x7U << RCC_CFGR_MCOSEL_LSE_Pos) /*!< 0x07000000 */
  3769. #define RCC_CFGR_MCOSEL_LSE RCC_CFGR_MCOSEL_LSE_Msk /*!< LSE selected */
  3770. #define RCC_CFGR_MCOSEL_HSI48_Pos (27U)
  3771. #define RCC_CFGR_MCOSEL_HSI48_Msk (0x1U << RCC_CFGR_MCOSEL_HSI48_Pos) /*!< 0x08000000 */
  3772. #define RCC_CFGR_MCOSEL_HSI48 RCC_CFGR_MCOSEL_HSI48_Msk /*!< HSI48 clock selected as MCO source */
  3773. #define RCC_CFGR_MCOPRE_Pos (28U)
  3774. #define RCC_CFGR_MCOPRE_Msk (0x7U << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */
  3775. #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */
  3776. #define RCC_CFGR_MCOPRE_0 (0x1U << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */
  3777. #define RCC_CFGR_MCOPRE_1 (0x2U << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */
  3778. #define RCC_CFGR_MCOPRE_2 (0x4U << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */
  3779. #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */
  3780. #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */
  3781. #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */
  3782. #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */
  3783. #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */
  3784. /* Legacy defines */
  3785. #define RCC_CFGR_MCO_NOCLOCK RCC_CFGR_MCOSEL_NOCLOCK
  3786. #define RCC_CFGR_MCO_SYSCLK RCC_CFGR_MCOSEL_SYSCLK
  3787. #define RCC_CFGR_MCO_HSI RCC_CFGR_MCOSEL_HSI
  3788. #define RCC_CFGR_MCO_MSI RCC_CFGR_MCOSEL_MSI
  3789. #define RCC_CFGR_MCO_HSE RCC_CFGR_MCOSEL_HSE
  3790. #define RCC_CFGR_MCO_PLL RCC_CFGR_MCOSEL_PLL
  3791. #define RCC_CFGR_MCO_LSI RCC_CFGR_MCOSEL_LSI
  3792. #define RCC_CFGR_MCO_LSE RCC_CFGR_MCOSEL_LSE
  3793. #define RCC_CFGR_MCO_HSI48 RCC_CFGR_MCOSEL_HSI48
  3794. #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE /*!< MCO prescaler */
  3795. #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1 /*!< MCO is divided by 1 */
  3796. #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2 /*!< MCO is divided by 1 */
  3797. #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4 /*!< MCO is divided by 1 */
  3798. #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8 /*!< MCO is divided by 1 */
  3799. #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16 /*!< MCO is divided by 1 */
  3800. /*!<****************** Bit definition for RCC_CIER register ********************/
  3801. #define RCC_CIER_LSIRDYIE_Pos (0U)
  3802. #define RCC_CIER_LSIRDYIE_Msk (0x1U << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */
  3803. #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */
  3804. #define RCC_CIER_LSERDYIE_Pos (1U)
  3805. #define RCC_CIER_LSERDYIE_Msk (0x1U << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */
  3806. #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */
  3807. #define RCC_CIER_HSIRDYIE_Pos (2U)
  3808. #define RCC_CIER_HSIRDYIE_Msk (0x1U << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000004 */
  3809. #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */
  3810. #define RCC_CIER_HSERDYIE_Pos (3U)
  3811. #define RCC_CIER_HSERDYIE_Msk (0x1U << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000008 */
  3812. #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */
  3813. #define RCC_CIER_PLLRDYIE_Pos (4U)
  3814. #define RCC_CIER_PLLRDYIE_Msk (0x1U << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000010 */
  3815. #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */
  3816. #define RCC_CIER_MSIRDYIE_Pos (5U)
  3817. #define RCC_CIER_MSIRDYIE_Msk (0x1U << RCC_CIER_MSIRDYIE_Pos) /*!< 0x00000020 */
  3818. #define RCC_CIER_MSIRDYIE RCC_CIER_MSIRDYIE_Msk /*!< MSI Ready Interrupt Enable */
  3819. #define RCC_CIER_HSI48RDYIE_Pos (6U)
  3820. #define RCC_CIER_HSI48RDYIE_Msk (0x1U << RCC_CIER_HSI48RDYIE_Pos) /*!< 0x00000040 */
  3821. #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk /*!< HSI48 Ready Interrupt Enable */
  3822. #define RCC_CIER_CSSLSE_Pos (7U)
  3823. #define RCC_CIER_CSSLSE_Msk (0x1U << RCC_CIER_CSSLSE_Pos) /*!< 0x00000080 */
  3824. #define RCC_CIER_CSSLSE RCC_CIER_CSSLSE_Msk /*!< LSE CSS Interrupt Enable */
  3825. /* Reference defines */
  3826. #define RCC_CIER_LSECSSIE RCC_CIER_CSSLSE
  3827. /*!<****************** Bit definition for RCC_CIFR register ********************/
  3828. #define RCC_CIFR_LSIRDYF_Pos (0U)
  3829. #define RCC_CIFR_LSIRDYF_Msk (0x1U << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */
  3830. #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */
  3831. #define RCC_CIFR_LSERDYF_Pos (1U)
  3832. #define RCC_CIFR_LSERDYF_Msk (0x1U << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */
  3833. #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */
  3834. #define RCC_CIFR_HSIRDYF_Pos (2U)
  3835. #define RCC_CIFR_HSIRDYF_Msk (0x1U << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000004 */
  3836. #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */
  3837. #define RCC_CIFR_HSERDYF_Pos (3U)
  3838. #define RCC_CIFR_HSERDYF_Msk (0x1U << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000008 */
  3839. #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */
  3840. #define RCC_CIFR_PLLRDYF_Pos (4U)
  3841. #define RCC_CIFR_PLLRDYF_Msk (0x1U << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000010 */
  3842. #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */
  3843. #define RCC_CIFR_MSIRDYF_Pos (5U)
  3844. #define RCC_CIFR_MSIRDYF_Msk (0x1U << RCC_CIFR_MSIRDYF_Pos) /*!< 0x00000020 */
  3845. #define RCC_CIFR_MSIRDYF RCC_CIFR_MSIRDYF_Msk /*!< MSI Ready Interrupt flag */
  3846. #define RCC_CIFR_HSI48RDYF_Pos (6U)
  3847. #define RCC_CIFR_HSI48RDYF_Msk (0x1U << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000040 */
  3848. #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk /*!< HSI48 Ready Interrupt flag */
  3849. #define RCC_CIFR_CSSLSEF_Pos (7U)
  3850. #define RCC_CIFR_CSSLSEF_Msk (0x1U << RCC_CIFR_CSSLSEF_Pos) /*!< 0x00000080 */
  3851. #define RCC_CIFR_CSSLSEF RCC_CIFR_CSSLSEF_Msk /*!< LSE Clock Security System Interrupt flag */
  3852. #define RCC_CIFR_CSSHSEF_Pos (8U)
  3853. #define RCC_CIFR_CSSHSEF_Msk (0x1U << RCC_CIFR_CSSHSEF_Pos) /*!< 0x00000100 */
  3854. #define RCC_CIFR_CSSHSEF RCC_CIFR_CSSHSEF_Msk /*!< HSE Clock Security System Interrupt flag */
  3855. /* Reference defines */
  3856. #define RCC_CIFR_LSECSSF RCC_CIFR_CSSLSEF
  3857. #define RCC_CIFR_CSSF RCC_CIFR_CSSHSEF
  3858. /*!<****************** Bit definition for RCC_CICR register ********************/
  3859. #define RCC_CICR_LSIRDYC_Pos (0U)
  3860. #define RCC_CICR_LSIRDYC_Msk (0x1U << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */
  3861. #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */
  3862. #define RCC_CICR_LSERDYC_Pos (1U)
  3863. #define RCC_CICR_LSERDYC_Msk (0x1U << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */
  3864. #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */
  3865. #define RCC_CICR_HSIRDYC_Pos (2U)
  3866. #define RCC_CICR_HSIRDYC_Msk (0x1U << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000004 */
  3867. #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */
  3868. #define RCC_CICR_HSERDYC_Pos (3U)
  3869. #define RCC_CICR_HSERDYC_Msk (0x1U << RCC_CICR_HSERDYC_Pos) /*!< 0x00000008 */
  3870. #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */
  3871. #define RCC_CICR_PLLRDYC_Pos (4U)
  3872. #define RCC_CICR_PLLRDYC_Msk (0x1U << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000010 */
  3873. #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */
  3874. #define RCC_CICR_MSIRDYC_Pos (5U)
  3875. #define RCC_CICR_MSIRDYC_Msk (0x1U << RCC_CICR_MSIRDYC_Pos) /*!< 0x00000020 */
  3876. #define RCC_CICR_MSIRDYC RCC_CICR_MSIRDYC_Msk /*!< MSI Ready Interrupt Clear */
  3877. #define RCC_CICR_HSI48RDYC_Pos (6U)
  3878. #define RCC_CICR_HSI48RDYC_Msk (0x1U << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000040 */
  3879. #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk /*!< HSI48 Ready Interrupt Clear */
  3880. #define RCC_CICR_CSSLSEC_Pos (7U)
  3881. #define RCC_CICR_CSSLSEC_Msk (0x1U << RCC_CICR_CSSLSEC_Pos) /*!< 0x00000080 */
  3882. #define RCC_CICR_CSSLSEC RCC_CICR_CSSLSEC_Msk /*!< LSE Clock Security System Interrupt Clear */
  3883. #define RCC_CICR_CSSHSEC_Pos (8U)
  3884. #define RCC_CICR_CSSHSEC_Msk (0x1U << RCC_CICR_CSSHSEC_Pos) /*!< 0x00000100 */
  3885. #define RCC_CICR_CSSHSEC RCC_CICR_CSSHSEC_Msk /*!< HSE Clock Security System Interrupt Clear */
  3886. /* Reference defines */
  3887. #define RCC_CICR_LSECSSC RCC_CICR_CSSLSEC
  3888. #define RCC_CICR_CSSC RCC_CICR_CSSHSEC
  3889. /***************** Bit definition for RCC_IOPRSTR register ******************/
  3890. #define RCC_IOPRSTR_IOPARST_Pos (0U)
  3891. #define RCC_IOPRSTR_IOPARST_Msk (0x1U << RCC_IOPRSTR_IOPARST_Pos) /*!< 0x00000001 */
  3892. #define RCC_IOPRSTR_IOPARST RCC_IOPRSTR_IOPARST_Msk /*!< GPIO port A reset */
  3893. #define RCC_IOPRSTR_IOPBRST_Pos (1U)
  3894. #define RCC_IOPRSTR_IOPBRST_Msk (0x1U << RCC_IOPRSTR_IOPBRST_Pos) /*!< 0x00000002 */
  3895. #define RCC_IOPRSTR_IOPBRST RCC_IOPRSTR_IOPBRST_Msk /*!< GPIO port B reset */
  3896. #define RCC_IOPRSTR_IOPCRST_Pos (2U)
  3897. #define RCC_IOPRSTR_IOPCRST_Msk (0x1U << RCC_IOPRSTR_IOPCRST_Pos) /*!< 0x00000004 */
  3898. #define RCC_IOPRSTR_IOPCRST RCC_IOPRSTR_IOPCRST_Msk /*!< GPIO port C reset */
  3899. #define RCC_IOPRSTR_IOPDRST_Pos (3U)
  3900. #define RCC_IOPRSTR_IOPDRST_Msk (0x1U << RCC_IOPRSTR_IOPDRST_Pos) /*!< 0x00000008 */
  3901. #define RCC_IOPRSTR_IOPDRST RCC_IOPRSTR_IOPDRST_Msk /*!< GPIO port D reset */
  3902. #define RCC_IOPRSTR_IOPERST_Pos (4U)
  3903. #define RCC_IOPRSTR_IOPERST_Msk (0x1U << RCC_IOPRSTR_IOPERST_Pos) /*!< 0x00000010 */
  3904. #define RCC_IOPRSTR_IOPERST RCC_IOPRSTR_IOPERST_Msk /*!< GPIO port E reset */
  3905. #define RCC_IOPRSTR_IOPHRST_Pos (7U)
  3906. #define RCC_IOPRSTR_IOPHRST_Msk (0x1U << RCC_IOPRSTR_IOPHRST_Pos) /*!< 0x00000080 */
  3907. #define RCC_IOPRSTR_IOPHRST RCC_IOPRSTR_IOPHRST_Msk /*!< GPIO port H reset */
  3908. /* Reference defines */
  3909. #define RCC_IOPRSTR_GPIOARST RCC_IOPRSTR_IOPARST /*!< GPIO port A reset */
  3910. #define RCC_IOPRSTR_GPIOBRST RCC_IOPRSTR_IOPBRST /*!< GPIO port B reset */
  3911. #define RCC_IOPRSTR_GPIOCRST RCC_IOPRSTR_IOPCRST /*!< GPIO port C reset */
  3912. #define RCC_IOPRSTR_GPIODRST RCC_IOPRSTR_IOPDRST /*!< GPIO port D reset */
  3913. #define RCC_IOPRSTR_GPIOERST RCC_IOPRSTR_IOPERST /*!< GPIO port E reset */
  3914. #define RCC_IOPRSTR_GPIOHRST RCC_IOPRSTR_IOPHRST /*!< GPIO port H reset */
  3915. /****************** Bit definition for RCC_AHBRST register ******************/
  3916. #define RCC_AHBRSTR_DMARST_Pos (0U)
  3917. #define RCC_AHBRSTR_DMARST_Msk (0x1U << RCC_AHBRSTR_DMARST_Pos) /*!< 0x00000001 */
  3918. #define RCC_AHBRSTR_DMARST RCC_AHBRSTR_DMARST_Msk /*!< DMA1 reset */
  3919. #define RCC_AHBRSTR_MIFRST_Pos (8U)
  3920. #define RCC_AHBRSTR_MIFRST_Msk (0x1U << RCC_AHBRSTR_MIFRST_Pos) /*!< 0x00000100 */
  3921. #define RCC_AHBRSTR_MIFRST RCC_AHBRSTR_MIFRST_Msk /*!< Memory interface reset reset */
  3922. #define RCC_AHBRSTR_CRCRST_Pos (12U)
  3923. #define RCC_AHBRSTR_CRCRST_Msk (0x1U << RCC_AHBRSTR_CRCRST_Pos) /*!< 0x00001000 */
  3924. #define RCC_AHBRSTR_CRCRST RCC_AHBRSTR_CRCRST_Msk /*!< CRC reset */
  3925. #define RCC_AHBRSTR_TSCRST_Pos (16U)
  3926. #define RCC_AHBRSTR_TSCRST_Msk (0x1U << RCC_AHBRSTR_TSCRST_Pos) /*!< 0x00010000 */
  3927. #define RCC_AHBRSTR_TSCRST RCC_AHBRSTR_TSCRST_Msk /*!< TSC reset */
  3928. #define RCC_AHBRSTR_RNGRST_Pos (20U)
  3929. #define RCC_AHBRSTR_RNGRST_Msk (0x1U << RCC_AHBRSTR_RNGRST_Pos) /*!< 0x00100000 */
  3930. #define RCC_AHBRSTR_RNGRST RCC_AHBRSTR_RNGRST_Msk /*!< RNG reset */
  3931. #define RCC_AHBRSTR_CRYPRST_Pos (24U)
  3932. #define RCC_AHBRSTR_CRYPRST_Msk (0x1U << RCC_AHBRSTR_CRYPRST_Pos) /*!< 0x01000000 */
  3933. #define RCC_AHBRSTR_CRYPRST RCC_AHBRSTR_CRYPRST_Msk /*!< Crypto reset */
  3934. /* Reference defines */
  3935. #define RCC_AHBRSTR_DMA1RST RCC_AHBRSTR_DMARST /*!< DMA1 reset */
  3936. /***************** Bit definition for RCC_APB2RSTR register *****************/
  3937. #define RCC_APB2RSTR_SYSCFGRST_Pos (0U)
  3938. #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1U << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */
  3939. #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk /*!< SYSCFG clock reset */
  3940. #define RCC_APB2RSTR_TIM21RST_Pos (2U)
  3941. #define RCC_APB2RSTR_TIM21RST_Msk (0x1U << RCC_APB2RSTR_TIM21RST_Pos) /*!< 0x00000004 */
  3942. #define RCC_APB2RSTR_TIM21RST RCC_APB2RSTR_TIM21RST_Msk /*!< TIM21 clock reset */
  3943. #define RCC_APB2RSTR_TIM22RST_Pos (5U)
  3944. #define RCC_APB2RSTR_TIM22RST_Msk (0x1U << RCC_APB2RSTR_TIM22RST_Pos) /*!< 0x00000020 */
  3945. #define RCC_APB2RSTR_TIM22RST RCC_APB2RSTR_TIM22RST_Msk /*!< TIM22 clock reset */
  3946. #define RCC_APB2RSTR_ADCRST_Pos (9U)
  3947. #define RCC_APB2RSTR_ADCRST_Msk (0x1U << RCC_APB2RSTR_ADCRST_Pos) /*!< 0x00000200 */
  3948. #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk /*!< ADC1 clock reset */
  3949. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  3950. #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
  3951. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI1 clock reset */
  3952. #define RCC_APB2RSTR_USART1RST_Pos (14U)
  3953. #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
  3954. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 clock reset */
  3955. #define RCC_APB2RSTR_DBGRST_Pos (22U)
  3956. #define RCC_APB2RSTR_DBGRST_Msk (0x1U << RCC_APB2RSTR_DBGRST_Pos) /*!< 0x00400000 */
  3957. #define RCC_APB2RSTR_DBGRST RCC_APB2RSTR_DBGRST_Msk /*!< DBGMCU clock reset */
  3958. /* Reference defines */
  3959. #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADCRST /*!< ADC1 clock reset */
  3960. #define RCC_APB2RSTR_DBGMCURST RCC_APB2RSTR_DBGRST /*!< DBGMCU clock reset */
  3961. /***************** Bit definition for RCC_APB1RSTR register *****************/
  3962. #define RCC_APB1RSTR_TIM2RST_Pos (0U)
  3963. #define RCC_APB1RSTR_TIM2RST_Msk (0x1U << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */
  3964. #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 clock reset */
  3965. #define RCC_APB1RSTR_TIM3RST_Pos (1U)
  3966. #define RCC_APB1RSTR_TIM3RST_Msk (0x1U << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */
  3967. #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 clock reset */
  3968. #define RCC_APB1RSTR_TIM6RST_Pos (4U)
  3969. #define RCC_APB1RSTR_TIM6RST_Msk (0x1U << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */
  3970. #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 clock reset */
  3971. #define RCC_APB1RSTR_TIM7RST_Pos (5U)
  3972. #define RCC_APB1RSTR_TIM7RST_Msk (0x1U << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */
  3973. #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 clock reset */
  3974. #define RCC_APB1RSTR_WWDGRST_Pos (11U)
  3975. #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */
  3976. #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog clock reset */
  3977. #define RCC_APB1RSTR_SPI2RST_Pos (14U)
  3978. #define RCC_APB1RSTR_SPI2RST_Msk (0x1U << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */
  3979. #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI2 clock reset */
  3980. #define RCC_APB1RSTR_USART2RST_Pos (17U)
  3981. #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */
  3982. #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 clock reset */
  3983. #define RCC_APB1RSTR_LPUART1RST_Pos (18U)
  3984. #define RCC_APB1RSTR_LPUART1RST_Msk (0x1U << RCC_APB1RSTR_LPUART1RST_Pos) /*!< 0x00040000 */
  3985. #define RCC_APB1RSTR_LPUART1RST RCC_APB1RSTR_LPUART1RST_Msk /*!< LPUART1 clock reset */
  3986. #define RCC_APB1RSTR_USART4RST_Pos (19U)
  3987. #define RCC_APB1RSTR_USART4RST_Msk (0x1U << RCC_APB1RSTR_USART4RST_Pos) /*!< 0x00080000 */
  3988. #define RCC_APB1RSTR_USART4RST RCC_APB1RSTR_USART4RST_Msk /*!< USART4 clock reset */
  3989. #define RCC_APB1RSTR_USART5RST_Pos (20U)
  3990. #define RCC_APB1RSTR_USART5RST_Msk (0x1U << RCC_APB1RSTR_USART5RST_Pos) /*!< 0x00100000 */
  3991. #define RCC_APB1RSTR_USART5RST RCC_APB1RSTR_USART5RST_Msk /*!< USART5 clock reset */
  3992. #define RCC_APB1RSTR_I2C1RST_Pos (21U)
  3993. #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */
  3994. #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 clock reset */
  3995. #define RCC_APB1RSTR_I2C2RST_Pos (22U)
  3996. #define RCC_APB1RSTR_I2C2RST_Msk (0x1U << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */
  3997. #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 clock reset */
  3998. #define RCC_APB1RSTR_USBRST_Pos (23U)
  3999. #define RCC_APB1RSTR_USBRST_Msk (0x1U << RCC_APB1RSTR_USBRST_Pos) /*!< 0x00800000 */
  4000. #define RCC_APB1RSTR_USBRST RCC_APB1RSTR_USBRST_Msk /*!< USB clock reset */
  4001. #define RCC_APB1RSTR_CRSRST_Pos (27U)
  4002. #define RCC_APB1RSTR_CRSRST_Msk (0x1U << RCC_APB1RSTR_CRSRST_Pos) /*!< 0x08000000 */
  4003. #define RCC_APB1RSTR_CRSRST RCC_APB1RSTR_CRSRST_Msk /*!< CRS clock reset */
  4004. #define RCC_APB1RSTR_PWRRST_Pos (28U)
  4005. #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */
  4006. #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< PWR clock reset */
  4007. #define RCC_APB1RSTR_DACRST_Pos (29U)
  4008. #define RCC_APB1RSTR_DACRST_Msk (0x1U << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */
  4009. #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC clock reset */
  4010. #define RCC_APB1RSTR_I2C3RST_Pos (30U)
  4011. #define RCC_APB1RSTR_I2C3RST_Msk (0x1U << RCC_APB1RSTR_I2C3RST_Pos) /*!< 0x40000000 */
  4012. #define RCC_APB1RSTR_I2C3RST RCC_APB1RSTR_I2C3RST_Msk /*!< I2C 3 clock reset */
  4013. #define RCC_APB1RSTR_LPTIM1RST_Pos (31U)
  4014. #define RCC_APB1RSTR_LPTIM1RST_Msk (0x1U << RCC_APB1RSTR_LPTIM1RST_Pos) /*!< 0x80000000 */
  4015. #define RCC_APB1RSTR_LPTIM1RST RCC_APB1RSTR_LPTIM1RST_Msk /*!< LPTIM1 clock reset */
  4016. /***************** Bit definition for RCC_IOPENR register ******************/
  4017. #define RCC_IOPENR_IOPAEN_Pos (0U)
  4018. #define RCC_IOPENR_IOPAEN_Msk (0x1U << RCC_IOPENR_IOPAEN_Pos) /*!< 0x00000001 */
  4019. #define RCC_IOPENR_IOPAEN RCC_IOPENR_IOPAEN_Msk /*!< GPIO port A clock enable */
  4020. #define RCC_IOPENR_IOPBEN_Pos (1U)
  4021. #define RCC_IOPENR_IOPBEN_Msk (0x1U << RCC_IOPENR_IOPBEN_Pos) /*!< 0x00000002 */
  4022. #define RCC_IOPENR_IOPBEN RCC_IOPENR_IOPBEN_Msk /*!< GPIO port B clock enable */
  4023. #define RCC_IOPENR_IOPCEN_Pos (2U)
  4024. #define RCC_IOPENR_IOPCEN_Msk (0x1U << RCC_IOPENR_IOPCEN_Pos) /*!< 0x00000004 */
  4025. #define RCC_IOPENR_IOPCEN RCC_IOPENR_IOPCEN_Msk /*!< GPIO port C clock enable */
  4026. #define RCC_IOPENR_IOPDEN_Pos (3U)
  4027. #define RCC_IOPENR_IOPDEN_Msk (0x1U << RCC_IOPENR_IOPDEN_Pos) /*!< 0x00000008 */
  4028. #define RCC_IOPENR_IOPDEN RCC_IOPENR_IOPDEN_Msk /*!< GPIO port D clock enable */
  4029. #define RCC_IOPENR_IOPEEN_Pos (4U)
  4030. #define RCC_IOPENR_IOPEEN_Msk (0x1U << RCC_IOPENR_IOPEEN_Pos) /*!< 0x00000010 */
  4031. #define RCC_IOPENR_IOPEEN RCC_IOPENR_IOPEEN_Msk /*!< GPIO port E clock enable */
  4032. #define RCC_IOPENR_IOPHEN_Pos (7U)
  4033. #define RCC_IOPENR_IOPHEN_Msk (0x1U << RCC_IOPENR_IOPHEN_Pos) /*!< 0x00000080 */
  4034. #define RCC_IOPENR_IOPHEN RCC_IOPENR_IOPHEN_Msk /*!< GPIO port H clock enable */
  4035. /* Reference defines */
  4036. #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable */
  4037. #define RCC_IOPENR_GPIOBEN RCC_IOPENR_IOPBEN /*!< GPIO port B clock enable */
  4038. #define RCC_IOPENR_GPIOCEN RCC_IOPENR_IOPCEN /*!< GPIO port C clock enable */
  4039. #define RCC_IOPENR_GPIODEN RCC_IOPENR_IOPDEN /*!< GPIO port D clock enable */
  4040. #define RCC_IOPENR_GPIOEEN RCC_IOPENR_IOPEEN /*!< GPIO port E clock enable */
  4041. #define RCC_IOPENR_GPIOHEN RCC_IOPENR_IOPHEN /*!< GPIO port H clock enable */
  4042. /***************** Bit definition for RCC_AHBENR register ******************/
  4043. #define RCC_AHBENR_DMAEN_Pos (0U)
  4044. #define RCC_AHBENR_DMAEN_Msk (0x1U << RCC_AHBENR_DMAEN_Pos) /*!< 0x00000001 */
  4045. #define RCC_AHBENR_DMAEN RCC_AHBENR_DMAEN_Msk /*!< DMA1 clock enable */
  4046. #define RCC_AHBENR_MIFEN_Pos (8U)
  4047. #define RCC_AHBENR_MIFEN_Msk (0x1U << RCC_AHBENR_MIFEN_Pos) /*!< 0x00000100 */
  4048. #define RCC_AHBENR_MIFEN RCC_AHBENR_MIFEN_Msk /*!< NVM interface clock enable bit */
  4049. #define RCC_AHBENR_CRCEN_Pos (12U)
  4050. #define RCC_AHBENR_CRCEN_Msk (0x1U << RCC_AHBENR_CRCEN_Pos) /*!< 0x00001000 */
  4051. #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */
  4052. #define RCC_AHBENR_TSCEN_Pos (16U)
  4053. #define RCC_AHBENR_TSCEN_Msk (0x1U << RCC_AHBENR_TSCEN_Pos) /*!< 0x00010000 */
  4054. #define RCC_AHBENR_TSCEN RCC_AHBENR_TSCEN_Msk /*!< TSC clock enable */
  4055. #define RCC_AHBENR_RNGEN_Pos (20U)
  4056. #define RCC_AHBENR_RNGEN_Msk (0x1U << RCC_AHBENR_RNGEN_Pos) /*!< 0x00100000 */
  4057. #define RCC_AHBENR_RNGEN RCC_AHBENR_RNGEN_Msk /*!< RNG clock enable */
  4058. #define RCC_AHBENR_CRYPEN_Pos (24U)
  4059. #define RCC_AHBENR_CRYPEN_Msk (0x1U << RCC_AHBENR_CRYPEN_Pos) /*!< 0x01000000 */
  4060. #define RCC_AHBENR_CRYPEN RCC_AHBENR_CRYPEN_Msk /*!< Crypto clock enable*/
  4061. /* Reference defines */
  4062. #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMAEN /*!< DMA1 clock enable */
  4063. /***************** Bit definition for RCC_APB2ENR register ******************/
  4064. #define RCC_APB2ENR_SYSCFGEN_Pos (0U)
  4065. #define RCC_APB2ENR_SYSCFGEN_Msk (0x1U << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */
  4066. #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk /*!< SYSCFG clock enable */
  4067. #define RCC_APB2ENR_TIM21EN_Pos (2U)
  4068. #define RCC_APB2ENR_TIM21EN_Msk (0x1U << RCC_APB2ENR_TIM21EN_Pos) /*!< 0x00000004 */
  4069. #define RCC_APB2ENR_TIM21EN RCC_APB2ENR_TIM21EN_Msk /*!< TIM21 clock enable */
  4070. #define RCC_APB2ENR_TIM22EN_Pos (5U)
  4071. #define RCC_APB2ENR_TIM22EN_Msk (0x1U << RCC_APB2ENR_TIM22EN_Pos) /*!< 0x00000020 */
  4072. #define RCC_APB2ENR_TIM22EN RCC_APB2ENR_TIM22EN_Msk /*!< TIM22 clock enable */
  4073. #define RCC_APB2ENR_FWEN_Pos (7U)
  4074. #define RCC_APB2ENR_FWEN_Msk (0x1U << RCC_APB2ENR_FWEN_Pos) /*!< 0x00000080 */
  4075. #define RCC_APB2ENR_FWEN RCC_APB2ENR_FWEN_Msk /*!< MiFare Firewall clock enable */
  4076. #define RCC_APB2ENR_ADCEN_Pos (9U)
  4077. #define RCC_APB2ENR_ADCEN_Msk (0x1U << RCC_APB2ENR_ADCEN_Pos) /*!< 0x00000200 */
  4078. #define RCC_APB2ENR_ADCEN RCC_APB2ENR_ADCEN_Msk /*!< ADC1 clock enable */
  4079. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  4080. #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  4081. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI1 clock enable */
  4082. #define RCC_APB2ENR_USART1EN_Pos (14U)
  4083. #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
  4084. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */
  4085. #define RCC_APB2ENR_DBGEN_Pos (22U)
  4086. #define RCC_APB2ENR_DBGEN_Msk (0x1U << RCC_APB2ENR_DBGEN_Pos) /*!< 0x00400000 */
  4087. #define RCC_APB2ENR_DBGEN RCC_APB2ENR_DBGEN_Msk /*!< DBGMCU clock enable */
  4088. /* Reference defines */
  4089. #define RCC_APB2ENR_MIFIEN RCC_APB2ENR_FWEN /*!< MiFare Firewall clock enable */
  4090. #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADCEN /*!< ADC1 clock enable */
  4091. #define RCC_APB2ENR_DBGMCUEN RCC_APB2ENR_DBGEN /*!< DBGMCU clock enable */
  4092. /***************** Bit definition for RCC_APB1ENR register ******************/
  4093. #define RCC_APB1ENR_TIM2EN_Pos (0U)
  4094. #define RCC_APB1ENR_TIM2EN_Msk (0x1U << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */
  4095. #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enable */
  4096. #define RCC_APB1ENR_TIM3EN_Pos (1U)
  4097. #define RCC_APB1ENR_TIM3EN_Msk (0x1U << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */
  4098. #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */
  4099. #define RCC_APB1ENR_TIM6EN_Pos (4U)
  4100. #define RCC_APB1ENR_TIM6EN_Msk (0x1U << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */
  4101. #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */
  4102. #define RCC_APB1ENR_TIM7EN_Pos (5U)
  4103. #define RCC_APB1ENR_TIM7EN_Msk (0x1U << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */
  4104. #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */
  4105. #define RCC_APB1ENR_WWDGEN_Pos (11U)
  4106. #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */
  4107. #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */
  4108. #define RCC_APB1ENR_SPI2EN_Pos (14U)
  4109. #define RCC_APB1ENR_SPI2EN_Msk (0x1U << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */
  4110. #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI2 clock enable */
  4111. #define RCC_APB1ENR_USART2EN_Pos (17U)
  4112. #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */
  4113. #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART2 clock enable */
  4114. #define RCC_APB1ENR_LPUART1EN_Pos (18U)
  4115. #define RCC_APB1ENR_LPUART1EN_Msk (0x1U << RCC_APB1ENR_LPUART1EN_Pos) /*!< 0x00040000 */
  4116. #define RCC_APB1ENR_LPUART1EN RCC_APB1ENR_LPUART1EN_Msk /*!< LPUART1 clock enable */
  4117. #define RCC_APB1ENR_USART4EN_Pos (19U)
  4118. #define RCC_APB1ENR_USART4EN_Msk (0x1U << RCC_APB1ENR_USART4EN_Pos) /*!< 0x00080000 */
  4119. #define RCC_APB1ENR_USART4EN RCC_APB1ENR_USART4EN_Msk /*!< USART4 clock enable */
  4120. #define RCC_APB1ENR_USART5EN_Pos (20U)
  4121. #define RCC_APB1ENR_USART5EN_Msk (0x1U << RCC_APB1ENR_USART5EN_Pos) /*!< 0x00100000 */
  4122. #define RCC_APB1ENR_USART5EN RCC_APB1ENR_USART5EN_Msk /*!< USART5 clock enable */
  4123. #define RCC_APB1ENR_I2C1EN_Pos (21U)
  4124. #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */
  4125. #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C1 clock enable */
  4126. #define RCC_APB1ENR_I2C2EN_Pos (22U)
  4127. #define RCC_APB1ENR_I2C2EN_Msk (0x1U << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */
  4128. #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C2 clock enable */
  4129. #define RCC_APB1ENR_USBEN_Pos (23U)
  4130. #define RCC_APB1ENR_USBEN_Msk (0x1U << RCC_APB1ENR_USBEN_Pos) /*!< 0x00800000 */
  4131. #define RCC_APB1ENR_USBEN RCC_APB1ENR_USBEN_Msk /*!< USB clock enable */
  4132. #define RCC_APB1ENR_CRSEN_Pos (27U)
  4133. #define RCC_APB1ENR_CRSEN_Msk (0x1U << RCC_APB1ENR_CRSEN_Pos) /*!< 0x08000000 */
  4134. #define RCC_APB1ENR_CRSEN RCC_APB1ENR_CRSEN_Msk /*!< CRS clock enable */
  4135. #define RCC_APB1ENR_PWREN_Pos (28U)
  4136. #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */
  4137. #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< PWR clock enable */
  4138. #define RCC_APB1ENR_DACEN_Pos (29U)
  4139. #define RCC_APB1ENR_DACEN_Msk (0x1U << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */
  4140. #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC clock enable */
  4141. #define RCC_APB1ENR_I2C3EN_Pos (30U)
  4142. #define RCC_APB1ENR_I2C3EN_Msk (0x1U << RCC_APB1ENR_I2C3EN_Pos) /*!< 0x40000000 */
  4143. #define RCC_APB1ENR_I2C3EN RCC_APB1ENR_I2C3EN_Msk /*!< I2C3 clock enable */
  4144. #define RCC_APB1ENR_LPTIM1EN_Pos (31U)
  4145. #define RCC_APB1ENR_LPTIM1EN_Msk (0x1U << RCC_APB1ENR_LPTIM1EN_Pos) /*!< 0x80000000 */
  4146. #define RCC_APB1ENR_LPTIM1EN RCC_APB1ENR_LPTIM1EN_Msk /*!< LPTIM1 clock enable */
  4147. /****************** Bit definition for RCC_IOPSMENR register ****************/
  4148. #define RCC_IOPSMENR_IOPASMEN_Pos (0U)
  4149. #define RCC_IOPSMENR_IOPASMEN_Msk (0x1U << RCC_IOPSMENR_IOPASMEN_Pos) /*!< 0x00000001 */
  4150. #define RCC_IOPSMENR_IOPASMEN RCC_IOPSMENR_IOPASMEN_Msk /*!< GPIO port A clock enabled in sleep mode */
  4151. #define RCC_IOPSMENR_IOPBSMEN_Pos (1U)
  4152. #define RCC_IOPSMENR_IOPBSMEN_Msk (0x1U << RCC_IOPSMENR_IOPBSMEN_Pos) /*!< 0x00000002 */
  4153. #define RCC_IOPSMENR_IOPBSMEN RCC_IOPSMENR_IOPBSMEN_Msk /*!< GPIO port B clock enabled in sleep mode */
  4154. #define RCC_IOPSMENR_IOPCSMEN_Pos (2U)
  4155. #define RCC_IOPSMENR_IOPCSMEN_Msk (0x1U << RCC_IOPSMENR_IOPCSMEN_Pos) /*!< 0x00000004 */
  4156. #define RCC_IOPSMENR_IOPCSMEN RCC_IOPSMENR_IOPCSMEN_Msk /*!< GPIO port C clock enabled in sleep mode */
  4157. #define RCC_IOPSMENR_IOPDSMEN_Pos (3U)
  4158. #define RCC_IOPSMENR_IOPDSMEN_Msk (0x1U << RCC_IOPSMENR_IOPDSMEN_Pos) /*!< 0x00000008 */
  4159. #define RCC_IOPSMENR_IOPDSMEN RCC_IOPSMENR_IOPDSMEN_Msk /*!< GPIO port D clock enabled in sleep mode */
  4160. #define RCC_IOPSMENR_IOPESMEN_Pos (4U)
  4161. #define RCC_IOPSMENR_IOPESMEN_Msk (0x1U << RCC_IOPSMENR_IOPESMEN_Pos) /*!< 0x00000010 */
  4162. #define RCC_IOPSMENR_IOPESMEN RCC_IOPSMENR_IOPESMEN_Msk /*!< GPIO port E clock enabled in sleep mode */
  4163. #define RCC_IOPSMENR_IOPHSMEN_Pos (7U)
  4164. #define RCC_IOPSMENR_IOPHSMEN_Msk (0x1U << RCC_IOPSMENR_IOPHSMEN_Pos) /*!< 0x00000080 */
  4165. #define RCC_IOPSMENR_IOPHSMEN RCC_IOPSMENR_IOPHSMEN_Msk /*!< GPIO port H clock enabled in sleep mode */
  4166. /* Reference defines */
  4167. #define RCC_IOPSMENR_GPIOASMEN RCC_IOPSMENR_IOPASMEN /*!< GPIO port A clock enabled in sleep mode */
  4168. #define RCC_IOPSMENR_GPIOBSMEN RCC_IOPSMENR_IOPBSMEN /*!< GPIO port B clock enabled in sleep mode */
  4169. #define RCC_IOPSMENR_GPIOCSMEN RCC_IOPSMENR_IOPCSMEN /*!< GPIO port C clock enabled in sleep mode */
  4170. #define RCC_IOPSMENR_GPIODSMEN RCC_IOPSMENR_IOPDSMEN /*!< GPIO port D clock enabled in sleep mode */
  4171. #define RCC_IOPSMENR_GPIOESMEN RCC_IOPSMENR_IOPESMEN /*!< GPIO port E clock enabled in sleep mode */
  4172. #define RCC_IOPSMENR_GPIOHSMEN RCC_IOPSMENR_IOPHSMEN /*!< GPIO port H clock enabled in sleep mode */
  4173. /***************** Bit definition for RCC_AHBSMENR register ******************/
  4174. #define RCC_AHBSMENR_DMASMEN_Pos (0U)
  4175. #define RCC_AHBSMENR_DMASMEN_Msk (0x1U << RCC_AHBSMENR_DMASMEN_Pos) /*!< 0x00000001 */
  4176. #define RCC_AHBSMENR_DMASMEN RCC_AHBSMENR_DMASMEN_Msk /*!< DMA1 clock enabled in sleep mode */
  4177. #define RCC_AHBSMENR_MIFSMEN_Pos (8U)
  4178. #define RCC_AHBSMENR_MIFSMEN_Msk (0x1U << RCC_AHBSMENR_MIFSMEN_Pos) /*!< 0x00000100 */
  4179. #define RCC_AHBSMENR_MIFSMEN RCC_AHBSMENR_MIFSMEN_Msk /*!< NVM interface clock enable during sleep mode */
  4180. #define RCC_AHBSMENR_SRAMSMEN_Pos (9U)
  4181. #define RCC_AHBSMENR_SRAMSMEN_Msk (0x1U << RCC_AHBSMENR_SRAMSMEN_Pos) /*!< 0x00000200 */
  4182. #define RCC_AHBSMENR_SRAMSMEN RCC_AHBSMENR_SRAMSMEN_Msk /*!< SRAM clock enabled in sleep mode */
  4183. #define RCC_AHBSMENR_CRCSMEN_Pos (12U)
  4184. #define RCC_AHBSMENR_CRCSMEN_Msk (0x1U << RCC_AHBSMENR_CRCSMEN_Pos) /*!< 0x00001000 */
  4185. #define RCC_AHBSMENR_CRCSMEN RCC_AHBSMENR_CRCSMEN_Msk /*!< CRC clock enabled in sleep mode */
  4186. #define RCC_AHBSMENR_TSCSMEN_Pos (16U)
  4187. #define RCC_AHBSMENR_TSCSMEN_Msk (0x1U << RCC_AHBSMENR_TSCSMEN_Pos) /*!< 0x00010000 */
  4188. #define RCC_AHBSMENR_TSCSMEN RCC_AHBSMENR_TSCSMEN_Msk /*!< TSC clock enabled in sleep mode */
  4189. #define RCC_AHBSMENR_RNGSMEN_Pos (20U)
  4190. #define RCC_AHBSMENR_RNGSMEN_Msk (0x1U << RCC_AHBSMENR_RNGSMEN_Pos) /*!< 0x00100000 */
  4191. #define RCC_AHBSMENR_RNGSMEN RCC_AHBSMENR_RNGSMEN_Msk /*!< RNG clock enabled in sleep mode */
  4192. #define RCC_AHBSMENR_CRYPSMEN_Pos (24U)
  4193. #define RCC_AHBSMENR_CRYPSMEN_Msk (0x1U << RCC_AHBSMENR_CRYPSMEN_Pos) /*!< 0x01000000 */
  4194. #define RCC_AHBSMENR_CRYPSMEN RCC_AHBSMENR_CRYPSMEN_Msk /*!< Crypto clock enabled in sleep mode */
  4195. /* Reference defines */
  4196. #define RCC_AHBSMENR_DMA1SMEN RCC_AHBSMENR_DMASMEN /*!< DMA1 clock enabled in sleep mode */
  4197. /***************** Bit definition for RCC_APB2SMENR register ******************/
  4198. #define RCC_APB2SMENR_SYSCFGSMEN_Pos (0U)
  4199. #define RCC_APB2SMENR_SYSCFGSMEN_Msk (0x1U << RCC_APB2SMENR_SYSCFGSMEN_Pos) /*!< 0x00000001 */
  4200. #define RCC_APB2SMENR_SYSCFGSMEN RCC_APB2SMENR_SYSCFGSMEN_Msk /*!< SYSCFG clock enabled in sleep mode */
  4201. #define RCC_APB2SMENR_TIM21SMEN_Pos (2U)
  4202. #define RCC_APB2SMENR_TIM21SMEN_Msk (0x1U << RCC_APB2SMENR_TIM21SMEN_Pos) /*!< 0x00000004 */
  4203. #define RCC_APB2SMENR_TIM21SMEN RCC_APB2SMENR_TIM21SMEN_Msk /*!< TIM21 clock enabled in sleep mode */
  4204. #define RCC_APB2SMENR_TIM22SMEN_Pos (5U)
  4205. #define RCC_APB2SMENR_TIM22SMEN_Msk (0x1U << RCC_APB2SMENR_TIM22SMEN_Pos) /*!< 0x00000020 */
  4206. #define RCC_APB2SMENR_TIM22SMEN RCC_APB2SMENR_TIM22SMEN_Msk /*!< TIM22 clock enabled in sleep mode */
  4207. #define RCC_APB2SMENR_ADCSMEN_Pos (9U)
  4208. #define RCC_APB2SMENR_ADCSMEN_Msk (0x1U << RCC_APB2SMENR_ADCSMEN_Pos) /*!< 0x00000200 */
  4209. #define RCC_APB2SMENR_ADCSMEN RCC_APB2SMENR_ADCSMEN_Msk /*!< ADC1 clock enabled in sleep mode */
  4210. #define RCC_APB2SMENR_SPI1SMEN_Pos (12U)
  4211. #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1U << RCC_APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */
  4212. #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk /*!< SPI1 clock enabled in sleep mode */
  4213. #define RCC_APB2SMENR_USART1SMEN_Pos (14U)
  4214. #define RCC_APB2SMENR_USART1SMEN_Msk (0x1U << RCC_APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */
  4215. #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk /*!< USART1 clock enabled in sleep mode */
  4216. #define RCC_APB2SMENR_DBGSMEN_Pos (22U)
  4217. #define RCC_APB2SMENR_DBGSMEN_Msk (0x1U << RCC_APB2SMENR_DBGSMEN_Pos) /*!< 0x00400000 */
  4218. #define RCC_APB2SMENR_DBGSMEN RCC_APB2SMENR_DBGSMEN_Msk /*!< DBGMCU clock enabled in sleep mode */
  4219. /* Reference defines */
  4220. #define RCC_APB2SMENR_ADC1SMEN RCC_APB2SMENR_ADCSMEN /*!< ADC1 clock enabled in sleep mode */
  4221. #define RCC_APB2SMENR_DBGMCUSMEN RCC_APB2SMENR_DBGSMEN /*!< DBGMCU clock enabled in sleep mode */
  4222. /***************** Bit definition for RCC_APB1SMENR register ******************/
  4223. #define RCC_APB1SMENR_TIM2SMEN_Pos (0U)
  4224. #define RCC_APB1SMENR_TIM2SMEN_Msk (0x1U << RCC_APB1SMENR_TIM2SMEN_Pos) /*!< 0x00000001 */
  4225. #define RCC_APB1SMENR_TIM2SMEN RCC_APB1SMENR_TIM2SMEN_Msk /*!< Timer 2 clock enabled in sleep mode */
  4226. #define RCC_APB1SMENR_TIM3SMEN_Pos (1U)
  4227. #define RCC_APB1SMENR_TIM3SMEN_Msk (0x1U << RCC_APB1SMENR_TIM3SMEN_Pos) /*!< 0x00000002 */
  4228. #define RCC_APB1SMENR_TIM3SMEN RCC_APB1SMENR_TIM3SMEN_Msk /*!< Timer 3 clock enabled in sleep mode */
  4229. #define RCC_APB1SMENR_TIM6SMEN_Pos (4U)
  4230. #define RCC_APB1SMENR_TIM6SMEN_Msk (0x1U << RCC_APB1SMENR_TIM6SMEN_Pos) /*!< 0x00000010 */
  4231. #define RCC_APB1SMENR_TIM6SMEN RCC_APB1SMENR_TIM6SMEN_Msk /*!< Timer 6 clock enabled in sleep mode */
  4232. #define RCC_APB1SMENR_TIM7SMEN_Pos (5U)
  4233. #define RCC_APB1SMENR_TIM7SMEN_Msk (0x1U << RCC_APB1SMENR_TIM7SMEN_Pos) /*!< 0x00000020 */
  4234. #define RCC_APB1SMENR_TIM7SMEN RCC_APB1SMENR_TIM7SMEN_Msk /*!< Timer 7 clock enabled in sleep mode */
  4235. #define RCC_APB1SMENR_WWDGSMEN_Pos (11U)
  4236. #define RCC_APB1SMENR_WWDGSMEN_Msk (0x1U << RCC_APB1SMENR_WWDGSMEN_Pos) /*!< 0x00000800 */
  4237. #define RCC_APB1SMENR_WWDGSMEN RCC_APB1SMENR_WWDGSMEN_Msk /*!< Window Watchdog clock enabled in sleep mode */
  4238. #define RCC_APB1SMENR_SPI2SMEN_Pos (14U)
  4239. #define RCC_APB1SMENR_SPI2SMEN_Msk (0x1U << RCC_APB1SMENR_SPI2SMEN_Pos) /*!< 0x00004000 */
  4240. #define RCC_APB1SMENR_SPI2SMEN RCC_APB1SMENR_SPI2SMEN_Msk /*!< SPI2 clock enabled in sleep mode */
  4241. #define RCC_APB1SMENR_USART2SMEN_Pos (17U)
  4242. #define RCC_APB1SMENR_USART2SMEN_Msk (0x1U << RCC_APB1SMENR_USART2SMEN_Pos) /*!< 0x00020000 */
  4243. #define RCC_APB1SMENR_USART2SMEN RCC_APB1SMENR_USART2SMEN_Msk /*!< USART2 clock enabled in sleep mode */
  4244. #define RCC_APB1SMENR_LPUART1SMEN_Pos (18U)
  4245. #define RCC_APB1SMENR_LPUART1SMEN_Msk (0x1U << RCC_APB1SMENR_LPUART1SMEN_Pos) /*!< 0x00040000 */
  4246. #define RCC_APB1SMENR_LPUART1SMEN RCC_APB1SMENR_LPUART1SMEN_Msk /*!< LPUART1 clock enabled in sleep mode */
  4247. #define RCC_APB1SMENR_USART4SMEN_Pos (19U)
  4248. #define RCC_APB1SMENR_USART4SMEN_Msk (0x1U << RCC_APB1SMENR_USART4SMEN_Pos) /*!< 0x00080000 */
  4249. #define RCC_APB1SMENR_USART4SMEN RCC_APB1SMENR_USART4SMEN_Msk /*!< USART4 clock enabled in sleep mode */
  4250. #define RCC_APB1SMENR_USART5SMEN_Pos (20U)
  4251. #define RCC_APB1SMENR_USART5SMEN_Msk (0x1U << RCC_APB1SMENR_USART5SMEN_Pos) /*!< 0x00100000 */
  4252. #define RCC_APB1SMENR_USART5SMEN RCC_APB1SMENR_USART5SMEN_Msk /*!< USART5 clock enabled in sleep mode */
  4253. #define RCC_APB1SMENR_I2C1SMEN_Pos (21U)
  4254. #define RCC_APB1SMENR_I2C1SMEN_Msk (0x1U << RCC_APB1SMENR_I2C1SMEN_Pos) /*!< 0x00200000 */
  4255. #define RCC_APB1SMENR_I2C1SMEN RCC_APB1SMENR_I2C1SMEN_Msk /*!< I2C1 clock enabled in sleep mode */
  4256. #define RCC_APB1SMENR_I2C2SMEN_Pos (22U)
  4257. #define RCC_APB1SMENR_I2C2SMEN_Msk (0x1U << RCC_APB1SMENR_I2C2SMEN_Pos) /*!< 0x00400000 */
  4258. #define RCC_APB1SMENR_I2C2SMEN RCC_APB1SMENR_I2C2SMEN_Msk /*!< I2C2 clock enabled in sleep mode */
  4259. #define RCC_APB1SMENR_USBSMEN_Pos (23U)
  4260. #define RCC_APB1SMENR_USBSMEN_Msk (0x1U << RCC_APB1SMENR_USBSMEN_Pos) /*!< 0x00800000 */
  4261. #define RCC_APB1SMENR_USBSMEN RCC_APB1SMENR_USBSMEN_Msk /*!< USB clock enabled in sleep mode */
  4262. #define RCC_APB1SMENR_CRSSMEN_Pos (27U)
  4263. #define RCC_APB1SMENR_CRSSMEN_Msk (0x1U << RCC_APB1SMENR_CRSSMEN_Pos) /*!< 0x08000000 */
  4264. #define RCC_APB1SMENR_CRSSMEN RCC_APB1SMENR_CRSSMEN_Msk /*!< CRS clock enabled in sleep mode */
  4265. #define RCC_APB1SMENR_PWRSMEN_Pos (28U)
  4266. #define RCC_APB1SMENR_PWRSMEN_Msk (0x1U << RCC_APB1SMENR_PWRSMEN_Pos) /*!< 0x10000000 */
  4267. #define RCC_APB1SMENR_PWRSMEN RCC_APB1SMENR_PWRSMEN_Msk /*!< PWR clock enabled in sleep mode */
  4268. #define RCC_APB1SMENR_DACSMEN_Pos (29U)
  4269. #define RCC_APB1SMENR_DACSMEN_Msk (0x1U << RCC_APB1SMENR_DACSMEN_Pos) /*!< 0x20000000 */
  4270. #define RCC_APB1SMENR_DACSMEN RCC_APB1SMENR_DACSMEN_Msk /*!< DAC clock enabled in sleep mode */
  4271. #define RCC_APB1SMENR_I2C3SMEN_Pos (30U)
  4272. #define RCC_APB1SMENR_I2C3SMEN_Msk (0x1U << RCC_APB1SMENR_I2C3SMEN_Pos) /*!< 0x40000000 */
  4273. #define RCC_APB1SMENR_I2C3SMEN RCC_APB1SMENR_I2C3SMEN_Msk /*!< I2C3 clock enabled in sleep mode */
  4274. #define RCC_APB1SMENR_LPTIM1SMEN_Pos (31U)
  4275. #define RCC_APB1SMENR_LPTIM1SMEN_Msk (0x1U << RCC_APB1SMENR_LPTIM1SMEN_Pos) /*!< 0x80000000 */
  4276. #define RCC_APB1SMENR_LPTIM1SMEN RCC_APB1SMENR_LPTIM1SMEN_Msk /*!< LPTIM1 clock enabled in sleep mode */
  4277. /******************* Bit definition for RCC_CCIPR register *******************/
  4278. /*!< USART1 Clock source selection */
  4279. #define RCC_CCIPR_USART1SEL_Pos (0U)
  4280. #define RCC_CCIPR_USART1SEL_Msk (0x3U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000003 */
  4281. #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk /*!< USART1SEL[1:0] bits */
  4282. #define RCC_CCIPR_USART1SEL_0 (0x1U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000001 */
  4283. #define RCC_CCIPR_USART1SEL_1 (0x2U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000002 */
  4284. /*!< USART2 Clock source selection */
  4285. #define RCC_CCIPR_USART2SEL_Pos (2U)
  4286. #define RCC_CCIPR_USART2SEL_Msk (0x3U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x0000000C */
  4287. #define RCC_CCIPR_USART2SEL RCC_CCIPR_USART2SEL_Msk /*!< USART2SEL[1:0] bits */
  4288. #define RCC_CCIPR_USART2SEL_0 (0x1U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000004 */
  4289. #define RCC_CCIPR_USART2SEL_1 (0x2U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000008 */
  4290. /*!< LPUART1 Clock source selection */
  4291. #define RCC_CCIPR_LPUART1SEL_Pos (10U)
  4292. #define RCC_CCIPR_LPUART1SEL_Msk (0x3U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000C00 */
  4293. #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk /*!< LPUART1SEL[1:0] bits */
  4294. #define RCC_CCIPR_LPUART1SEL_0 (0x1U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x0000400 */
  4295. #define RCC_CCIPR_LPUART1SEL_1 (0x2U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x0000800 */
  4296. /*!< I2C1 Clock source selection */
  4297. #define RCC_CCIPR_I2C1SEL_Pos (12U)
  4298. #define RCC_CCIPR_I2C1SEL_Msk (0x3U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */
  4299. #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk /*!< I2C1SEL [1:0] bits */
  4300. #define RCC_CCIPR_I2C1SEL_0 (0x1U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */
  4301. #define RCC_CCIPR_I2C1SEL_1 (0x2U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */
  4302. /*!< I2C3 Clock source selection */
  4303. #define RCC_CCIPR_I2C3SEL_Pos (16U)
  4304. #define RCC_CCIPR_I2C3SEL_Msk (0x3U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00030000 */
  4305. #define RCC_CCIPR_I2C3SEL RCC_CCIPR_I2C3SEL_Msk /*!< I2C3SEL [1:0] bits */
  4306. #define RCC_CCIPR_I2C3SEL_0 (0x1U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00010000 */
  4307. #define RCC_CCIPR_I2C3SEL_1 (0x2U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00020000 */
  4308. /*!< LPTIM1 Clock source selection */
  4309. #define RCC_CCIPR_LPTIM1SEL_Pos (18U)
  4310. #define RCC_CCIPR_LPTIM1SEL_Msk (0x3U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x000C0000 */
  4311. #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk /*!< LPTIM1SEL [1:0] bits */
  4312. #define RCC_CCIPR_LPTIM1SEL_0 (0x1U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00040000 */
  4313. #define RCC_CCIPR_LPTIM1SEL_1 (0x2U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00080000 */
  4314. /*!< HSI48 Clock source selection */
  4315. #define RCC_CCIPR_HSI48SEL_Pos (26U)
  4316. #define RCC_CCIPR_HSI48SEL_Msk (0x1U << RCC_CCIPR_HSI48SEL_Pos) /*!< 0x04000000 */
  4317. #define RCC_CCIPR_HSI48SEL RCC_CCIPR_HSI48SEL_Msk /*!< HSI48 RC clock source selection bit for USB and RNG*/
  4318. /* Legacy defines */
  4319. #define RCC_CCIPR_HSI48MSEL RCC_CCIPR_HSI48SEL
  4320. /******************* Bit definition for RCC_CSR register *******************/
  4321. #define RCC_CSR_LSION_Pos (0U)
  4322. #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  4323. #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */
  4324. #define RCC_CSR_LSIRDY_Pos (1U)
  4325. #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  4326. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */
  4327. #define RCC_CSR_LSEON_Pos (8U)
  4328. #define RCC_CSR_LSEON_Msk (0x1U << RCC_CSR_LSEON_Pos) /*!< 0x00000100 */
  4329. #define RCC_CSR_LSEON RCC_CSR_LSEON_Msk /*!< External Low Speed oscillator enable */
  4330. #define RCC_CSR_LSERDY_Pos (9U)
  4331. #define RCC_CSR_LSERDY_Msk (0x1U << RCC_CSR_LSERDY_Pos) /*!< 0x00000200 */
  4332. #define RCC_CSR_LSERDY RCC_CSR_LSERDY_Msk /*!< External Low Speed oscillator Ready */
  4333. #define RCC_CSR_LSEBYP_Pos (10U)
  4334. #define RCC_CSR_LSEBYP_Msk (0x1U << RCC_CSR_LSEBYP_Pos) /*!< 0x00000400 */
  4335. #define RCC_CSR_LSEBYP RCC_CSR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */
  4336. #define RCC_CSR_LSEDRV_Pos (11U)
  4337. #define RCC_CSR_LSEDRV_Msk (0x3U << RCC_CSR_LSEDRV_Pos) /*!< 0x00001800 */
  4338. #define RCC_CSR_LSEDRV RCC_CSR_LSEDRV_Msk /*!< LSEDRV[1:0] bits (LSE Osc. drive capability) */
  4339. #define RCC_CSR_LSEDRV_0 (0x1U << RCC_CSR_LSEDRV_Pos) /*!< 0x00000800 */
  4340. #define RCC_CSR_LSEDRV_1 (0x2U << RCC_CSR_LSEDRV_Pos) /*!< 0x00001000 */
  4341. #define RCC_CSR_LSECSSON_Pos (13U)
  4342. #define RCC_CSR_LSECSSON_Msk (0x1U << RCC_CSR_LSECSSON_Pos) /*!< 0x00002000 */
  4343. #define RCC_CSR_LSECSSON RCC_CSR_LSECSSON_Msk /*!< External Low Speed oscillator CSS Enable */
  4344. #define RCC_CSR_LSECSSD_Pos (14U)
  4345. #define RCC_CSR_LSECSSD_Msk (0x1U << RCC_CSR_LSECSSD_Pos) /*!< 0x00004000 */
  4346. #define RCC_CSR_LSECSSD RCC_CSR_LSECSSD_Msk /*!< External Low Speed oscillator CSS Detected */
  4347. /*!< RTC congiguration */
  4348. #define RCC_CSR_RTCSEL_Pos (16U)
  4349. #define RCC_CSR_RTCSEL_Msk (0x3U << RCC_CSR_RTCSEL_Pos) /*!< 0x00030000 */
  4350. #define RCC_CSR_RTCSEL RCC_CSR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */
  4351. #define RCC_CSR_RTCSEL_0 (0x1U << RCC_CSR_RTCSEL_Pos) /*!< 0x00010000 */
  4352. #define RCC_CSR_RTCSEL_1 (0x2U << RCC_CSR_RTCSEL_Pos) /*!< 0x00020000 */
  4353. #define RCC_CSR_RTCSEL_NOCLOCK (0x00000000U) /*!< No clock */
  4354. #define RCC_CSR_RTCSEL_LSE_Pos (16U)
  4355. #define RCC_CSR_RTCSEL_LSE_Msk (0x1U << RCC_CSR_RTCSEL_LSE_Pos) /*!< 0x00010000 */
  4356. #define RCC_CSR_RTCSEL_LSE RCC_CSR_RTCSEL_LSE_Msk /*!< LSE oscillator clock used as RTC clock */
  4357. #define RCC_CSR_RTCSEL_LSI_Pos (17U)
  4358. #define RCC_CSR_RTCSEL_LSI_Msk (0x1U << RCC_CSR_RTCSEL_LSI_Pos) /*!< 0x00020000 */
  4359. #define RCC_CSR_RTCSEL_LSI RCC_CSR_RTCSEL_LSI_Msk /*!< LSI oscillator clock used as RTC clock */
  4360. #define RCC_CSR_RTCSEL_HSE_Pos (16U)
  4361. #define RCC_CSR_RTCSEL_HSE_Msk (0x3U << RCC_CSR_RTCSEL_HSE_Pos) /*!< 0x00030000 */
  4362. #define RCC_CSR_RTCSEL_HSE RCC_CSR_RTCSEL_HSE_Msk /*!< HSE oscillator clock used as RTC clock */
  4363. #define RCC_CSR_RTCEN_Pos (18U)
  4364. #define RCC_CSR_RTCEN_Msk (0x1U << RCC_CSR_RTCEN_Pos) /*!< 0x00040000 */
  4365. #define RCC_CSR_RTCEN RCC_CSR_RTCEN_Msk /*!< RTC clock enable */
  4366. #define RCC_CSR_RTCRST_Pos (19U)
  4367. #define RCC_CSR_RTCRST_Msk (0x1U << RCC_CSR_RTCRST_Pos) /*!< 0x00080000 */
  4368. #define RCC_CSR_RTCRST RCC_CSR_RTCRST_Msk /*!< RTC software reset */
  4369. #define RCC_CSR_RMVF_Pos (23U)
  4370. #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */
  4371. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */
  4372. #define RCC_CSR_FWRSTF_Pos (24U)
  4373. #define RCC_CSR_FWRSTF_Msk (0x1U << RCC_CSR_FWRSTF_Pos) /*!< 0x01000000 */
  4374. #define RCC_CSR_FWRSTF RCC_CSR_FWRSTF_Msk /*!< Mifare Firewall reset flag */
  4375. #define RCC_CSR_OBLRSTF_Pos (25U)
  4376. #define RCC_CSR_OBLRSTF_Msk (0x1U << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
  4377. #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk /*!< OBL reset flag */
  4378. #define RCC_CSR_PINRSTF_Pos (26U)
  4379. #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  4380. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */
  4381. #define RCC_CSR_PORRSTF_Pos (27U)
  4382. #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */
  4383. #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */
  4384. #define RCC_CSR_SFTRSTF_Pos (28U)
  4385. #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  4386. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */
  4387. #define RCC_CSR_IWDGRSTF_Pos (29U)
  4388. #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  4389. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */
  4390. #define RCC_CSR_WWDGRSTF_Pos (30U)
  4391. #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  4392. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */
  4393. #define RCC_CSR_LPWRRSTF_Pos (31U)
  4394. #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  4395. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */
  4396. /* Reference defines */
  4397. #define RCC_CSR_OBL RCC_CSR_OBLRSTF /*!< OBL reset flag */
  4398. /******************************************************************************/
  4399. /* */
  4400. /* RNG */
  4401. /* */
  4402. /******************************************************************************/
  4403. /******************** Bits definition for RNG_CR register *******************/
  4404. #define RNG_CR_RNGEN_Pos (2U)
  4405. #define RNG_CR_RNGEN_Msk (0x1U << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */
  4406. #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
  4407. #define RNG_CR_IE_Pos (3U)
  4408. #define RNG_CR_IE_Msk (0x1U << RNG_CR_IE_Pos) /*!< 0x00000008 */
  4409. #define RNG_CR_IE RNG_CR_IE_Msk
  4410. /******************** Bits definition for RNG_SR register *******************/
  4411. #define RNG_SR_DRDY_Pos (0U)
  4412. #define RNG_SR_DRDY_Msk (0x1U << RNG_SR_DRDY_Pos) /*!< 0x00000001 */
  4413. #define RNG_SR_DRDY RNG_SR_DRDY_Msk
  4414. #define RNG_SR_CECS_Pos (1U)
  4415. #define RNG_SR_CECS_Msk (0x1U << RNG_SR_CECS_Pos) /*!< 0x00000002 */
  4416. #define RNG_SR_CECS RNG_SR_CECS_Msk
  4417. #define RNG_SR_SECS_Pos (2U)
  4418. #define RNG_SR_SECS_Msk (0x1U << RNG_SR_SECS_Pos) /*!< 0x00000004 */
  4419. #define RNG_SR_SECS RNG_SR_SECS_Msk
  4420. #define RNG_SR_CEIS_Pos (5U)
  4421. #define RNG_SR_CEIS_Msk (0x1U << RNG_SR_CEIS_Pos) /*!< 0x00000020 */
  4422. #define RNG_SR_CEIS RNG_SR_CEIS_Msk
  4423. #define RNG_SR_SEIS_Pos (6U)
  4424. #define RNG_SR_SEIS_Msk (0x1U << RNG_SR_SEIS_Pos) /*!< 0x00000040 */
  4425. #define RNG_SR_SEIS RNG_SR_SEIS_Msk
  4426. /******************************************************************************/
  4427. /* */
  4428. /* Real-Time Clock (RTC) */
  4429. /* */
  4430. /******************************************************************************/
  4431. /*
  4432. * @brief Specific device feature definitions
  4433. */
  4434. #define RTC_TAMPER1_SUPPORT
  4435. #define RTC_TAMPER2_SUPPORT
  4436. #define RTC_TAMPER3_SUPPORT
  4437. #define RTC_WAKEUP_SUPPORT
  4438. #define RTC_BACKUP_SUPPORT
  4439. /******************** Bits definition for RTC_TR register *******************/
  4440. #define RTC_TR_PM_Pos (22U)
  4441. #define RTC_TR_PM_Msk (0x1U << RTC_TR_PM_Pos) /*!< 0x00400000 */
  4442. #define RTC_TR_PM RTC_TR_PM_Msk /*!< */
  4443. #define RTC_TR_HT_Pos (20U)
  4444. #define RTC_TR_HT_Msk (0x3U << RTC_TR_HT_Pos) /*!< 0x00300000 */
  4445. #define RTC_TR_HT RTC_TR_HT_Msk /*!< */
  4446. #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos) /*!< 0x00100000 */
  4447. #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos) /*!< 0x00200000 */
  4448. #define RTC_TR_HU_Pos (16U)
  4449. #define RTC_TR_HU_Msk (0xFU << RTC_TR_HU_Pos) /*!< 0x000F0000 */
  4450. #define RTC_TR_HU RTC_TR_HU_Msk /*!< */
  4451. #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos) /*!< 0x00010000 */
  4452. #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos) /*!< 0x00020000 */
  4453. #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos) /*!< 0x00040000 */
  4454. #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos) /*!< 0x00080000 */
  4455. #define RTC_TR_MNT_Pos (12U)
  4456. #define RTC_TR_MNT_Msk (0x7U << RTC_TR_MNT_Pos) /*!< 0x00007000 */
  4457. #define RTC_TR_MNT RTC_TR_MNT_Msk /*!< */
  4458. #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos) /*!< 0x00001000 */
  4459. #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos) /*!< 0x00002000 */
  4460. #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos) /*!< 0x00004000 */
  4461. #define RTC_TR_MNU_Pos (8U)
  4462. #define RTC_TR_MNU_Msk (0xFU << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
  4463. #define RTC_TR_MNU RTC_TR_MNU_Msk /*!< */
  4464. #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos) /*!< 0x00000100 */
  4465. #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos) /*!< 0x00000200 */
  4466. #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos) /*!< 0x00000400 */
  4467. #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos) /*!< 0x00000800 */
  4468. #define RTC_TR_ST_Pos (4U)
  4469. #define RTC_TR_ST_Msk (0x7U << RTC_TR_ST_Pos) /*!< 0x00000070 */
  4470. #define RTC_TR_ST RTC_TR_ST_Msk /*!< */
  4471. #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos) /*!< 0x00000010 */
  4472. #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos) /*!< 0x00000020 */
  4473. #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos) /*!< 0x00000040 */
  4474. #define RTC_TR_SU_Pos (0U)
  4475. #define RTC_TR_SU_Msk (0xFU << RTC_TR_SU_Pos) /*!< 0x0000000F */
  4476. #define RTC_TR_SU RTC_TR_SU_Msk /*!< */
  4477. #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos) /*!< 0x00000001 */
  4478. #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos) /*!< 0x00000002 */
  4479. #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos) /*!< 0x00000004 */
  4480. #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos) /*!< 0x00000008 */
  4481. /******************** Bits definition for RTC_DR register *******************/
  4482. #define RTC_DR_YT_Pos (20U)
  4483. #define RTC_DR_YT_Msk (0xFU << RTC_DR_YT_Pos) /*!< 0x00F00000 */
  4484. #define RTC_DR_YT RTC_DR_YT_Msk /*!< */
  4485. #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos) /*!< 0x00100000 */
  4486. #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos) /*!< 0x00200000 */
  4487. #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos) /*!< 0x00400000 */
  4488. #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos) /*!< 0x00800000 */
  4489. #define RTC_DR_YU_Pos (16U)
  4490. #define RTC_DR_YU_Msk (0xFU << RTC_DR_YU_Pos) /*!< 0x000F0000 */
  4491. #define RTC_DR_YU RTC_DR_YU_Msk /*!< */
  4492. #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos) /*!< 0x00010000 */
  4493. #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos) /*!< 0x00020000 */
  4494. #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos) /*!< 0x00040000 */
  4495. #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos) /*!< 0x00080000 */
  4496. #define RTC_DR_WDU_Pos (13U)
  4497. #define RTC_DR_WDU_Msk (0x7U << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
  4498. #define RTC_DR_WDU RTC_DR_WDU_Msk /*!< */
  4499. #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos) /*!< 0x00002000 */
  4500. #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos) /*!< 0x00004000 */
  4501. #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos) /*!< 0x00008000 */
  4502. #define RTC_DR_MT_Pos (12U)
  4503. #define RTC_DR_MT_Msk (0x1U << RTC_DR_MT_Pos) /*!< 0x00001000 */
  4504. #define RTC_DR_MT RTC_DR_MT_Msk /*!< */
  4505. #define RTC_DR_MU_Pos (8U)
  4506. #define RTC_DR_MU_Msk (0xFU << RTC_DR_MU_Pos) /*!< 0x00000F00 */
  4507. #define RTC_DR_MU RTC_DR_MU_Msk /*!< */
  4508. #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos) /*!< 0x00000100 */
  4509. #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos) /*!< 0x00000200 */
  4510. #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos) /*!< 0x00000400 */
  4511. #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos) /*!< 0x00000800 */
  4512. #define RTC_DR_DT_Pos (4U)
  4513. #define RTC_DR_DT_Msk (0x3U << RTC_DR_DT_Pos) /*!< 0x00000030 */
  4514. #define RTC_DR_DT RTC_DR_DT_Msk /*!< */
  4515. #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos) /*!< 0x00000010 */
  4516. #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos) /*!< 0x00000020 */
  4517. #define RTC_DR_DU_Pos (0U)
  4518. #define RTC_DR_DU_Msk (0xFU << RTC_DR_DU_Pos) /*!< 0x0000000F */
  4519. #define RTC_DR_DU RTC_DR_DU_Msk /*!< */
  4520. #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos) /*!< 0x00000001 */
  4521. #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos) /*!< 0x00000002 */
  4522. #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos) /*!< 0x00000004 */
  4523. #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos) /*!< 0x00000008 */
  4524. /******************** Bits definition for RTC_CR register *******************/
  4525. #define RTC_CR_COE_Pos (23U)
  4526. #define RTC_CR_COE_Msk (0x1U << RTC_CR_COE_Pos) /*!< 0x00800000 */
  4527. #define RTC_CR_COE RTC_CR_COE_Msk /*!< */
  4528. #define RTC_CR_OSEL_Pos (21U)
  4529. #define RTC_CR_OSEL_Msk (0x3U << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
  4530. #define RTC_CR_OSEL RTC_CR_OSEL_Msk /*!< */
  4531. #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
  4532. #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
  4533. #define RTC_CR_POL_Pos (20U)
  4534. #define RTC_CR_POL_Msk (0x1U << RTC_CR_POL_Pos) /*!< 0x00100000 */
  4535. #define RTC_CR_POL RTC_CR_POL_Msk /*!< */
  4536. #define RTC_CR_COSEL_Pos (19U)
  4537. #define RTC_CR_COSEL_Msk (0x1U << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
  4538. #define RTC_CR_COSEL RTC_CR_COSEL_Msk /*!< */
  4539. #define RTC_CR_BCK_Pos (18U)
  4540. #define RTC_CR_BCK_Msk (0x1U << RTC_CR_BCK_Pos) /*!< 0x00040000 */
  4541. #define RTC_CR_BCK RTC_CR_BCK_Msk /*!< */
  4542. #define RTC_CR_SUB1H_Pos (17U)
  4543. #define RTC_CR_SUB1H_Msk (0x1U << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
  4544. #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk /*!< */
  4545. #define RTC_CR_ADD1H_Pos (16U)
  4546. #define RTC_CR_ADD1H_Msk (0x1U << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
  4547. #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk /*!< */
  4548. #define RTC_CR_TSIE_Pos (15U)
  4549. #define RTC_CR_TSIE_Msk (0x1U << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
  4550. #define RTC_CR_TSIE RTC_CR_TSIE_Msk /*!< */
  4551. #define RTC_CR_WUTIE_Pos (14U)
  4552. #define RTC_CR_WUTIE_Msk (0x1U << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
  4553. #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk /*!< */
  4554. #define RTC_CR_ALRBIE_Pos (13U)
  4555. #define RTC_CR_ALRBIE_Msk (0x1U << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
  4556. #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk /*!< */
  4557. #define RTC_CR_ALRAIE_Pos (12U)
  4558. #define RTC_CR_ALRAIE_Msk (0x1U << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
  4559. #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk /*!< */
  4560. #define RTC_CR_TSE_Pos (11U)
  4561. #define RTC_CR_TSE_Msk (0x1U << RTC_CR_TSE_Pos) /*!< 0x00000800 */
  4562. #define RTC_CR_TSE RTC_CR_TSE_Msk /*!< */
  4563. #define RTC_CR_WUTE_Pos (10U)
  4564. #define RTC_CR_WUTE_Msk (0x1U << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
  4565. #define RTC_CR_WUTE RTC_CR_WUTE_Msk /*!< */
  4566. #define RTC_CR_ALRBE_Pos (9U)
  4567. #define RTC_CR_ALRBE_Msk (0x1U << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
  4568. #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk /*!< */
  4569. #define RTC_CR_ALRAE_Pos (8U)
  4570. #define RTC_CR_ALRAE_Msk (0x1U << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
  4571. #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk /*!< */
  4572. #define RTC_CR_FMT_Pos (6U)
  4573. #define RTC_CR_FMT_Msk (0x1U << RTC_CR_FMT_Pos) /*!< 0x00000040 */
  4574. #define RTC_CR_FMT RTC_CR_FMT_Msk /*!< */
  4575. #define RTC_CR_BYPSHAD_Pos (5U)
  4576. #define RTC_CR_BYPSHAD_Msk (0x1U << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
  4577. #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk /*!< */
  4578. #define RTC_CR_REFCKON_Pos (4U)
  4579. #define RTC_CR_REFCKON_Msk (0x1U << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
  4580. #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk /*!< */
  4581. #define RTC_CR_TSEDGE_Pos (3U)
  4582. #define RTC_CR_TSEDGE_Msk (0x1U << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
  4583. #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk /*!< */
  4584. #define RTC_CR_WUCKSEL_Pos (0U)
  4585. #define RTC_CR_WUCKSEL_Msk (0x7U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
  4586. #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk /*!< */
  4587. #define RTC_CR_WUCKSEL_0 (0x1U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
  4588. #define RTC_CR_WUCKSEL_1 (0x2U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
  4589. #define RTC_CR_WUCKSEL_2 (0x4U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
  4590. /******************** Bits definition for RTC_ISR register ******************/
  4591. #define RTC_ISR_RECALPF_Pos (16U)
  4592. #define RTC_ISR_RECALPF_Msk (0x1U << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */
  4593. #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk /*!< */
  4594. #define RTC_ISR_TAMP3F_Pos (15U)
  4595. #define RTC_ISR_TAMP3F_Msk (0x1U << RTC_ISR_TAMP3F_Pos) /*!< 0x00008000 */
  4596. #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk /*!< */
  4597. #define RTC_ISR_TAMP2F_Pos (14U)
  4598. #define RTC_ISR_TAMP2F_Msk (0x1U << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */
  4599. #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk /*!< */
  4600. #define RTC_ISR_TAMP1F_Pos (13U)
  4601. #define RTC_ISR_TAMP1F_Msk (0x1U << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */
  4602. #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk /*!< */
  4603. #define RTC_ISR_TSOVF_Pos (12U)
  4604. #define RTC_ISR_TSOVF_Msk (0x1U << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */
  4605. #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk /*!< */
  4606. #define RTC_ISR_TSF_Pos (11U)
  4607. #define RTC_ISR_TSF_Msk (0x1U << RTC_ISR_TSF_Pos) /*!< 0x00000800 */
  4608. #define RTC_ISR_TSF RTC_ISR_TSF_Msk /*!< */
  4609. #define RTC_ISR_WUTF_Pos (10U)
  4610. #define RTC_ISR_WUTF_Msk (0x1U << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */
  4611. #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk /*!< */
  4612. #define RTC_ISR_ALRBF_Pos (9U)
  4613. #define RTC_ISR_ALRBF_Msk (0x1U << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */
  4614. #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk /*!< */
  4615. #define RTC_ISR_ALRAF_Pos (8U)
  4616. #define RTC_ISR_ALRAF_Msk (0x1U << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */
  4617. #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk /*!< */
  4618. #define RTC_ISR_INIT_Pos (7U)
  4619. #define RTC_ISR_INIT_Msk (0x1U << RTC_ISR_INIT_Pos) /*!< 0x00000080 */
  4620. #define RTC_ISR_INIT RTC_ISR_INIT_Msk /*!< */
  4621. #define RTC_ISR_INITF_Pos (6U)
  4622. #define RTC_ISR_INITF_Msk (0x1U << RTC_ISR_INITF_Pos) /*!< 0x00000040 */
  4623. #define RTC_ISR_INITF RTC_ISR_INITF_Msk /*!< */
  4624. #define RTC_ISR_RSF_Pos (5U)
  4625. #define RTC_ISR_RSF_Msk (0x1U << RTC_ISR_RSF_Pos) /*!< 0x00000020 */
  4626. #define RTC_ISR_RSF RTC_ISR_RSF_Msk /*!< */
  4627. #define RTC_ISR_INITS_Pos (4U)
  4628. #define RTC_ISR_INITS_Msk (0x1U << RTC_ISR_INITS_Pos) /*!< 0x00000010 */
  4629. #define RTC_ISR_INITS RTC_ISR_INITS_Msk /*!< */
  4630. #define RTC_ISR_SHPF_Pos (3U)
  4631. #define RTC_ISR_SHPF_Msk (0x1U << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */
  4632. #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk /*!< */
  4633. #define RTC_ISR_WUTWF_Pos (2U)
  4634. #define RTC_ISR_WUTWF_Msk (0x1U << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */
  4635. #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk /*!< */
  4636. #define RTC_ISR_ALRBWF_Pos (1U)
  4637. #define RTC_ISR_ALRBWF_Msk (0x1U << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */
  4638. #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk /*!< */
  4639. #define RTC_ISR_ALRAWF_Pos (0U)
  4640. #define RTC_ISR_ALRAWF_Msk (0x1U << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */
  4641. #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk /*!< */
  4642. /******************** Bits definition for RTC_PRER register *****************/
  4643. #define RTC_PRER_PREDIV_A_Pos (16U)
  4644. #define RTC_PRER_PREDIV_A_Msk (0x7FU << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
  4645. #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk /*!< */
  4646. #define RTC_PRER_PREDIV_S_Pos (0U)
  4647. #define RTC_PRER_PREDIV_S_Msk (0x7FFFU << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
  4648. #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk /*!< */
  4649. /******************** Bits definition for RTC_WUTR register *****************/
  4650. #define RTC_WUTR_WUT_Pos (0U)
  4651. #define RTC_WUTR_WUT_Msk (0xFFFFU << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
  4652. #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
  4653. /******************** Bits definition for RTC_ALRMAR register ***************/
  4654. #define RTC_ALRMAR_MSK4_Pos (31U)
  4655. #define RTC_ALRMAR_MSK4_Msk (0x1U << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
  4656. #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk /*!< */
  4657. #define RTC_ALRMAR_WDSEL_Pos (30U)
  4658. #define RTC_ALRMAR_WDSEL_Msk (0x1U << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
  4659. #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk /*!< */
  4660. #define RTC_ALRMAR_DT_Pos (28U)
  4661. #define RTC_ALRMAR_DT_Msk (0x3U << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
  4662. #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk /*!< */
  4663. #define RTC_ALRMAR_DT_0 (0x1U << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
  4664. #define RTC_ALRMAR_DT_1 (0x2U << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
  4665. #define RTC_ALRMAR_DU_Pos (24U)
  4666. #define RTC_ALRMAR_DU_Msk (0xFU << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
  4667. #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk /*!< */
  4668. #define RTC_ALRMAR_DU_0 (0x1U << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
  4669. #define RTC_ALRMAR_DU_1 (0x2U << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
  4670. #define RTC_ALRMAR_DU_2 (0x4U << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
  4671. #define RTC_ALRMAR_DU_3 (0x8U << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
  4672. #define RTC_ALRMAR_MSK3_Pos (23U)
  4673. #define RTC_ALRMAR_MSK3_Msk (0x1U << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
  4674. #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk /*!< */
  4675. #define RTC_ALRMAR_PM_Pos (22U)
  4676. #define RTC_ALRMAR_PM_Msk (0x1U << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
  4677. #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk /*!< */
  4678. #define RTC_ALRMAR_HT_Pos (20U)
  4679. #define RTC_ALRMAR_HT_Msk (0x3U << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
  4680. #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk /*!< */
  4681. #define RTC_ALRMAR_HT_0 (0x1U << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
  4682. #define RTC_ALRMAR_HT_1 (0x2U << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
  4683. #define RTC_ALRMAR_HU_Pos (16U)
  4684. #define RTC_ALRMAR_HU_Msk (0xFU << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
  4685. #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk /*!< */
  4686. #define RTC_ALRMAR_HU_0 (0x1U << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
  4687. #define RTC_ALRMAR_HU_1 (0x2U << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
  4688. #define RTC_ALRMAR_HU_2 (0x4U << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
  4689. #define RTC_ALRMAR_HU_3 (0x8U << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
  4690. #define RTC_ALRMAR_MSK2_Pos (15U)
  4691. #define RTC_ALRMAR_MSK2_Msk (0x1U << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
  4692. #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk /*!< */
  4693. #define RTC_ALRMAR_MNT_Pos (12U)
  4694. #define RTC_ALRMAR_MNT_Msk (0x7U << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
  4695. #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk /*!< */
  4696. #define RTC_ALRMAR_MNT_0 (0x1U << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
  4697. #define RTC_ALRMAR_MNT_1 (0x2U << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
  4698. #define RTC_ALRMAR_MNT_2 (0x4U << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
  4699. #define RTC_ALRMAR_MNU_Pos (8U)
  4700. #define RTC_ALRMAR_MNU_Msk (0xFU << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
  4701. #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk /*!< */
  4702. #define RTC_ALRMAR_MNU_0 (0x1U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
  4703. #define RTC_ALRMAR_MNU_1 (0x2U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
  4704. #define RTC_ALRMAR_MNU_2 (0x4U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
  4705. #define RTC_ALRMAR_MNU_3 (0x8U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
  4706. #define RTC_ALRMAR_MSK1_Pos (7U)
  4707. #define RTC_ALRMAR_MSK1_Msk (0x1U << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
  4708. #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk /*!< */
  4709. #define RTC_ALRMAR_ST_Pos (4U)
  4710. #define RTC_ALRMAR_ST_Msk (0x7U << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
  4711. #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk /*!< */
  4712. #define RTC_ALRMAR_ST_0 (0x1U << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
  4713. #define RTC_ALRMAR_ST_1 (0x2U << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
  4714. #define RTC_ALRMAR_ST_2 (0x4U << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
  4715. #define RTC_ALRMAR_SU_Pos (0U)
  4716. #define RTC_ALRMAR_SU_Msk (0xFU << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
  4717. #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk /*!< */
  4718. #define RTC_ALRMAR_SU_0 (0x1U << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
  4719. #define RTC_ALRMAR_SU_1 (0x2U << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
  4720. #define RTC_ALRMAR_SU_2 (0x4U << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
  4721. #define RTC_ALRMAR_SU_3 (0x8U << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
  4722. /******************** Bits definition for RTC_ALRMBR register ***************/
  4723. #define RTC_ALRMBR_MSK4_Pos (31U)
  4724. #define RTC_ALRMBR_MSK4_Msk (0x1U << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
  4725. #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk /*!< */
  4726. #define RTC_ALRMBR_WDSEL_Pos (30U)
  4727. #define RTC_ALRMBR_WDSEL_Msk (0x1U << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
  4728. #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk /*!< */
  4729. #define RTC_ALRMBR_DT_Pos (28U)
  4730. #define RTC_ALRMBR_DT_Msk (0x3U << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
  4731. #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk /*!< */
  4732. #define RTC_ALRMBR_DT_0 (0x1U << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
  4733. #define RTC_ALRMBR_DT_1 (0x2U << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
  4734. #define RTC_ALRMBR_DU_Pos (24U)
  4735. #define RTC_ALRMBR_DU_Msk (0xFU << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
  4736. #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk /*!< */
  4737. #define RTC_ALRMBR_DU_0 (0x1U << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
  4738. #define RTC_ALRMBR_DU_1 (0x2U << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
  4739. #define RTC_ALRMBR_DU_2 (0x4U << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
  4740. #define RTC_ALRMBR_DU_3 (0x8U << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
  4741. #define RTC_ALRMBR_MSK3_Pos (23U)
  4742. #define RTC_ALRMBR_MSK3_Msk (0x1U << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
  4743. #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk /*!< */
  4744. #define RTC_ALRMBR_PM_Pos (22U)
  4745. #define RTC_ALRMBR_PM_Msk (0x1U << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
  4746. #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk /*!< */
  4747. #define RTC_ALRMBR_HT_Pos (20U)
  4748. #define RTC_ALRMBR_HT_Msk (0x3U << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
  4749. #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk /*!< */
  4750. #define RTC_ALRMBR_HT_0 (0x1U << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
  4751. #define RTC_ALRMBR_HT_1 (0x2U << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
  4752. #define RTC_ALRMBR_HU_Pos (16U)
  4753. #define RTC_ALRMBR_HU_Msk (0xFU << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
  4754. #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk /*!< */
  4755. #define RTC_ALRMBR_HU_0 (0x1U << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
  4756. #define RTC_ALRMBR_HU_1 (0x2U << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
  4757. #define RTC_ALRMBR_HU_2 (0x4U << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
  4758. #define RTC_ALRMBR_HU_3 (0x8U << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
  4759. #define RTC_ALRMBR_MSK2_Pos (15U)
  4760. #define RTC_ALRMBR_MSK2_Msk (0x1U << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
  4761. #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk /*!< */
  4762. #define RTC_ALRMBR_MNT_Pos (12U)
  4763. #define RTC_ALRMBR_MNT_Msk (0x7U << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
  4764. #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk /*!< */
  4765. #define RTC_ALRMBR_MNT_0 (0x1U << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
  4766. #define RTC_ALRMBR_MNT_1 (0x2U << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
  4767. #define RTC_ALRMBR_MNT_2 (0x4U << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
  4768. #define RTC_ALRMBR_MNU_Pos (8U)
  4769. #define RTC_ALRMBR_MNU_Msk (0xFU << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
  4770. #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk /*!< */
  4771. #define RTC_ALRMBR_MNU_0 (0x1U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
  4772. #define RTC_ALRMBR_MNU_1 (0x2U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
  4773. #define RTC_ALRMBR_MNU_2 (0x4U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
  4774. #define RTC_ALRMBR_MNU_3 (0x8U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
  4775. #define RTC_ALRMBR_MSK1_Pos (7U)
  4776. #define RTC_ALRMBR_MSK1_Msk (0x1U << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
  4777. #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk /*!< */
  4778. #define RTC_ALRMBR_ST_Pos (4U)
  4779. #define RTC_ALRMBR_ST_Msk (0x7U << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
  4780. #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk /*!< */
  4781. #define RTC_ALRMBR_ST_0 (0x1U << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
  4782. #define RTC_ALRMBR_ST_1 (0x2U << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
  4783. #define RTC_ALRMBR_ST_2 (0x4U << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
  4784. #define RTC_ALRMBR_SU_Pos (0U)
  4785. #define RTC_ALRMBR_SU_Msk (0xFU << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
  4786. #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk /*!< */
  4787. #define RTC_ALRMBR_SU_0 (0x1U << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
  4788. #define RTC_ALRMBR_SU_1 (0x2U << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
  4789. #define RTC_ALRMBR_SU_2 (0x4U << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
  4790. #define RTC_ALRMBR_SU_3 (0x8U << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
  4791. /******************** Bits definition for RTC_WPR register ******************/
  4792. #define RTC_WPR_KEY_Pos (0U)
  4793. #define RTC_WPR_KEY_Msk (0xFFU << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
  4794. #define RTC_WPR_KEY RTC_WPR_KEY_Msk /*!< */
  4795. /******************** Bits definition for RTC_SSR register ******************/
  4796. #define RTC_SSR_SS_Pos (0U)
  4797. #define RTC_SSR_SS_Msk (0xFFFFU << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
  4798. #define RTC_SSR_SS RTC_SSR_SS_Msk /*!< */
  4799. /******************** Bits definition for RTC_SHIFTR register ***************/
  4800. #define RTC_SHIFTR_SUBFS_Pos (0U)
  4801. #define RTC_SHIFTR_SUBFS_Msk (0x7FFFU << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
  4802. #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk /*!< */
  4803. #define RTC_SHIFTR_ADD1S_Pos (31U)
  4804. #define RTC_SHIFTR_ADD1S_Msk (0x1U << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
  4805. #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk /*!< */
  4806. /******************** Bits definition for RTC_TSTR register *****************/
  4807. #define RTC_TSTR_PM_Pos (22U)
  4808. #define RTC_TSTR_PM_Msk (0x1U << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
  4809. #define RTC_TSTR_PM RTC_TSTR_PM_Msk /*!< */
  4810. #define RTC_TSTR_HT_Pos (20U)
  4811. #define RTC_TSTR_HT_Msk (0x3U << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
  4812. #define RTC_TSTR_HT RTC_TSTR_HT_Msk /*!< */
  4813. #define RTC_TSTR_HT_0 (0x1U << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
  4814. #define RTC_TSTR_HT_1 (0x2U << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
  4815. #define RTC_TSTR_HU_Pos (16U)
  4816. #define RTC_TSTR_HU_Msk (0xFU << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
  4817. #define RTC_TSTR_HU RTC_TSTR_HU_Msk /*!< */
  4818. #define RTC_TSTR_HU_0 (0x1U << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
  4819. #define RTC_TSTR_HU_1 (0x2U << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
  4820. #define RTC_TSTR_HU_2 (0x4U << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
  4821. #define RTC_TSTR_HU_3 (0x8U << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
  4822. #define RTC_TSTR_MNT_Pos (12U)
  4823. #define RTC_TSTR_MNT_Msk (0x7U << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
  4824. #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk /*!< */
  4825. #define RTC_TSTR_MNT_0 (0x1U << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
  4826. #define RTC_TSTR_MNT_1 (0x2U << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
  4827. #define RTC_TSTR_MNT_2 (0x4U << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
  4828. #define RTC_TSTR_MNU_Pos (8U)
  4829. #define RTC_TSTR_MNU_Msk (0xFU << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
  4830. #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk /*!< */
  4831. #define RTC_TSTR_MNU_0 (0x1U << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
  4832. #define RTC_TSTR_MNU_1 (0x2U << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
  4833. #define RTC_TSTR_MNU_2 (0x4U << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
  4834. #define RTC_TSTR_MNU_3 (0x8U << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
  4835. #define RTC_TSTR_ST_Pos (4U)
  4836. #define RTC_TSTR_ST_Msk (0x7U << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
  4837. #define RTC_TSTR_ST RTC_TSTR_ST_Msk /*!< */
  4838. #define RTC_TSTR_ST_0 (0x1U << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
  4839. #define RTC_TSTR_ST_1 (0x2U << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
  4840. #define RTC_TSTR_ST_2 (0x4U << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
  4841. #define RTC_TSTR_SU_Pos (0U)
  4842. #define RTC_TSTR_SU_Msk (0xFU << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
  4843. #define RTC_TSTR_SU RTC_TSTR_SU_Msk /*!< */
  4844. #define RTC_TSTR_SU_0 (0x1U << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
  4845. #define RTC_TSTR_SU_1 (0x2U << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
  4846. #define RTC_TSTR_SU_2 (0x4U << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
  4847. #define RTC_TSTR_SU_3 (0x8U << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
  4848. /******************** Bits definition for RTC_TSDR register *****************/
  4849. #define RTC_TSDR_WDU_Pos (13U)
  4850. #define RTC_TSDR_WDU_Msk (0x7U << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
  4851. #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk /*!< */
  4852. #define RTC_TSDR_WDU_0 (0x1U << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
  4853. #define RTC_TSDR_WDU_1 (0x2U << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
  4854. #define RTC_TSDR_WDU_2 (0x4U << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
  4855. #define RTC_TSDR_MT_Pos (12U)
  4856. #define RTC_TSDR_MT_Msk (0x1U << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
  4857. #define RTC_TSDR_MT RTC_TSDR_MT_Msk /*!< */
  4858. #define RTC_TSDR_MU_Pos (8U)
  4859. #define RTC_TSDR_MU_Msk (0xFU << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
  4860. #define RTC_TSDR_MU RTC_TSDR_MU_Msk /*!< */
  4861. #define RTC_TSDR_MU_0 (0x1U << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
  4862. #define RTC_TSDR_MU_1 (0x2U << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
  4863. #define RTC_TSDR_MU_2 (0x4U << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
  4864. #define RTC_TSDR_MU_3 (0x8U << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
  4865. #define RTC_TSDR_DT_Pos (4U)
  4866. #define RTC_TSDR_DT_Msk (0x3U << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
  4867. #define RTC_TSDR_DT RTC_TSDR_DT_Msk /*!< */
  4868. #define RTC_TSDR_DT_0 (0x1U << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
  4869. #define RTC_TSDR_DT_1 (0x2U << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
  4870. #define RTC_TSDR_DU_Pos (0U)
  4871. #define RTC_TSDR_DU_Msk (0xFU << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
  4872. #define RTC_TSDR_DU RTC_TSDR_DU_Msk /*!< */
  4873. #define RTC_TSDR_DU_0 (0x1U << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
  4874. #define RTC_TSDR_DU_1 (0x2U << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
  4875. #define RTC_TSDR_DU_2 (0x4U << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
  4876. #define RTC_TSDR_DU_3 (0x8U << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
  4877. /******************** Bits definition for RTC_TSSSR register ****************/
  4878. #define RTC_TSSSR_SS_Pos (0U)
  4879. #define RTC_TSSSR_SS_Msk (0xFFFFU << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
  4880. #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
  4881. /******************** Bits definition for RTC_CALR register *****************/
  4882. #define RTC_CALR_CALP_Pos (15U)
  4883. #define RTC_CALR_CALP_Msk (0x1U << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
  4884. #define RTC_CALR_CALP RTC_CALR_CALP_Msk /*!< */
  4885. #define RTC_CALR_CALW8_Pos (14U)
  4886. #define RTC_CALR_CALW8_Msk (0x1U << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
  4887. #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk /*!< */
  4888. #define RTC_CALR_CALW16_Pos (13U)
  4889. #define RTC_CALR_CALW16_Msk (0x1U << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
  4890. #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk /*!< */
  4891. #define RTC_CALR_CALM_Pos (0U)
  4892. #define RTC_CALR_CALM_Msk (0x1FFU << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
  4893. #define RTC_CALR_CALM RTC_CALR_CALM_Msk /*!< */
  4894. #define RTC_CALR_CALM_0 (0x001U << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
  4895. #define RTC_CALR_CALM_1 (0x002U << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
  4896. #define RTC_CALR_CALM_2 (0x004U << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
  4897. #define RTC_CALR_CALM_3 (0x008U << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
  4898. #define RTC_CALR_CALM_4 (0x010U << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
  4899. #define RTC_CALR_CALM_5 (0x020U << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
  4900. #define RTC_CALR_CALM_6 (0x040U << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
  4901. #define RTC_CALR_CALM_7 (0x080U << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
  4902. #define RTC_CALR_CALM_8 (0x100U << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
  4903. /* Legacy defines */
  4904. #define RTC_CAL_CALP RTC_CALR_CALP
  4905. #define RTC_CAL_CALW8 RTC_CALR_CALW8
  4906. #define RTC_CAL_CALW16 RTC_CALR_CALW16
  4907. #define RTC_CAL_CALM RTC_CALR_CALM
  4908. #define RTC_CAL_CALM_0 RTC_CALR_CALM_0
  4909. #define RTC_CAL_CALM_1 RTC_CALR_CALM_1
  4910. #define RTC_CAL_CALM_2 RTC_CALR_CALM_2
  4911. #define RTC_CAL_CALM_3 RTC_CALR_CALM_3
  4912. #define RTC_CAL_CALM_4 RTC_CALR_CALM_4
  4913. #define RTC_CAL_CALM_5 RTC_CALR_CALM_5
  4914. #define RTC_CAL_CALM_6 RTC_CALR_CALM_6
  4915. #define RTC_CAL_CALM_7 RTC_CALR_CALM_7
  4916. #define RTC_CAL_CALM_8 RTC_CALR_CALM_8
  4917. /******************** Bits definition for RTC_TAMPCR register ****************/
  4918. #define RTC_TAMPCR_TAMP3MF_Pos (24U)
  4919. #define RTC_TAMPCR_TAMP3MF_Msk (0x1U << RTC_TAMPCR_TAMP3MF_Pos) /*!< 0x01000000 */
  4920. #define RTC_TAMPCR_TAMP3MF RTC_TAMPCR_TAMP3MF_Msk /*!< */
  4921. #define RTC_TAMPCR_TAMP3NOERASE_Pos (23U)
  4922. #define RTC_TAMPCR_TAMP3NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP3NOERASE_Pos) /*!< 0x00800000 */
  4923. #define RTC_TAMPCR_TAMP3NOERASE RTC_TAMPCR_TAMP3NOERASE_Msk /*!< */
  4924. #define RTC_TAMPCR_TAMP3IE_Pos (22U)
  4925. #define RTC_TAMPCR_TAMP3IE_Msk (0x1U << RTC_TAMPCR_TAMP3IE_Pos) /*!< 0x00400000 */
  4926. #define RTC_TAMPCR_TAMP3IE RTC_TAMPCR_TAMP3IE_Msk /*!< */
  4927. #define RTC_TAMPCR_TAMP2MF_Pos (21U)
  4928. #define RTC_TAMPCR_TAMP2MF_Msk (0x1U << RTC_TAMPCR_TAMP2MF_Pos) /*!< 0x00200000 */
  4929. #define RTC_TAMPCR_TAMP2MF RTC_TAMPCR_TAMP2MF_Msk /*!< */
  4930. #define RTC_TAMPCR_TAMP2NOERASE_Pos (20U)
  4931. #define RTC_TAMPCR_TAMP2NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP2NOERASE_Pos) /*!< 0x00100000 */
  4932. #define RTC_TAMPCR_TAMP2NOERASE RTC_TAMPCR_TAMP2NOERASE_Msk /*!< */
  4933. #define RTC_TAMPCR_TAMP2IE_Pos (19U)
  4934. #define RTC_TAMPCR_TAMP2IE_Msk (0x1U << RTC_TAMPCR_TAMP2IE_Pos) /*!< 0x00080000 */
  4935. #define RTC_TAMPCR_TAMP2IE RTC_TAMPCR_TAMP2IE_Msk /*!< */
  4936. #define RTC_TAMPCR_TAMP1MF_Pos (18U)
  4937. #define RTC_TAMPCR_TAMP1MF_Msk (0x1U << RTC_TAMPCR_TAMP1MF_Pos) /*!< 0x00040000 */
  4938. #define RTC_TAMPCR_TAMP1MF RTC_TAMPCR_TAMP1MF_Msk /*!< */
  4939. #define RTC_TAMPCR_TAMP1NOERASE_Pos (17U)
  4940. #define RTC_TAMPCR_TAMP1NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP1NOERASE_Pos) /*!< 0x00020000 */
  4941. #define RTC_TAMPCR_TAMP1NOERASE RTC_TAMPCR_TAMP1NOERASE_Msk /*!< */
  4942. #define RTC_TAMPCR_TAMP1IE_Pos (16U)
  4943. #define RTC_TAMPCR_TAMP1IE_Msk (0x1U << RTC_TAMPCR_TAMP1IE_Pos) /*!< 0x00010000 */
  4944. #define RTC_TAMPCR_TAMP1IE RTC_TAMPCR_TAMP1IE_Msk /*!< */
  4945. #define RTC_TAMPCR_TAMPPUDIS_Pos (15U)
  4946. #define RTC_TAMPCR_TAMPPUDIS_Msk (0x1U << RTC_TAMPCR_TAMPPUDIS_Pos) /*!< 0x00008000 */
  4947. #define RTC_TAMPCR_TAMPPUDIS RTC_TAMPCR_TAMPPUDIS_Msk /*!< */
  4948. #define RTC_TAMPCR_TAMPPRCH_Pos (13U)
  4949. #define RTC_TAMPCR_TAMPPRCH_Msk (0x3U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00006000 */
  4950. #define RTC_TAMPCR_TAMPPRCH RTC_TAMPCR_TAMPPRCH_Msk /*!< */
  4951. #define RTC_TAMPCR_TAMPPRCH_0 (0x1U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00002000 */
  4952. #define RTC_TAMPCR_TAMPPRCH_1 (0x2U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00004000 */
  4953. #define RTC_TAMPCR_TAMPFLT_Pos (11U)
  4954. #define RTC_TAMPCR_TAMPFLT_Msk (0x3U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001800 */
  4955. #define RTC_TAMPCR_TAMPFLT RTC_TAMPCR_TAMPFLT_Msk /*!< */
  4956. #define RTC_TAMPCR_TAMPFLT_0 (0x1U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00000800 */
  4957. #define RTC_TAMPCR_TAMPFLT_1 (0x2U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001000 */
  4958. #define RTC_TAMPCR_TAMPFREQ_Pos (8U)
  4959. #define RTC_TAMPCR_TAMPFREQ_Msk (0x7U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000700 */
  4960. #define RTC_TAMPCR_TAMPFREQ RTC_TAMPCR_TAMPFREQ_Msk /*!< */
  4961. #define RTC_TAMPCR_TAMPFREQ_0 (0x1U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000100 */
  4962. #define RTC_TAMPCR_TAMPFREQ_1 (0x2U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000200 */
  4963. #define RTC_TAMPCR_TAMPFREQ_2 (0x4U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000400 */
  4964. #define RTC_TAMPCR_TAMPTS_Pos (7U)
  4965. #define RTC_TAMPCR_TAMPTS_Msk (0x1U << RTC_TAMPCR_TAMPTS_Pos) /*!< 0x00000080 */
  4966. #define RTC_TAMPCR_TAMPTS RTC_TAMPCR_TAMPTS_Msk /*!< */
  4967. #define RTC_TAMPCR_TAMP3TRG_Pos (6U)
  4968. #define RTC_TAMPCR_TAMP3TRG_Msk (0x1U << RTC_TAMPCR_TAMP3TRG_Pos) /*!< 0x00000040 */
  4969. #define RTC_TAMPCR_TAMP3TRG RTC_TAMPCR_TAMP3TRG_Msk /*!< */
  4970. #define RTC_TAMPCR_TAMP3E_Pos (5U)
  4971. #define RTC_TAMPCR_TAMP3E_Msk (0x1U << RTC_TAMPCR_TAMP3E_Pos) /*!< 0x00000020 */
  4972. #define RTC_TAMPCR_TAMP3E RTC_TAMPCR_TAMP3E_Msk /*!< */
  4973. #define RTC_TAMPCR_TAMP2TRG_Pos (4U)
  4974. #define RTC_TAMPCR_TAMP2TRG_Msk (0x1U << RTC_TAMPCR_TAMP2TRG_Pos) /*!< 0x00000010 */
  4975. #define RTC_TAMPCR_TAMP2TRG RTC_TAMPCR_TAMP2TRG_Msk /*!< */
  4976. #define RTC_TAMPCR_TAMP2E_Pos (3U)
  4977. #define RTC_TAMPCR_TAMP2E_Msk (0x1U << RTC_TAMPCR_TAMP2E_Pos) /*!< 0x00000008 */
  4978. #define RTC_TAMPCR_TAMP2E RTC_TAMPCR_TAMP2E_Msk /*!< */
  4979. #define RTC_TAMPCR_TAMPIE_Pos (2U)
  4980. #define RTC_TAMPCR_TAMPIE_Msk (0x1U << RTC_TAMPCR_TAMPIE_Pos) /*!< 0x00000004 */
  4981. #define RTC_TAMPCR_TAMPIE RTC_TAMPCR_TAMPIE_Msk /*!< */
  4982. #define RTC_TAMPCR_TAMP1TRG_Pos (1U)
  4983. #define RTC_TAMPCR_TAMP1TRG_Msk (0x1U << RTC_TAMPCR_TAMP1TRG_Pos) /*!< 0x00000002 */
  4984. #define RTC_TAMPCR_TAMP1TRG RTC_TAMPCR_TAMP1TRG_Msk /*!< */
  4985. #define RTC_TAMPCR_TAMP1E_Pos (0U)
  4986. #define RTC_TAMPCR_TAMP1E_Msk (0x1U << RTC_TAMPCR_TAMP1E_Pos) /*!< 0x00000001 */
  4987. #define RTC_TAMPCR_TAMP1E RTC_TAMPCR_TAMP1E_Msk /*!< */
  4988. /******************** Bits definition for RTC_ALRMASSR register *************/
  4989. #define RTC_ALRMASSR_MASKSS_Pos (24U)
  4990. #define RTC_ALRMASSR_MASKSS_Msk (0xFU << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
  4991. #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
  4992. #define RTC_ALRMASSR_MASKSS_0 (0x1U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
  4993. #define RTC_ALRMASSR_MASKSS_1 (0x2U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
  4994. #define RTC_ALRMASSR_MASKSS_2 (0x4U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
  4995. #define RTC_ALRMASSR_MASKSS_3 (0x8U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
  4996. #define RTC_ALRMASSR_SS_Pos (0U)
  4997. #define RTC_ALRMASSR_SS_Msk (0x7FFFU << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
  4998. #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
  4999. /******************** Bits definition for RTC_ALRMBSSR register *************/
  5000. #define RTC_ALRMBSSR_MASKSS_Pos (24U)
  5001. #define RTC_ALRMBSSR_MASKSS_Msk (0xFU << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
  5002. #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
  5003. #define RTC_ALRMBSSR_MASKSS_0 (0x1U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
  5004. #define RTC_ALRMBSSR_MASKSS_1 (0x2U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
  5005. #define RTC_ALRMBSSR_MASKSS_2 (0x4U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
  5006. #define RTC_ALRMBSSR_MASKSS_3 (0x8U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
  5007. #define RTC_ALRMBSSR_SS_Pos (0U)
  5008. #define RTC_ALRMBSSR_SS_Msk (0x7FFFU << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
  5009. #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
  5010. /******************** Bits definition for RTC_OR register ****************/
  5011. #define RTC_OR_OUT_RMP_Pos (1U)
  5012. #define RTC_OR_OUT_RMP_Msk (0x1U << RTC_OR_OUT_RMP_Pos) /*!< 0x00000002 */
  5013. #define RTC_OR_OUT_RMP RTC_OR_OUT_RMP_Msk /*!< */
  5014. #define RTC_OR_ALARMOUTTYPE_Pos (0U)
  5015. #define RTC_OR_ALARMOUTTYPE_Msk (0x1U << RTC_OR_ALARMOUTTYPE_Pos) /*!< 0x00000001 */
  5016. #define RTC_OR_ALARMOUTTYPE RTC_OR_ALARMOUTTYPE_Msk /*!< */
  5017. /* Legacy defines */
  5018. #define RTC_OR_RTC_OUT_RMP RTC_OR_OUT_RMP
  5019. /******************** Bits definition for RTC_BKP0R register ****************/
  5020. #define RTC_BKP0R_Pos (0U)
  5021. #define RTC_BKP0R_Msk (0xFFFFFFFFU << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */
  5022. #define RTC_BKP0R RTC_BKP0R_Msk /*!< */
  5023. /******************** Bits definition for RTC_BKP1R register ****************/
  5024. #define RTC_BKP1R_Pos (0U)
  5025. #define RTC_BKP1R_Msk (0xFFFFFFFFU << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */
  5026. #define RTC_BKP1R RTC_BKP1R_Msk /*!< */
  5027. /******************** Bits definition for RTC_BKP2R register ****************/
  5028. #define RTC_BKP2R_Pos (0U)
  5029. #define RTC_BKP2R_Msk (0xFFFFFFFFU << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */
  5030. #define RTC_BKP2R RTC_BKP2R_Msk /*!< */
  5031. /******************** Bits definition for RTC_BKP3R register ****************/
  5032. #define RTC_BKP3R_Pos (0U)
  5033. #define RTC_BKP3R_Msk (0xFFFFFFFFU << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */
  5034. #define RTC_BKP3R RTC_BKP3R_Msk /*!< */
  5035. /******************** Bits definition for RTC_BKP4R register ****************/
  5036. #define RTC_BKP4R_Pos (0U)
  5037. #define RTC_BKP4R_Msk (0xFFFFFFFFU << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */
  5038. #define RTC_BKP4R RTC_BKP4R_Msk /*!< */
  5039. /******************** Number of backup registers ******************************/
  5040. #define RTC_BKP_NUMBER (0x00000005U) /*!< */
  5041. /******************************************************************************/
  5042. /* */
  5043. /* Serial Peripheral Interface (SPI) */
  5044. /* */
  5045. /******************************************************************************/
  5046. /*
  5047. * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
  5048. */
  5049. #define SPI_I2S_SUPPORT /*!< I2S support */
  5050. /******************* Bit definition for SPI_CR1 register ********************/
  5051. #define SPI_CR1_CPHA_Pos (0U)
  5052. #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  5053. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */
  5054. #define SPI_CR1_CPOL_Pos (1U)
  5055. #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  5056. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */
  5057. #define SPI_CR1_MSTR_Pos (2U)
  5058. #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  5059. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */
  5060. #define SPI_CR1_BR_Pos (3U)
  5061. #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  5062. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */
  5063. #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  5064. #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  5065. #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  5066. #define SPI_CR1_SPE_Pos (6U)
  5067. #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  5068. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */
  5069. #define SPI_CR1_LSBFIRST_Pos (7U)
  5070. #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  5071. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */
  5072. #define SPI_CR1_SSI_Pos (8U)
  5073. #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  5074. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */
  5075. #define SPI_CR1_SSM_Pos (9U)
  5076. #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  5077. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */
  5078. #define SPI_CR1_RXONLY_Pos (10U)
  5079. #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  5080. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */
  5081. #define SPI_CR1_DFF_Pos (11U)
  5082. #define SPI_CR1_DFF_Msk (0x1U << SPI_CR1_DFF_Pos) /*!< 0x00000800 */
  5083. #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */
  5084. #define SPI_CR1_CRCNEXT_Pos (12U)
  5085. #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  5086. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */
  5087. #define SPI_CR1_CRCEN_Pos (13U)
  5088. #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  5089. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */
  5090. #define SPI_CR1_BIDIOE_Pos (14U)
  5091. #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  5092. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */
  5093. #define SPI_CR1_BIDIMODE_Pos (15U)
  5094. #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  5095. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */
  5096. /******************* Bit definition for SPI_CR2 register ********************/
  5097. #define SPI_CR2_RXDMAEN_Pos (0U)
  5098. #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  5099. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
  5100. #define SPI_CR2_TXDMAEN_Pos (1U)
  5101. #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  5102. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
  5103. #define SPI_CR2_SSOE_Pos (2U)
  5104. #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  5105. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
  5106. #define SPI_CR2_FRF_Pos (4U)
  5107. #define SPI_CR2_FRF_Msk (0x1U << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
  5108. #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */
  5109. #define SPI_CR2_ERRIE_Pos (5U)
  5110. #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  5111. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  5112. #define SPI_CR2_RXNEIE_Pos (6U)
  5113. #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  5114. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
  5115. #define SPI_CR2_TXEIE_Pos (7U)
  5116. #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  5117. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
  5118. /******************** Bit definition for SPI_SR register ********************/
  5119. #define SPI_SR_RXNE_Pos (0U)
  5120. #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  5121. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
  5122. #define SPI_SR_TXE_Pos (1U)
  5123. #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  5124. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
  5125. #define SPI_SR_CHSIDE_Pos (2U)
  5126. #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
  5127. #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
  5128. #define SPI_SR_UDR_Pos (3U)
  5129. #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */
  5130. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
  5131. #define SPI_SR_CRCERR_Pos (4U)
  5132. #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  5133. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
  5134. #define SPI_SR_MODF_Pos (5U)
  5135. #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  5136. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
  5137. #define SPI_SR_OVR_Pos (6U)
  5138. #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  5139. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
  5140. #define SPI_SR_BSY_Pos (7U)
  5141. #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  5142. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
  5143. #define SPI_SR_FRE_Pos (8U)
  5144. #define SPI_SR_FRE_Msk (0x1U << SPI_SR_FRE_Pos) /*!< 0x00000100 */
  5145. #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */
  5146. /******************** Bit definition for SPI_DR register ********************/
  5147. #define SPI_DR_DR_Pos (0U)
  5148. #define SPI_DR_DR_Msk (0xFFFFU << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
  5149. #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */
  5150. /******************* Bit definition for SPI_CRCPR register ******************/
  5151. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  5152. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
  5153. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */
  5154. /****************** Bit definition for SPI_RXCRCR register ******************/
  5155. #define SPI_RXCRCR_RXCRC_Pos (0U)
  5156. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
  5157. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */
  5158. /****************** Bit definition for SPI_TXCRCR register ******************/
  5159. #define SPI_TXCRCR_TXCRC_Pos (0U)
  5160. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
  5161. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */
  5162. /****************** Bit definition for SPI_I2SCFGR register *****************/
  5163. #define SPI_I2SCFGR_CHLEN_Pos (0U)
  5164. #define SPI_I2SCFGR_CHLEN_Msk (0x1U << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */
  5165. #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */
  5166. #define SPI_I2SCFGR_DATLEN_Pos (1U)
  5167. #define SPI_I2SCFGR_DATLEN_Msk (0x3U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */
  5168. #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */
  5169. #define SPI_I2SCFGR_DATLEN_0 (0x1U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */
  5170. #define SPI_I2SCFGR_DATLEN_1 (0x2U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */
  5171. #define SPI_I2SCFGR_CKPOL_Pos (3U)
  5172. #define SPI_I2SCFGR_CKPOL_Msk (0x1U << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */
  5173. #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */
  5174. #define SPI_I2SCFGR_I2SSTD_Pos (4U)
  5175. #define SPI_I2SCFGR_I2SSTD_Msk (0x3U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */
  5176. #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */
  5177. #define SPI_I2SCFGR_I2SSTD_0 (0x1U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */
  5178. #define SPI_I2SCFGR_I2SSTD_1 (0x2U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */
  5179. #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
  5180. #define SPI_I2SCFGR_PCMSYNC_Msk (0x1U << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */
  5181. #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */
  5182. #define SPI_I2SCFGR_I2SCFG_Pos (8U)
  5183. #define SPI_I2SCFGR_I2SCFG_Msk (0x3U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */
  5184. #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  5185. #define SPI_I2SCFGR_I2SCFG_0 (0x1U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */
  5186. #define SPI_I2SCFGR_I2SCFG_1 (0x2U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */
  5187. #define SPI_I2SCFGR_I2SE_Pos (10U)
  5188. #define SPI_I2SCFGR_I2SE_Msk (0x1U << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */
  5189. #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */
  5190. #define SPI_I2SCFGR_I2SMOD_Pos (11U)
  5191. #define SPI_I2SCFGR_I2SMOD_Msk (0x1U << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */
  5192. #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */
  5193. #define SPI_I2SCFGR_ASTRTEN_Pos (12U)
  5194. #define SPI_I2SCFGR_ASTRTEN_Msk (0x1U << SPI_I2SCFGR_ASTRTEN_Pos) /*!< 0x00001000 */
  5195. #define SPI_I2SCFGR_ASTRTEN SPI_I2SCFGR_ASTRTEN_Msk /*!<Asynchronous start enable */
  5196. /****************** Bit definition for SPI_I2SPR register *******************/
  5197. #define SPI_I2SPR_I2SDIV_Pos (0U)
  5198. #define SPI_I2SPR_I2SDIV_Msk (0xFFU << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */
  5199. #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */
  5200. #define SPI_I2SPR_ODD_Pos (8U)
  5201. #define SPI_I2SPR_ODD_Msk (0x1U << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */
  5202. #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */
  5203. #define SPI_I2SPR_MCKOE_Pos (9U)
  5204. #define SPI_I2SPR_MCKOE_Msk (0x1U << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */
  5205. #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */
  5206. /******************************************************************************/
  5207. /* */
  5208. /* System Configuration (SYSCFG) */
  5209. /* */
  5210. /******************************************************************************/
  5211. /***************** Bit definition for SYSCFG_CFGR1 register ****************/
  5212. #define SYSCFG_CFGR1_MEM_MODE_Pos (0U)
  5213. #define SYSCFG_CFGR1_MEM_MODE_Msk (0x3U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */
  5214. #define SYSCFG_CFGR1_MEM_MODE SYSCFG_CFGR1_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
  5215. #define SYSCFG_CFGR1_MEM_MODE_0 (0x1U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000001 */
  5216. #define SYSCFG_CFGR1_MEM_MODE_1 (0x2U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000002 */
  5217. #define SYSCFG_CFGR1_UFB_Pos (3U)
  5218. #define SYSCFG_CFGR1_UFB_Msk (0x1U << SYSCFG_CFGR1_UFB_Pos) /*!< 0x00000008 */
  5219. #define SYSCFG_CFGR1_UFB SYSCFG_CFGR1_UFB_Msk /*!< User bank swapping */
  5220. #define SYSCFG_CFGR1_BOOT_MODE_Pos (8U)
  5221. #define SYSCFG_CFGR1_BOOT_MODE_Msk (0x3U << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000300 */
  5222. #define SYSCFG_CFGR1_BOOT_MODE SYSCFG_CFGR1_BOOT_MODE_Msk /*!< SYSCFG_Boot mode Config */
  5223. #define SYSCFG_CFGR1_BOOT_MODE_0 (0x1U << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000100 */
  5224. #define SYSCFG_CFGR1_BOOT_MODE_1 (0x2U << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000200 */
  5225. /***************** Bit definition for SYSCFG_CFGR2 register ****************/
  5226. #define SYSCFG_CFGR2_FWDISEN_Pos (0U)
  5227. #define SYSCFG_CFGR2_FWDISEN_Msk (0x1U << SYSCFG_CFGR2_FWDISEN_Pos) /*!< 0x00000001 */
  5228. #define SYSCFG_CFGR2_FWDISEN SYSCFG_CFGR2_FWDISEN_Msk /*!< Firewall disable bit */
  5229. #define SYSCFG_CFGR2_I2C_PB6_FMP_Pos (8U)
  5230. #define SYSCFG_CFGR2_I2C_PB6_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB6_FMP_Pos) /*!< 0x00000100 */
  5231. #define SYSCFG_CFGR2_I2C_PB6_FMP SYSCFG_CFGR2_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */
  5232. #define SYSCFG_CFGR2_I2C_PB7_FMP_Pos (9U)
  5233. #define SYSCFG_CFGR2_I2C_PB7_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB7_FMP_Pos) /*!< 0x00000200 */
  5234. #define SYSCFG_CFGR2_I2C_PB7_FMP SYSCFG_CFGR2_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */
  5235. #define SYSCFG_CFGR2_I2C_PB8_FMP_Pos (10U)
  5236. #define SYSCFG_CFGR2_I2C_PB8_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB8_FMP_Pos) /*!< 0x00000400 */
  5237. #define SYSCFG_CFGR2_I2C_PB8_FMP SYSCFG_CFGR2_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */
  5238. #define SYSCFG_CFGR2_I2C_PB9_FMP_Pos (11U)
  5239. #define SYSCFG_CFGR2_I2C_PB9_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB9_FMP_Pos) /*!< 0x00000800 */
  5240. #define SYSCFG_CFGR2_I2C_PB9_FMP SYSCFG_CFGR2_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */
  5241. #define SYSCFG_CFGR2_I2C1_FMP_Pos (12U)
  5242. #define SYSCFG_CFGR2_I2C1_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C1_FMP_Pos) /*!< 0x00001000 */
  5243. #define SYSCFG_CFGR2_I2C1_FMP SYSCFG_CFGR2_I2C1_FMP_Msk /*!< I2C1 Fast mode plus */
  5244. #define SYSCFG_CFGR2_I2C2_FMP_Pos (13U)
  5245. #define SYSCFG_CFGR2_I2C2_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C2_FMP_Pos) /*!< 0x00002000 */
  5246. #define SYSCFG_CFGR2_I2C2_FMP SYSCFG_CFGR2_I2C2_FMP_Msk /*!< I2C2 Fast mode plus */
  5247. #define SYSCFG_CFGR2_I2C3_FMP_Pos (14U)
  5248. #define SYSCFG_CFGR2_I2C3_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C3_FMP_Pos) /*!< 0x00004000 */
  5249. #define SYSCFG_CFGR2_I2C3_FMP SYSCFG_CFGR2_I2C3_FMP_Msk /*!< I2C3 Fast mode plus */
  5250. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  5251. #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
  5252. #define SYSCFG_EXTICR1_EXTI0_Msk (0xFU << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
  5253. #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */
  5254. #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
  5255. #define SYSCFG_EXTICR1_EXTI1_Msk (0xFU << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
  5256. #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */
  5257. #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
  5258. #define SYSCFG_EXTICR1_EXTI2_Msk (0xFU << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
  5259. #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */
  5260. #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
  5261. #define SYSCFG_EXTICR1_EXTI3_Msk (0xFU << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
  5262. #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */
  5263. /**
  5264. * @brief EXTI0 configuration
  5265. */
  5266. #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!< PA[0] pin */
  5267. #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!< PB[0] pin */
  5268. #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!< PC[0] pin */
  5269. #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!< PD[0] pin */
  5270. #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U) /*!< PE[0] pin */
  5271. #define SYSCFG_EXTICR1_EXTI0_PH (0x00000005U) /*!< PH[0] pin */
  5272. /**
  5273. * @brief EXTI1 configuration
  5274. */
  5275. #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!< PA[1] pin */
  5276. #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!< PB[1] pin */
  5277. #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!< PC[1] pin */
  5278. #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!< PD[1] pin */
  5279. #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U) /*!< PE[1] pin */
  5280. #define SYSCFG_EXTICR1_EXTI1_PH (0x00000050U) /*!< PH[1] pin */
  5281. /**
  5282. * @brief EXTI2 configuration
  5283. */
  5284. #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!< PA[2] pin */
  5285. #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!< PB[2] pin */
  5286. #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!< PC[2] pin */
  5287. #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!< PD[2] pin */
  5288. #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U) /*!< PE[2] pin */
  5289. /**
  5290. * @brief EXTI3 configuration
  5291. */
  5292. #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!< PA[3] pin */
  5293. #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!< PB[3] pin */
  5294. #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!< PC[3] pin */
  5295. #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!< PD[3] pin */
  5296. #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U) /*!< PE[3] pin */
  5297. /***************** Bit definition for SYSCFG_EXTICR2 register *****************/
  5298. #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
  5299. #define SYSCFG_EXTICR2_EXTI4_Msk (0xFU << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
  5300. #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */
  5301. #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
  5302. #define SYSCFG_EXTICR2_EXTI5_Msk (0xFU << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
  5303. #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */
  5304. #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
  5305. #define SYSCFG_EXTICR2_EXTI6_Msk (0xFU << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
  5306. #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */
  5307. #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
  5308. #define SYSCFG_EXTICR2_EXTI7_Msk (0xFU << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
  5309. #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */
  5310. /**
  5311. * @brief EXTI4 configuration
  5312. */
  5313. #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!< PA[4] pin */
  5314. #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!< PB[4] pin */
  5315. #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!< PC[4] pin */
  5316. #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!< PD[4] pin */
  5317. #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U) /*!< PE[4] pin */
  5318. /**
  5319. * @brief EXTI5 configuration
  5320. */
  5321. #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!< PA[5] pin */
  5322. #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!< PB[5] pin */
  5323. #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!< PC[5] pin */
  5324. #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!< PD[5] pin */
  5325. #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U) /*!< PE[5] pin */
  5326. /**
  5327. * @brief EXTI6 configuration
  5328. */
  5329. #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!< PA[6] pin */
  5330. #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!< PB[6] pin */
  5331. #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!< PC[6] pin */
  5332. #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!< PD[6] pin */
  5333. #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U) /*!< PE[6] pin */
  5334. /**
  5335. * @brief EXTI7 configuration
  5336. */
  5337. #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!< PA[7] pin */
  5338. #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!< PB[7] pin */
  5339. #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!< PC[7] pin */
  5340. #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!< PD[7] pin */
  5341. #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U) /*!< PE[7] pin */
  5342. /***************** Bit definition for SYSCFG_EXTICR3 register *****************/
  5343. #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
  5344. #define SYSCFG_EXTICR3_EXTI8_Msk (0xFU << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
  5345. #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */
  5346. #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
  5347. #define SYSCFG_EXTICR3_EXTI9_Msk (0xFU << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
  5348. #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */
  5349. #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
  5350. #define SYSCFG_EXTICR3_EXTI10_Msk (0xFU << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
  5351. #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */
  5352. #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
  5353. #define SYSCFG_EXTICR3_EXTI11_Msk (0xFU << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
  5354. #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */
  5355. /**
  5356. * @brief EXTI8 configuration
  5357. */
  5358. #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!< PA[8] pin */
  5359. #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!< PB[8] pin */
  5360. #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!< PC[8] pin */
  5361. #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!< PD[8] pin */
  5362. #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U) /*!< PE[8] pin */
  5363. /**
  5364. * @brief EXTI9 configuration
  5365. */
  5366. #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!< PA[9] pin */
  5367. #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!< PB[9] pin */
  5368. #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!< PC[9] pin */
  5369. #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!< PD[9] pin */
  5370. #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U) /*!< PE[9] pin */
  5371. #define SYSCFG_EXTICR3_EXTI9_PH (0x00000050U) /*!< PH[9] pin */
  5372. /**
  5373. * @brief EXTI10 configuration
  5374. */
  5375. #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!< PA[10] pin */
  5376. #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!< PB[10] pin */
  5377. #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!< PC[10] pin */
  5378. #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!< PD[10] pin */
  5379. #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U) /*!< PE[10] pin */
  5380. #define SYSCFG_EXTICR3_EXTI10_PH (0x00000500U) /*!< PH[10] pin */
  5381. /**
  5382. * @brief EXTI11 configuration
  5383. */
  5384. #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!< PA[11] pin */
  5385. #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!< PB[11] pin */
  5386. #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!< PC[11] pin */
  5387. #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!< PD[11] pin */
  5388. #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U) /*!< PE[11] pin */
  5389. /***************** Bit definition for SYSCFG_EXTICR4 register *****************/
  5390. #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
  5391. #define SYSCFG_EXTICR4_EXTI12_Msk (0xFU << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
  5392. #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */
  5393. #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
  5394. #define SYSCFG_EXTICR4_EXTI13_Msk (0xFU << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
  5395. #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */
  5396. #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
  5397. #define SYSCFG_EXTICR4_EXTI14_Msk (0xFU << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
  5398. #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */
  5399. #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
  5400. #define SYSCFG_EXTICR4_EXTI15_Msk (0xFU << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
  5401. #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */
  5402. /**
  5403. * @brief EXTI12 configuration
  5404. */
  5405. #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!< PA[12] pin */
  5406. #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!< PB[12] pin */
  5407. #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!< PC[12] pin */
  5408. #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!< PD[12] pin */
  5409. #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U) /*!< PE[12] pin */
  5410. /**
  5411. * @brief EXTI13 configuration
  5412. */
  5413. #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!< PA[13] pin */
  5414. #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!< PB[13] pin */
  5415. #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!< PC[13] pin */
  5416. #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!< PD[13] pin */
  5417. #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U) /*!< PE[13] pin */
  5418. /**
  5419. * @brief EXTI14 configuration
  5420. */
  5421. #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!< PA[14] pin */
  5422. #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!< PB[14] pin */
  5423. #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!< PC[14] pin */
  5424. #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!< PD[14] pin */
  5425. #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U) /*!< PE[14] pin */
  5426. /**
  5427. * @brief EXTI15 configuration
  5428. */
  5429. #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!< PA[15] pin */
  5430. #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!< PB[15] pin */
  5431. #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!< PC[15] pin */
  5432. #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!< PD[15] pin */
  5433. #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U) /*!< PE[15] pin */
  5434. /***************** Bit definition for SYSCFG_CFGR3 register ****************/
  5435. #define SYSCFG_CFGR3_VREF_OUT_Pos (4U)
  5436. #define SYSCFG_CFGR3_VREF_OUT_Msk (0x3U << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000030 */
  5437. #define SYSCFG_CFGR3_VREF_OUT SYSCFG_CFGR3_VREF_OUT_Msk /*!< Verf_ADC connection bit */
  5438. #define SYSCFG_CFGR3_VREF_OUT_0 (0x1U << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000010 */
  5439. #define SYSCFG_CFGR3_VREF_OUT_1 (0x2U << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000020 */
  5440. #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Pos (8U)
  5441. #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Msk (0x1U << SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Pos) /*!< 0x00000100 */
  5442. #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Msk /*!< VREFINT reference for ADC enable bit */
  5443. #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Pos (9U)
  5444. #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Msk (0x1U << SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Pos) /*!< 0x00000200 */
  5445. #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Msk /*!< Sensor reference for ADC enable bit */
  5446. #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Pos (12U)
  5447. #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Msk (0x1U << SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Pos) /*!< 0x00001000 */
  5448. #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Msk /*!< VREFINT reference for comparator 2 enable bit */
  5449. #define SYSCFG_CFGR3_ENREF_HSI48_Pos (13U)
  5450. #define SYSCFG_CFGR3_ENREF_HSI48_Msk (0x1U << SYSCFG_CFGR3_ENREF_HSI48_Pos) /*!< 0x00002000 */
  5451. #define SYSCFG_CFGR3_ENREF_HSI48 SYSCFG_CFGR3_ENREF_HSI48_Msk /*!< VREFINT reference or 48 MHz RC oscillator enable bit */
  5452. #define SYSCFG_CFGR3_VREFINT_RDYF_Pos (30U)
  5453. #define SYSCFG_CFGR3_VREFINT_RDYF_Msk (0x1U << SYSCFG_CFGR3_VREFINT_RDYF_Pos) /*!< 0x40000000 */
  5454. #define SYSCFG_CFGR3_VREFINT_RDYF SYSCFG_CFGR3_VREFINT_RDYF_Msk /*!< VREFINT ready flag */
  5455. #define SYSCFG_CFGR3_REF_LOCK_Pos (31U)
  5456. #define SYSCFG_CFGR3_REF_LOCK_Msk (0x1U << SYSCFG_CFGR3_REF_LOCK_Pos) /*!< 0x80000000 */
  5457. #define SYSCFG_CFGR3_REF_LOCK SYSCFG_CFGR3_REF_LOCK_Msk /*!< CFGR3 lock bit */
  5458. /* Legacy defines */
  5459. #define SYSCFG_CFGR3_ENBUF_BGAP_ADC SYSCFG_CFGR3_ENBUF_VREFINT_ADC
  5460. #define SYSCFG_CFGR3_ENBUFLP_BGAP_COMP SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP
  5461. #define SYSCFG_CFGR3_ENREF_RC48MHz SYSCFG_CFGR3_ENREF_HSI48
  5462. #define SYSCFG_CFGR3_REF_RC48MHz_RDYF SYSCFG_CFGR3_VREFINT_RDYF
  5463. #define SYSCFG_CFGR3_REF_HSI48_RDYF SYSCFG_CFGR3_VREFINT_RDYF
  5464. #define SYSCFG_VREFINT_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF
  5465. #define SYSCFG_CFGR3_SENSOR_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF
  5466. #define SYSCFG_CFGR3_VREFINT_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF
  5467. #define SYSCFG_CFGR3_VREFINT_COMP_RDYF SYSCFG_CFGR3_VREFINT_RDYF
  5468. /******************************************************************************/
  5469. /* */
  5470. /* Timers (TIM) */
  5471. /* */
  5472. /******************************************************************************/
  5473. /*
  5474. * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
  5475. */
  5476. #if defined (STM32L071xx) || defined (STM32L072xx) || defined (STM32L073xx) \
  5477. || defined (STM32L081xx) || defined (STM32L082xx) || defined (STM32L083xx)
  5478. #define TIM_TIM2_REMAP_HSI_SUPPORT /*!<Support remap HSI on TIM2 */
  5479. #define TIM_TIM2_REMAP_HSI48_SUPPORT /*!<Support remap HSI48 on TIM2 */
  5480. #else
  5481. #define TIM_TIM2_REMAP_HSI48_SUPPORT /*!<Support remap HSI48 on TIM2 */
  5482. #endif
  5483. /******************* Bit definition for TIM_CR1 register ********************/
  5484. #define TIM_CR1_CEN_Pos (0U)
  5485. #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  5486. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  5487. #define TIM_CR1_UDIS_Pos (1U)
  5488. #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  5489. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  5490. #define TIM_CR1_URS_Pos (2U)
  5491. #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  5492. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  5493. #define TIM_CR1_OPM_Pos (3U)
  5494. #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  5495. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  5496. #define TIM_CR1_DIR_Pos (4U)
  5497. #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  5498. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  5499. #define TIM_CR1_CMS_Pos (5U)
  5500. #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  5501. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  5502. #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  5503. #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  5504. #define TIM_CR1_ARPE_Pos (7U)
  5505. #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  5506. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  5507. #define TIM_CR1_CKD_Pos (8U)
  5508. #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  5509. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  5510. #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  5511. #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  5512. /******************* Bit definition for TIM_CR2 register ********************/
  5513. #define TIM_CR2_CCDS_Pos (3U)
  5514. #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  5515. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  5516. #define TIM_CR2_MMS_Pos (4U)
  5517. #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  5518. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  5519. #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  5520. #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  5521. #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  5522. #define TIM_CR2_TI1S_Pos (7U)
  5523. #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  5524. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  5525. /******************* Bit definition for TIM_SMCR register *******************/
  5526. #define TIM_SMCR_SMS_Pos (0U)
  5527. #define TIM_SMCR_SMS_Msk (0x7U << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */
  5528. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  5529. #define TIM_SMCR_SMS_0 (0x1U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  5530. #define TIM_SMCR_SMS_1 (0x2U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  5531. #define TIM_SMCR_SMS_2 (0x4U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  5532. #define TIM_SMCR_OCCS_Pos (3U)
  5533. #define TIM_SMCR_OCCS_Msk (0x1U << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
  5534. #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
  5535. #define TIM_SMCR_TS_Pos (4U)
  5536. #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
  5537. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  5538. #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  5539. #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  5540. #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  5541. #define TIM_SMCR_MSM_Pos (7U)
  5542. #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  5543. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  5544. #define TIM_SMCR_ETF_Pos (8U)
  5545. #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  5546. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  5547. #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  5548. #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  5549. #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  5550. #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  5551. #define TIM_SMCR_ETPS_Pos (12U)
  5552. #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  5553. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  5554. #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  5555. #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  5556. #define TIM_SMCR_ECE_Pos (14U)
  5557. #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  5558. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  5559. #define TIM_SMCR_ETP_Pos (15U)
  5560. #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  5561. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  5562. /******************* Bit definition for TIM_DIER register *******************/
  5563. #define TIM_DIER_UIE_Pos (0U)
  5564. #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  5565. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  5566. #define TIM_DIER_CC1IE_Pos (1U)
  5567. #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  5568. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  5569. #define TIM_DIER_CC2IE_Pos (2U)
  5570. #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  5571. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  5572. #define TIM_DIER_CC3IE_Pos (3U)
  5573. #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  5574. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  5575. #define TIM_DIER_CC4IE_Pos (4U)
  5576. #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  5577. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  5578. #define TIM_DIER_TIE_Pos (6U)
  5579. #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  5580. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  5581. #define TIM_DIER_UDE_Pos (8U)
  5582. #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  5583. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  5584. #define TIM_DIER_CC1DE_Pos (9U)
  5585. #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  5586. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  5587. #define TIM_DIER_CC2DE_Pos (10U)
  5588. #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  5589. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  5590. #define TIM_DIER_CC3DE_Pos (11U)
  5591. #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  5592. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  5593. #define TIM_DIER_CC4DE_Pos (12U)
  5594. #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  5595. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  5596. #define TIM_DIER_TDE_Pos (14U)
  5597. #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  5598. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  5599. /******************** Bit definition for TIM_SR register ********************/
  5600. #define TIM_SR_UIF_Pos (0U)
  5601. #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  5602. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  5603. #define TIM_SR_CC1IF_Pos (1U)
  5604. #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  5605. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  5606. #define TIM_SR_CC2IF_Pos (2U)
  5607. #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  5608. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  5609. #define TIM_SR_CC3IF_Pos (3U)
  5610. #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  5611. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  5612. #define TIM_SR_CC4IF_Pos (4U)
  5613. #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  5614. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  5615. #define TIM_SR_TIF_Pos (6U)
  5616. #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  5617. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  5618. #define TIM_SR_CC1OF_Pos (9U)
  5619. #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  5620. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  5621. #define TIM_SR_CC2OF_Pos (10U)
  5622. #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  5623. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  5624. #define TIM_SR_CC3OF_Pos (11U)
  5625. #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  5626. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  5627. #define TIM_SR_CC4OF_Pos (12U)
  5628. #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  5629. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  5630. /******************* Bit definition for TIM_EGR register ********************/
  5631. #define TIM_EGR_UG_Pos (0U)
  5632. #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  5633. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  5634. #define TIM_EGR_CC1G_Pos (1U)
  5635. #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  5636. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  5637. #define TIM_EGR_CC2G_Pos (2U)
  5638. #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  5639. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  5640. #define TIM_EGR_CC3G_Pos (3U)
  5641. #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  5642. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  5643. #define TIM_EGR_CC4G_Pos (4U)
  5644. #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  5645. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  5646. #define TIM_EGR_TG_Pos (6U)
  5647. #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  5648. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  5649. /****************** Bit definition for TIM_CCMR1 register *******************/
  5650. #define TIM_CCMR1_CC1S_Pos (0U)
  5651. #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  5652. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  5653. #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  5654. #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  5655. #define TIM_CCMR1_OC1FE_Pos (2U)
  5656. #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  5657. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  5658. #define TIM_CCMR1_OC1PE_Pos (3U)
  5659. #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  5660. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  5661. #define TIM_CCMR1_OC1M_Pos (4U)
  5662. #define TIM_CCMR1_OC1M_Msk (0x7U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */
  5663. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  5664. #define TIM_CCMR1_OC1M_0 (0x1U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  5665. #define TIM_CCMR1_OC1M_1 (0x2U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  5666. #define TIM_CCMR1_OC1M_2 (0x4U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  5667. #define TIM_CCMR1_OC1CE_Pos (7U)
  5668. #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  5669. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
  5670. #define TIM_CCMR1_CC2S_Pos (8U)
  5671. #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  5672. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  5673. #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  5674. #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  5675. #define TIM_CCMR1_OC2FE_Pos (10U)
  5676. #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  5677. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  5678. #define TIM_CCMR1_OC2PE_Pos (11U)
  5679. #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  5680. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  5681. #define TIM_CCMR1_OC2M_Pos (12U)
  5682. #define TIM_CCMR1_OC2M_Msk (0x7U << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */
  5683. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  5684. #define TIM_CCMR1_OC2M_0 (0x1U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  5685. #define TIM_CCMR1_OC2M_1 (0x2U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  5686. #define TIM_CCMR1_OC2M_2 (0x4U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  5687. #define TIM_CCMR1_OC2CE_Pos (15U)
  5688. #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  5689. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  5690. /*----------------------------------------------------------------------------*/
  5691. #define TIM_CCMR1_IC1PSC_Pos (2U)
  5692. #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  5693. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  5694. #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  5695. #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  5696. #define TIM_CCMR1_IC1F_Pos (4U)
  5697. #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  5698. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  5699. #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  5700. #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  5701. #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  5702. #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  5703. #define TIM_CCMR1_IC2PSC_Pos (10U)
  5704. #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  5705. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  5706. #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  5707. #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  5708. #define TIM_CCMR1_IC2F_Pos (12U)
  5709. #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  5710. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  5711. #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  5712. #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  5713. #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  5714. #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  5715. /****************** Bit definition for TIM_CCMR2 register *******************/
  5716. #define TIM_CCMR2_CC3S_Pos (0U)
  5717. #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  5718. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  5719. #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  5720. #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  5721. #define TIM_CCMR2_OC3FE_Pos (2U)
  5722. #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  5723. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  5724. #define TIM_CCMR2_OC3PE_Pos (3U)
  5725. #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  5726. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  5727. #define TIM_CCMR2_OC3M_Pos (4U)
  5728. #define TIM_CCMR2_OC3M_Msk (0x7U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */
  5729. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  5730. #define TIM_CCMR2_OC3M_0 (0x1U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  5731. #define TIM_CCMR2_OC3M_1 (0x2U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  5732. #define TIM_CCMR2_OC3M_2 (0x4U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  5733. #define TIM_CCMR2_OC3CE_Pos (7U)
  5734. #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  5735. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  5736. #define TIM_CCMR2_CC4S_Pos (8U)
  5737. #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  5738. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  5739. #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  5740. #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  5741. #define TIM_CCMR2_OC4FE_Pos (10U)
  5742. #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  5743. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  5744. #define TIM_CCMR2_OC4PE_Pos (11U)
  5745. #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  5746. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  5747. #define TIM_CCMR2_OC4M_Pos (12U)
  5748. #define TIM_CCMR2_OC4M_Msk (0x7U << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */
  5749. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  5750. #define TIM_CCMR2_OC4M_0 (0x1U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  5751. #define TIM_CCMR2_OC4M_1 (0x2U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  5752. #define TIM_CCMR2_OC4M_2 (0x4U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  5753. #define TIM_CCMR2_OC4CE_Pos (15U)
  5754. #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  5755. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  5756. /*----------------------------------------------------------------------------*/
  5757. #define TIM_CCMR2_IC3PSC_Pos (2U)
  5758. #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  5759. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  5760. #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  5761. #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  5762. #define TIM_CCMR2_IC3F_Pos (4U)
  5763. #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  5764. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  5765. #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  5766. #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  5767. #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  5768. #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  5769. #define TIM_CCMR2_IC4PSC_Pos (10U)
  5770. #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  5771. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  5772. #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  5773. #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  5774. #define TIM_CCMR2_IC4F_Pos (12U)
  5775. #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  5776. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  5777. #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  5778. #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  5779. #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  5780. #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  5781. /******************* Bit definition for TIM_CCER register *******************/
  5782. #define TIM_CCER_CC1E_Pos (0U)
  5783. #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  5784. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  5785. #define TIM_CCER_CC1P_Pos (1U)
  5786. #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  5787. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  5788. #define TIM_CCER_CC1NP_Pos (3U)
  5789. #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  5790. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  5791. #define TIM_CCER_CC2E_Pos (4U)
  5792. #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  5793. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  5794. #define TIM_CCER_CC2P_Pos (5U)
  5795. #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  5796. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  5797. #define TIM_CCER_CC2NP_Pos (7U)
  5798. #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  5799. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  5800. #define TIM_CCER_CC3E_Pos (8U)
  5801. #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  5802. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  5803. #define TIM_CCER_CC3P_Pos (9U)
  5804. #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  5805. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  5806. #define TIM_CCER_CC3NP_Pos (11U)
  5807. #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  5808. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  5809. #define TIM_CCER_CC4E_Pos (12U)
  5810. #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  5811. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  5812. #define TIM_CCER_CC4P_Pos (13U)
  5813. #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  5814. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  5815. #define TIM_CCER_CC4NP_Pos (15U)
  5816. #define TIM_CCER_CC4NP_Msk (0x1U << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  5817. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  5818. /******************* Bit definition for TIM_CNT register ********************/
  5819. #define TIM_CNT_CNT_Pos (0U)
  5820. #define TIM_CNT_CNT_Msk (0xFFFFU << TIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
  5821. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  5822. /******************* Bit definition for TIM_PSC register ********************/
  5823. #define TIM_PSC_PSC_Pos (0U)
  5824. #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  5825. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  5826. /******************* Bit definition for TIM_ARR register ********************/
  5827. #define TIM_ARR_ARR_Pos (0U)
  5828. #define TIM_ARR_ARR_Msk (0xFFFFU << TIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
  5829. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
  5830. /******************* Bit definition for TIM_CCR1 register *******************/
  5831. #define TIM_CCR1_CCR1_Pos (0U)
  5832. #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  5833. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  5834. /******************* Bit definition for TIM_CCR2 register *******************/
  5835. #define TIM_CCR2_CCR2_Pos (0U)
  5836. #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  5837. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  5838. /******************* Bit definition for TIM_CCR3 register *******************/
  5839. #define TIM_CCR3_CCR3_Pos (0U)
  5840. #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  5841. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  5842. /******************* Bit definition for TIM_CCR4 register *******************/
  5843. #define TIM_CCR4_CCR4_Pos (0U)
  5844. #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  5845. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  5846. /******************* Bit definition for TIM_DCR register ********************/
  5847. #define TIM_DCR_DBA_Pos (0U)
  5848. #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  5849. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  5850. #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
  5851. #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
  5852. #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
  5853. #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
  5854. #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
  5855. #define TIM_DCR_DBL_Pos (8U)
  5856. #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  5857. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  5858. #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
  5859. #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
  5860. #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
  5861. #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
  5862. #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
  5863. /******************* Bit definition for TIM_DMAR register *******************/
  5864. #define TIM_DMAR_DMAB_Pos (0U)
  5865. #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
  5866. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  5867. /******************* Bit definition for TIM_OR register *********************/
  5868. #define TIM2_OR_ETR_RMP_Pos (0U)
  5869. #define TIM2_OR_ETR_RMP_Msk (0x7U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000007 */
  5870. #define TIM2_OR_ETR_RMP TIM2_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM2 ETR remap) */
  5871. #define TIM2_OR_ETR_RMP_0 (0x1U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000001 */
  5872. #define TIM2_OR_ETR_RMP_1 (0x2U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000002 */
  5873. #define TIM2_OR_ETR_RMP_2 (0x4U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000004 */
  5874. #define TIM2_OR_TI4_RMP_Pos (3U)
  5875. #define TIM2_OR_TI4_RMP_Msk (0x3U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000018 */
  5876. #define TIM2_OR_TI4_RMP TIM2_OR_TI4_RMP_Msk /*!<TI4_RMP[1:0] bits (TIM2 Input 4 remap) */
  5877. #define TIM2_OR_TI4_RMP_0 (0x1U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000008 */
  5878. #define TIM2_OR_TI4_RMP_1 (0x2U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000010 */
  5879. #define TIM21_OR_ETR_RMP_Pos (0U)
  5880. #define TIM21_OR_ETR_RMP_Msk (0x3U << TIM21_OR_ETR_RMP_Pos) /*!< 0x00000003 */
  5881. #define TIM21_OR_ETR_RMP TIM21_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM21 ETR remap) */
  5882. #define TIM21_OR_ETR_RMP_0 (0x1U << TIM21_OR_ETR_RMP_Pos) /*!< 0x00000001 */
  5883. #define TIM21_OR_ETR_RMP_1 (0x2U << TIM21_OR_ETR_RMP_Pos) /*!< 0x00000002 */
  5884. #define TIM21_OR_TI1_RMP_Pos (2U)
  5885. #define TIM21_OR_TI1_RMP_Msk (0x7U << TIM21_OR_TI1_RMP_Pos) /*!< 0x0000001C */
  5886. #define TIM21_OR_TI1_RMP TIM21_OR_TI1_RMP_Msk /*!<TI1_RMP[2:0] bits (TIM21 Input 1 remap) */
  5887. #define TIM21_OR_TI1_RMP_0 (0x1U << TIM21_OR_TI1_RMP_Pos) /*!< 0x00000004 */
  5888. #define TIM21_OR_TI1_RMP_1 (0x2U << TIM21_OR_TI1_RMP_Pos) /*!< 0x00000008 */
  5889. #define TIM21_OR_TI1_RMP_2 (0x4U << TIM21_OR_TI1_RMP_Pos) /*!< 0x00000010 */
  5890. #define TIM21_OR_TI2_RMP_Pos (5U)
  5891. #define TIM21_OR_TI2_RMP_Msk (0x1U << TIM21_OR_TI2_RMP_Pos) /*!< 0x00000020 */
  5892. #define TIM21_OR_TI2_RMP TIM21_OR_TI2_RMP_Msk /*!<TI2_RMP bit (TIM21 Input 2 remap) */
  5893. #define TIM22_OR_ETR_RMP_Pos (0U)
  5894. #define TIM22_OR_ETR_RMP_Msk (0x3U << TIM22_OR_ETR_RMP_Pos) /*!< 0x00000003 */
  5895. #define TIM22_OR_ETR_RMP TIM22_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM22 ETR remap) */
  5896. #define TIM22_OR_ETR_RMP_0 (0x1U << TIM22_OR_ETR_RMP_Pos) /*!< 0x00000001 */
  5897. #define TIM22_OR_ETR_RMP_1 (0x2U << TIM22_OR_ETR_RMP_Pos) /*!< 0x00000002 */
  5898. #define TIM22_OR_TI1_RMP_Pos (2U)
  5899. #define TIM22_OR_TI1_RMP_Msk (0x3U << TIM22_OR_TI1_RMP_Pos) /*!< 0x0000000C */
  5900. #define TIM22_OR_TI1_RMP TIM22_OR_TI1_RMP_Msk /*!<TI1_RMP[2:0] bits (TIM22 Input 1 remap) */
  5901. #define TIM22_OR_TI1_RMP_0 (0x1U << TIM22_OR_TI1_RMP_Pos) /*!< 0x00000004 */
  5902. #define TIM22_OR_TI1_RMP_1 (0x2U << TIM22_OR_TI1_RMP_Pos) /*!< 0x00000008 */
  5903. #define TIM3_OR_ETR_RMP_Pos (0U)
  5904. #define TIM3_OR_ETR_RMP_Msk (0x3U << TIM3_OR_ETR_RMP_Pos) /*!< 0x00000003 */
  5905. #define TIM3_OR_ETR_RMP TIM3_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM3 ETR remap) */
  5906. #define TIM3_OR_ETR_RMP_0 (0x1U << TIM3_OR_ETR_RMP_Pos) /*!< 0x00000001 */
  5907. #define TIM3_OR_ETR_RMP_1 (0x2U << TIM3_OR_ETR_RMP_Pos) /*!< 0x00000002 */
  5908. #define TIM3_OR_TI1_RMP_Pos (2U)
  5909. #define TIM3_OR_TI1_RMP_Msk (0x1U << TIM3_OR_TI1_RMP_Pos) /*!< 0x00000004 */
  5910. #define TIM3_OR_TI1_RMP TIM3_OR_TI1_RMP_Msk /*!<TI1_RMP[2] bit */
  5911. #define TIM3_OR_TI2_RMP_Pos (3U)
  5912. #define TIM3_OR_TI2_RMP_Msk (0x1U << TIM3_OR_TI2_RMP_Pos) /*!< 0x00000008 */
  5913. #define TIM3_OR_TI2_RMP TIM3_OR_TI2_RMP_Msk /*!<TI2_RMP[3] bit */
  5914. #define TIM3_OR_TI4_RMP_Pos (4U)
  5915. #define TIM3_OR_TI4_RMP_Msk (0x1U << TIM3_OR_TI4_RMP_Pos) /*!< 0x00000010 */
  5916. #define TIM3_OR_TI4_RMP TIM3_OR_TI4_RMP_Msk /*!<TI4_RMP[4] bit */
  5917. /******************************************************************************/
  5918. /* */
  5919. /* Touch Sensing Controller (TSC) */
  5920. /* */
  5921. /******************************************************************************/
  5922. /******************* Bit definition for TSC_CR register *********************/
  5923. #define TSC_CR_TSCE_Pos (0U)
  5924. #define TSC_CR_TSCE_Msk (0x1U << TSC_CR_TSCE_Pos) /*!< 0x00000001 */
  5925. #define TSC_CR_TSCE TSC_CR_TSCE_Msk /*!<Touch sensing controller enable */
  5926. #define TSC_CR_START_Pos (1U)
  5927. #define TSC_CR_START_Msk (0x1U << TSC_CR_START_Pos) /*!< 0x00000002 */
  5928. #define TSC_CR_START TSC_CR_START_Msk /*!<Start acquisition */
  5929. #define TSC_CR_AM_Pos (2U)
  5930. #define TSC_CR_AM_Msk (0x1U << TSC_CR_AM_Pos) /*!< 0x00000004 */
  5931. #define TSC_CR_AM TSC_CR_AM_Msk /*!<Acquisition mode */
  5932. #define TSC_CR_SYNCPOL_Pos (3U)
  5933. #define TSC_CR_SYNCPOL_Msk (0x1U << TSC_CR_SYNCPOL_Pos) /*!< 0x00000008 */
  5934. #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk /*!<Synchronization pin polarity */
  5935. #define TSC_CR_IODEF_Pos (4U)
  5936. #define TSC_CR_IODEF_Msk (0x1U << TSC_CR_IODEF_Pos) /*!< 0x00000010 */
  5937. #define TSC_CR_IODEF TSC_CR_IODEF_Msk /*!<IO default mode */
  5938. #define TSC_CR_MCV_Pos (5U)
  5939. #define TSC_CR_MCV_Msk (0x7U << TSC_CR_MCV_Pos) /*!< 0x000000E0 */
  5940. #define TSC_CR_MCV TSC_CR_MCV_Msk /*!<MCV[2:0] bits (Max Count Value) */
  5941. #define TSC_CR_MCV_0 (0x1U << TSC_CR_MCV_Pos) /*!< 0x00000020 */
  5942. #define TSC_CR_MCV_1 (0x2U << TSC_CR_MCV_Pos) /*!< 0x00000040 */
  5943. #define TSC_CR_MCV_2 (0x4U << TSC_CR_MCV_Pos) /*!< 0x00000080 */
  5944. #define TSC_CR_PGPSC_Pos (12U)
  5945. #define TSC_CR_PGPSC_Msk (0x7U << TSC_CR_PGPSC_Pos) /*!< 0x00007000 */
  5946. #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */
  5947. #define TSC_CR_PGPSC_0 (0x1U << TSC_CR_PGPSC_Pos) /*!< 0x00001000 */
  5948. #define TSC_CR_PGPSC_1 (0x2U << TSC_CR_PGPSC_Pos) /*!< 0x00002000 */
  5949. #define TSC_CR_PGPSC_2 (0x4U << TSC_CR_PGPSC_Pos) /*!< 0x00004000 */
  5950. #define TSC_CR_SSPSC_Pos (15U)
  5951. #define TSC_CR_SSPSC_Msk (0x1U << TSC_CR_SSPSC_Pos) /*!< 0x00008000 */
  5952. #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk /*!<Spread Spectrum Prescaler */
  5953. #define TSC_CR_SSE_Pos (16U)
  5954. #define TSC_CR_SSE_Msk (0x1U << TSC_CR_SSE_Pos) /*!< 0x00010000 */
  5955. #define TSC_CR_SSE TSC_CR_SSE_Msk /*!<Spread Spectrum Enable */
  5956. #define TSC_CR_SSD_Pos (17U)
  5957. #define TSC_CR_SSD_Msk (0x7FU << TSC_CR_SSD_Pos) /*!< 0x00FE0000 */
  5958. #define TSC_CR_SSD TSC_CR_SSD_Msk /*!<SSD[6:0] bits (Spread Spectrum Deviation) */
  5959. #define TSC_CR_SSD_0 (0x01U << TSC_CR_SSD_Pos) /*!< 0x00020000 */
  5960. #define TSC_CR_SSD_1 (0x02U << TSC_CR_SSD_Pos) /*!< 0x00040000 */
  5961. #define TSC_CR_SSD_2 (0x04U << TSC_CR_SSD_Pos) /*!< 0x00080000 */
  5962. #define TSC_CR_SSD_3 (0x08U << TSC_CR_SSD_Pos) /*!< 0x00100000 */
  5963. #define TSC_CR_SSD_4 (0x10U << TSC_CR_SSD_Pos) /*!< 0x00200000 */
  5964. #define TSC_CR_SSD_5 (0x20U << TSC_CR_SSD_Pos) /*!< 0x00400000 */
  5965. #define TSC_CR_SSD_6 (0x40U << TSC_CR_SSD_Pos) /*!< 0x00800000 */
  5966. #define TSC_CR_CTPL_Pos (24U)
  5967. #define TSC_CR_CTPL_Msk (0xFU << TSC_CR_CTPL_Pos) /*!< 0x0F000000 */
  5968. #define TSC_CR_CTPL TSC_CR_CTPL_Msk /*!<CTPL[3:0] bits (Charge Transfer pulse low) */
  5969. #define TSC_CR_CTPL_0 (0x1U << TSC_CR_CTPL_Pos) /*!< 0x01000000 */
  5970. #define TSC_CR_CTPL_1 (0x2U << TSC_CR_CTPL_Pos) /*!< 0x02000000 */
  5971. #define TSC_CR_CTPL_2 (0x4U << TSC_CR_CTPL_Pos) /*!< 0x04000000 */
  5972. #define TSC_CR_CTPL_3 (0x8U << TSC_CR_CTPL_Pos) /*!< 0x08000000 */
  5973. #define TSC_CR_CTPH_Pos (28U)
  5974. #define TSC_CR_CTPH_Msk (0xFU << TSC_CR_CTPH_Pos) /*!< 0xF0000000 */
  5975. #define TSC_CR_CTPH TSC_CR_CTPH_Msk /*!<CTPH[3:0] bits (Charge Transfer pulse high) */
  5976. #define TSC_CR_CTPH_0 (0x1U << TSC_CR_CTPH_Pos) /*!< 0x10000000 */
  5977. #define TSC_CR_CTPH_1 (0x2U << TSC_CR_CTPH_Pos) /*!< 0x20000000 */
  5978. #define TSC_CR_CTPH_2 (0x4U << TSC_CR_CTPH_Pos) /*!< 0x40000000 */
  5979. #define TSC_CR_CTPH_3 (0x8U << TSC_CR_CTPH_Pos) /*!< 0x80000000 */
  5980. /******************* Bit definition for TSC_IER register ********************/
  5981. #define TSC_IER_EOAIE_Pos (0U)
  5982. #define TSC_IER_EOAIE_Msk (0x1U << TSC_IER_EOAIE_Pos) /*!< 0x00000001 */
  5983. #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk /*!<End of acquisition interrupt enable */
  5984. #define TSC_IER_MCEIE_Pos (1U)
  5985. #define TSC_IER_MCEIE_Msk (0x1U << TSC_IER_MCEIE_Pos) /*!< 0x00000002 */
  5986. #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk /*!<Max count error interrupt enable */
  5987. /******************* Bit definition for TSC_ICR register ********************/
  5988. #define TSC_ICR_EOAIC_Pos (0U)
  5989. #define TSC_ICR_EOAIC_Msk (0x1U << TSC_ICR_EOAIC_Pos) /*!< 0x00000001 */
  5990. #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk /*!<End of acquisition interrupt clear */
  5991. #define TSC_ICR_MCEIC_Pos (1U)
  5992. #define TSC_ICR_MCEIC_Msk (0x1U << TSC_ICR_MCEIC_Pos) /*!< 0x00000002 */
  5993. #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk /*!<Max count error interrupt clear */
  5994. /******************* Bit definition for TSC_ISR register ********************/
  5995. #define TSC_ISR_EOAF_Pos (0U)
  5996. #define TSC_ISR_EOAF_Msk (0x1U << TSC_ISR_EOAF_Pos) /*!< 0x00000001 */
  5997. #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk /*!<End of acquisition flag */
  5998. #define TSC_ISR_MCEF_Pos (1U)
  5999. #define TSC_ISR_MCEF_Msk (0x1U << TSC_ISR_MCEF_Pos) /*!< 0x00000002 */
  6000. #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk /*!<Max count error flag */
  6001. /******************* Bit definition for TSC_IOHCR register ******************/
  6002. #define TSC_IOHCR_G1_IO1_Pos (0U)
  6003. #define TSC_IOHCR_G1_IO1_Msk (0x1U << TSC_IOHCR_G1_IO1_Pos) /*!< 0x00000001 */
  6004. #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk /*!<GROUP1_IO1 schmitt trigger hysteresis mode */
  6005. #define TSC_IOHCR_G1_IO2_Pos (1U)
  6006. #define TSC_IOHCR_G1_IO2_Msk (0x1U << TSC_IOHCR_G1_IO2_Pos) /*!< 0x00000002 */
  6007. #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk /*!<GROUP1_IO2 schmitt trigger hysteresis mode */
  6008. #define TSC_IOHCR_G1_IO3_Pos (2U)
  6009. #define TSC_IOHCR_G1_IO3_Msk (0x1U << TSC_IOHCR_G1_IO3_Pos) /*!< 0x00000004 */
  6010. #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk /*!<GROUP1_IO3 schmitt trigger hysteresis mode */
  6011. #define TSC_IOHCR_G1_IO4_Pos (3U)
  6012. #define TSC_IOHCR_G1_IO4_Msk (0x1U << TSC_IOHCR_G1_IO4_Pos) /*!< 0x00000008 */
  6013. #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk /*!<GROUP1_IO4 schmitt trigger hysteresis mode */
  6014. #define TSC_IOHCR_G2_IO1_Pos (4U)
  6015. #define TSC_IOHCR_G2_IO1_Msk (0x1U << TSC_IOHCR_G2_IO1_Pos) /*!< 0x00000010 */
  6016. #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk /*!<GROUP2_IO1 schmitt trigger hysteresis mode */
  6017. #define TSC_IOHCR_G2_IO2_Pos (5U)
  6018. #define TSC_IOHCR_G2_IO2_Msk (0x1U << TSC_IOHCR_G2_IO2_Pos) /*!< 0x00000020 */
  6019. #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk /*!<GROUP2_IO2 schmitt trigger hysteresis mode */
  6020. #define TSC_IOHCR_G2_IO3_Pos (6U)
  6021. #define TSC_IOHCR_G2_IO3_Msk (0x1U << TSC_IOHCR_G2_IO3_Pos) /*!< 0x00000040 */
  6022. #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk /*!<GROUP2_IO3 schmitt trigger hysteresis mode */
  6023. #define TSC_IOHCR_G2_IO4_Pos (7U)
  6024. #define TSC_IOHCR_G2_IO4_Msk (0x1U << TSC_IOHCR_G2_IO4_Pos) /*!< 0x00000080 */
  6025. #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk /*!<GROUP2_IO4 schmitt trigger hysteresis mode */
  6026. #define TSC_IOHCR_G3_IO1_Pos (8U)
  6027. #define TSC_IOHCR_G3_IO1_Msk (0x1U << TSC_IOHCR_G3_IO1_Pos) /*!< 0x00000100 */
  6028. #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk /*!<GROUP3_IO1 schmitt trigger hysteresis mode */
  6029. #define TSC_IOHCR_G3_IO2_Pos (9U)
  6030. #define TSC_IOHCR_G3_IO2_Msk (0x1U << TSC_IOHCR_G3_IO2_Pos) /*!< 0x00000200 */
  6031. #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk /*!<GROUP3_IO2 schmitt trigger hysteresis mode */
  6032. #define TSC_IOHCR_G3_IO3_Pos (10U)
  6033. #define TSC_IOHCR_G3_IO3_Msk (0x1U << TSC_IOHCR_G3_IO3_Pos) /*!< 0x00000400 */
  6034. #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk /*!<GROUP3_IO3 schmitt trigger hysteresis mode */
  6035. #define TSC_IOHCR_G3_IO4_Pos (11U)
  6036. #define TSC_IOHCR_G3_IO4_Msk (0x1U << TSC_IOHCR_G3_IO4_Pos) /*!< 0x00000800 */
  6037. #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk /*!<GROUP3_IO4 schmitt trigger hysteresis mode */
  6038. #define TSC_IOHCR_G4_IO1_Pos (12U)
  6039. #define TSC_IOHCR_G4_IO1_Msk (0x1U << TSC_IOHCR_G4_IO1_Pos) /*!< 0x00001000 */
  6040. #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk /*!<GROUP4_IO1 schmitt trigger hysteresis mode */
  6041. #define TSC_IOHCR_G4_IO2_Pos (13U)
  6042. #define TSC_IOHCR_G4_IO2_Msk (0x1U << TSC_IOHCR_G4_IO2_Pos) /*!< 0x00002000 */
  6043. #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk /*!<GROUP4_IO2 schmitt trigger hysteresis mode */
  6044. #define TSC_IOHCR_G4_IO3_Pos (14U)
  6045. #define TSC_IOHCR_G4_IO3_Msk (0x1U << TSC_IOHCR_G4_IO3_Pos) /*!< 0x00004000 */
  6046. #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk /*!<GROUP4_IO3 schmitt trigger hysteresis mode */
  6047. #define TSC_IOHCR_G4_IO4_Pos (15U)
  6048. #define TSC_IOHCR_G4_IO4_Msk (0x1U << TSC_IOHCR_G4_IO4_Pos) /*!< 0x00008000 */
  6049. #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk /*!<GROUP4_IO4 schmitt trigger hysteresis mode */
  6050. #define TSC_IOHCR_G5_IO1_Pos (16U)
  6051. #define TSC_IOHCR_G5_IO1_Msk (0x1U << TSC_IOHCR_G5_IO1_Pos) /*!< 0x00010000 */
  6052. #define TSC_IOHCR_G5_IO1 TSC_IOHCR_G5_IO1_Msk /*!<GROUP5_IO1 schmitt trigger hysteresis mode */
  6053. #define TSC_IOHCR_G5_IO2_Pos (17U)
  6054. #define TSC_IOHCR_G5_IO2_Msk (0x1U << TSC_IOHCR_G5_IO2_Pos) /*!< 0x00020000 */
  6055. #define TSC_IOHCR_G5_IO2 TSC_IOHCR_G5_IO2_Msk /*!<GROUP5_IO2 schmitt trigger hysteresis mode */
  6056. #define TSC_IOHCR_G5_IO3_Pos (18U)
  6057. #define TSC_IOHCR_G5_IO3_Msk (0x1U << TSC_IOHCR_G5_IO3_Pos) /*!< 0x00040000 */
  6058. #define TSC_IOHCR_G5_IO3 TSC_IOHCR_G5_IO3_Msk /*!<GROUP5_IO3 schmitt trigger hysteresis mode */
  6059. #define TSC_IOHCR_G5_IO4_Pos (19U)
  6060. #define TSC_IOHCR_G5_IO4_Msk (0x1U << TSC_IOHCR_G5_IO4_Pos) /*!< 0x00080000 */
  6061. #define TSC_IOHCR_G5_IO4 TSC_IOHCR_G5_IO4_Msk /*!<GROUP5_IO4 schmitt trigger hysteresis mode */
  6062. #define TSC_IOHCR_G6_IO1_Pos (20U)
  6063. #define TSC_IOHCR_G6_IO1_Msk (0x1U << TSC_IOHCR_G6_IO1_Pos) /*!< 0x00100000 */
  6064. #define TSC_IOHCR_G6_IO1 TSC_IOHCR_G6_IO1_Msk /*!<GROUP6_IO1 schmitt trigger hysteresis mode */
  6065. #define TSC_IOHCR_G6_IO2_Pos (21U)
  6066. #define TSC_IOHCR_G6_IO2_Msk (0x1U << TSC_IOHCR_G6_IO2_Pos) /*!< 0x00200000 */
  6067. #define TSC_IOHCR_G6_IO2 TSC_IOHCR_G6_IO2_Msk /*!<GROUP6_IO2 schmitt trigger hysteresis mode */
  6068. #define TSC_IOHCR_G6_IO3_Pos (22U)
  6069. #define TSC_IOHCR_G6_IO3_Msk (0x1U << TSC_IOHCR_G6_IO3_Pos) /*!< 0x00400000 */
  6070. #define TSC_IOHCR_G6_IO3 TSC_IOHCR_G6_IO3_Msk /*!<GROUP6_IO3 schmitt trigger hysteresis mode */
  6071. #define TSC_IOHCR_G6_IO4_Pos (23U)
  6072. #define TSC_IOHCR_G6_IO4_Msk (0x1U << TSC_IOHCR_G6_IO4_Pos) /*!< 0x00800000 */
  6073. #define TSC_IOHCR_G6_IO4 TSC_IOHCR_G6_IO4_Msk /*!<GROUP6_IO4 schmitt trigger hysteresis mode */
  6074. #define TSC_IOHCR_G7_IO1_Pos (24U)
  6075. #define TSC_IOHCR_G7_IO1_Msk (0x1U << TSC_IOHCR_G7_IO1_Pos) /*!< 0x01000000 */
  6076. #define TSC_IOHCR_G7_IO1 TSC_IOHCR_G7_IO1_Msk /*!<GROUP7_IO1 schmitt trigger hysteresis mode */
  6077. #define TSC_IOHCR_G7_IO2_Pos (25U)
  6078. #define TSC_IOHCR_G7_IO2_Msk (0x1U << TSC_IOHCR_G7_IO2_Pos) /*!< 0x02000000 */
  6079. #define TSC_IOHCR_G7_IO2 TSC_IOHCR_G7_IO2_Msk /*!<GROUP7_IO2 schmitt trigger hysteresis mode */
  6080. #define TSC_IOHCR_G7_IO3_Pos (26U)
  6081. #define TSC_IOHCR_G7_IO3_Msk (0x1U << TSC_IOHCR_G7_IO3_Pos) /*!< 0x04000000 */
  6082. #define TSC_IOHCR_G7_IO3 TSC_IOHCR_G7_IO3_Msk /*!<GROUP7_IO3 schmitt trigger hysteresis mode */
  6083. #define TSC_IOHCR_G7_IO4_Pos (27U)
  6084. #define TSC_IOHCR_G7_IO4_Msk (0x1U << TSC_IOHCR_G7_IO4_Pos) /*!< 0x08000000 */
  6085. #define TSC_IOHCR_G7_IO4 TSC_IOHCR_G7_IO4_Msk /*!<GROUP7_IO4 schmitt trigger hysteresis mode */
  6086. #define TSC_IOHCR_G8_IO1_Pos (28U)
  6087. #define TSC_IOHCR_G8_IO1_Msk (0x1U << TSC_IOHCR_G8_IO1_Pos) /*!< 0x10000000 */
  6088. #define TSC_IOHCR_G8_IO1 TSC_IOHCR_G8_IO1_Msk /*!<GROUP8_IO1 schmitt trigger hysteresis mode */
  6089. #define TSC_IOHCR_G8_IO2_Pos (29U)
  6090. #define TSC_IOHCR_G8_IO2_Msk (0x1U << TSC_IOHCR_G8_IO2_Pos) /*!< 0x20000000 */
  6091. #define TSC_IOHCR_G8_IO2 TSC_IOHCR_G8_IO2_Msk /*!<GROUP8_IO2 schmitt trigger hysteresis mode */
  6092. #define TSC_IOHCR_G8_IO3_Pos (30U)
  6093. #define TSC_IOHCR_G8_IO3_Msk (0x1U << TSC_IOHCR_G8_IO3_Pos) /*!< 0x40000000 */
  6094. #define TSC_IOHCR_G8_IO3 TSC_IOHCR_G8_IO3_Msk /*!<GROUP8_IO3 schmitt trigger hysteresis mode */
  6095. #define TSC_IOHCR_G8_IO4_Pos (31U)
  6096. #define TSC_IOHCR_G8_IO4_Msk (0x1U << TSC_IOHCR_G8_IO4_Pos) /*!< 0x80000000 */
  6097. #define TSC_IOHCR_G8_IO4 TSC_IOHCR_G8_IO4_Msk /*!<GROUP8_IO4 schmitt trigger hysteresis mode */
  6098. /******************* Bit definition for TSC_IOASCR register *****************/
  6099. #define TSC_IOASCR_G1_IO1_Pos (0U)
  6100. #define TSC_IOASCR_G1_IO1_Msk (0x1U << TSC_IOASCR_G1_IO1_Pos) /*!< 0x00000001 */
  6101. #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk /*!<GROUP1_IO1 analog switch enable */
  6102. #define TSC_IOASCR_G1_IO2_Pos (1U)
  6103. #define TSC_IOASCR_G1_IO2_Msk (0x1U << TSC_IOASCR_G1_IO2_Pos) /*!< 0x00000002 */
  6104. #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk /*!<GROUP1_IO2 analog switch enable */
  6105. #define TSC_IOASCR_G1_IO3_Pos (2U)
  6106. #define TSC_IOASCR_G1_IO3_Msk (0x1U << TSC_IOASCR_G1_IO3_Pos) /*!< 0x00000004 */
  6107. #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk /*!<GROUP1_IO3 analog switch enable */
  6108. #define TSC_IOASCR_G1_IO4_Pos (3U)
  6109. #define TSC_IOASCR_G1_IO4_Msk (0x1U << TSC_IOASCR_G1_IO4_Pos) /*!< 0x00000008 */
  6110. #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk /*!<GROUP1_IO4 analog switch enable */
  6111. #define TSC_IOASCR_G2_IO1_Pos (4U)
  6112. #define TSC_IOASCR_G2_IO1_Msk (0x1U << TSC_IOASCR_G2_IO1_Pos) /*!< 0x00000010 */
  6113. #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk /*!<GROUP2_IO1 analog switch enable */
  6114. #define TSC_IOASCR_G2_IO2_Pos (5U)
  6115. #define TSC_IOASCR_G2_IO2_Msk (0x1U << TSC_IOASCR_G2_IO2_Pos) /*!< 0x00000020 */
  6116. #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk /*!<GROUP2_IO2 analog switch enable */
  6117. #define TSC_IOASCR_G2_IO3_Pos (6U)
  6118. #define TSC_IOASCR_G2_IO3_Msk (0x1U << TSC_IOASCR_G2_IO3_Pos) /*!< 0x00000040 */
  6119. #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk /*!<GROUP2_IO3 analog switch enable */
  6120. #define TSC_IOASCR_G2_IO4_Pos (7U)
  6121. #define TSC_IOASCR_G2_IO4_Msk (0x1U << TSC_IOASCR_G2_IO4_Pos) /*!< 0x00000080 */
  6122. #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk /*!<GROUP2_IO4 analog switch enable */
  6123. #define TSC_IOASCR_G3_IO1_Pos (8U)
  6124. #define TSC_IOASCR_G3_IO1_Msk (0x1U << TSC_IOASCR_G3_IO1_Pos) /*!< 0x00000100 */
  6125. #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk /*!<GROUP3_IO1 analog switch enable */
  6126. #define TSC_IOASCR_G3_IO2_Pos (9U)
  6127. #define TSC_IOASCR_G3_IO2_Msk (0x1U << TSC_IOASCR_G3_IO2_Pos) /*!< 0x00000200 */
  6128. #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk /*!<GROUP3_IO2 analog switch enable */
  6129. #define TSC_IOASCR_G3_IO3_Pos (10U)
  6130. #define TSC_IOASCR_G3_IO3_Msk (0x1U << TSC_IOASCR_G3_IO3_Pos) /*!< 0x00000400 */
  6131. #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk /*!<GROUP3_IO3 analog switch enable */
  6132. #define TSC_IOASCR_G3_IO4_Pos (11U)
  6133. #define TSC_IOASCR_G3_IO4_Msk (0x1U << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
  6134. #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk /*!<GROUP3_IO4 analog switch enable */
  6135. #define TSC_IOASCR_G4_IO1_Pos (12U)
  6136. #define TSC_IOASCR_G4_IO1_Msk (0x1U << TSC_IOASCR_G4_IO1_Pos) /*!< 0x00001000 */
  6137. #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk /*!<GROUP4_IO1 analog switch enable */
  6138. #define TSC_IOASCR_G4_IO2_Pos (13U)
  6139. #define TSC_IOASCR_G4_IO2_Msk (0x1U << TSC_IOASCR_G4_IO2_Pos) /*!< 0x00002000 */
  6140. #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk /*!<GROUP4_IO2 analog switch enable */
  6141. #define TSC_IOASCR_G4_IO3_Pos (14U)
  6142. #define TSC_IOASCR_G4_IO3_Msk (0x1U << TSC_IOASCR_G4_IO3_Pos) /*!< 0x00004000 */
  6143. #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk /*!<GROUP4_IO3 analog switch enable */
  6144. #define TSC_IOASCR_G4_IO4_Pos (15U)
  6145. #define TSC_IOASCR_G4_IO4_Msk (0x1U << TSC_IOASCR_G4_IO4_Pos) /*!< 0x00008000 */
  6146. #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk /*!<GROUP4_IO4 analog switch enable */
  6147. #define TSC_IOASCR_G5_IO1_Pos (16U)
  6148. #define TSC_IOASCR_G5_IO1_Msk (0x1U << TSC_IOASCR_G5_IO1_Pos) /*!< 0x00010000 */
  6149. #define TSC_IOASCR_G5_IO1 TSC_IOASCR_G5_IO1_Msk /*!<GROUP5_IO1 analog switch enable */
  6150. #define TSC_IOASCR_G5_IO2_Pos (17U)
  6151. #define TSC_IOASCR_G5_IO2_Msk (0x1U << TSC_IOASCR_G5_IO2_Pos) /*!< 0x00020000 */
  6152. #define TSC_IOASCR_G5_IO2 TSC_IOASCR_G5_IO2_Msk /*!<GROUP5_IO2 analog switch enable */
  6153. #define TSC_IOASCR_G5_IO3_Pos (18U)
  6154. #define TSC_IOASCR_G5_IO3_Msk (0x1U << TSC_IOASCR_G5_IO3_Pos) /*!< 0x00040000 */
  6155. #define TSC_IOASCR_G5_IO3 TSC_IOASCR_G5_IO3_Msk /*!<GROUP5_IO3 analog switch enable */
  6156. #define TSC_IOASCR_G5_IO4_Pos (19U)
  6157. #define TSC_IOASCR_G5_IO4_Msk (0x1U << TSC_IOASCR_G5_IO4_Pos) /*!< 0x00080000 */
  6158. #define TSC_IOASCR_G5_IO4 TSC_IOASCR_G5_IO4_Msk /*!<GROUP5_IO4 analog switch enable */
  6159. #define TSC_IOASCR_G6_IO1_Pos (20U)
  6160. #define TSC_IOASCR_G6_IO1_Msk (0x1U << TSC_IOASCR_G6_IO1_Pos) /*!< 0x00100000 */
  6161. #define TSC_IOASCR_G6_IO1 TSC_IOASCR_G6_IO1_Msk /*!<GROUP6_IO1 analog switch enable */
  6162. #define TSC_IOASCR_G6_IO2_Pos (21U)
  6163. #define TSC_IOASCR_G6_IO2_Msk (0x1U << TSC_IOASCR_G6_IO2_Pos) /*!< 0x00200000 */
  6164. #define TSC_IOASCR_G6_IO2 TSC_IOASCR_G6_IO2_Msk /*!<GROUP6_IO2 analog switch enable */
  6165. #define TSC_IOASCR_G6_IO3_Pos (22U)
  6166. #define TSC_IOASCR_G6_IO3_Msk (0x1U << TSC_IOASCR_G6_IO3_Pos) /*!< 0x00400000 */
  6167. #define TSC_IOASCR_G6_IO3 TSC_IOASCR_G6_IO3_Msk /*!<GROUP6_IO3 analog switch enable */
  6168. #define TSC_IOASCR_G6_IO4_Pos (23U)
  6169. #define TSC_IOASCR_G6_IO4_Msk (0x1U << TSC_IOASCR_G6_IO4_Pos) /*!< 0x00800000 */
  6170. #define TSC_IOASCR_G6_IO4 TSC_IOASCR_G6_IO4_Msk /*!<GROUP6_IO4 analog switch enable */
  6171. #define TSC_IOASCR_G7_IO1_Pos (24U)
  6172. #define TSC_IOASCR_G7_IO1_Msk (0x1U << TSC_IOASCR_G7_IO1_Pos) /*!< 0x01000000 */
  6173. #define TSC_IOASCR_G7_IO1 TSC_IOASCR_G7_IO1_Msk /*!<GROUP7_IO1 analog switch enable */
  6174. #define TSC_IOASCR_G7_IO2_Pos (25U)
  6175. #define TSC_IOASCR_G7_IO2_Msk (0x1U << TSC_IOASCR_G7_IO2_Pos) /*!< 0x02000000 */
  6176. #define TSC_IOASCR_G7_IO2 TSC_IOASCR_G7_IO2_Msk /*!<GROUP7_IO2 analog switch enable */
  6177. #define TSC_IOASCR_G7_IO3_Pos (26U)
  6178. #define TSC_IOASCR_G7_IO3_Msk (0x1U << TSC_IOASCR_G7_IO3_Pos) /*!< 0x04000000 */
  6179. #define TSC_IOASCR_G7_IO3 TSC_IOASCR_G7_IO3_Msk /*!<GROUP7_IO3 analog switch enable */
  6180. #define TSC_IOASCR_G7_IO4_Pos (27U)
  6181. #define TSC_IOASCR_G7_IO4_Msk (0x1U << TSC_IOASCR_G7_IO4_Pos) /*!< 0x08000000 */
  6182. #define TSC_IOASCR_G7_IO4 TSC_IOASCR_G7_IO4_Msk /*!<GROUP7_IO4 analog switch enable */
  6183. #define TSC_IOASCR_G8_IO1_Pos (28U)
  6184. #define TSC_IOASCR_G8_IO1_Msk (0x1U << TSC_IOASCR_G8_IO1_Pos) /*!< 0x10000000 */
  6185. #define TSC_IOASCR_G8_IO1 TSC_IOASCR_G8_IO1_Msk /*!<GROUP8_IO1 analog switch enable */
  6186. #define TSC_IOASCR_G8_IO2_Pos (29U)
  6187. #define TSC_IOASCR_G8_IO2_Msk (0x1U << TSC_IOASCR_G8_IO2_Pos) /*!< 0x20000000 */
  6188. #define TSC_IOASCR_G8_IO2 TSC_IOASCR_G8_IO2_Msk /*!<GROUP8_IO2 analog switch enable */
  6189. #define TSC_IOASCR_G8_IO3_Pos (30U)
  6190. #define TSC_IOASCR_G8_IO3_Msk (0x1U << TSC_IOASCR_G8_IO3_Pos) /*!< 0x40000000 */
  6191. #define TSC_IOASCR_G8_IO3 TSC_IOASCR_G8_IO3_Msk /*!<GROUP8_IO3 analog switch enable */
  6192. #define TSC_IOASCR_G8_IO4_Pos (31U)
  6193. #define TSC_IOASCR_G8_IO4_Msk (0x1U << TSC_IOASCR_G8_IO4_Pos) /*!< 0x80000000 */
  6194. #define TSC_IOASCR_G8_IO4 TSC_IOASCR_G8_IO4_Msk /*!<GROUP8_IO4 analog switch enable */
  6195. /******************* Bit definition for TSC_IOSCR register ******************/
  6196. #define TSC_IOSCR_G1_IO1_Pos (0U)
  6197. #define TSC_IOSCR_G1_IO1_Msk (0x1U << TSC_IOSCR_G1_IO1_Pos) /*!< 0x00000001 */
  6198. #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk /*!<GROUP1_IO1 sampling mode */
  6199. #define TSC_IOSCR_G1_IO2_Pos (1U)
  6200. #define TSC_IOSCR_G1_IO2_Msk (0x1U << TSC_IOSCR_G1_IO2_Pos) /*!< 0x00000002 */
  6201. #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk /*!<GROUP1_IO2 sampling mode */
  6202. #define TSC_IOSCR_G1_IO3_Pos (2U)
  6203. #define TSC_IOSCR_G1_IO3_Msk (0x1U << TSC_IOSCR_G1_IO3_Pos) /*!< 0x00000004 */
  6204. #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk /*!<GROUP1_IO3 sampling mode */
  6205. #define TSC_IOSCR_G1_IO4_Pos (3U)
  6206. #define TSC_IOSCR_G1_IO4_Msk (0x1U << TSC_IOSCR_G1_IO4_Pos) /*!< 0x00000008 */
  6207. #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk /*!<GROUP1_IO4 sampling mode */
  6208. #define TSC_IOSCR_G2_IO1_Pos (4U)
  6209. #define TSC_IOSCR_G2_IO1_Msk (0x1U << TSC_IOSCR_G2_IO1_Pos) /*!< 0x00000010 */
  6210. #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk /*!<GROUP2_IO1 sampling mode */
  6211. #define TSC_IOSCR_G2_IO2_Pos (5U)
  6212. #define TSC_IOSCR_G2_IO2_Msk (0x1U << TSC_IOSCR_G2_IO2_Pos) /*!< 0x00000020 */
  6213. #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk /*!<GROUP2_IO2 sampling mode */
  6214. #define TSC_IOSCR_G2_IO3_Pos (6U)
  6215. #define TSC_IOSCR_G2_IO3_Msk (0x1U << TSC_IOSCR_G2_IO3_Pos) /*!< 0x00000040 */
  6216. #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk /*!<GROUP2_IO3 sampling mode */
  6217. #define TSC_IOSCR_G2_IO4_Pos (7U)
  6218. #define TSC_IOSCR_G2_IO4_Msk (0x1U << TSC_IOSCR_G2_IO4_Pos) /*!< 0x00000080 */
  6219. #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk /*!<GROUP2_IO4 sampling mode */
  6220. #define TSC_IOSCR_G3_IO1_Pos (8U)
  6221. #define TSC_IOSCR_G3_IO1_Msk (0x1U << TSC_IOSCR_G3_IO1_Pos) /*!< 0x00000100 */
  6222. #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk /*!<GROUP3_IO1 sampling mode */
  6223. #define TSC_IOSCR_G3_IO2_Pos (9U)
  6224. #define TSC_IOSCR_G3_IO2_Msk (0x1U << TSC_IOSCR_G3_IO2_Pos) /*!< 0x00000200 */
  6225. #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk /*!<GROUP3_IO2 sampling mode */
  6226. #define TSC_IOSCR_G3_IO3_Pos (10U)
  6227. #define TSC_IOSCR_G3_IO3_Msk (0x1U << TSC_IOSCR_G3_IO3_Pos) /*!< 0x00000400 */
  6228. #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk /*!<GROUP3_IO3 sampling mode */
  6229. #define TSC_IOSCR_G3_IO4_Pos (11U)
  6230. #define TSC_IOSCR_G3_IO4_Msk (0x1U << TSC_IOSCR_G3_IO4_Pos) /*!< 0x00000800 */
  6231. #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk /*!<GROUP3_IO4 sampling mode */
  6232. #define TSC_IOSCR_G4_IO1_Pos (12U)
  6233. #define TSC_IOSCR_G4_IO1_Msk (0x1U << TSC_IOSCR_G4_IO1_Pos) /*!< 0x00001000 */
  6234. #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk /*!<GROUP4_IO1 sampling mode */
  6235. #define TSC_IOSCR_G4_IO2_Pos (13U)
  6236. #define TSC_IOSCR_G4_IO2_Msk (0x1U << TSC_IOSCR_G4_IO2_Pos) /*!< 0x00002000 */
  6237. #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk /*!<GROUP4_IO2 sampling mode */
  6238. #define TSC_IOSCR_G4_IO3_Pos (14U)
  6239. #define TSC_IOSCR_G4_IO3_Msk (0x1U << TSC_IOSCR_G4_IO3_Pos) /*!< 0x00004000 */
  6240. #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk /*!<GROUP4_IO3 sampling mode */
  6241. #define TSC_IOSCR_G4_IO4_Pos (15U)
  6242. #define TSC_IOSCR_G4_IO4_Msk (0x1U << TSC_IOSCR_G4_IO4_Pos) /*!< 0x00008000 */
  6243. #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk /*!<GROUP4_IO4 sampling mode */
  6244. #define TSC_IOSCR_G5_IO1_Pos (16U)
  6245. #define TSC_IOSCR_G5_IO1_Msk (0x1U << TSC_IOSCR_G5_IO1_Pos) /*!< 0x00010000 */
  6246. #define TSC_IOSCR_G5_IO1 TSC_IOSCR_G5_IO1_Msk /*!<GROUP5_IO1 sampling mode */
  6247. #define TSC_IOSCR_G5_IO2_Pos (17U)
  6248. #define TSC_IOSCR_G5_IO2_Msk (0x1U << TSC_IOSCR_G5_IO2_Pos) /*!< 0x00020000 */
  6249. #define TSC_IOSCR_G5_IO2 TSC_IOSCR_G5_IO2_Msk /*!<GROUP5_IO2 sampling mode */
  6250. #define TSC_IOSCR_G5_IO3_Pos (18U)
  6251. #define TSC_IOSCR_G5_IO3_Msk (0x1U << TSC_IOSCR_G5_IO3_Pos) /*!< 0x00040000 */
  6252. #define TSC_IOSCR_G5_IO3 TSC_IOSCR_G5_IO3_Msk /*!<GROUP5_IO3 sampling mode */
  6253. #define TSC_IOSCR_G5_IO4_Pos (19U)
  6254. #define TSC_IOSCR_G5_IO4_Msk (0x1U << TSC_IOSCR_G5_IO4_Pos) /*!< 0x00080000 */
  6255. #define TSC_IOSCR_G5_IO4 TSC_IOSCR_G5_IO4_Msk /*!<GROUP5_IO4 sampling mode */
  6256. #define TSC_IOSCR_G6_IO1_Pos (20U)
  6257. #define TSC_IOSCR_G6_IO1_Msk (0x1U << TSC_IOSCR_G6_IO1_Pos) /*!< 0x00100000 */
  6258. #define TSC_IOSCR_G6_IO1 TSC_IOSCR_G6_IO1_Msk /*!<GROUP6_IO1 sampling mode */
  6259. #define TSC_IOSCR_G6_IO2_Pos (21U)
  6260. #define TSC_IOSCR_G6_IO2_Msk (0x1U << TSC_IOSCR_G6_IO2_Pos) /*!< 0x00200000 */
  6261. #define TSC_IOSCR_G6_IO2 TSC_IOSCR_G6_IO2_Msk /*!<GROUP6_IO2 sampling mode */
  6262. #define TSC_IOSCR_G6_IO3_Pos (22U)
  6263. #define TSC_IOSCR_G6_IO3_Msk (0x1U << TSC_IOSCR_G6_IO3_Pos) /*!< 0x00400000 */
  6264. #define TSC_IOSCR_G6_IO3 TSC_IOSCR_G6_IO3_Msk /*!<GROUP6_IO3 sampling mode */
  6265. #define TSC_IOSCR_G6_IO4_Pos (23U)
  6266. #define TSC_IOSCR_G6_IO4_Msk (0x1U << TSC_IOSCR_G6_IO4_Pos) /*!< 0x00800000 */
  6267. #define TSC_IOSCR_G6_IO4 TSC_IOSCR_G6_IO4_Msk /*!<GROUP6_IO4 sampling mode */
  6268. #define TSC_IOSCR_G7_IO1_Pos (24U)
  6269. #define TSC_IOSCR_G7_IO1_Msk (0x1U << TSC_IOSCR_G7_IO1_Pos) /*!< 0x01000000 */
  6270. #define TSC_IOSCR_G7_IO1 TSC_IOSCR_G7_IO1_Msk /*!<GROUP7_IO1 sampling mode */
  6271. #define TSC_IOSCR_G7_IO2_Pos (25U)
  6272. #define TSC_IOSCR_G7_IO2_Msk (0x1U << TSC_IOSCR_G7_IO2_Pos) /*!< 0x02000000 */
  6273. #define TSC_IOSCR_G7_IO2 TSC_IOSCR_G7_IO2_Msk /*!<GROUP7_IO2 sampling mode */
  6274. #define TSC_IOSCR_G7_IO3_Pos (26U)
  6275. #define TSC_IOSCR_G7_IO3_Msk (0x1U << TSC_IOSCR_G7_IO3_Pos) /*!< 0x04000000 */
  6276. #define TSC_IOSCR_G7_IO3 TSC_IOSCR_G7_IO3_Msk /*!<GROUP7_IO3 sampling mode */
  6277. #define TSC_IOSCR_G7_IO4_Pos (27U)
  6278. #define TSC_IOSCR_G7_IO4_Msk (0x1U << TSC_IOSCR_G7_IO4_Pos) /*!< 0x08000000 */
  6279. #define TSC_IOSCR_G7_IO4 TSC_IOSCR_G7_IO4_Msk /*!<GROUP7_IO4 sampling mode */
  6280. #define TSC_IOSCR_G8_IO1_Pos (28U)
  6281. #define TSC_IOSCR_G8_IO1_Msk (0x1U << TSC_IOSCR_G8_IO1_Pos) /*!< 0x10000000 */
  6282. #define TSC_IOSCR_G8_IO1 TSC_IOSCR_G8_IO1_Msk /*!<GROUP8_IO1 sampling mode */
  6283. #define TSC_IOSCR_G8_IO2_Pos (29U)
  6284. #define TSC_IOSCR_G8_IO2_Msk (0x1U << TSC_IOSCR_G8_IO2_Pos) /*!< 0x20000000 */
  6285. #define TSC_IOSCR_G8_IO2 TSC_IOSCR_G8_IO2_Msk /*!<GROUP8_IO2 sampling mode */
  6286. #define TSC_IOSCR_G8_IO3_Pos (30U)
  6287. #define TSC_IOSCR_G8_IO3_Msk (0x1U << TSC_IOSCR_G8_IO3_Pos) /*!< 0x40000000 */
  6288. #define TSC_IOSCR_G8_IO3 TSC_IOSCR_G8_IO3_Msk /*!<GROUP8_IO3 sampling mode */
  6289. #define TSC_IOSCR_G8_IO4_Pos (31U)
  6290. #define TSC_IOSCR_G8_IO4_Msk (0x1U << TSC_IOSCR_G8_IO4_Pos) /*!< 0x80000000 */
  6291. #define TSC_IOSCR_G8_IO4 TSC_IOSCR_G8_IO4_Msk /*!<GROUP8_IO4 sampling mode */
  6292. /******************* Bit definition for TSC_IOCCR register ******************/
  6293. #define TSC_IOCCR_G1_IO1_Pos (0U)
  6294. #define TSC_IOCCR_G1_IO1_Msk (0x1U << TSC_IOCCR_G1_IO1_Pos) /*!< 0x00000001 */
  6295. #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk /*!<GROUP1_IO1 channel mode */
  6296. #define TSC_IOCCR_G1_IO2_Pos (1U)
  6297. #define TSC_IOCCR_G1_IO2_Msk (0x1U << TSC_IOCCR_G1_IO2_Pos) /*!< 0x00000002 */
  6298. #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk /*!<GROUP1_IO2 channel mode */
  6299. #define TSC_IOCCR_G1_IO3_Pos (2U)
  6300. #define TSC_IOCCR_G1_IO3_Msk (0x1U << TSC_IOCCR_G1_IO3_Pos) /*!< 0x00000004 */
  6301. #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk /*!<GROUP1_IO3 channel mode */
  6302. #define TSC_IOCCR_G1_IO4_Pos (3U)
  6303. #define TSC_IOCCR_G1_IO4_Msk (0x1U << TSC_IOCCR_G1_IO4_Pos) /*!< 0x00000008 */
  6304. #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk /*!<GROUP1_IO4 channel mode */
  6305. #define TSC_IOCCR_G2_IO1_Pos (4U)
  6306. #define TSC_IOCCR_G2_IO1_Msk (0x1U << TSC_IOCCR_G2_IO1_Pos) /*!< 0x00000010 */
  6307. #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk /*!<GROUP2_IO1 channel mode */
  6308. #define TSC_IOCCR_G2_IO2_Pos (5U)
  6309. #define TSC_IOCCR_G2_IO2_Msk (0x1U << TSC_IOCCR_G2_IO2_Pos) /*!< 0x00000020 */
  6310. #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk /*!<GROUP2_IO2 channel mode */
  6311. #define TSC_IOCCR_G2_IO3_Pos (6U)
  6312. #define TSC_IOCCR_G2_IO3_Msk (0x1U << TSC_IOCCR_G2_IO3_Pos) /*!< 0x00000040 */
  6313. #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk /*!<GROUP2_IO3 channel mode */
  6314. #define TSC_IOCCR_G2_IO4_Pos (7U)
  6315. #define TSC_IOCCR_G2_IO4_Msk (0x1U << TSC_IOCCR_G2_IO4_Pos) /*!< 0x00000080 */
  6316. #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk /*!<GROUP2_IO4 channel mode */
  6317. #define TSC_IOCCR_G3_IO1_Pos (8U)
  6318. #define TSC_IOCCR_G3_IO1_Msk (0x1U << TSC_IOCCR_G3_IO1_Pos) /*!< 0x00000100 */
  6319. #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk /*!<GROUP3_IO1 channel mode */
  6320. #define TSC_IOCCR_G3_IO2_Pos (9U)
  6321. #define TSC_IOCCR_G3_IO2_Msk (0x1U << TSC_IOCCR_G3_IO2_Pos) /*!< 0x00000200 */
  6322. #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk /*!<GROUP3_IO2 channel mode */
  6323. #define TSC_IOCCR_G3_IO3_Pos (10U)
  6324. #define TSC_IOCCR_G3_IO3_Msk (0x1U << TSC_IOCCR_G3_IO3_Pos) /*!< 0x00000400 */
  6325. #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk /*!<GROUP3_IO3 channel mode */
  6326. #define TSC_IOCCR_G3_IO4_Pos (11U)
  6327. #define TSC_IOCCR_G3_IO4_Msk (0x1U << TSC_IOCCR_G3_IO4_Pos) /*!< 0x00000800 */
  6328. #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk /*!<GROUP3_IO4 channel mode */
  6329. #define TSC_IOCCR_G4_IO1_Pos (12U)
  6330. #define TSC_IOCCR_G4_IO1_Msk (0x1U << TSC_IOCCR_G4_IO1_Pos) /*!< 0x00001000 */
  6331. #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk /*!<GROUP4_IO1 channel mode */
  6332. #define TSC_IOCCR_G4_IO2_Pos (13U)
  6333. #define TSC_IOCCR_G4_IO2_Msk (0x1U << TSC_IOCCR_G4_IO2_Pos) /*!< 0x00002000 */
  6334. #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk /*!<GROUP4_IO2 channel mode */
  6335. #define TSC_IOCCR_G4_IO3_Pos (14U)
  6336. #define TSC_IOCCR_G4_IO3_Msk (0x1U << TSC_IOCCR_G4_IO3_Pos) /*!< 0x00004000 */
  6337. #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk /*!<GROUP4_IO3 channel mode */
  6338. #define TSC_IOCCR_G4_IO4_Pos (15U)
  6339. #define TSC_IOCCR_G4_IO4_Msk (0x1U << TSC_IOCCR_G4_IO4_Pos) /*!< 0x00008000 */
  6340. #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk /*!<GROUP4_IO4 channel mode */
  6341. #define TSC_IOCCR_G5_IO1_Pos (16U)
  6342. #define TSC_IOCCR_G5_IO1_Msk (0x1U << TSC_IOCCR_G5_IO1_Pos) /*!< 0x00010000 */
  6343. #define TSC_IOCCR_G5_IO1 TSC_IOCCR_G5_IO1_Msk /*!<GROUP5_IO1 channel mode */
  6344. #define TSC_IOCCR_G5_IO2_Pos (17U)
  6345. #define TSC_IOCCR_G5_IO2_Msk (0x1U << TSC_IOCCR_G5_IO2_Pos) /*!< 0x00020000 */
  6346. #define TSC_IOCCR_G5_IO2 TSC_IOCCR_G5_IO2_Msk /*!<GROUP5_IO2 channel mode */
  6347. #define TSC_IOCCR_G5_IO3_Pos (18U)
  6348. #define TSC_IOCCR_G5_IO3_Msk (0x1U << TSC_IOCCR_G5_IO3_Pos) /*!< 0x00040000 */
  6349. #define TSC_IOCCR_G5_IO3 TSC_IOCCR_G5_IO3_Msk /*!<GROUP5_IO3 channel mode */
  6350. #define TSC_IOCCR_G5_IO4_Pos (19U)
  6351. #define TSC_IOCCR_G5_IO4_Msk (0x1U << TSC_IOCCR_G5_IO4_Pos) /*!< 0x00080000 */
  6352. #define TSC_IOCCR_G5_IO4 TSC_IOCCR_G5_IO4_Msk /*!<GROUP5_IO4 channel mode */
  6353. #define TSC_IOCCR_G6_IO1_Pos (20U)
  6354. #define TSC_IOCCR_G6_IO1_Msk (0x1U << TSC_IOCCR_G6_IO1_Pos) /*!< 0x00100000 */
  6355. #define TSC_IOCCR_G6_IO1 TSC_IOCCR_G6_IO1_Msk /*!<GROUP6_IO1 channel mode */
  6356. #define TSC_IOCCR_G6_IO2_Pos (21U)
  6357. #define TSC_IOCCR_G6_IO2_Msk (0x1U << TSC_IOCCR_G6_IO2_Pos) /*!< 0x00200000 */
  6358. #define TSC_IOCCR_G6_IO2 TSC_IOCCR_G6_IO2_Msk /*!<GROUP6_IO2 channel mode */
  6359. #define TSC_IOCCR_G6_IO3_Pos (22U)
  6360. #define TSC_IOCCR_G6_IO3_Msk (0x1U << TSC_IOCCR_G6_IO3_Pos) /*!< 0x00400000 */
  6361. #define TSC_IOCCR_G6_IO3 TSC_IOCCR_G6_IO3_Msk /*!<GROUP6_IO3 channel mode */
  6362. #define TSC_IOCCR_G6_IO4_Pos (23U)
  6363. #define TSC_IOCCR_G6_IO4_Msk (0x1U << TSC_IOCCR_G6_IO4_Pos) /*!< 0x00800000 */
  6364. #define TSC_IOCCR_G6_IO4 TSC_IOCCR_G6_IO4_Msk /*!<GROUP6_IO4 channel mode */
  6365. #define TSC_IOCCR_G7_IO1_Pos (24U)
  6366. #define TSC_IOCCR_G7_IO1_Msk (0x1U << TSC_IOCCR_G7_IO1_Pos) /*!< 0x01000000 */
  6367. #define TSC_IOCCR_G7_IO1 TSC_IOCCR_G7_IO1_Msk /*!<GROUP7_IO1 channel mode */
  6368. #define TSC_IOCCR_G7_IO2_Pos (25U)
  6369. #define TSC_IOCCR_G7_IO2_Msk (0x1U << TSC_IOCCR_G7_IO2_Pos) /*!< 0x02000000 */
  6370. #define TSC_IOCCR_G7_IO2 TSC_IOCCR_G7_IO2_Msk /*!<GROUP7_IO2 channel mode */
  6371. #define TSC_IOCCR_G7_IO3_Pos (26U)
  6372. #define TSC_IOCCR_G7_IO3_Msk (0x1U << TSC_IOCCR_G7_IO3_Pos) /*!< 0x04000000 */
  6373. #define TSC_IOCCR_G7_IO3 TSC_IOCCR_G7_IO3_Msk /*!<GROUP7_IO3 channel mode */
  6374. #define TSC_IOCCR_G7_IO4_Pos (27U)
  6375. #define TSC_IOCCR_G7_IO4_Msk (0x1U << TSC_IOCCR_G7_IO4_Pos) /*!< 0x08000000 */
  6376. #define TSC_IOCCR_G7_IO4 TSC_IOCCR_G7_IO4_Msk /*!<GROUP7_IO4 channel mode */
  6377. #define TSC_IOCCR_G8_IO1_Pos (28U)
  6378. #define TSC_IOCCR_G8_IO1_Msk (0x1U << TSC_IOCCR_G8_IO1_Pos) /*!< 0x10000000 */
  6379. #define TSC_IOCCR_G8_IO1 TSC_IOCCR_G8_IO1_Msk /*!<GROUP8_IO1 channel mode */
  6380. #define TSC_IOCCR_G8_IO2_Pos (29U)
  6381. #define TSC_IOCCR_G8_IO2_Msk (0x1U << TSC_IOCCR_G8_IO2_Pos) /*!< 0x20000000 */
  6382. #define TSC_IOCCR_G8_IO2 TSC_IOCCR_G8_IO2_Msk /*!<GROUP8_IO2 channel mode */
  6383. #define TSC_IOCCR_G8_IO3_Pos (30U)
  6384. #define TSC_IOCCR_G8_IO3_Msk (0x1U << TSC_IOCCR_G8_IO3_Pos) /*!< 0x40000000 */
  6385. #define TSC_IOCCR_G8_IO3 TSC_IOCCR_G8_IO3_Msk /*!<GROUP8_IO3 channel mode */
  6386. #define TSC_IOCCR_G8_IO4_Pos (31U)
  6387. #define TSC_IOCCR_G8_IO4_Msk (0x1U << TSC_IOCCR_G8_IO4_Pos) /*!< 0x80000000 */
  6388. #define TSC_IOCCR_G8_IO4 TSC_IOCCR_G8_IO4_Msk /*!<GROUP8_IO4 channel mode */
  6389. /******************* Bit definition for TSC_IOGCSR register *****************/
  6390. #define TSC_IOGCSR_G1E_Pos (0U)
  6391. #define TSC_IOGCSR_G1E_Msk (0x1U << TSC_IOGCSR_G1E_Pos) /*!< 0x00000001 */
  6392. #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk /*!<Analog IO GROUP1 enable */
  6393. #define TSC_IOGCSR_G2E_Pos (1U)
  6394. #define TSC_IOGCSR_G2E_Msk (0x1U << TSC_IOGCSR_G2E_Pos) /*!< 0x00000002 */
  6395. #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk /*!<Analog IO GROUP2 enable */
  6396. #define TSC_IOGCSR_G3E_Pos (2U)
  6397. #define TSC_IOGCSR_G3E_Msk (0x1U << TSC_IOGCSR_G3E_Pos) /*!< 0x00000004 */
  6398. #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk /*!<Analog IO GROUP3 enable */
  6399. #define TSC_IOGCSR_G4E_Pos (3U)
  6400. #define TSC_IOGCSR_G4E_Msk (0x1U << TSC_IOGCSR_G4E_Pos) /*!< 0x00000008 */
  6401. #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk /*!<Analog IO GROUP4 enable */
  6402. #define TSC_IOGCSR_G5E_Pos (4U)
  6403. #define TSC_IOGCSR_G5E_Msk (0x1U << TSC_IOGCSR_G5E_Pos) /*!< 0x00000010 */
  6404. #define TSC_IOGCSR_G5E TSC_IOGCSR_G5E_Msk /*!<Analog IO GROUP5 enable */
  6405. #define TSC_IOGCSR_G6E_Pos (5U)
  6406. #define TSC_IOGCSR_G6E_Msk (0x1U << TSC_IOGCSR_G6E_Pos) /*!< 0x00000020 */
  6407. #define TSC_IOGCSR_G6E TSC_IOGCSR_G6E_Msk /*!<Analog IO GROUP6 enable */
  6408. #define TSC_IOGCSR_G7E_Pos (6U)
  6409. #define TSC_IOGCSR_G7E_Msk (0x1U << TSC_IOGCSR_G7E_Pos) /*!< 0x00000040 */
  6410. #define TSC_IOGCSR_G7E TSC_IOGCSR_G7E_Msk /*!<Analog IO GROUP7 enable */
  6411. #define TSC_IOGCSR_G8E_Pos (7U)
  6412. #define TSC_IOGCSR_G8E_Msk (0x1U << TSC_IOGCSR_G8E_Pos) /*!< 0x00000080 */
  6413. #define TSC_IOGCSR_G8E TSC_IOGCSR_G8E_Msk /*!<Analog IO GROUP8 enable */
  6414. #define TSC_IOGCSR_G1S_Pos (16U)
  6415. #define TSC_IOGCSR_G1S_Msk (0x1U << TSC_IOGCSR_G1S_Pos) /*!< 0x00010000 */
  6416. #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk /*!<Analog IO GROUP1 status */
  6417. #define TSC_IOGCSR_G2S_Pos (17U)
  6418. #define TSC_IOGCSR_G2S_Msk (0x1U << TSC_IOGCSR_G2S_Pos) /*!< 0x00020000 */
  6419. #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk /*!<Analog IO GROUP2 status */
  6420. #define TSC_IOGCSR_G3S_Pos (18U)
  6421. #define TSC_IOGCSR_G3S_Msk (0x1U << TSC_IOGCSR_G3S_Pos) /*!< 0x00040000 */
  6422. #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk /*!<Analog IO GROUP3 status */
  6423. #define TSC_IOGCSR_G4S_Pos (19U)
  6424. #define TSC_IOGCSR_G4S_Msk (0x1U << TSC_IOGCSR_G4S_Pos) /*!< 0x00080000 */
  6425. #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk /*!<Analog IO GROUP4 status */
  6426. #define TSC_IOGCSR_G5S_Pos (20U)
  6427. #define TSC_IOGCSR_G5S_Msk (0x1U << TSC_IOGCSR_G5S_Pos) /*!< 0x00100000 */
  6428. #define TSC_IOGCSR_G5S TSC_IOGCSR_G5S_Msk /*!<Analog IO GROUP5 status */
  6429. #define TSC_IOGCSR_G6S_Pos (21U)
  6430. #define TSC_IOGCSR_G6S_Msk (0x1U << TSC_IOGCSR_G6S_Pos) /*!< 0x00200000 */
  6431. #define TSC_IOGCSR_G6S TSC_IOGCSR_G6S_Msk /*!<Analog IO GROUP6 status */
  6432. #define TSC_IOGCSR_G7S_Pos (22U)
  6433. #define TSC_IOGCSR_G7S_Msk (0x1U << TSC_IOGCSR_G7S_Pos) /*!< 0x00400000 */
  6434. #define TSC_IOGCSR_G7S TSC_IOGCSR_G7S_Msk /*!<Analog IO GROUP7 status */
  6435. #define TSC_IOGCSR_G8S_Pos (23U)
  6436. #define TSC_IOGCSR_G8S_Msk (0x1U << TSC_IOGCSR_G8S_Pos) /*!< 0x00800000 */
  6437. #define TSC_IOGCSR_G8S TSC_IOGCSR_G8S_Msk /*!<Analog IO GROUP8 status */
  6438. /******************* Bit definition for TSC_IOGXCR register *****************/
  6439. #define TSC_IOGXCR_CNT_Pos (0U)
  6440. #define TSC_IOGXCR_CNT_Msk (0x3FFFU << TSC_IOGXCR_CNT_Pos) /*!< 0x00003FFF */
  6441. #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk /*!<CNT[13:0] bits (Counter value) */
  6442. /******************************************************************************/
  6443. /* */
  6444. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  6445. /* */
  6446. /******************************************************************************/
  6447. /*
  6448. * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
  6449. */
  6450. /* Note: No specific macro feature on this device */
  6451. /****************** Bit definition for USART_CR1 register *******************/
  6452. #define USART_CR1_UE_Pos (0U)
  6453. #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00000001 */
  6454. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  6455. #define USART_CR1_UESM_Pos (1U)
  6456. #define USART_CR1_UESM_Msk (0x1U << USART_CR1_UESM_Pos) /*!< 0x00000002 */
  6457. #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */
  6458. #define USART_CR1_RE_Pos (2U)
  6459. #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */
  6460. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  6461. #define USART_CR1_TE_Pos (3U)
  6462. #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */
  6463. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  6464. #define USART_CR1_IDLEIE_Pos (4U)
  6465. #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  6466. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  6467. #define USART_CR1_RXNEIE_Pos (5U)
  6468. #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  6469. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
  6470. #define USART_CR1_TCIE_Pos (6U)
  6471. #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  6472. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  6473. #define USART_CR1_TXEIE_Pos (7U)
  6474. #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  6475. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */
  6476. #define USART_CR1_PEIE_Pos (8U)
  6477. #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  6478. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  6479. #define USART_CR1_PS_Pos (9U)
  6480. #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */
  6481. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  6482. #define USART_CR1_PCE_Pos (10U)
  6483. #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  6484. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  6485. #define USART_CR1_WAKE_Pos (11U)
  6486. #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  6487. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
  6488. #define USART_CR1_M_Pos (12U)
  6489. #define USART_CR1_M_Msk (0x10001U << USART_CR1_M_Pos) /*!< 0x10001000 */
  6490. #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
  6491. #define USART_CR1_M0_Pos (12U)
  6492. #define USART_CR1_M0_Msk (0x1U << USART_CR1_M0_Pos) /*!< 0x00001000 */
  6493. #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */
  6494. #define USART_CR1_MME_Pos (13U)
  6495. #define USART_CR1_MME_Msk (0x1U << USART_CR1_MME_Pos) /*!< 0x00002000 */
  6496. #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
  6497. #define USART_CR1_CMIE_Pos (14U)
  6498. #define USART_CR1_CMIE_Msk (0x1U << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
  6499. #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
  6500. #define USART_CR1_OVER8_Pos (15U)
  6501. #define USART_CR1_OVER8_Msk (0x1U << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
  6502. #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
  6503. #define USART_CR1_DEDT_Pos (16U)
  6504. #define USART_CR1_DEDT_Msk (0x1FU << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
  6505. #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
  6506. #define USART_CR1_DEDT_0 (0x01U << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
  6507. #define USART_CR1_DEDT_1 (0x02U << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
  6508. #define USART_CR1_DEDT_2 (0x04U << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
  6509. #define USART_CR1_DEDT_3 (0x08U << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
  6510. #define USART_CR1_DEDT_4 (0x10U << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
  6511. #define USART_CR1_DEAT_Pos (21U)
  6512. #define USART_CR1_DEAT_Msk (0x1FU << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
  6513. #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
  6514. #define USART_CR1_DEAT_0 (0x01U << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
  6515. #define USART_CR1_DEAT_1 (0x02U << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
  6516. #define USART_CR1_DEAT_2 (0x04U << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
  6517. #define USART_CR1_DEAT_3 (0x08U << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
  6518. #define USART_CR1_DEAT_4 (0x10U << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
  6519. #define USART_CR1_RTOIE_Pos (26U)
  6520. #define USART_CR1_RTOIE_Msk (0x1U << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
  6521. #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */
  6522. #define USART_CR1_EOBIE_Pos (27U)
  6523. #define USART_CR1_EOBIE_Msk (0x1U << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
  6524. #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */
  6525. #define USART_CR1_M1_Pos (28U)
  6526. #define USART_CR1_M1_Msk (0x1U << USART_CR1_M1_Pos) /*!< 0x10000000 */
  6527. #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */
  6528. /****************** Bit definition for USART_CR2 register *******************/
  6529. #define USART_CR2_ADDM7_Pos (4U)
  6530. #define USART_CR2_ADDM7_Msk (0x1U << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
  6531. #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
  6532. #define USART_CR2_LBDL_Pos (5U)
  6533. #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  6534. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  6535. #define USART_CR2_LBDIE_Pos (6U)
  6536. #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  6537. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  6538. #define USART_CR2_LBCL_Pos (8U)
  6539. #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  6540. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  6541. #define USART_CR2_CPHA_Pos (9U)
  6542. #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  6543. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  6544. #define USART_CR2_CPOL_Pos (10U)
  6545. #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  6546. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  6547. #define USART_CR2_CLKEN_Pos (11U)
  6548. #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  6549. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  6550. #define USART_CR2_STOP_Pos (12U)
  6551. #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  6552. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  6553. #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  6554. #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  6555. #define USART_CR2_LINEN_Pos (14U)
  6556. #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  6557. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  6558. #define USART_CR2_SWAP_Pos (15U)
  6559. #define USART_CR2_SWAP_Msk (0x1U << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
  6560. #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
  6561. #define USART_CR2_RXINV_Pos (16U)
  6562. #define USART_CR2_RXINV_Msk (0x1U << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
  6563. #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
  6564. #define USART_CR2_TXINV_Pos (17U)
  6565. #define USART_CR2_TXINV_Msk (0x1U << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
  6566. #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
  6567. #define USART_CR2_DATAINV_Pos (18U)
  6568. #define USART_CR2_DATAINV_Msk (0x1U << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
  6569. #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
  6570. #define USART_CR2_MSBFIRST_Pos (19U)
  6571. #define USART_CR2_MSBFIRST_Msk (0x1U << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
  6572. #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
  6573. #define USART_CR2_ABREN_Pos (20U)
  6574. #define USART_CR2_ABREN_Msk (0x1U << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
  6575. #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/
  6576. #define USART_CR2_ABRMODE_Pos (21U)
  6577. #define USART_CR2_ABRMODE_Msk (0x3U << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
  6578. #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
  6579. #define USART_CR2_ABRMODE_0 (0x1U << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
  6580. #define USART_CR2_ABRMODE_1 (0x2U << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
  6581. #define USART_CR2_RTOEN_Pos (23U)
  6582. #define USART_CR2_RTOEN_Msk (0x1U << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
  6583. #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
  6584. #define USART_CR2_ADD_Pos (24U)
  6585. #define USART_CR2_ADD_Msk (0xFFU << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
  6586. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  6587. /****************** Bit definition for USART_CR3 register *******************/
  6588. #define USART_CR3_EIE_Pos (0U)
  6589. #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  6590. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  6591. #define USART_CR3_IREN_Pos (1U)
  6592. #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  6593. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  6594. #define USART_CR3_IRLP_Pos (2U)
  6595. #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  6596. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  6597. #define USART_CR3_HDSEL_Pos (3U)
  6598. #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  6599. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  6600. #define USART_CR3_NACK_Pos (4U)
  6601. #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  6602. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
  6603. #define USART_CR3_SCEN_Pos (5U)
  6604. #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  6605. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
  6606. #define USART_CR3_DMAR_Pos (6U)
  6607. #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  6608. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  6609. #define USART_CR3_DMAT_Pos (7U)
  6610. #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  6611. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  6612. #define USART_CR3_RTSE_Pos (8U)
  6613. #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  6614. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  6615. #define USART_CR3_CTSE_Pos (9U)
  6616. #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  6617. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  6618. #define USART_CR3_CTSIE_Pos (10U)
  6619. #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  6620. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  6621. #define USART_CR3_ONEBIT_Pos (11U)
  6622. #define USART_CR3_ONEBIT_Msk (0x1U << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
  6623. #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
  6624. #define USART_CR3_OVRDIS_Pos (12U)
  6625. #define USART_CR3_OVRDIS_Msk (0x1U << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
  6626. #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
  6627. #define USART_CR3_DDRE_Pos (13U)
  6628. #define USART_CR3_DDRE_Msk (0x1U << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
  6629. #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
  6630. #define USART_CR3_DEM_Pos (14U)
  6631. #define USART_CR3_DEM_Msk (0x1U << USART_CR3_DEM_Pos) /*!< 0x00004000 */
  6632. #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
  6633. #define USART_CR3_DEP_Pos (15U)
  6634. #define USART_CR3_DEP_Msk (0x1U << USART_CR3_DEP_Pos) /*!< 0x00008000 */
  6635. #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
  6636. #define USART_CR3_SCARCNT_Pos (17U)
  6637. #define USART_CR3_SCARCNT_Msk (0x7U << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
  6638. #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
  6639. #define USART_CR3_SCARCNT_0 (0x1U << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
  6640. #define USART_CR3_SCARCNT_1 (0x2U << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
  6641. #define USART_CR3_SCARCNT_2 (0x4U << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
  6642. #define USART_CR3_WUS_Pos (20U)
  6643. #define USART_CR3_WUS_Msk (0x3U << USART_CR3_WUS_Pos) /*!< 0x00300000 */
  6644. #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
  6645. #define USART_CR3_WUS_0 (0x1U << USART_CR3_WUS_Pos) /*!< 0x00100000 */
  6646. #define USART_CR3_WUS_1 (0x2U << USART_CR3_WUS_Pos) /*!< 0x00200000 */
  6647. #define USART_CR3_WUFIE_Pos (22U)
  6648. #define USART_CR3_WUFIE_Msk (0x1U << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */
  6649. #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */
  6650. #define USART_CR3_UCESM_Pos (23U)
  6651. #define USART_CR3_UCESM_Msk (0x1U << USART_CR3_UCESM_Pos) /*!< 0x00800000 */
  6652. #define USART_CR3_UCESM USART_CR3_UCESM_Msk /*!< Clock Enable in Stop mode */
  6653. /****************** Bit definition for USART_BRR register *******************/
  6654. #define USART_BRR_DIV_FRACTION_Pos (0U)
  6655. #define USART_BRR_DIV_FRACTION_Msk (0xFU << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */
  6656. #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */
  6657. #define USART_BRR_DIV_MANTISSA_Pos (4U)
  6658. #define USART_BRR_DIV_MANTISSA_Msk (0xFFFU << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */
  6659. #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */
  6660. /****************** Bit definition for USART_GTPR register ******************/
  6661. #define USART_GTPR_PSC_Pos (0U)
  6662. #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  6663. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  6664. #define USART_GTPR_GT_Pos (8U)
  6665. #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  6666. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
  6667. /******************* Bit definition for USART_RTOR register *****************/
  6668. #define USART_RTOR_RTO_Pos (0U)
  6669. #define USART_RTOR_RTO_Msk (0xFFFFFFU << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
  6670. #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */
  6671. #define USART_RTOR_BLEN_Pos (24U)
  6672. #define USART_RTOR_BLEN_Msk (0xFFU << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
  6673. #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
  6674. /******************* Bit definition for USART_RQR register ******************/
  6675. #define USART_RQR_ABRRQ_Pos (0U)
  6676. #define USART_RQR_ABRRQ_Msk (0x1U << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */
  6677. #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */
  6678. #define USART_RQR_SBKRQ_Pos (1U)
  6679. #define USART_RQR_SBKRQ_Msk (0x1U << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */
  6680. #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */
  6681. #define USART_RQR_MMRQ_Pos (2U)
  6682. #define USART_RQR_MMRQ_Msk (0x1U << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */
  6683. #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */
  6684. #define USART_RQR_RXFRQ_Pos (3U)
  6685. #define USART_RQR_RXFRQ_Msk (0x1U << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */
  6686. #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */
  6687. #define USART_RQR_TXFRQ_Pos (4U)
  6688. #define USART_RQR_TXFRQ_Msk (0x1U << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */
  6689. #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */
  6690. /******************* Bit definition for USART_ISR register ******************/
  6691. #define USART_ISR_PE_Pos (0U)
  6692. #define USART_ISR_PE_Msk (0x1U << USART_ISR_PE_Pos) /*!< 0x00000001 */
  6693. #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
  6694. #define USART_ISR_FE_Pos (1U)
  6695. #define USART_ISR_FE_Msk (0x1U << USART_ISR_FE_Pos) /*!< 0x00000002 */
  6696. #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
  6697. #define USART_ISR_NE_Pos (2U)
  6698. #define USART_ISR_NE_Msk (0x1U << USART_ISR_NE_Pos) /*!< 0x00000004 */
  6699. #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */
  6700. #define USART_ISR_ORE_Pos (3U)
  6701. #define USART_ISR_ORE_Msk (0x1U << USART_ISR_ORE_Pos) /*!< 0x00000008 */
  6702. #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
  6703. #define USART_ISR_IDLE_Pos (4U)
  6704. #define USART_ISR_IDLE_Msk (0x1U << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
  6705. #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
  6706. #define USART_ISR_RXNE_Pos (5U)
  6707. #define USART_ISR_RXNE_Msk (0x1U << USART_ISR_RXNE_Pos) /*!< 0x00000020 */
  6708. #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */
  6709. #define USART_ISR_TC_Pos (6U)
  6710. #define USART_ISR_TC_Msk (0x1U << USART_ISR_TC_Pos) /*!< 0x00000040 */
  6711. #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
  6712. #define USART_ISR_TXE_Pos (7U)
  6713. #define USART_ISR_TXE_Msk (0x1U << USART_ISR_TXE_Pos) /*!< 0x00000080 */
  6714. #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */
  6715. #define USART_ISR_LBDF_Pos (8U)
  6716. #define USART_ISR_LBDF_Msk (0x1U << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
  6717. #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
  6718. #define USART_ISR_CTSIF_Pos (9U)
  6719. #define USART_ISR_CTSIF_Msk (0x1U << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
  6720. #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */
  6721. #define USART_ISR_CTS_Pos (10U)
  6722. #define USART_ISR_CTS_Msk (0x1U << USART_ISR_CTS_Pos) /*!< 0x00000400 */
  6723. #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */
  6724. #define USART_ISR_RTOF_Pos (11U)
  6725. #define USART_ISR_RTOF_Msk (0x1U << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
  6726. #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */
  6727. #define USART_ISR_EOBF_Pos (12U)
  6728. #define USART_ISR_EOBF_Msk (0x1U << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
  6729. #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
  6730. #define USART_ISR_ABRE_Pos (14U)
  6731. #define USART_ISR_ABRE_Msk (0x1U << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
  6732. #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
  6733. #define USART_ISR_ABRF_Pos (15U)
  6734. #define USART_ISR_ABRF_Msk (0x1U << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
  6735. #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
  6736. #define USART_ISR_BUSY_Pos (16U)
  6737. #define USART_ISR_BUSY_Msk (0x1U << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
  6738. #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
  6739. #define USART_ISR_CMF_Pos (17U)
  6740. #define USART_ISR_CMF_Msk (0x1U << USART_ISR_CMF_Pos) /*!< 0x00020000 */
  6741. #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
  6742. #define USART_ISR_SBKF_Pos (18U)
  6743. #define USART_ISR_SBKF_Msk (0x1U << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
  6744. #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
  6745. #define USART_ISR_RWU_Pos (19U)
  6746. #define USART_ISR_RWU_Msk (0x1U << USART_ISR_RWU_Pos) /*!< 0x00080000 */
  6747. #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
  6748. #define USART_ISR_WUF_Pos (20U)
  6749. #define USART_ISR_WUF_Msk (0x1U << USART_ISR_WUF_Pos) /*!< 0x00100000 */
  6750. #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */
  6751. #define USART_ISR_TEACK_Pos (21U)
  6752. #define USART_ISR_TEACK_Msk (0x1U << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
  6753. #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
  6754. #define USART_ISR_REACK_Pos (22U)
  6755. #define USART_ISR_REACK_Msk (0x1U << USART_ISR_REACK_Pos) /*!< 0x00400000 */
  6756. #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */
  6757. /******************* Bit definition for USART_ICR register ******************/
  6758. #define USART_ICR_PECF_Pos (0U)
  6759. #define USART_ICR_PECF_Msk (0x1U << USART_ICR_PECF_Pos) /*!< 0x00000001 */
  6760. #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
  6761. #define USART_ICR_FECF_Pos (1U)
  6762. #define USART_ICR_FECF_Msk (0x1U << USART_ICR_FECF_Pos) /*!< 0x00000002 */
  6763. #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
  6764. #define USART_ICR_NCF_Pos (2U)
  6765. #define USART_ICR_NCF_Msk (0x1U << USART_ICR_NCF_Pos) /*!< 0x00000004 */
  6766. #define USART_ICR_NCF USART_ICR_NCF_Msk /*!< Noise detected Clear Flag */
  6767. #define USART_ICR_ORECF_Pos (3U)
  6768. #define USART_ICR_ORECF_Msk (0x1U << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
  6769. #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
  6770. #define USART_ICR_IDLECF_Pos (4U)
  6771. #define USART_ICR_IDLECF_Msk (0x1U << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
  6772. #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
  6773. #define USART_ICR_TCCF_Pos (6U)
  6774. #define USART_ICR_TCCF_Msk (0x1U << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
  6775. #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
  6776. #define USART_ICR_LBDCF_Pos (8U)
  6777. #define USART_ICR_LBDCF_Msk (0x1U << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
  6778. #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
  6779. #define USART_ICR_CTSCF_Pos (9U)
  6780. #define USART_ICR_CTSCF_Msk (0x1U << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
  6781. #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
  6782. #define USART_ICR_RTOCF_Pos (11U)
  6783. #define USART_ICR_RTOCF_Msk (0x1U << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
  6784. #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
  6785. #define USART_ICR_EOBCF_Pos (12U)
  6786. #define USART_ICR_EOBCF_Msk (0x1U << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
  6787. #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
  6788. #define USART_ICR_CMCF_Pos (17U)
  6789. #define USART_ICR_CMCF_Msk (0x1U << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
  6790. #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
  6791. #define USART_ICR_WUCF_Pos (20U)
  6792. #define USART_ICR_WUCF_Msk (0x1U << USART_ICR_WUCF_Pos) /*!< 0x00100000 */
  6793. #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */
  6794. /******************* Bit definition for USART_RDR register ******************/
  6795. #define USART_RDR_RDR_Pos (0U)
  6796. #define USART_RDR_RDR_Msk (0x1FFU << USART_RDR_RDR_Pos) /*!< 0x000001FF */
  6797. #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */
  6798. /******************* Bit definition for USART_TDR register ******************/
  6799. #define USART_TDR_TDR_Pos (0U)
  6800. #define USART_TDR_TDR_Msk (0x1FFU << USART_TDR_TDR_Pos) /*!< 0x000001FF */
  6801. #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */
  6802. /******************************************************************************/
  6803. /* */
  6804. /* USB Device General registers */
  6805. /* */
  6806. /******************************************************************************/
  6807. #define USB_BASE (0x40005C00U) /*!< USB_IP Peripheral Registers base address */
  6808. #define USB_PMAADDR_Pos (13U)
  6809. #define USB_PMAADDR_Msk (0x20003U << USB_PMAADDR_Pos) /*!< 0x40006000 */
  6810. #define USB_PMAADDR USB_PMAADDR_Msk /*!< USB_IP Packet Memory Area base address */
  6811. #define USB_CNTR (USB_BASE + 0x40) /*!< Control register */
  6812. #define USB_ISTR (USB_BASE + 0x44) /*!< Interrupt status register */
  6813. #define USB_FNR (USB_BASE + 0x48) /*!< Frame number register */
  6814. #define USB_DADDR (USB_BASE + 0x4C) /*!< Device address register */
  6815. #define USB_BTABLE (USB_BASE + 0x50) /*!< Buffer Table address register */
  6816. #define USB_LPMCSR (USB_BASE + 0x54) /*!< LPM Control and Status register */
  6817. #define USB_BCDR (USB_BASE + 0x58) /*!< Battery Charging detector register*/
  6818. /**************************** ISTR interrupt events *************************/
  6819. #define USB_ISTR_CTR ((uint16_t)0x8000U) /*!< Correct TRansfer (clear-only bit) */
  6820. #define USB_ISTR_PMAOVR ((uint16_t)0x4000U) /*!< DMA OVeR/underrun (clear-only bit) */
  6821. #define USB_ISTR_ERR ((uint16_t)0x2000U) /*!< ERRor (clear-only bit) */
  6822. #define USB_ISTR_WKUP ((uint16_t)0x1000U) /*!< WaKe UP (clear-only bit) */
  6823. #define USB_ISTR_SUSP ((uint16_t)0x0800U) /*!< SUSPend (clear-only bit) */
  6824. #define USB_ISTR_RESET ((uint16_t)0x0400U) /*!< RESET (clear-only bit) */
  6825. #define USB_ISTR_SOF ((uint16_t)0x0200U) /*!< Start Of Frame (clear-only bit) */
  6826. #define USB_ISTR_ESOF ((uint16_t)0x0100U) /*!< Expected Start Of Frame (clear-only bit) */
  6827. #define USB_ISTR_L1REQ ((uint16_t)0x0080U) /*!< LPM L1 state request */
  6828. #define USB_ISTR_DIR ((uint16_t)0x0010U) /*!< DIRection of transaction (read-only bit) */
  6829. #define USB_ISTR_EP_ID ((uint16_t)0x000FU) /*!< EndPoint IDentifier (read-only bit) */
  6830. #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */
  6831. #define USB_CLR_PMAOVR (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/
  6832. #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */
  6833. #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */
  6834. #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */
  6835. #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */
  6836. #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */
  6837. #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */
  6838. #define USB_CLR_L1REQ (~USB_ISTR_L1REQ) /*!< clear LPM L1 bit */
  6839. /************************* CNTR control register bits definitions ***********/
  6840. #define USB_CNTR_CTRM ((uint16_t)0x8000U) /*!< Correct TRansfer Mask */
  6841. #define USB_CNTR_PMAOVRM ((uint16_t)0x4000U) /*!< DMA OVeR/underrun Mask */
  6842. #define USB_CNTR_ERRM ((uint16_t)0x2000U) /*!< ERRor Mask */
  6843. #define USB_CNTR_WKUPM ((uint16_t)0x1000U) /*!< WaKe UP Mask */
  6844. #define USB_CNTR_SUSPM ((uint16_t)0x0800U) /*!< SUSPend Mask */
  6845. #define USB_CNTR_RESETM ((uint16_t)0x0400U) /*!< RESET Mask */
  6846. #define USB_CNTR_SOFM ((uint16_t)0x0200U) /*!< Start Of Frame Mask */
  6847. #define USB_CNTR_ESOFM ((uint16_t)0x0100U) /*!< Expected Start Of Frame Mask */
  6848. #define USB_CNTR_L1REQM ((uint16_t)0x0080U) /*!< LPM L1 state request interrupt mask */
  6849. #define USB_CNTR_L1RESUME ((uint16_t)0x0020U) /*!< LPM L1 Resume request */
  6850. #define USB_CNTR_RESUME ((uint16_t)0x0010U) /*!< RESUME request */
  6851. #define USB_CNTR_FSUSP ((uint16_t)0x0008U) /*!< Force SUSPend */
  6852. #define USB_CNTR_LPMODE ((uint16_t)0x0004U) /*!< Low-power MODE */
  6853. #define USB_CNTR_PDWN ((uint16_t)0x0002U) /*!< Power DoWN */
  6854. #define USB_CNTR_FRES ((uint16_t)0x0001U) /*!< Force USB RESet */
  6855. /************************* BCDR control register bits definitions ***********/
  6856. #define USB_BCDR_DPPU ((uint16_t)0x8000U) /*!< DP Pull-up Enable */
  6857. #define USB_BCDR_PS2DET ((uint16_t)0x0080U) /*!< PS2 port or proprietary charger detected */
  6858. #define USB_BCDR_SDET ((uint16_t)0x0040U) /*!< Secondary detection (SD) status */
  6859. #define USB_BCDR_PDET ((uint16_t)0x0020U) /*!< Primary detection (PD) status */
  6860. #define USB_BCDR_DCDET ((uint16_t)0x0010U) /*!< Data contact detection (DCD) status */
  6861. #define USB_BCDR_SDEN ((uint16_t)0x0008U) /*!< Secondary detection (SD) mode enable */
  6862. #define USB_BCDR_PDEN ((uint16_t)0x0004U) /*!< Primary detection (PD) mode enable */
  6863. #define USB_BCDR_DCDEN ((uint16_t)0x0002U) /*!< Data contact detection (DCD) mode enable */
  6864. #define USB_BCDR_BCDEN ((uint16_t)0x0001U) /*!< Battery charging detector (BCD) enable */
  6865. /*************************** LPM register bits definitions ******************/
  6866. #define USB_LPMCSR_BESL ((uint16_t)0x00F0U) /*!< BESL value received with last ACKed LPM Token */
  6867. #define USB_LPMCSR_REMWAKE ((uint16_t)0x0008U) /*!< bRemoteWake value received with last ACKed LPM Token */
  6868. #define USB_LPMCSR_LPMACK ((uint16_t)0x0002U) /*!< LPM Token acknowledge enable*/
  6869. #define USB_LPMCSR_LMPEN ((uint16_t)0x0001U) /*!< LPM support enable */
  6870. /******************** FNR Frame Number Register bit definitions ************/
  6871. #define USB_FNR_RXDP ((uint16_t)0x8000U) /*!< status of D+ data line */
  6872. #define USB_FNR_RXDM ((uint16_t)0x4000U) /*!< status of D- data line */
  6873. #define USB_FNR_LCK ((uint16_t)0x2000U) /*!< LoCKed */
  6874. #define USB_FNR_LSOF ((uint16_t)0x1800U) /*!< Lost SOF */
  6875. #define USB_FNR_FN ((uint16_t)0x07FFU) /*!< Frame Number */
  6876. /******************** DADDR Device ADDRess bit definitions ****************/
  6877. #define USB_DADDR_EF ((uint8_t)0x80U) /*!< USB device address Enable Function */
  6878. #define USB_DADDR_ADD ((uint8_t)0x7FU) /*!< USB device address */
  6879. /****************************** Endpoint register *************************/
  6880. #define USB_EP0R USB_BASE /*!< endpoint 0 register address */
  6881. #define USB_EP1R (USB_BASE + 0x04) /*!< endpoint 1 register address */
  6882. #define USB_EP2R (USB_BASE + 0x08) /*!< endpoint 2 register address */
  6883. #define USB_EP3R (USB_BASE + 0x0C) /*!< endpoint 3 register address */
  6884. #define USB_EP4R (USB_BASE + 0x10) /*!< endpoint 4 register address */
  6885. #define USB_EP5R (USB_BASE + 0x14) /*!< endpoint 5 register address */
  6886. #define USB_EP6R (USB_BASE + 0x18) /*!< endpoint 6 register address */
  6887. #define USB_EP7R (USB_BASE + 0x1C) /*!< endpoint 7 register address */
  6888. /* bit positions */
  6889. #define USB_EP_CTR_RX ((uint16_t)0x8000U) /*!< EndPoint Correct TRansfer RX */
  6890. #define USB_EP_DTOG_RX ((uint16_t)0x4000U) /*!< EndPoint Data TOGGLE RX */
  6891. #define USB_EPRX_STAT ((uint16_t)0x3000U) /*!< EndPoint RX STATus bit field */
  6892. #define USB_EP_SETUP ((uint16_t)0x0800U) /*!< EndPoint SETUP */
  6893. #define USB_EP_T_FIELD ((uint16_t)0x0600U) /*!< EndPoint TYPE */
  6894. #define USB_EP_KIND ((uint16_t)0x0100U) /*!< EndPoint KIND */
  6895. #define USB_EP_CTR_TX ((uint16_t)0x0080U) /*!< EndPoint Correct TRansfer TX */
  6896. #define USB_EP_DTOG_TX ((uint16_t)0x0040U) /*!< EndPoint Data TOGGLE TX */
  6897. #define USB_EPTX_STAT ((uint16_t)0x0030U) /*!< EndPoint TX STATus bit field */
  6898. #define USB_EPADDR_FIELD ((uint16_t)0x000FU) /*!< EndPoint ADDRess FIELD */
  6899. /* EndPoint REGister MASK (no toggle fields) */
  6900. #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD)
  6901. /*!< EP_TYPE[1:0] EndPoint TYPE */
  6902. #define USB_EP_TYPE_MASK ((uint16_t)0x0600U) /*!< EndPoint TYPE Mask */
  6903. #define USB_EP_BULK ((uint16_t)0x0000U) /*!< EndPoint BULK */
  6904. #define USB_EP_CONTROL ((uint16_t)0x0200U) /*!< EndPoint CONTROL */
  6905. #define USB_EP_ISOCHRONOUS ((uint16_t)0x0400U) /*!< EndPoint ISOCHRONOUS */
  6906. #define USB_EP_INTERRUPT ((uint16_t)0x0600U) /*!< EndPoint INTERRUPT */
  6907. #define USB_EP_T_MASK ((uint16_t) ~USB_EP_T_FIELD & USB_EPREG_MASK)
  6908. #define USB_EPKIND_MASK ((uint16_t)~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */
  6909. /*!< STAT_TX[1:0] STATus for TX transfer */
  6910. #define USB_EP_TX_DIS ((uint16_t)0x0000U) /*!< EndPoint TX DISabled */
  6911. #define USB_EP_TX_STALL ((uint16_t)0x0010U) /*!< EndPoint TX STALLed */
  6912. #define USB_EP_TX_NAK ((uint16_t)0x0020U) /*!< EndPoint TX NAKed */
  6913. #define USB_EP_TX_VALID ((uint16_t)0x0030U) /*!< EndPoint TX VALID */
  6914. #define USB_EPTX_DTOG1 ((uint16_t)0x0010U) /*!< EndPoint TX Data TOGgle bit1 */
  6915. #define USB_EPTX_DTOG2 ((uint16_t)0x0020U) /*!< EndPoint TX Data TOGgle bit2 */
  6916. #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK)
  6917. /*!< STAT_RX[1:0] STATus for RX transfer */
  6918. #define USB_EP_RX_DIS ((uint16_t)0x0000U) /*!< EndPoint RX DISabled */
  6919. #define USB_EP_RX_STALL ((uint16_t)0x1000U) /*!< EndPoint RX STALLed */
  6920. #define USB_EP_RX_NAK ((uint16_t)0x2000U) /*!< EndPoint RX NAKed */
  6921. #define USB_EP_RX_VALID ((uint16_t)0x3000U) /*!< EndPoint RX VALID */
  6922. #define USB_EPRX_DTOG1 ((uint16_t)0x1000U) /*!< EndPoint RX Data TOGgle bit1 */
  6923. #define USB_EPRX_DTOG2 ((uint16_t)0x2000U) /*!< EndPoint RX Data TOGgle bit1 */
  6924. #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK)
  6925. /******************************************************************************/
  6926. /* */
  6927. /* Window WATCHDOG (WWDG) */
  6928. /* */
  6929. /******************************************************************************/
  6930. /******************* Bit definition for WWDG_CR register ********************/
  6931. #define WWDG_CR_T_Pos (0U)
  6932. #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */
  6933. #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */
  6934. #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */
  6935. #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */
  6936. #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */
  6937. #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */
  6938. #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */
  6939. #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */
  6940. #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */
  6941. /* Legacy defines */
  6942. #define WWDG_CR_T0 WWDG_CR_T_0
  6943. #define WWDG_CR_T1 WWDG_CR_T_1
  6944. #define WWDG_CR_T2 WWDG_CR_T_2
  6945. #define WWDG_CR_T3 WWDG_CR_T_3
  6946. #define WWDG_CR_T4 WWDG_CR_T_4
  6947. #define WWDG_CR_T5 WWDG_CR_T_5
  6948. #define WWDG_CR_T6 WWDG_CR_T_6
  6949. #define WWDG_CR_WDGA_Pos (7U)
  6950. #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  6951. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */
  6952. /******************* Bit definition for WWDG_CFR register *******************/
  6953. #define WWDG_CFR_W_Pos (0U)
  6954. #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  6955. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */
  6956. #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */
  6957. #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */
  6958. #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */
  6959. #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */
  6960. #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */
  6961. #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */
  6962. #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */
  6963. /* Legacy defines */
  6964. #define WWDG_CFR_W0 WWDG_CFR_W_0
  6965. #define WWDG_CFR_W1 WWDG_CFR_W_1
  6966. #define WWDG_CFR_W2 WWDG_CFR_W_2
  6967. #define WWDG_CFR_W3 WWDG_CFR_W_3
  6968. #define WWDG_CFR_W4 WWDG_CFR_W_4
  6969. #define WWDG_CFR_W5 WWDG_CFR_W_5
  6970. #define WWDG_CFR_W6 WWDG_CFR_W_6
  6971. #define WWDG_CFR_WDGTB_Pos (7U)
  6972. #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
  6973. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */
  6974. #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */
  6975. #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */
  6976. /* Legacy defines */
  6977. #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
  6978. #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
  6979. #define WWDG_CFR_EWI_Pos (9U)
  6980. #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  6981. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */
  6982. /******************* Bit definition for WWDG_SR register ********************/
  6983. #define WWDG_SR_EWIF_Pos (0U)
  6984. #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  6985. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */
  6986. /**
  6987. * @}
  6988. */
  6989. /**
  6990. * @}
  6991. */
  6992. /** @addtogroup Exported_macros
  6993. * @{
  6994. */
  6995. /******************************* ADC Instances ********************************/
  6996. #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  6997. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
  6998. /******************************* AES Instances ********************************/
  6999. #define IS_AES_ALL_INSTANCE(INSTANCE) ((INSTANCE) == AES)
  7000. /******************************* COMP Instances *******************************/
  7001. #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
  7002. ((INSTANCE) == COMP2))
  7003. #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON)
  7004. /******************************* CRC Instances ********************************/
  7005. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  7006. /******************************* DAC Instances *********************************/
  7007. #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC)
  7008. /******************************* DMA Instances *********************************/
  7009. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
  7010. ((INSTANCE) == DMA1_Channel2) || \
  7011. ((INSTANCE) == DMA1_Channel3) || \
  7012. ((INSTANCE) == DMA1_Channel4) || \
  7013. ((INSTANCE) == DMA1_Channel5) || \
  7014. ((INSTANCE) == DMA1_Channel6) || \
  7015. ((INSTANCE) == DMA1_Channel7))
  7016. /******************************* GPIO Instances *******************************/
  7017. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  7018. ((INSTANCE) == GPIOB) || \
  7019. ((INSTANCE) == GPIOC) || \
  7020. ((INSTANCE) == GPIOD) || \
  7021. ((INSTANCE) == GPIOE) || \
  7022. ((INSTANCE) == GPIOH))
  7023. #define IS_GPIO_AF_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  7024. ((INSTANCE) == GPIOB) || \
  7025. ((INSTANCE) == GPIOC) || \
  7026. ((INSTANCE) == GPIOD) || \
  7027. ((INSTANCE) == GPIOE) || \
  7028. ((INSTANCE) == GPIOH))
  7029. /******************************** I2C Instances *******************************/
  7030. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  7031. ((INSTANCE) == I2C2) || \
  7032. ((INSTANCE) == I2C3))
  7033. /****************** I2C Instances : wakeup capability from stop modes *********/
  7034. #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  7035. ((INSTANCE) == I2C3))
  7036. /******************************** I2S Instances *******************************/
  7037. #define IS_I2S_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI2)
  7038. /******************************* RNG Instances ********************************/
  7039. #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
  7040. /****************************** RTC Instances *********************************/
  7041. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  7042. /******************************** SMBUS Instances *****************************/
  7043. #define IS_SMBUS_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  7044. ((INSTANCE) == I2C3))
  7045. /******************************** SPI Instances *******************************/
  7046. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  7047. ((INSTANCE) == SPI2))
  7048. /****************** LPTIM Instances : All supported instances *****************/
  7049. #define IS_LPTIM_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
  7050. /****************** TIM Instances : All supported instances *******************/
  7051. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7052. ((INSTANCE) == TIM3) || \
  7053. ((INSTANCE) == TIM6) || \
  7054. ((INSTANCE) == TIM7) || \
  7055. ((INSTANCE) == TIM21) || \
  7056. ((INSTANCE) == TIM22))
  7057. /****************** TIM Instances : supporting counting mode selection ********/
  7058. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7059. ((INSTANCE) == TIM3) || \
  7060. ((INSTANCE) == TIM21) || \
  7061. ((INSTANCE) == TIM22))
  7062. /****************** TIM Instances : supporting clock division *****************/
  7063. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7064. ((INSTANCE) == TIM3) || \
  7065. ((INSTANCE) == TIM21) || \
  7066. ((INSTANCE) == TIM22))
  7067. /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
  7068. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7069. ((INSTANCE) == TIM3) || \
  7070. ((INSTANCE) == TIM21))
  7071. /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
  7072. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7073. ((INSTANCE) == TIM3) || \
  7074. ((INSTANCE) == TIM21) || \
  7075. ((INSTANCE) == TIM22))
  7076. /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
  7077. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7078. ((INSTANCE) == TIM3) || \
  7079. ((INSTANCE) == TIM21))
  7080. /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
  7081. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7082. ((INSTANCE) == TIM3) || \
  7083. ((INSTANCE) == TIM21) || \
  7084. ((INSTANCE) == TIM22))
  7085. /************* TIM Instances : at least 1 capture/compare channel *************/
  7086. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7087. ((INSTANCE) == TIM3) || \
  7088. ((INSTANCE) == TIM21) || \
  7089. ((INSTANCE) == TIM22))
  7090. /************ TIM Instances : at least 2 capture/compare channels *************/
  7091. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7092. ((INSTANCE) == TIM3) || \
  7093. ((INSTANCE) == TIM21) || \
  7094. ((INSTANCE) == TIM22))
  7095. /************ TIM Instances : at least 3 capture/compare channels *************/
  7096. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7097. ((INSTANCE) == TIM3))
  7098. /************ TIM Instances : at least 4 capture/compare channels *************/
  7099. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7100. ((INSTANCE) == TIM3))
  7101. /******************** TIM Instances : Advanced-control timers *****************/
  7102. /******************* TIM Instances : Timer input XOR function *****************/
  7103. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7104. ((INSTANCE) == TIM3))
  7105. /****************** TIM Instances : DMA requests generation (UDE) *************/
  7106. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7107. ((INSTANCE) == TIM3) || \
  7108. ((INSTANCE) == TIM6) || \
  7109. ((INSTANCE) == TIM7))
  7110. /************ TIM Instances : DMA requests generation (CCxDE) *****************/
  7111. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7112. ((INSTANCE) == TIM3))
  7113. /************ TIM Instances : DMA requests generation (COMDE) *****************/
  7114. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7115. (INSTANCE) == TIM3))
  7116. /******************** TIM Instances : DMA burst feature ***********************/
  7117. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7118. ((INSTANCE) == TIM3))
  7119. /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
  7120. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7121. ((INSTANCE) == TIM3) || \
  7122. ((INSTANCE) == TIM6) || \
  7123. ((INSTANCE) == TIM7) || \
  7124. ((INSTANCE) == TIM21) || \
  7125. ((INSTANCE) == TIM22))
  7126. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  7127. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7128. ((INSTANCE) == TIM3) || \
  7129. ((INSTANCE) == TIM21) || \
  7130. ((INSTANCE) == TIM22))
  7131. /********************** TIM Instances : 32 bit Counter ************************/
  7132. /***************** TIM Instances : external trigger input availabe ************/
  7133. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7134. ((INSTANCE) == TIM3) || \
  7135. ((INSTANCE) == TIM21) || \
  7136. ((INSTANCE) == TIM22))
  7137. /****************** TIM Instances : remapping capability **********************/
  7138. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7139. ((INSTANCE) == TIM3) || \
  7140. ((INSTANCE) == TIM21) || \
  7141. ((INSTANCE) == TIM22))
  7142. /****************** TIM Instances : supporting encoder interface **************/
  7143. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7144. ((INSTANCE) == TIM3) || \
  7145. ((INSTANCE) == TIM21) || \
  7146. ((INSTANCE) == TIM22))
  7147. /******************* TIM Instances : output(s) OCXEC register *****************/
  7148. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7149. ((INSTANCE) == TIM3))
  7150. /******************* TIM Instances : output(s) available **********************/
  7151. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  7152. (((((INSTANCE) == TIM2) || \
  7153. ((INSTANCE) == TIM3)) \
  7154. && \
  7155. (((CHANNEL) == TIM_CHANNEL_1) || \
  7156. ((CHANNEL) == TIM_CHANNEL_2) || \
  7157. ((CHANNEL) == TIM_CHANNEL_3) || \
  7158. ((CHANNEL) == TIM_CHANNEL_4))) \
  7159. || \
  7160. (((INSTANCE) == TIM21) && \
  7161. (((CHANNEL) == TIM_CHANNEL_1) || \
  7162. ((CHANNEL) == TIM_CHANNEL_2))) \
  7163. || \
  7164. (((INSTANCE) == TIM22) && \
  7165. (((CHANNEL) == TIM_CHANNEL_1) || \
  7166. ((CHANNEL) == TIM_CHANNEL_2))))
  7167. /******************** UART Instances : Asynchronous mode **********************/
  7168. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7169. ((INSTANCE) == USART2) || \
  7170. ((INSTANCE) == USART4) || \
  7171. ((INSTANCE) == USART5) || \
  7172. ((INSTANCE) == LPUART1))
  7173. /******************** USART Instances : Synchronous mode **********************/
  7174. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7175. ((INSTANCE) == USART2) || \
  7176. ((INSTANCE) == USART4) || \
  7177. ((INSTANCE) == USART5))
  7178. /****************** USART Instances : Auto Baud Rate detection ****************/
  7179. #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7180. ((INSTANCE) == USART2))
  7181. /******************** UART Instances : Half-Duplex mode **********************/
  7182. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7183. ((INSTANCE) == USART2) || \
  7184. ((INSTANCE) == USART4) || \
  7185. ((INSTANCE) == USART5) || \
  7186. ((INSTANCE) == LPUART1))
  7187. /******************** UART Instances : LIN mode **********************/
  7188. #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7189. ((INSTANCE) == USART2))
  7190. /******************** UART Instances : Wake-up from Stop mode **********************/
  7191. #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7192. ((INSTANCE) == USART2) || \
  7193. ((INSTANCE) == LPUART1))
  7194. /****************** UART Instances : Hardware Flow control ********************/
  7195. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7196. ((INSTANCE) == USART2) || \
  7197. ((INSTANCE) == USART4) || \
  7198. ((INSTANCE) == USART5) || \
  7199. ((INSTANCE) == LPUART1))
  7200. /********************* UART Instances : Smard card mode ***********************/
  7201. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7202. ((INSTANCE) == USART2))
  7203. /*********************** UART Instances : IRDA mode ***************************/
  7204. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7205. ((INSTANCE) == USART2))
  7206. /******************** LPUART Instance *****************************************/
  7207. #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
  7208. /****************************** IWDG Instances ********************************/
  7209. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  7210. /****************************** USB Instances ********************************/
  7211. #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
  7212. /****************************** WWDG Instances ********************************/
  7213. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  7214. /**
  7215. * @}
  7216. */
  7217. /******************************************************************************/
  7218. /* For a painless codes migration between the STM32L0xx device product */
  7219. /* lines, the aliases defined below are put in place to overcome the */
  7220. /* differences in the interrupt handlers and IRQn definitions. */
  7221. /* No need to update developed interrupt code when moving across */
  7222. /* product lines within the same STM32L0 Family */
  7223. /******************************************************************************/
  7224. /* Aliases for __IRQn */
  7225. #define LPUART1_IRQn AES_RNG_LPUART1_IRQn
  7226. #define AES_LPUART1_IRQn AES_RNG_LPUART1_IRQn
  7227. #define RNG_LPUART1_IRQn AES_RNG_LPUART1_IRQn
  7228. #define TIM6_IRQn TIM6_DAC_IRQn
  7229. #define RCC_IRQn RCC_CRS_IRQn
  7230. /* Aliases for __IRQHandler */
  7231. #define LPUART1_IRQHandler AES_RNG_LPUART1_IRQHandler
  7232. #define RNG_LPUART1_IRQHandler AES_RNG_LPUART1_IRQHandler
  7233. #define AES_LPUART1_IRQHandler AES_RNG_LPUART1_IRQHandler
  7234. #define TIM6_IRQHandler TIM6_DAC_IRQHandler
  7235. #define RCC_IRQHandler RCC_CRS_IRQHandler
  7236. /**
  7237. * @}
  7238. */
  7239. /**
  7240. * @}
  7241. */
  7242. #ifdef __cplusplus
  7243. }
  7244. #endif /* __cplusplus */
  7245. #endif /* __STM32L082xx_H */
  7246. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/