stm32l061xx.h 511 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410
  1. /**
  2. ******************************************************************************
  3. * @file stm32l061xx.h
  4. * @author MCD Application Team
  5. * @brief CMSIS Cortex-M0+ Device Peripheral Access Layer Header File.
  6. * This file contains all the peripheral register's definitions, bits
  7. * definitions and memory mapping for stm32l061xx devices.
  8. *
  9. * This file contains:
  10. * - Data structures and the address mapping for all peripherals
  11. * - Peripheral's registers declarations and bits definition
  12. * - Macros to access peripheral's registers hardware
  13. *
  14. ******************************************************************************
  15. * @attention
  16. *
  17. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  18. *
  19. * Redistribution and use in source and binary forms, with or without modification,
  20. * are permitted provided that the following conditions are met:
  21. * 1. Redistributions of source code must retain the above copyright notice,
  22. * this list of conditions and the following disclaimer.
  23. * 2. Redistributions in binary form must reproduce the above copyright notice,
  24. * this list of conditions and the following disclaimer in the documentation
  25. * and/or other materials provided with the distribution.
  26. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  27. * may be used to endorse or promote products derived from this software
  28. * without specific prior written permission.
  29. *
  30. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  31. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  32. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  33. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  34. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  35. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  36. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  37. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  38. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  39. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. *
  41. ******************************************************************************
  42. */
  43. /** @addtogroup CMSIS
  44. * @{
  45. */
  46. /** @addtogroup stm32l061xx
  47. * @{
  48. */
  49. #ifndef __STM32L061xx_H
  50. #define __STM32L061xx_H
  51. #ifdef __cplusplus
  52. extern "C" {
  53. #endif
  54. /** @addtogroup Configuration_section_for_CMSIS
  55. * @{
  56. */
  57. /**
  58. * @brief Configuration of the Cortex-M0+ Processor and Core Peripherals
  59. */
  60. #define __CM0PLUS_REV 0 /*!< Core Revision r0p0 */
  61. #define __MPU_PRESENT 1 /*!< STM32L0xx provides an MPU */
  62. #define __VTOR_PRESENT 1 /*!< Vector Table Register supported */
  63. #define __NVIC_PRIO_BITS 2 /*!< STM32L0xx uses 2 Bits for the Priority Levels */
  64. #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
  65. /**
  66. * @}
  67. */
  68. /** @addtogroup Peripheral_interrupt_number_definition
  69. * @{
  70. */
  71. /**
  72. * @brief stm32l061xx Interrupt Number Definition, according to the selected device
  73. * in @ref Library_configuration_section
  74. */
  75. /*!< Interrupt Number Definition */
  76. typedef enum
  77. {
  78. /****** Cortex-M0 Processor Exceptions Numbers ******************************************************/
  79. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  80. HardFault_IRQn = -13, /*!< 3 Cortex-M0+ Hard Fault Interrupt */
  81. SVC_IRQn = -5, /*!< 11 Cortex-M0+ SV Call Interrupt */
  82. PendSV_IRQn = -2, /*!< 14 Cortex-M0+ Pend SV Interrupt */
  83. SysTick_IRQn = -1, /*!< 15 Cortex-M0+ System Tick Interrupt */
  84. /****** STM32L-0 specific Interrupt Numbers *********************************************************/
  85. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  86. PVD_IRQn = 1, /*!< PVD through EXTI Line detect Interrupt */
  87. RTC_IRQn = 2, /*!< RTC through EXTI Line Interrupt */
  88. FLASH_IRQn = 3, /*!< FLASH Interrupt */
  89. RCC_IRQn = 4, /*!< RCC Interrupt */
  90. EXTI0_1_IRQn = 5, /*!< EXTI Line 0 and 1 Interrupts */
  91. EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupts */
  92. EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupts */
  93. DMA1_Channel1_IRQn = 9, /*!< DMA1 Channel 1 Interrupt */
  94. DMA1_Channel2_3_IRQn = 10, /*!< DMA1 Channel 2 and Channel 3 Interrupts */
  95. DMA1_Channel4_5_6_7_IRQn = 11, /*!< DMA1 Channel 4, Channel 5, Channel 6 and Channel 7 Interrupts */
  96. ADC1_COMP_IRQn = 12, /*!< ADC1, COMP1 and COMP2 Interrupts */
  97. LPTIM1_IRQn = 13, /*!< LPTIM1 Interrupt */
  98. TIM2_IRQn = 15, /*!< TIM2 Interrupt */
  99. TIM6_IRQn = 17, /*!< TIM6 Interrupt */
  100. TIM21_IRQn = 20, /*!< TIM21 Interrupt */
  101. TIM22_IRQn = 22, /*!< TIM22 Interrupt */
  102. I2C1_IRQn = 23, /*!< I2C1 Interrupt */
  103. I2C2_IRQn = 24, /*!< I2C2 Interrupt */
  104. SPI1_IRQn = 25, /*!< SPI1 Interrupt */
  105. SPI2_IRQn = 26, /*!< SPI2 Interrupt */
  106. USART1_IRQn = 27, /*!< USART1 Interrupt */
  107. USART2_IRQn = 28, /*!< USART2 Interrupt */
  108. AES_LPUART1_IRQn = 29, /*!< AES and LPUART1 Interrupts */
  109. } IRQn_Type;
  110. /**
  111. * @}
  112. */
  113. #include "core_cm0plus.h"
  114. #include "system_stm32l0xx.h"
  115. #include <stdint.h>
  116. /** @addtogroup Peripheral_registers_structures
  117. * @{
  118. */
  119. /**
  120. * @brief Analog to Digital Converter
  121. */
  122. typedef struct
  123. {
  124. __IO uint32_t ISR; /*!< ADC Interrupt and Status register, Address offset:0x00 */
  125. __IO uint32_t IER; /*!< ADC Interrupt Enable register, Address offset:0x04 */
  126. __IO uint32_t CR; /*!< ADC Control register, Address offset:0x08 */
  127. __IO uint32_t CFGR1; /*!< ADC Configuration register 1, Address offset:0x0C */
  128. __IO uint32_t CFGR2; /*!< ADC Configuration register 2, Address offset:0x10 */
  129. __IO uint32_t SMPR; /*!< ADC Sampling time register, Address offset:0x14 */
  130. uint32_t RESERVED1; /*!< Reserved, 0x18 */
  131. uint32_t RESERVED2; /*!< Reserved, 0x1C */
  132. __IO uint32_t TR; /*!< ADC watchdog threshold register, Address offset:0x20 */
  133. uint32_t RESERVED3; /*!< Reserved, 0x24 */
  134. __IO uint32_t CHSELR; /*!< ADC channel selection register, Address offset:0x28 */
  135. uint32_t RESERVED4[5]; /*!< Reserved, 0x2C */
  136. __IO uint32_t DR; /*!< ADC data register, Address offset:0x40 */
  137. uint32_t RESERVED5[28]; /*!< Reserved, 0x44 - 0xB0 */
  138. __IO uint32_t CALFACT; /*!< ADC data register, Address offset:0xB4 */
  139. } ADC_TypeDef;
  140. typedef struct
  141. {
  142. __IO uint32_t CCR;
  143. } ADC_Common_TypeDef;
  144. /**
  145. * @brief AES hardware accelerator
  146. */
  147. typedef struct
  148. {
  149. __IO uint32_t CR; /*!< AES control register, Address offset: 0x00 */
  150. __IO uint32_t SR; /*!< AES status register, Address offset: 0x04 */
  151. __IO uint32_t DINR; /*!< AES data input register, Address offset: 0x08 */
  152. __IO uint32_t DOUTR; /*!< AES data output register, Address offset: 0x0C */
  153. __IO uint32_t KEYR0; /*!< AES key register 0, Address offset: 0x10 */
  154. __IO uint32_t KEYR1; /*!< AES key register 1, Address offset: 0x14 */
  155. __IO uint32_t KEYR2; /*!< AES key register 2, Address offset: 0x18 */
  156. __IO uint32_t KEYR3; /*!< AES key register 3, Address offset: 0x1C */
  157. __IO uint32_t IVR0; /*!< AES initialization vector register 0, Address offset: 0x20 */
  158. __IO uint32_t IVR1; /*!< AES initialization vector register 1, Address offset: 0x24 */
  159. __IO uint32_t IVR2; /*!< AES initialization vector register 2, Address offset: 0x28 */
  160. __IO uint32_t IVR3; /*!< AES initialization vector register 3, Address offset: 0x2C */
  161. } AES_TypeDef;
  162. /**
  163. * @brief Comparator
  164. */
  165. typedef struct
  166. {
  167. __IO uint32_t CSR; /*!< COMP comparator control and status register, Address offset: 0x18 */
  168. } COMP_TypeDef;
  169. typedef struct
  170. {
  171. __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
  172. } COMP_Common_TypeDef;
  173. /**
  174. * @brief CRC calculation unit
  175. */
  176. typedef struct
  177. {
  178. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  179. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  180. uint8_t RESERVED0; /*!< Reserved, 0x05 */
  181. uint16_t RESERVED1; /*!< Reserved, 0x06 */
  182. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  183. uint32_t RESERVED2; /*!< Reserved, 0x0C */
  184. __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
  185. __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
  186. } CRC_TypeDef;
  187. /**
  188. * @brief Debug MCU
  189. */
  190. typedef struct
  191. {
  192. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  193. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  194. __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
  195. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
  196. }DBGMCU_TypeDef;
  197. /**
  198. * @brief DMA Controller
  199. */
  200. typedef struct
  201. {
  202. __IO uint32_t CCR; /*!< DMA channel x configuration register */
  203. __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
  204. __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
  205. __IO uint32_t CMAR; /*!< DMA channel x memory address register */
  206. } DMA_Channel_TypeDef;
  207. typedef struct
  208. {
  209. __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
  210. __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
  211. } DMA_TypeDef;
  212. typedef struct
  213. {
  214. __IO uint32_t CSELR; /*!< DMA channel selection register, Address offset: 0xA8 */
  215. } DMA_Request_TypeDef;
  216. /**
  217. * @brief External Interrupt/Event Controller
  218. */
  219. typedef struct
  220. {
  221. __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */
  222. __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */
  223. __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */
  224. __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */
  225. __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */
  226. __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */
  227. }EXTI_TypeDef;
  228. /**
  229. * @brief FLASH Registers
  230. */
  231. typedef struct
  232. {
  233. __IO uint32_t ACR; /*!< Access control register, Address offset: 0x00 */
  234. __IO uint32_t PECR; /*!< Program/erase control register, Address offset: 0x04 */
  235. __IO uint32_t PDKEYR; /*!< Power down key register, Address offset: 0x08 */
  236. __IO uint32_t PEKEYR; /*!< Program/erase key register, Address offset: 0x0c */
  237. __IO uint32_t PRGKEYR; /*!< Program memory key register, Address offset: 0x10 */
  238. __IO uint32_t OPTKEYR; /*!< Option byte key register, Address offset: 0x14 */
  239. __IO uint32_t SR; /*!< Status register, Address offset: 0x18 */
  240. __IO uint32_t OPTR; /*!< Option byte register, Address offset: 0x1c */
  241. __IO uint32_t WRPR; /*!< Write protection register, Address offset: 0x20 */
  242. } FLASH_TypeDef;
  243. /**
  244. * @brief Option Bytes Registers
  245. */
  246. typedef struct
  247. {
  248. __IO uint32_t RDP; /*!< Read protection register, Address offset: 0x00 */
  249. __IO uint32_t USER; /*!< user register, Address offset: 0x04 */
  250. __IO uint32_t WRP01; /*!< write protection Bytes 0 and 1 Address offset: 0x08 */
  251. } OB_TypeDef;
  252. /**
  253. * @brief General Purpose IO
  254. */
  255. typedef struct
  256. {
  257. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  258. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  259. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  260. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  261. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  262. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  263. __IO uint32_t BSRR; /*!< GPIO port bit set/reset registerBSRR, Address offset: 0x18 */
  264. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  265. __IO uint32_t AFR[2]; /*!< GPIO alternate function register, Address offset: 0x20-0x24 */
  266. __IO uint32_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */
  267. }GPIO_TypeDef;
  268. /**
  269. * @brief LPTIMIMER
  270. */
  271. typedef struct
  272. {
  273. __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
  274. __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
  275. __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
  276. __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
  277. __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
  278. __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
  279. __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
  280. __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
  281. } LPTIM_TypeDef;
  282. /**
  283. * @brief SysTem Configuration
  284. */
  285. typedef struct
  286. {
  287. __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */
  288. __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x04 */
  289. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration register, Address offset: 0x14-0x08 */
  290. uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */
  291. __IO uint32_t CFGR3; /*!< SYSCFG configuration register 3, Address offset: 0x20 */
  292. } SYSCFG_TypeDef;
  293. /**
  294. * @brief Inter-integrated Circuit Interface
  295. */
  296. typedef struct
  297. {
  298. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  299. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  300. __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
  301. __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
  302. __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
  303. __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
  304. __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
  305. __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
  306. __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
  307. __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
  308. __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
  309. }I2C_TypeDef;
  310. /**
  311. * @brief Independent WATCHDOG
  312. */
  313. typedef struct
  314. {
  315. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  316. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  317. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  318. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  319. __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
  320. } IWDG_TypeDef;
  321. /**
  322. * @brief MIFARE Firewall
  323. */
  324. typedef struct
  325. {
  326. __IO uint32_t CSSA; /*!< Code Segment Start Address register, Address offset: 0x00 */
  327. __IO uint32_t CSL; /*!< Code Segment Length register, Address offset: 0x04 */
  328. __IO uint32_t NVDSSA; /*!< NON volatile data Segment Start Address register, Address offset: 0x08 */
  329. __IO uint32_t NVDSL; /*!< NON volatile data Segment Length register, Address offset: 0x0C */
  330. __IO uint32_t VDSSA ; /*!< Volatile data Segment Start Address register, Address offset: 0x10 */
  331. __IO uint32_t VDSL ; /*!< Volatile data Segment Length register, Address offset: 0x14 */
  332. __IO uint32_t LSSA ; /*!< Library Segment Start Address register, Address offset: 0x18 */
  333. __IO uint32_t LSL ; /*!< Library Segment Length register, Address offset: 0x1C */
  334. __IO uint32_t CR ; /*!< Configuration register, Address offset: 0x20 */
  335. } FIREWALL_TypeDef;
  336. /**
  337. * @brief Power Control
  338. */
  339. typedef struct
  340. {
  341. __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
  342. __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
  343. } PWR_TypeDef;
  344. /**
  345. * @brief Reset and Clock Control
  346. */
  347. typedef struct
  348. {
  349. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  350. __IO uint32_t ICSCR; /*!< RCC Internal clock sources calibration register, Address offset: 0x04 */
  351. __IO uint32_t CRRCR; /*!< RCC Clock recovery RC register, Address offset: 0x08 */
  352. __IO uint32_t CFGR; /*!< RCC Clock configuration register, Address offset: 0x0C */
  353. __IO uint32_t CIER; /*!< RCC Clock interrupt enable register, Address offset: 0x10 */
  354. __IO uint32_t CIFR; /*!< RCC Clock interrupt flag register, Address offset: 0x14 */
  355. __IO uint32_t CICR; /*!< RCC Clock interrupt clear register, Address offset: 0x18 */
  356. __IO uint32_t IOPRSTR; /*!< RCC IO port reset register, Address offset: 0x1C */
  357. __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x20 */
  358. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
  359. __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x28 */
  360. __IO uint32_t IOPENR; /*!< RCC Clock IO port enable register, Address offset: 0x2C */
  361. __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock enable register, Address offset: 0x30 */
  362. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral enable register, Address offset: 0x34 */
  363. __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral enable register, Address offset: 0x38 */
  364. __IO uint32_t IOPSMENR; /*!< RCC IO port clock enable in sleep mode register, Address offset: 0x3C */
  365. __IO uint32_t AHBSMENR; /*!< RCC AHB peripheral clock enable in sleep mode register, Address offset: 0x40 */
  366. __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clock enable in sleep mode register, Address offset: 0x44 */
  367. __IO uint32_t APB1SMENR; /*!< RCC APB1 peripheral clock enable in sleep mode register, Address offset: 0x48 */
  368. __IO uint32_t CCIPR; /*!< RCC clock configuration register, Address offset: 0x4C */
  369. __IO uint32_t CSR; /*!< RCC Control/status register, Address offset: 0x50 */
  370. } RCC_TypeDef;
  371. /**
  372. * @brief Real-Time Clock
  373. */
  374. typedef struct
  375. {
  376. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  377. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  378. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  379. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  380. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  381. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  382. uint32_t RESERVED; /*!< Reserved, Address offset: 0x18 */
  383. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  384. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
  385. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  386. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
  387. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  388. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  389. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  390. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  391. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
  392. __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */
  393. __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
  394. __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */
  395. __IO uint32_t OR; /*!< RTC option register, Address offset 0x4C */
  396. __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
  397. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  398. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  399. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  400. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  401. } RTC_TypeDef;
  402. /**
  403. * @brief Serial Peripheral Interface
  404. */
  405. typedef struct
  406. {
  407. __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */
  408. __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
  409. __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
  410. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  411. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
  412. __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */
  413. __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */
  414. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  415. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  416. } SPI_TypeDef;
  417. /**
  418. * @brief TIM
  419. */
  420. typedef struct
  421. {
  422. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  423. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  424. __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */
  425. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  426. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  427. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  428. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  429. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  430. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  431. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  432. __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
  433. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  434. uint32_t RESERVED12;/*!< Reserved Address offset: 0x30 */
  435. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  436. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  437. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  438. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  439. uint32_t RESERVED17;/*!< Reserved, Address offset: 0x44 */
  440. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  441. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
  442. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  443. } TIM_TypeDef;
  444. /**
  445. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  446. */
  447. typedef struct
  448. {
  449. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
  450. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
  451. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
  452. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
  453. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
  454. __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
  455. __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
  456. __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
  457. __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
  458. __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
  459. __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
  460. } USART_TypeDef;
  461. /**
  462. * @brief Window WATCHDOG
  463. */
  464. typedef struct
  465. {
  466. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  467. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  468. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  469. } WWDG_TypeDef;
  470. /**
  471. * @}
  472. */
  473. /** @addtogroup Peripheral_memory_map
  474. * @{
  475. */
  476. #define FLASH_BASE ((uint32_t)0x08000000U) /*!< FLASH base address in the alias region */
  477. #define FLASH_END ((uint32_t)0x0800FFFFU) /*!< FLASH end address in the alias region */
  478. #define DATA_EEPROM_BASE ((uint32_t)0x08080000U) /*!< DATA_EEPROM base address in the alias region */
  479. #define DATA_EEPROM_END ((uint32_t)0x080807FFU) /*!< DATA EEPROM end address in the alias region */
  480. #define SRAM_BASE ((uint32_t)0x20000000U) /*!< SRAM base address in the alias region */
  481. #define SRAM_SIZE_MAX ((uint32_t)0x00002000U) /*!< maximum SRAM size (up to 8KBytes) */
  482. #define PERIPH_BASE ((uint32_t)0x40000000U) /*!< Peripheral base address in the alias region */
  483. /*!< Peripheral memory map */
  484. #define APBPERIPH_BASE PERIPH_BASE
  485. #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000U)
  486. #define IOPPERIPH_BASE (PERIPH_BASE + 0x10000000U)
  487. #define TIM2_BASE (APBPERIPH_BASE + 0x00000000U)
  488. #define TIM6_BASE (APBPERIPH_BASE + 0x00001000U)
  489. #define RTC_BASE (APBPERIPH_BASE + 0x00002800U)
  490. #define WWDG_BASE (APBPERIPH_BASE + 0x00002C00U)
  491. #define IWDG_BASE (APBPERIPH_BASE + 0x00003000U)
  492. #define SPI2_BASE (APBPERIPH_BASE + 0x00003800U)
  493. #define USART2_BASE (APBPERIPH_BASE + 0x00004400U)
  494. #define LPUART1_BASE (APBPERIPH_BASE + 0x00004800U)
  495. #define I2C1_BASE (APBPERIPH_BASE + 0x00005400U)
  496. #define I2C2_BASE (APBPERIPH_BASE + 0x00005800U)
  497. #define PWR_BASE (APBPERIPH_BASE + 0x00007000U)
  498. #define LPTIM1_BASE (APBPERIPH_BASE + 0x00007C00U)
  499. #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000U)
  500. #define COMP1_BASE (APBPERIPH_BASE + 0x00010018U)
  501. #define COMP2_BASE (APBPERIPH_BASE + 0x0001001CU)
  502. #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP1_BASE)
  503. #define EXTI_BASE (APBPERIPH_BASE + 0x00010400U)
  504. #define TIM21_BASE (APBPERIPH_BASE + 0x00010800U)
  505. #define TIM22_BASE (APBPERIPH_BASE + 0x00011400U)
  506. #define FIREWALL_BASE (APBPERIPH_BASE + 0x00011C00U)
  507. #define ADC1_BASE (APBPERIPH_BASE + 0x00012400U)
  508. #define ADC_BASE (APBPERIPH_BASE + 0x00012708U)
  509. #define SPI1_BASE (APBPERIPH_BASE + 0x00013000U)
  510. #define USART1_BASE (APBPERIPH_BASE + 0x00013800U)
  511. #define DBGMCU_BASE (APBPERIPH_BASE + 0x00015800U)
  512. #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000U)
  513. #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008U)
  514. #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CU)
  515. #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030U)
  516. #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044U)
  517. #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058U)
  518. #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006CU)
  519. #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080U)
  520. #define DMA1_CSELR_BASE (DMA1_BASE + 0x000000A8U)
  521. #define RCC_BASE (AHBPERIPH_BASE + 0x00001000U)
  522. #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000U) /*!< FLASH registers base address */
  523. #define OB_BASE ((uint32_t)0x1FF80000U) /*!< FLASH Option Bytes base address */
  524. #define FLASHSIZE_BASE ((uint32_t)0x1FF8007CU) /*!< FLASH Size register base address */
  525. #define UID_BASE ((uint32_t)0x1FF80050U) /*!< Unique device ID register base address */
  526. #define CRC_BASE (AHBPERIPH_BASE + 0x00003000U)
  527. #define AES_BASE (AHBPERIPH_BASE + 0x00006000U)
  528. #define GPIOA_BASE (IOPPERIPH_BASE + 0x00000000U)
  529. #define GPIOB_BASE (IOPPERIPH_BASE + 0x00000400U)
  530. #define GPIOC_BASE (IOPPERIPH_BASE + 0x00000800U)
  531. #define GPIOD_BASE (IOPPERIPH_BASE + 0x00000C00U)
  532. #define GPIOH_BASE (IOPPERIPH_BASE + 0x00001C00U)
  533. /**
  534. * @}
  535. */
  536. /** @addtogroup Peripheral_declaration
  537. * @{
  538. */
  539. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  540. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  541. #define RTC ((RTC_TypeDef *) RTC_BASE)
  542. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  543. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  544. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  545. #define USART2 ((USART_TypeDef *) USART2_BASE)
  546. #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
  547. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  548. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  549. #define PWR ((PWR_TypeDef *) PWR_BASE)
  550. #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
  551. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  552. #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
  553. #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
  554. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  555. #define TIM21 ((TIM_TypeDef *) TIM21_BASE)
  556. #define TIM22 ((TIM_TypeDef *) TIM22_BASE)
  557. #define FIREWALL ((FIREWALL_TypeDef *) FIREWALL_BASE)
  558. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  559. #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE)
  560. /* Legacy defines */
  561. #define ADC ADC1_COMMON
  562. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  563. #define USART1 ((USART_TypeDef *) USART1_BASE)
  564. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  565. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  566. #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
  567. #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
  568. #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
  569. #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
  570. #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
  571. #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
  572. #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
  573. #define DMA1_CSELR ((DMA_Request_TypeDef *) DMA1_CSELR_BASE)
  574. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  575. #define OB ((OB_TypeDef *) OB_BASE)
  576. #define RCC ((RCC_TypeDef *) RCC_BASE)
  577. #define CRC ((CRC_TypeDef *) CRC_BASE)
  578. #define AES ((AES_TypeDef *) AES_BASE)
  579. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  580. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  581. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  582. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  583. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  584. /**
  585. * @}
  586. */
  587. /** @addtogroup Exported_constants
  588. * @{
  589. */
  590. /** @addtogroup Peripheral_Registers_Bits_Definition
  591. * @{
  592. */
  593. /******************************************************************************/
  594. /* Peripheral Registers Bits Definition */
  595. /******************************************************************************/
  596. /******************************************************************************/
  597. /* */
  598. /* Analog to Digital Converter (ADC) */
  599. /* */
  600. /******************************************************************************/
  601. /******************** Bits definition for ADC_ISR register ******************/
  602. #define ADC_ISR_EOCAL_Pos (11U)
  603. #define ADC_ISR_EOCAL_Msk (0x1U << ADC_ISR_EOCAL_Pos) /*!< 0x00000800 */
  604. #define ADC_ISR_EOCAL ADC_ISR_EOCAL_Msk /*!< End of calibration flag */
  605. #define ADC_ISR_AWD_Pos (7U)
  606. #define ADC_ISR_AWD_Msk (0x1U << ADC_ISR_AWD_Pos) /*!< 0x00000080 */
  607. #define ADC_ISR_AWD ADC_ISR_AWD_Msk /*!< Analog watchdog flag */
  608. #define ADC_ISR_OVR_Pos (4U)
  609. #define ADC_ISR_OVR_Msk (0x1U << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
  610. #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< Overrun flag */
  611. #define ADC_ISR_EOSEQ_Pos (3U)
  612. #define ADC_ISR_EOSEQ_Msk (0x1U << ADC_ISR_EOSEQ_Pos) /*!< 0x00000008 */
  613. #define ADC_ISR_EOSEQ ADC_ISR_EOSEQ_Msk /*!< End of Sequence flag */
  614. #define ADC_ISR_EOC_Pos (2U)
  615. #define ADC_ISR_EOC_Msk (0x1U << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
  616. #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< End of Conversion */
  617. #define ADC_ISR_EOSMP_Pos (1U)
  618. #define ADC_ISR_EOSMP_Msk (0x1U << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
  619. #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< End of sampling flag */
  620. #define ADC_ISR_ADRDY_Pos (0U)
  621. #define ADC_ISR_ADRDY_Msk (0x1U << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */
  622. #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC Ready */
  623. /* Old EOSEQ bit definition, maintained for legacy purpose */
  624. #define ADC_ISR_EOS ADC_ISR_EOSEQ
  625. /******************** Bits definition for ADC_IER register ******************/
  626. #define ADC_IER_EOCALIE_Pos (11U)
  627. #define ADC_IER_EOCALIE_Msk (0x1U << ADC_IER_EOCALIE_Pos) /*!< 0x00000800 */
  628. #define ADC_IER_EOCALIE ADC_IER_EOCALIE_Msk /*!< Enf Of Calibration interrupt enable */
  629. #define ADC_IER_AWDIE_Pos (7U)
  630. #define ADC_IER_AWDIE_Msk (0x1U << ADC_IER_AWDIE_Pos) /*!< 0x00000080 */
  631. #define ADC_IER_AWDIE ADC_IER_AWDIE_Msk /*!< Analog Watchdog interrupt enable */
  632. #define ADC_IER_OVRIE_Pos (4U)
  633. #define ADC_IER_OVRIE_Msk (0x1U << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
  634. #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< Overrun interrupt enable */
  635. #define ADC_IER_EOSEQIE_Pos (3U)
  636. #define ADC_IER_EOSEQIE_Msk (0x1U << ADC_IER_EOSEQIE_Pos) /*!< 0x00000008 */
  637. #define ADC_IER_EOSEQIE ADC_IER_EOSEQIE_Msk /*!< End of Sequence of conversion interrupt enable */
  638. #define ADC_IER_EOCIE_Pos (2U)
  639. #define ADC_IER_EOCIE_Msk (0x1U << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
  640. #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< End of Conversion interrupt enable */
  641. #define ADC_IER_EOSMPIE_Pos (1U)
  642. #define ADC_IER_EOSMPIE_Msk (0x1U << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
  643. #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< End of sampling interrupt enable */
  644. #define ADC_IER_ADRDYIE_Pos (0U)
  645. #define ADC_IER_ADRDYIE_Msk (0x1U << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */
  646. #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC Ready interrupt enable */
  647. /* Old EOSEQIE bit definition, maintained for legacy purpose */
  648. #define ADC_IER_EOSIE ADC_IER_EOSEQIE
  649. /******************** Bits definition for ADC_CR register *******************/
  650. #define ADC_CR_ADCAL_Pos (31U)
  651. #define ADC_CR_ADCAL_Msk (0x1U << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
  652. #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */
  653. #define ADC_CR_ADVREGEN_Pos (28U)
  654. #define ADC_CR_ADVREGEN_Msk (0x1U << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */
  655. #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC Voltage Regulator Enable */
  656. #define ADC_CR_ADSTP_Pos (4U)
  657. #define ADC_CR_ADSTP_Msk (0x1U << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
  658. #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC stop of conversion command */
  659. #define ADC_CR_ADSTART_Pos (2U)
  660. #define ADC_CR_ADSTART_Msk (0x1U << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
  661. #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC start of conversion */
  662. #define ADC_CR_ADDIS_Pos (1U)
  663. #define ADC_CR_ADDIS_Msk (0x1U << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
  664. #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable command */
  665. #define ADC_CR_ADEN_Pos (0U)
  666. #define ADC_CR_ADEN_Msk (0x1U << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
  667. #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable control */ /*#### TBV */
  668. /******************* Bits definition for ADC_CFGR1 register *****************/
  669. #define ADC_CFGR1_AWDCH_Pos (26U)
  670. #define ADC_CFGR1_AWDCH_Msk (0x1FU << ADC_CFGR1_AWDCH_Pos) /*!< 0x7C000000 */
  671. #define ADC_CFGR1_AWDCH ADC_CFGR1_AWDCH_Msk /*!< AWDCH[4:0] bits (Analog watchdog channel select bits) */
  672. #define ADC_CFGR1_AWDCH_0 (0x01U << ADC_CFGR1_AWDCH_Pos) /*!< 0x04000000 */
  673. #define ADC_CFGR1_AWDCH_1 (0x02U << ADC_CFGR1_AWDCH_Pos) /*!< 0x08000000 */
  674. #define ADC_CFGR1_AWDCH_2 (0x04U << ADC_CFGR1_AWDCH_Pos) /*!< 0x10000000 */
  675. #define ADC_CFGR1_AWDCH_3 (0x08U << ADC_CFGR1_AWDCH_Pos) /*!< 0x20000000 */
  676. #define ADC_CFGR1_AWDCH_4 (0x10U << ADC_CFGR1_AWDCH_Pos) /*!< 0x40000000 */
  677. #define ADC_CFGR1_AWDEN_Pos (23U)
  678. #define ADC_CFGR1_AWDEN_Msk (0x1U << ADC_CFGR1_AWDEN_Pos) /*!< 0x00800000 */
  679. #define ADC_CFGR1_AWDEN ADC_CFGR1_AWDEN_Msk /*!< Analog watchdog enable on regular channels */
  680. #define ADC_CFGR1_AWDSGL_Pos (22U)
  681. #define ADC_CFGR1_AWDSGL_Msk (0x1U << ADC_CFGR1_AWDSGL_Pos) /*!< 0x00400000 */
  682. #define ADC_CFGR1_AWDSGL ADC_CFGR1_AWDSGL_Msk /*!< Enable the watchdog on a single channel or on all channels */
  683. #define ADC_CFGR1_DISCEN_Pos (16U)
  684. #define ADC_CFGR1_DISCEN_Msk (0x1U << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */
  685. #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< Discontinuous mode on regular channels */
  686. #define ADC_CFGR1_AUTOFF_Pos (15U)
  687. #define ADC_CFGR1_AUTOFF_Msk (0x1U << ADC_CFGR1_AUTOFF_Pos) /*!< 0x00008000 */
  688. #define ADC_CFGR1_AUTOFF ADC_CFGR1_AUTOFF_Msk /*!< ADC auto power off */
  689. #define ADC_CFGR1_WAIT_Pos (14U)
  690. #define ADC_CFGR1_WAIT_Msk (0x1U << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */
  691. #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC wait conversion mode */
  692. #define ADC_CFGR1_CONT_Pos (13U)
  693. #define ADC_CFGR1_CONT_Msk (0x1U << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */
  694. #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< Continuous Conversion */
  695. #define ADC_CFGR1_OVRMOD_Pos (12U)
  696. #define ADC_CFGR1_OVRMOD_Msk (0x1U << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */
  697. #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< Overrun mode */
  698. #define ADC_CFGR1_EXTEN_Pos (10U)
  699. #define ADC_CFGR1_EXTEN_Msk (0x3U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */
  700. #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< EXTEN[1:0] bits (External Trigger Conversion mode for regular channels) */
  701. #define ADC_CFGR1_EXTEN_0 (0x1U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */
  702. #define ADC_CFGR1_EXTEN_1 (0x2U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */
  703. #define ADC_CFGR1_EXTSEL_Pos (6U)
  704. #define ADC_CFGR1_EXTSEL_Msk (0x7U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */
  705. #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< EXTSEL[2:0] bits (External Event Select for regular group) */
  706. #define ADC_CFGR1_EXTSEL_0 (0x1U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */
  707. #define ADC_CFGR1_EXTSEL_1 (0x2U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */
  708. #define ADC_CFGR1_EXTSEL_2 (0x4U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */
  709. #define ADC_CFGR1_ALIGN_Pos (5U)
  710. #define ADC_CFGR1_ALIGN_Msk (0x1U << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */
  711. #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< Data Alignment */
  712. #define ADC_CFGR1_RES_Pos (3U)
  713. #define ADC_CFGR1_RES_Msk (0x3U << ADC_CFGR1_RES_Pos) /*!< 0x00000018 */
  714. #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk /*!< RES[1:0] bits (Resolution) */
  715. #define ADC_CFGR1_RES_0 (0x1U << ADC_CFGR1_RES_Pos) /*!< 0x00000008 */
  716. #define ADC_CFGR1_RES_1 (0x2U << ADC_CFGR1_RES_Pos) /*!< 0x00000010 */
  717. #define ADC_CFGR1_SCANDIR_Pos (2U)
  718. #define ADC_CFGR1_SCANDIR_Msk (0x1U << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */
  719. #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< Sequence scan direction */
  720. #define ADC_CFGR1_DMACFG_Pos (1U)
  721. #define ADC_CFGR1_DMACFG_Msk (0x1U << ADC_CFGR1_DMACFG_Pos) /*!< 0x00000002 */
  722. #define ADC_CFGR1_DMACFG ADC_CFGR1_DMACFG_Msk /*!< Direct memory access configuration */
  723. #define ADC_CFGR1_DMAEN_Pos (0U)
  724. #define ADC_CFGR1_DMAEN_Msk (0x1U << ADC_CFGR1_DMAEN_Pos) /*!< 0x00000001 */
  725. #define ADC_CFGR1_DMAEN ADC_CFGR1_DMAEN_Msk /*!< Direct memory access enable */
  726. /* Old WAIT bit definition, maintained for legacy purpose */
  727. #define ADC_CFGR1_AUTDLY ADC_CFGR1_WAIT
  728. /******************* Bits definition for ADC_CFGR2 register *****************/
  729. #define ADC_CFGR2_TOVS_Pos (9U)
  730. #define ADC_CFGR2_TOVS_Msk (0x1U << ADC_CFGR2_TOVS_Pos) /*!< 0x80000200 */
  731. #define ADC_CFGR2_TOVS ADC_CFGR2_TOVS_Msk /*!< Triggered Oversampling */
  732. #define ADC_CFGR2_OVSS_Pos (5U)
  733. #define ADC_CFGR2_OVSS_Msk (0xFU << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */
  734. #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< OVSS [3:0] bits (Oversampling shift) */
  735. #define ADC_CFGR2_OVSS_0 (0x1U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */
  736. #define ADC_CFGR2_OVSS_1 (0x2U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */
  737. #define ADC_CFGR2_OVSS_2 (0x4U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */
  738. #define ADC_CFGR2_OVSS_3 (0x8U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */
  739. #define ADC_CFGR2_OVSR_Pos (2U)
  740. #define ADC_CFGR2_OVSR_Msk (0x7U << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */
  741. #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< OVSR [2:0] bits (Oversampling ratio) */
  742. #define ADC_CFGR2_OVSR_0 (0x1U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */
  743. #define ADC_CFGR2_OVSR_1 (0x2U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */
  744. #define ADC_CFGR2_OVSR_2 (0x4U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */
  745. #define ADC_CFGR2_OVSE_Pos (0U)
  746. #define ADC_CFGR2_OVSE_Msk (0x1U << ADC_CFGR2_OVSE_Pos) /*!< 0x00000001 */
  747. #define ADC_CFGR2_OVSE ADC_CFGR2_OVSE_Msk /*!< Oversampler Enable */
  748. #define ADC_CFGR2_CKMODE_Pos (30U)
  749. #define ADC_CFGR2_CKMODE_Msk (0x3U << ADC_CFGR2_CKMODE_Pos) /*!< 0xC0000000 */
  750. #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk /*!< CKMODE [1:0] bits (ADC clock mode) */
  751. #define ADC_CFGR2_CKMODE_0 (0x1U << ADC_CFGR2_CKMODE_Pos) /*!< 0x40000000 */
  752. #define ADC_CFGR2_CKMODE_1 (0x2U << ADC_CFGR2_CKMODE_Pos) /*!< 0x80000000 */
  753. /****************** Bit definition for ADC_SMPR register ********************/
  754. #define ADC_SMPR_SMP_Pos (0U)
  755. #define ADC_SMPR_SMP_Msk (0x7U << ADC_SMPR_SMP_Pos) /*!< 0x00000007 */
  756. #define ADC_SMPR_SMP ADC_SMPR_SMP_Msk /*!< SMPR[2:0] bits (Sampling time selection) */
  757. #define ADC_SMPR_SMP_0 (0x1U << ADC_SMPR_SMP_Pos) /*!< 0x00000001 */
  758. #define ADC_SMPR_SMP_1 (0x2U << ADC_SMPR_SMP_Pos) /*!< 0x00000002 */
  759. #define ADC_SMPR_SMP_2 (0x4U << ADC_SMPR_SMP_Pos) /*!< 0x00000004 */
  760. /* Legacy defines */
  761. #define ADC_SMPR_SMPR ADC_SMPR_SMP
  762. #define ADC_SMPR_SMPR_0 ADC_SMPR_SMP_0
  763. #define ADC_SMPR_SMPR_1 ADC_SMPR_SMP_1
  764. #define ADC_SMPR_SMPR_2 ADC_SMPR_SMP_2
  765. /******************* Bit definition for ADC_TR register ********************/
  766. #define ADC_TR_HT_Pos (16U)
  767. #define ADC_TR_HT_Msk (0xFFFU << ADC_TR_HT_Pos) /*!< 0x0FFF0000 */
  768. #define ADC_TR_HT ADC_TR_HT_Msk /*!< Analog watchdog high threshold */
  769. #define ADC_TR_LT_Pos (0U)
  770. #define ADC_TR_LT_Msk (0xFFFU << ADC_TR_LT_Pos) /*!< 0x00000FFF */
  771. #define ADC_TR_LT ADC_TR_LT_Msk /*!< Analog watchdog low threshold */
  772. /****************** Bit definition for ADC_CHSELR register ******************/
  773. #define ADC_CHSELR_CHSEL_Pos (0U)
  774. #define ADC_CHSELR_CHSEL_Msk (0x7FFFFU << ADC_CHSELR_CHSEL_Pos) /*!< 0x0007FFFF */
  775. #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels */
  776. #define ADC_CHSELR_CHSEL18_Pos (18U)
  777. #define ADC_CHSELR_CHSEL18_Msk (0x1U << ADC_CHSELR_CHSEL18_Pos) /*!< 0x00040000 */
  778. #define ADC_CHSELR_CHSEL18 ADC_CHSELR_CHSEL18_Msk /*!< Channel 18 selection */
  779. #define ADC_CHSELR_CHSEL17_Pos (17U)
  780. #define ADC_CHSELR_CHSEL17_Msk (0x1U << ADC_CHSELR_CHSEL17_Pos) /*!< 0x00020000 */
  781. #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk /*!< Channel 17 selection */
  782. #define ADC_CHSELR_CHSEL15_Pos (15U)
  783. #define ADC_CHSELR_CHSEL15_Msk (0x1U << ADC_CHSELR_CHSEL15_Pos) /*!< 0x00008000 */
  784. #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk /*!< Channel 15 selection */
  785. #define ADC_CHSELR_CHSEL14_Pos (14U)
  786. #define ADC_CHSELR_CHSEL14_Msk (0x1U << ADC_CHSELR_CHSEL14_Pos) /*!< 0x00004000 */
  787. #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk /*!< Channel 14 selection */
  788. #define ADC_CHSELR_CHSEL13_Pos (13U)
  789. #define ADC_CHSELR_CHSEL13_Msk (0x1U << ADC_CHSELR_CHSEL13_Pos) /*!< 0x00002000 */
  790. #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk /*!< Channel 13 selection */
  791. #define ADC_CHSELR_CHSEL12_Pos (12U)
  792. #define ADC_CHSELR_CHSEL12_Msk (0x1U << ADC_CHSELR_CHSEL12_Pos) /*!< 0x00001000 */
  793. #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk /*!< Channel 12 selection */
  794. #define ADC_CHSELR_CHSEL11_Pos (11U)
  795. #define ADC_CHSELR_CHSEL11_Msk (0x1U << ADC_CHSELR_CHSEL11_Pos) /*!< 0x00000800 */
  796. #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk /*!< Channel 11 selection */
  797. #define ADC_CHSELR_CHSEL10_Pos (10U)
  798. #define ADC_CHSELR_CHSEL10_Msk (0x1U << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */
  799. #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< Channel 10 selection */
  800. #define ADC_CHSELR_CHSEL9_Pos (9U)
  801. #define ADC_CHSELR_CHSEL9_Msk (0x1U << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */
  802. #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< Channel 9 selection */
  803. #define ADC_CHSELR_CHSEL8_Pos (8U)
  804. #define ADC_CHSELR_CHSEL8_Msk (0x1U << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */
  805. #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< Channel 8 selection */
  806. #define ADC_CHSELR_CHSEL7_Pos (7U)
  807. #define ADC_CHSELR_CHSEL7_Msk (0x1U << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */
  808. #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< Channel 7 selection */
  809. #define ADC_CHSELR_CHSEL6_Pos (6U)
  810. #define ADC_CHSELR_CHSEL6_Msk (0x1U << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */
  811. #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< Channel 6 selection */
  812. #define ADC_CHSELR_CHSEL5_Pos (5U)
  813. #define ADC_CHSELR_CHSEL5_Msk (0x1U << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
  814. #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< Channel 5 selection */
  815. #define ADC_CHSELR_CHSEL4_Pos (4U)
  816. #define ADC_CHSELR_CHSEL4_Msk (0x1U << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */
  817. #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< Channel 4 selection */
  818. #define ADC_CHSELR_CHSEL3_Pos (3U)
  819. #define ADC_CHSELR_CHSEL3_Msk (0x1U << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */
  820. #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< Channel 3 selection */
  821. #define ADC_CHSELR_CHSEL2_Pos (2U)
  822. #define ADC_CHSELR_CHSEL2_Msk (0x1U << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */
  823. #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< Channel 2 selection */
  824. #define ADC_CHSELR_CHSEL1_Pos (1U)
  825. #define ADC_CHSELR_CHSEL1_Msk (0x1U << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
  826. #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< Channel 1 selection */
  827. #define ADC_CHSELR_CHSEL0_Pos (0U)
  828. #define ADC_CHSELR_CHSEL0_Msk (0x1U << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */
  829. #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< Channel 0 selection */
  830. /******************** Bit definition for ADC_DR register ********************/
  831. #define ADC_DR_DATA_Pos (0U)
  832. #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
  833. #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< Regular data */
  834. /******************** Bit definition for ADC_CALFACT register ********************/
  835. #define ADC_CALFACT_CALFACT_Pos (0U)
  836. #define ADC_CALFACT_CALFACT_Msk (0x7FU << ADC_CALFACT_CALFACT_Pos) /*!< 0x0000007F */
  837. #define ADC_CALFACT_CALFACT ADC_CALFACT_CALFACT_Msk /*!< Calibration factor */
  838. /******************* Bit definition for ADC_CCR register ********************/
  839. #define ADC_CCR_LFMEN_Pos (25U)
  840. #define ADC_CCR_LFMEN_Msk (0x1U << ADC_CCR_LFMEN_Pos) /*!< 0x02000000 */
  841. #define ADC_CCR_LFMEN ADC_CCR_LFMEN_Msk /*!< Low Frequency Mode enable */
  842. #define ADC_CCR_TSEN_Pos (23U)
  843. #define ADC_CCR_TSEN_Msk (0x1U << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */
  844. #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< Temperature sensore enable */
  845. #define ADC_CCR_VREFEN_Pos (22U)
  846. #define ADC_CCR_VREFEN_Msk (0x1U << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
  847. #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< Vrefint enable */
  848. #define ADC_CCR_PRESC_Pos (18U)
  849. #define ADC_CCR_PRESC_Msk (0xFU << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */
  850. #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< PRESC [3:0] bits (ADC prescaler) */
  851. #define ADC_CCR_PRESC_0 (0x1U << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */
  852. #define ADC_CCR_PRESC_1 (0x2U << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */
  853. #define ADC_CCR_PRESC_2 (0x4U << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */
  854. #define ADC_CCR_PRESC_3 (0x8U << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */
  855. /******************************************************************************/
  856. /* */
  857. /* Advanced Encryption Standard (AES) */
  858. /* */
  859. /******************************************************************************/
  860. /******************* Bit definition for AES_CR register *********************/
  861. #define AES_CR_EN_Pos (0U)
  862. #define AES_CR_EN_Msk (0x1U << AES_CR_EN_Pos) /*!< 0x00000001 */
  863. #define AES_CR_EN AES_CR_EN_Msk /*!< AES Enable */
  864. #define AES_CR_DATATYPE_Pos (1U)
  865. #define AES_CR_DATATYPE_Msk (0x3U << AES_CR_DATATYPE_Pos) /*!< 0x00000006 */
  866. #define AES_CR_DATATYPE AES_CR_DATATYPE_Msk /*!< Data type selection */
  867. #define AES_CR_DATATYPE_0 (0x1U << AES_CR_DATATYPE_Pos) /*!< 0x00000002 */
  868. #define AES_CR_DATATYPE_1 (0x2U << AES_CR_DATATYPE_Pos) /*!< 0x00000004 */
  869. #define AES_CR_MODE_Pos (3U)
  870. #define AES_CR_MODE_Msk (0x3U << AES_CR_MODE_Pos) /*!< 0x00000018 */
  871. #define AES_CR_MODE AES_CR_MODE_Msk /*!< AES Mode Of Operation */
  872. #define AES_CR_MODE_0 (0x1U << AES_CR_MODE_Pos) /*!< 0x00000008 */
  873. #define AES_CR_MODE_1 (0x2U << AES_CR_MODE_Pos) /*!< 0x00000010 */
  874. #define AES_CR_CHMOD_Pos (5U)
  875. #define AES_CR_CHMOD_Msk (0x3U << AES_CR_CHMOD_Pos) /*!< 0x00000060 */
  876. #define AES_CR_CHMOD AES_CR_CHMOD_Msk /*!< AES Chaining Mode */
  877. #define AES_CR_CHMOD_0 (0x1U << AES_CR_CHMOD_Pos) /*!< 0x00000020 */
  878. #define AES_CR_CHMOD_1 (0x2U << AES_CR_CHMOD_Pos) /*!< 0x00000040 */
  879. #define AES_CR_CCFC_Pos (7U)
  880. #define AES_CR_CCFC_Msk (0x1U << AES_CR_CCFC_Pos) /*!< 0x00000080 */
  881. #define AES_CR_CCFC AES_CR_CCFC_Msk /*!< Computation Complete Flag Clear */
  882. #define AES_CR_ERRC_Pos (8U)
  883. #define AES_CR_ERRC_Msk (0x1U << AES_CR_ERRC_Pos) /*!< 0x00000100 */
  884. #define AES_CR_ERRC AES_CR_ERRC_Msk /*!< Error Clear */
  885. #define AES_CR_CCIE_Pos (9U)
  886. #define AES_CR_CCIE_Msk (0x1U << AES_CR_CCIE_Pos) /*!< 0x00000200 */
  887. #define AES_CR_CCIE AES_CR_CCIE_Msk /*!< Computation Complete Interrupt Enable */
  888. #define AES_CR_ERRIE_Pos (10U)
  889. #define AES_CR_ERRIE_Msk (0x1U << AES_CR_ERRIE_Pos) /*!< 0x00000400 */
  890. #define AES_CR_ERRIE AES_CR_ERRIE_Msk /*!< Error Interrupt Enable */
  891. #define AES_CR_DMAINEN_Pos (11U)
  892. #define AES_CR_DMAINEN_Msk (0x1U << AES_CR_DMAINEN_Pos) /*!< 0x00000800 */
  893. #define AES_CR_DMAINEN AES_CR_DMAINEN_Msk /*!< DMA ENable managing the data input phase */
  894. #define AES_CR_DMAOUTEN_Pos (12U)
  895. #define AES_CR_DMAOUTEN_Msk (0x1U << AES_CR_DMAOUTEN_Pos) /*!< 0x00001000 */
  896. #define AES_CR_DMAOUTEN AES_CR_DMAOUTEN_Msk /*!< DMA Enable managing the data output phase */
  897. /******************* Bit definition for AES_SR register *********************/
  898. #define AES_SR_CCF_Pos (0U)
  899. #define AES_SR_CCF_Msk (0x1U << AES_SR_CCF_Pos) /*!< 0x00000001 */
  900. #define AES_SR_CCF AES_SR_CCF_Msk /*!< Computation Complete Flag */
  901. #define AES_SR_RDERR_Pos (1U)
  902. #define AES_SR_RDERR_Msk (0x1U << AES_SR_RDERR_Pos) /*!< 0x00000002 */
  903. #define AES_SR_RDERR AES_SR_RDERR_Msk /*!< Read Error Flag */
  904. #define AES_SR_WRERR_Pos (2U)
  905. #define AES_SR_WRERR_Msk (0x1U << AES_SR_WRERR_Pos) /*!< 0x00000004 */
  906. #define AES_SR_WRERR AES_SR_WRERR_Msk /*!< Write Error Flag */
  907. /******************* Bit definition for AES_DINR register *******************/
  908. #define AES_DINR_Pos (0U)
  909. #define AES_DINR_Msk (0xFFFFU << AES_DINR_Pos) /*!< 0x0000FFFF */
  910. #define AES_DINR AES_DINR_Msk /*!< AES Data Input Register */
  911. /******************* Bit definition for AES_DOUTR register ******************/
  912. #define AES_DOUTR_Pos (0U)
  913. #define AES_DOUTR_Msk (0xFFFFU << AES_DOUTR_Pos) /*!< 0x0000FFFF */
  914. #define AES_DOUTR AES_DOUTR_Msk /*!< AES Data Output Register */
  915. /******************* Bit definition for AES_KEYR0 register ******************/
  916. #define AES_KEYR0_Pos (0U)
  917. #define AES_KEYR0_Msk (0xFFFFU << AES_KEYR0_Pos) /*!< 0x0000FFFF */
  918. #define AES_KEYR0 AES_KEYR0_Msk /*!< AES Key Register 0 */
  919. /******************* Bit definition for AES_KEYR1 register ******************/
  920. #define AES_KEYR1_Pos (0U)
  921. #define AES_KEYR1_Msk (0xFFFFU << AES_KEYR1_Pos) /*!< 0x0000FFFF */
  922. #define AES_KEYR1 AES_KEYR1_Msk /*!< AES Key Register 1 */
  923. /******************* Bit definition for AES_KEYR2 register ******************/
  924. #define AES_KEYR2_Pos (0U)
  925. #define AES_KEYR2_Msk (0xFFFFU << AES_KEYR2_Pos) /*!< 0x0000FFFF */
  926. #define AES_KEYR2 AES_KEYR2_Msk /*!< AES Key Register 2 */
  927. /******************* Bit definition for AES_KEYR3 register ******************/
  928. #define AES_KEYR3_Pos (0U)
  929. #define AES_KEYR3_Msk (0xFFFFU << AES_KEYR3_Pos) /*!< 0x0000FFFF */
  930. #define AES_KEYR3 AES_KEYR3_Msk /*!< AES Key Register 3 */
  931. /******************* Bit definition for AES_IVR0 register *******************/
  932. #define AES_IVR0_Pos (0U)
  933. #define AES_IVR0_Msk (0xFFFFU << AES_IVR0_Pos) /*!< 0x0000FFFF */
  934. #define AES_IVR0 AES_IVR0_Msk /*!< AES Initialization Vector Register 0 */
  935. /******************* Bit definition for AES_IVR1 register *******************/
  936. #define AES_IVR1_Pos (0U)
  937. #define AES_IVR1_Msk (0xFFFFU << AES_IVR1_Pos) /*!< 0x0000FFFF */
  938. #define AES_IVR1 AES_IVR1_Msk /*!< AES Initialization Vector Register 1 */
  939. /******************* Bit definition for AES_IVR2 register *******************/
  940. #define AES_IVR2_Pos (0U)
  941. #define AES_IVR2_Msk (0xFFFFU << AES_IVR2_Pos) /*!< 0x0000FFFF */
  942. #define AES_IVR2 AES_IVR2_Msk /*!< AES Initialization Vector Register 2 */
  943. /******************* Bit definition for AES_IVR3 register *******************/
  944. #define AES_IVR3_Pos (0U)
  945. #define AES_IVR3_Msk (0xFFFFU << AES_IVR3_Pos) /*!< 0x0000FFFF */
  946. #define AES_IVR3 AES_IVR3_Msk /*!< AES Initialization Vector Register 3 */
  947. /******************************************************************************/
  948. /* */
  949. /* Analog Comparators (COMP) */
  950. /* */
  951. /******************************************************************************/
  952. /************* Bit definition for COMP_CSR register (COMP1 and COMP2) **************/
  953. /* COMP1 bits definition */
  954. #define COMP_CSR_COMP1EN_Pos (0U)
  955. #define COMP_CSR_COMP1EN_Msk (0x1U << COMP_CSR_COMP1EN_Pos) /*!< 0x00000001 */
  956. #define COMP_CSR_COMP1EN COMP_CSR_COMP1EN_Msk /*!< COMP1 enable */
  957. #define COMP_CSR_COMP1INNSEL_Pos (4U)
  958. #define COMP_CSR_COMP1INNSEL_Msk (0x3U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000030 */
  959. #define COMP_CSR_COMP1INNSEL COMP_CSR_COMP1INNSEL_Msk /*!< COMP1 inverting input select */
  960. #define COMP_CSR_COMP1INNSEL_0 (0x1U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000010 */
  961. #define COMP_CSR_COMP1INNSEL_1 (0x2U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000020 */
  962. #define COMP_CSR_COMP1WM_Pos (8U)
  963. #define COMP_CSR_COMP1WM_Msk (0x1U << COMP_CSR_COMP1WM_Pos) /*!< 0x00000100 */
  964. #define COMP_CSR_COMP1WM COMP_CSR_COMP1WM_Msk /*!< Comparators window mode enable */
  965. #define COMP_CSR_COMP1LPTIM1IN1_Pos (12U)
  966. #define COMP_CSR_COMP1LPTIM1IN1_Msk (0x1U << COMP_CSR_COMP1LPTIM1IN1_Pos) /*!< 0x00001000 */
  967. #define COMP_CSR_COMP1LPTIM1IN1 COMP_CSR_COMP1LPTIM1IN1_Msk /*!< COMP1 LPTIM1 IN1 connection */
  968. #define COMP_CSR_COMP1POLARITY_Pos (15U)
  969. #define COMP_CSR_COMP1POLARITY_Msk (0x1U << COMP_CSR_COMP1POLARITY_Pos) /*!< 0x00008000 */
  970. #define COMP_CSR_COMP1POLARITY COMP_CSR_COMP1POLARITY_Msk /*!< COMP1 output polarity */
  971. #define COMP_CSR_COMP1VALUE_Pos (30U)
  972. #define COMP_CSR_COMP1VALUE_Msk (0x1U << COMP_CSR_COMP1VALUE_Pos) /*!< 0x40000000 */
  973. #define COMP_CSR_COMP1VALUE COMP_CSR_COMP1VALUE_Msk /*!< COMP1 output level */
  974. #define COMP_CSR_COMP1LOCK_Pos (31U)
  975. #define COMP_CSR_COMP1LOCK_Msk (0x1U << COMP_CSR_COMP1LOCK_Pos) /*!< 0x80000000 */
  976. #define COMP_CSR_COMP1LOCK COMP_CSR_COMP1LOCK_Msk /*!< COMP1 lock */
  977. /* COMP2 bits definition */
  978. #define COMP_CSR_COMP2EN_Pos (0U)
  979. #define COMP_CSR_COMP2EN_Msk (0x1U << COMP_CSR_COMP2EN_Pos) /*!< 0x00000001 */
  980. #define COMP_CSR_COMP2EN COMP_CSR_COMP2EN_Msk /*!< COMP2 enable */
  981. #define COMP_CSR_COMP2SPEED_Pos (3U)
  982. #define COMP_CSR_COMP2SPEED_Msk (0x1U << COMP_CSR_COMP2SPEED_Pos) /*!< 0x00000008 */
  983. #define COMP_CSR_COMP2SPEED COMP_CSR_COMP2SPEED_Msk /*!< COMP2 power mode */
  984. #define COMP_CSR_COMP2INNSEL_Pos (4U)
  985. #define COMP_CSR_COMP2INNSEL_Msk (0x7U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000070 */
  986. #define COMP_CSR_COMP2INNSEL COMP_CSR_COMP2INNSEL_Msk /*!< COMP2 inverting input select */
  987. #define COMP_CSR_COMP2INNSEL_0 (0x1U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000010 */
  988. #define COMP_CSR_COMP2INNSEL_1 (0x2U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000020 */
  989. #define COMP_CSR_COMP2INNSEL_2 (0x4U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000040 */
  990. #define COMP_CSR_COMP2INPSEL_Pos (8U)
  991. #define COMP_CSR_COMP2INPSEL_Msk (0x7U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000700 */
  992. #define COMP_CSR_COMP2INPSEL COMP_CSR_COMP2INPSEL_Msk /*!< COMPx non inverting input select */
  993. #define COMP_CSR_COMP2INPSEL_0 (0x1U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000100 */
  994. #define COMP_CSR_COMP2INPSEL_1 (0x2U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000200 */
  995. #define COMP_CSR_COMP2INPSEL_2 (0x4U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000400 */
  996. #define COMP_CSR_COMP2LPTIM1IN2_Pos (12U)
  997. #define COMP_CSR_COMP2LPTIM1IN2_Msk (0x1U << COMP_CSR_COMP2LPTIM1IN2_Pos) /*!< 0x00001000 */
  998. #define COMP_CSR_COMP2LPTIM1IN2 COMP_CSR_COMP2LPTIM1IN2_Msk /*!< COMP2 LPTIM1 IN2 connection */
  999. #define COMP_CSR_COMP2LPTIM1IN1_Pos (13U)
  1000. #define COMP_CSR_COMP2LPTIM1IN1_Msk (0x1U << COMP_CSR_COMP2LPTIM1IN1_Pos) /*!< 0x00002000 */
  1001. #define COMP_CSR_COMP2LPTIM1IN1 COMP_CSR_COMP2LPTIM1IN1_Msk /*!< COMP2 LPTIM1 IN1 connection */
  1002. #define COMP_CSR_COMP2POLARITY_Pos (15U)
  1003. #define COMP_CSR_COMP2POLARITY_Msk (0x1U << COMP_CSR_COMP2POLARITY_Pos) /*!< 0x00008000 */
  1004. #define COMP_CSR_COMP2POLARITY COMP_CSR_COMP2POLARITY_Msk /*!< COMP2 output polarity */
  1005. #define COMP_CSR_COMP2VALUE_Pos (30U)
  1006. #define COMP_CSR_COMP2VALUE_Msk (0x1U << COMP_CSR_COMP2VALUE_Pos) /*!< 0x40000000 */
  1007. #define COMP_CSR_COMP2VALUE COMP_CSR_COMP2VALUE_Msk /*!< COMP2 output level */
  1008. #define COMP_CSR_COMP2LOCK_Pos (31U)
  1009. #define COMP_CSR_COMP2LOCK_Msk (0x1U << COMP_CSR_COMP2LOCK_Pos) /*!< 0x80000000 */
  1010. #define COMP_CSR_COMP2LOCK COMP_CSR_COMP2LOCK_Msk /*!< COMP2 lock */
  1011. /********************** Bit definition for COMP_CSR register common ****************/
  1012. #define COMP_CSR_COMPxEN_Pos (0U)
  1013. #define COMP_CSR_COMPxEN_Msk (0x1U << COMP_CSR_COMPxEN_Pos) /*!< 0x00000001 */
  1014. #define COMP_CSR_COMPxEN COMP_CSR_COMPxEN_Msk /*!< COMPx enable */
  1015. #define COMP_CSR_COMPxPOLARITY_Pos (15U)
  1016. #define COMP_CSR_COMPxPOLARITY_Msk (0x1U << COMP_CSR_COMPxPOLARITY_Pos) /*!< 0x00008000 */
  1017. #define COMP_CSR_COMPxPOLARITY COMP_CSR_COMPxPOLARITY_Msk /*!< COMPx output polarity */
  1018. #define COMP_CSR_COMPxOUTVALUE_Pos (30U)
  1019. #define COMP_CSR_COMPxOUTVALUE_Msk (0x1U << COMP_CSR_COMPxOUTVALUE_Pos) /*!< 0x40000000 */
  1020. #define COMP_CSR_COMPxOUTVALUE COMP_CSR_COMPxOUTVALUE_Msk /*!< COMPx output level */
  1021. #define COMP_CSR_COMPxLOCK_Pos (31U)
  1022. #define COMP_CSR_COMPxLOCK_Msk (0x1U << COMP_CSR_COMPxLOCK_Pos) /*!< 0x80000000 */
  1023. #define COMP_CSR_COMPxLOCK COMP_CSR_COMPxLOCK_Msk /*!< COMPx lock */
  1024. /* Reference defines */
  1025. #define COMP_CSR_WINMODE COMP_CSR_COMP1WM /*!< Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
  1026. /******************************************************************************/
  1027. /* */
  1028. /* CRC calculation unit (CRC) */
  1029. /* */
  1030. /******************************************************************************/
  1031. /******************* Bit definition for CRC_DR register *********************/
  1032. #define CRC_DR_DR_Pos (0U)
  1033. #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  1034. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  1035. /******************* Bit definition for CRC_IDR register ********************/
  1036. #define CRC_IDR_IDR ((uint8_t)0xFFU) /*!< General-purpose 8-bit data register bits */
  1037. /******************** Bit definition for CRC_CR register ********************/
  1038. #define CRC_CR_RESET_Pos (0U)
  1039. #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  1040. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
  1041. #define CRC_CR_POLYSIZE_Pos (3U)
  1042. #define CRC_CR_POLYSIZE_Msk (0x3U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */
  1043. #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */
  1044. #define CRC_CR_POLYSIZE_0 (0x1U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */
  1045. #define CRC_CR_POLYSIZE_1 (0x2U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */
  1046. #define CRC_CR_REV_IN_Pos (5U)
  1047. #define CRC_CR_REV_IN_Msk (0x3U << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
  1048. #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
  1049. #define CRC_CR_REV_IN_0 (0x1U << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
  1050. #define CRC_CR_REV_IN_1 (0x2U << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
  1051. #define CRC_CR_REV_OUT_Pos (7U)
  1052. #define CRC_CR_REV_OUT_Msk (0x1U << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
  1053. #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
  1054. /******************* Bit definition for CRC_INIT register *******************/
  1055. #define CRC_INIT_INIT_Pos (0U)
  1056. #define CRC_INIT_INIT_Msk (0xFFFFFFFFU << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
  1057. #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
  1058. /******************* Bit definition for CRC_POL register ********************/
  1059. #define CRC_POL_POL_Pos (0U)
  1060. #define CRC_POL_POL_Msk (0xFFFFFFFFU << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */
  1061. #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */
  1062. /******************************************************************************/
  1063. /* */
  1064. /* Debug MCU (DBGMCU) */
  1065. /* */
  1066. /******************************************************************************/
  1067. /**************** Bit definition for DBGMCU_IDCODE register *****************/
  1068. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  1069. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  1070. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */
  1071. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  1072. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  1073. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */
  1074. #define DBGMCU_IDCODE_REV_ID_0 (0x0001U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */
  1075. #define DBGMCU_IDCODE_REV_ID_1 (0x0002U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */
  1076. #define DBGMCU_IDCODE_REV_ID_2 (0x0004U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */
  1077. #define DBGMCU_IDCODE_REV_ID_3 (0x0008U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */
  1078. #define DBGMCU_IDCODE_REV_ID_4 (0x0010U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */
  1079. #define DBGMCU_IDCODE_REV_ID_5 (0x0020U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */
  1080. #define DBGMCU_IDCODE_REV_ID_6 (0x0040U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */
  1081. #define DBGMCU_IDCODE_REV_ID_7 (0x0080U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */
  1082. #define DBGMCU_IDCODE_REV_ID_8 (0x0100U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */
  1083. #define DBGMCU_IDCODE_REV_ID_9 (0x0200U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */
  1084. #define DBGMCU_IDCODE_REV_ID_10 (0x0400U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */
  1085. #define DBGMCU_IDCODE_REV_ID_11 (0x0800U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */
  1086. #define DBGMCU_IDCODE_REV_ID_12 (0x1000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */
  1087. #define DBGMCU_IDCODE_REV_ID_13 (0x2000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */
  1088. #define DBGMCU_IDCODE_REV_ID_14 (0x4000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */
  1089. #define DBGMCU_IDCODE_REV_ID_15 (0x8000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */
  1090. /****************** Bit definition for DBGMCU_CR register *******************/
  1091. #define DBGMCU_CR_DBG_Pos (0U)
  1092. #define DBGMCU_CR_DBG_Msk (0x7U << DBGMCU_CR_DBG_Pos) /*!< 0x00000007 */
  1093. #define DBGMCU_CR_DBG DBGMCU_CR_DBG_Msk /*!< Debug mode mask */
  1094. #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
  1095. #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
  1096. #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */
  1097. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  1098. #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  1099. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */
  1100. #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
  1101. #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
  1102. #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */
  1103. /****************** Bit definition for DBGMCU_APB1_FZ register **************/
  1104. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U)
  1105. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
  1106. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */
  1107. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U)
  1108. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */
  1109. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */
  1110. #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U)
  1111. #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
  1112. #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk /*!< RTC Calendar frozen when core is halted */
  1113. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U)
  1114. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
  1115. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */
  1116. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U)
  1117. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
  1118. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */
  1119. #define DBGMCU_APB1_FZ_DBG_I2C1_STOP_Pos (21U)
  1120. #define DBGMCU_APB1_FZ_DBG_I2C1_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */
  1121. #define DBGMCU_APB1_FZ_DBG_I2C1_STOP DBGMCU_APB1_FZ_DBG_I2C1_STOP_Msk /*!< I2C1 SMBUS timeout mode stopped when Core is halted */
  1122. #define DBGMCU_APB1_FZ_DBG_I2C2_STOP_Pos (22U)
  1123. #define DBGMCU_APB1_FZ_DBG_I2C2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C2_STOP_Pos) /*!< 0x00400000 */
  1124. #define DBGMCU_APB1_FZ_DBG_I2C2_STOP DBGMCU_APB1_FZ_DBG_I2C2_STOP_Msk /*!< I2C2 SMBUS timeout mode stopped when Core is halted */
  1125. #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Pos (31U)
  1126. #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Pos) /*!< 0x80000000 */
  1127. #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Msk /*!< LPTIM1 counter stopped when core is halted */
  1128. /****************** Bit definition for DBGMCU_APB2_FZ register **************/
  1129. #define DBGMCU_APB2_FZ_DBG_TIM22_STOP_Pos (5U)
  1130. #define DBGMCU_APB2_FZ_DBG_TIM22_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM22_STOP_Pos) /*!< 0x00000020 */
  1131. #define DBGMCU_APB2_FZ_DBG_TIM22_STOP DBGMCU_APB2_FZ_DBG_TIM22_STOP_Msk /*!< TIM22 counter stopped when core is halted */
  1132. #define DBGMCU_APB2_FZ_DBG_TIM21_STOP_Pos (2U)
  1133. #define DBGMCU_APB2_FZ_DBG_TIM21_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM21_STOP_Pos) /*!< 0x00000004 */
  1134. #define DBGMCU_APB2_FZ_DBG_TIM21_STOP DBGMCU_APB2_FZ_DBG_TIM21_STOP_Msk /*!< TIM21 counter stopped when core is halted */
  1135. /******************************************************************************/
  1136. /* */
  1137. /* DMA Controller (DMA) */
  1138. /* */
  1139. /******************************************************************************/
  1140. /******************* Bit definition for DMA_ISR register ********************/
  1141. #define DMA_ISR_GIF1_Pos (0U)
  1142. #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
  1143. #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
  1144. #define DMA_ISR_TCIF1_Pos (1U)
  1145. #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
  1146. #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
  1147. #define DMA_ISR_HTIF1_Pos (2U)
  1148. #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
  1149. #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
  1150. #define DMA_ISR_TEIF1_Pos (3U)
  1151. #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
  1152. #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
  1153. #define DMA_ISR_GIF2_Pos (4U)
  1154. #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
  1155. #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
  1156. #define DMA_ISR_TCIF2_Pos (5U)
  1157. #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
  1158. #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
  1159. #define DMA_ISR_HTIF2_Pos (6U)
  1160. #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
  1161. #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
  1162. #define DMA_ISR_TEIF2_Pos (7U)
  1163. #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
  1164. #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
  1165. #define DMA_ISR_GIF3_Pos (8U)
  1166. #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
  1167. #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
  1168. #define DMA_ISR_TCIF3_Pos (9U)
  1169. #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
  1170. #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
  1171. #define DMA_ISR_HTIF3_Pos (10U)
  1172. #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
  1173. #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
  1174. #define DMA_ISR_TEIF3_Pos (11U)
  1175. #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
  1176. #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
  1177. #define DMA_ISR_GIF4_Pos (12U)
  1178. #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
  1179. #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
  1180. #define DMA_ISR_TCIF4_Pos (13U)
  1181. #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
  1182. #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
  1183. #define DMA_ISR_HTIF4_Pos (14U)
  1184. #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
  1185. #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
  1186. #define DMA_ISR_TEIF4_Pos (15U)
  1187. #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
  1188. #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
  1189. #define DMA_ISR_GIF5_Pos (16U)
  1190. #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
  1191. #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
  1192. #define DMA_ISR_TCIF5_Pos (17U)
  1193. #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
  1194. #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
  1195. #define DMA_ISR_HTIF5_Pos (18U)
  1196. #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
  1197. #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
  1198. #define DMA_ISR_TEIF5_Pos (19U)
  1199. #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
  1200. #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
  1201. #define DMA_ISR_GIF6_Pos (20U)
  1202. #define DMA_ISR_GIF6_Msk (0x1U << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
  1203. #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
  1204. #define DMA_ISR_TCIF6_Pos (21U)
  1205. #define DMA_ISR_TCIF6_Msk (0x1U << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
  1206. #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
  1207. #define DMA_ISR_HTIF6_Pos (22U)
  1208. #define DMA_ISR_HTIF6_Msk (0x1U << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
  1209. #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
  1210. #define DMA_ISR_TEIF6_Pos (23U)
  1211. #define DMA_ISR_TEIF6_Msk (0x1U << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
  1212. #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
  1213. #define DMA_ISR_GIF7_Pos (24U)
  1214. #define DMA_ISR_GIF7_Msk (0x1U << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
  1215. #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
  1216. #define DMA_ISR_TCIF7_Pos (25U)
  1217. #define DMA_ISR_TCIF7_Msk (0x1U << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
  1218. #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
  1219. #define DMA_ISR_HTIF7_Pos (26U)
  1220. #define DMA_ISR_HTIF7_Msk (0x1U << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
  1221. #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
  1222. #define DMA_ISR_TEIF7_Pos (27U)
  1223. #define DMA_ISR_TEIF7_Msk (0x1U << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
  1224. #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
  1225. /******************* Bit definition for DMA_IFCR register *******************/
  1226. #define DMA_IFCR_CGIF1_Pos (0U)
  1227. #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
  1228. #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */
  1229. #define DMA_IFCR_CTCIF1_Pos (1U)
  1230. #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
  1231. #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
  1232. #define DMA_IFCR_CHTIF1_Pos (2U)
  1233. #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
  1234. #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
  1235. #define DMA_IFCR_CTEIF1_Pos (3U)
  1236. #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
  1237. #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
  1238. #define DMA_IFCR_CGIF2_Pos (4U)
  1239. #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
  1240. #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
  1241. #define DMA_IFCR_CTCIF2_Pos (5U)
  1242. #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
  1243. #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
  1244. #define DMA_IFCR_CHTIF2_Pos (6U)
  1245. #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
  1246. #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
  1247. #define DMA_IFCR_CTEIF2_Pos (7U)
  1248. #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
  1249. #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
  1250. #define DMA_IFCR_CGIF3_Pos (8U)
  1251. #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
  1252. #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
  1253. #define DMA_IFCR_CTCIF3_Pos (9U)
  1254. #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
  1255. #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
  1256. #define DMA_IFCR_CHTIF3_Pos (10U)
  1257. #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
  1258. #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
  1259. #define DMA_IFCR_CTEIF3_Pos (11U)
  1260. #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
  1261. #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
  1262. #define DMA_IFCR_CGIF4_Pos (12U)
  1263. #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
  1264. #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
  1265. #define DMA_IFCR_CTCIF4_Pos (13U)
  1266. #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
  1267. #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
  1268. #define DMA_IFCR_CHTIF4_Pos (14U)
  1269. #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
  1270. #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
  1271. #define DMA_IFCR_CTEIF4_Pos (15U)
  1272. #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
  1273. #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
  1274. #define DMA_IFCR_CGIF5_Pos (16U)
  1275. #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
  1276. #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
  1277. #define DMA_IFCR_CTCIF5_Pos (17U)
  1278. #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
  1279. #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
  1280. #define DMA_IFCR_CHTIF5_Pos (18U)
  1281. #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
  1282. #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
  1283. #define DMA_IFCR_CTEIF5_Pos (19U)
  1284. #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
  1285. #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
  1286. #define DMA_IFCR_CGIF6_Pos (20U)
  1287. #define DMA_IFCR_CGIF6_Msk (0x1U << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
  1288. #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
  1289. #define DMA_IFCR_CTCIF6_Pos (21U)
  1290. #define DMA_IFCR_CTCIF6_Msk (0x1U << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
  1291. #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
  1292. #define DMA_IFCR_CHTIF6_Pos (22U)
  1293. #define DMA_IFCR_CHTIF6_Msk (0x1U << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
  1294. #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
  1295. #define DMA_IFCR_CTEIF6_Pos (23U)
  1296. #define DMA_IFCR_CTEIF6_Msk (0x1U << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
  1297. #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
  1298. #define DMA_IFCR_CGIF7_Pos (24U)
  1299. #define DMA_IFCR_CGIF7_Msk (0x1U << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
  1300. #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
  1301. #define DMA_IFCR_CTCIF7_Pos (25U)
  1302. #define DMA_IFCR_CTCIF7_Msk (0x1U << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
  1303. #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
  1304. #define DMA_IFCR_CHTIF7_Pos (26U)
  1305. #define DMA_IFCR_CHTIF7_Msk (0x1U << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
  1306. #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
  1307. #define DMA_IFCR_CTEIF7_Pos (27U)
  1308. #define DMA_IFCR_CTEIF7_Msk (0x1U << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
  1309. #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
  1310. /******************* Bit definition for DMA_CCR register ********************/
  1311. #define DMA_CCR_EN_Pos (0U)
  1312. #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos) /*!< 0x00000001 */
  1313. #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
  1314. #define DMA_CCR_TCIE_Pos (1U)
  1315. #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
  1316. #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  1317. #define DMA_CCR_HTIE_Pos (2U)
  1318. #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
  1319. #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
  1320. #define DMA_CCR_TEIE_Pos (3U)
  1321. #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
  1322. #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
  1323. #define DMA_CCR_DIR_Pos (4U)
  1324. #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
  1325. #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
  1326. #define DMA_CCR_CIRC_Pos (5U)
  1327. #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
  1328. #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
  1329. #define DMA_CCR_PINC_Pos (6U)
  1330. #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
  1331. #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
  1332. #define DMA_CCR_MINC_Pos (7U)
  1333. #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
  1334. #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
  1335. #define DMA_CCR_PSIZE_Pos (8U)
  1336. #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
  1337. #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
  1338. #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
  1339. #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
  1340. #define DMA_CCR_MSIZE_Pos (10U)
  1341. #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
  1342. #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
  1343. #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
  1344. #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
  1345. #define DMA_CCR_PL_Pos (12U)
  1346. #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos) /*!< 0x00003000 */
  1347. #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/
  1348. #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */
  1349. #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */
  1350. #define DMA_CCR_MEM2MEM_Pos (14U)
  1351. #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
  1352. #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
  1353. /****************** Bit definition for DMA_CNDTR register *******************/
  1354. #define DMA_CNDTR_NDT_Pos (0U)
  1355. #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
  1356. #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
  1357. /****************** Bit definition for DMA_CPAR register ********************/
  1358. #define DMA_CPAR_PA_Pos (0U)
  1359. #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
  1360. #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
  1361. /****************** Bit definition for DMA_CMAR register ********************/
  1362. #define DMA_CMAR_MA_Pos (0U)
  1363. #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
  1364. #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
  1365. /******************* Bit definition for DMA_CSELR register *******************/
  1366. #define DMA_CSELR_C1S_Pos (0U)
  1367. #define DMA_CSELR_C1S_Msk (0xFU << DMA_CSELR_C1S_Pos) /*!< 0x0000000F */
  1368. #define DMA_CSELR_C1S DMA_CSELR_C1S_Msk /*!< Channel 1 Selection */
  1369. #define DMA_CSELR_C2S_Pos (4U)
  1370. #define DMA_CSELR_C2S_Msk (0xFU << DMA_CSELR_C2S_Pos) /*!< 0x000000F0 */
  1371. #define DMA_CSELR_C2S DMA_CSELR_C2S_Msk /*!< Channel 2 Selection */
  1372. #define DMA_CSELR_C3S_Pos (8U)
  1373. #define DMA_CSELR_C3S_Msk (0xFU << DMA_CSELR_C3S_Pos) /*!< 0x00000F00 */
  1374. #define DMA_CSELR_C3S DMA_CSELR_C3S_Msk /*!< Channel 3 Selection */
  1375. #define DMA_CSELR_C4S_Pos (12U)
  1376. #define DMA_CSELR_C4S_Msk (0xFU << DMA_CSELR_C4S_Pos) /*!< 0x0000F000 */
  1377. #define DMA_CSELR_C4S DMA_CSELR_C4S_Msk /*!< Channel 4 Selection */
  1378. #define DMA_CSELR_C5S_Pos (16U)
  1379. #define DMA_CSELR_C5S_Msk (0xFU << DMA_CSELR_C5S_Pos) /*!< 0x000F0000 */
  1380. #define DMA_CSELR_C5S DMA_CSELR_C5S_Msk /*!< Channel 5 Selection */
  1381. #define DMA_CSELR_C6S_Pos (20U)
  1382. #define DMA_CSELR_C6S_Msk (0xFU << DMA_CSELR_C6S_Pos) /*!< 0x00F00000 */
  1383. #define DMA_CSELR_C6S DMA_CSELR_C6S_Msk /*!< Channel 6 Selection */
  1384. #define DMA_CSELR_C7S_Pos (24U)
  1385. #define DMA_CSELR_C7S_Msk (0xFU << DMA_CSELR_C7S_Pos) /*!< 0x0F000000 */
  1386. #define DMA_CSELR_C7S DMA_CSELR_C7S_Msk /*!< Channel 7 Selection */
  1387. /******************************************************************************/
  1388. /* */
  1389. /* External Interrupt/Event Controller (EXTI) */
  1390. /* */
  1391. /******************************************************************************/
  1392. /******************* Bit definition for EXTI_IMR register *******************/
  1393. #define EXTI_IMR_IM0_Pos (0U)
  1394. #define EXTI_IMR_IM0_Msk (0x1U << EXTI_IMR_IM0_Pos) /*!< 0x00000001 */
  1395. #define EXTI_IMR_IM0 EXTI_IMR_IM0_Msk /*!< Interrupt Mask on line 0 */
  1396. #define EXTI_IMR_IM1_Pos (1U)
  1397. #define EXTI_IMR_IM1_Msk (0x1U << EXTI_IMR_IM1_Pos) /*!< 0x00000002 */
  1398. #define EXTI_IMR_IM1 EXTI_IMR_IM1_Msk /*!< Interrupt Mask on line 1 */
  1399. #define EXTI_IMR_IM2_Pos (2U)
  1400. #define EXTI_IMR_IM2_Msk (0x1U << EXTI_IMR_IM2_Pos) /*!< 0x00000004 */
  1401. #define EXTI_IMR_IM2 EXTI_IMR_IM2_Msk /*!< Interrupt Mask on line 2 */
  1402. #define EXTI_IMR_IM3_Pos (3U)
  1403. #define EXTI_IMR_IM3_Msk (0x1U << EXTI_IMR_IM3_Pos) /*!< 0x00000008 */
  1404. #define EXTI_IMR_IM3 EXTI_IMR_IM3_Msk /*!< Interrupt Mask on line 3 */
  1405. #define EXTI_IMR_IM4_Pos (4U)
  1406. #define EXTI_IMR_IM4_Msk (0x1U << EXTI_IMR_IM4_Pos) /*!< 0x00000010 */
  1407. #define EXTI_IMR_IM4 EXTI_IMR_IM4_Msk /*!< Interrupt Mask on line 4 */
  1408. #define EXTI_IMR_IM5_Pos (5U)
  1409. #define EXTI_IMR_IM5_Msk (0x1U << EXTI_IMR_IM5_Pos) /*!< 0x00000020 */
  1410. #define EXTI_IMR_IM5 EXTI_IMR_IM5_Msk /*!< Interrupt Mask on line 5 */
  1411. #define EXTI_IMR_IM6_Pos (6U)
  1412. #define EXTI_IMR_IM6_Msk (0x1U << EXTI_IMR_IM6_Pos) /*!< 0x00000040 */
  1413. #define EXTI_IMR_IM6 EXTI_IMR_IM6_Msk /*!< Interrupt Mask on line 6 */
  1414. #define EXTI_IMR_IM7_Pos (7U)
  1415. #define EXTI_IMR_IM7_Msk (0x1U << EXTI_IMR_IM7_Pos) /*!< 0x00000080 */
  1416. #define EXTI_IMR_IM7 EXTI_IMR_IM7_Msk /*!< Interrupt Mask on line 7 */
  1417. #define EXTI_IMR_IM8_Pos (8U)
  1418. #define EXTI_IMR_IM8_Msk (0x1U << EXTI_IMR_IM8_Pos) /*!< 0x00000100 */
  1419. #define EXTI_IMR_IM8 EXTI_IMR_IM8_Msk /*!< Interrupt Mask on line 8 */
  1420. #define EXTI_IMR_IM9_Pos (9U)
  1421. #define EXTI_IMR_IM9_Msk (0x1U << EXTI_IMR_IM9_Pos) /*!< 0x00000200 */
  1422. #define EXTI_IMR_IM9 EXTI_IMR_IM9_Msk /*!< Interrupt Mask on line 9 */
  1423. #define EXTI_IMR_IM10_Pos (10U)
  1424. #define EXTI_IMR_IM10_Msk (0x1U << EXTI_IMR_IM10_Pos) /*!< 0x00000400 */
  1425. #define EXTI_IMR_IM10 EXTI_IMR_IM10_Msk /*!< Interrupt Mask on line 10 */
  1426. #define EXTI_IMR_IM11_Pos (11U)
  1427. #define EXTI_IMR_IM11_Msk (0x1U << EXTI_IMR_IM11_Pos) /*!< 0x00000800 */
  1428. #define EXTI_IMR_IM11 EXTI_IMR_IM11_Msk /*!< Interrupt Mask on line 11 */
  1429. #define EXTI_IMR_IM12_Pos (12U)
  1430. #define EXTI_IMR_IM12_Msk (0x1U << EXTI_IMR_IM12_Pos) /*!< 0x00001000 */
  1431. #define EXTI_IMR_IM12 EXTI_IMR_IM12_Msk /*!< Interrupt Mask on line 12 */
  1432. #define EXTI_IMR_IM13_Pos (13U)
  1433. #define EXTI_IMR_IM13_Msk (0x1U << EXTI_IMR_IM13_Pos) /*!< 0x00002000 */
  1434. #define EXTI_IMR_IM13 EXTI_IMR_IM13_Msk /*!< Interrupt Mask on line 13 */
  1435. #define EXTI_IMR_IM14_Pos (14U)
  1436. #define EXTI_IMR_IM14_Msk (0x1U << EXTI_IMR_IM14_Pos) /*!< 0x00004000 */
  1437. #define EXTI_IMR_IM14 EXTI_IMR_IM14_Msk /*!< Interrupt Mask on line 14 */
  1438. #define EXTI_IMR_IM15_Pos (15U)
  1439. #define EXTI_IMR_IM15_Msk (0x1U << EXTI_IMR_IM15_Pos) /*!< 0x00008000 */
  1440. #define EXTI_IMR_IM15 EXTI_IMR_IM15_Msk /*!< Interrupt Mask on line 15 */
  1441. #define EXTI_IMR_IM16_Pos (16U)
  1442. #define EXTI_IMR_IM16_Msk (0x1U << EXTI_IMR_IM16_Pos) /*!< 0x00010000 */
  1443. #define EXTI_IMR_IM16 EXTI_IMR_IM16_Msk /*!< Interrupt Mask on line 16 */
  1444. #define EXTI_IMR_IM17_Pos (17U)
  1445. #define EXTI_IMR_IM17_Msk (0x1U << EXTI_IMR_IM17_Pos) /*!< 0x00020000 */
  1446. #define EXTI_IMR_IM17 EXTI_IMR_IM17_Msk /*!< Interrupt Mask on line 17 */
  1447. #define EXTI_IMR_IM18_Pos (18U)
  1448. #define EXTI_IMR_IM18_Msk (0x1U << EXTI_IMR_IM18_Pos) /*!< 0x00040000 */
  1449. #define EXTI_IMR_IM18 EXTI_IMR_IM18_Msk /*!< Interrupt Mask on line 18 */
  1450. #define EXTI_IMR_IM19_Pos (19U)
  1451. #define EXTI_IMR_IM19_Msk (0x1U << EXTI_IMR_IM19_Pos) /*!< 0x00080000 */
  1452. #define EXTI_IMR_IM19 EXTI_IMR_IM19_Msk /*!< Interrupt Mask on line 19 */
  1453. #define EXTI_IMR_IM20_Pos (20U)
  1454. #define EXTI_IMR_IM20_Msk (0x1U << EXTI_IMR_IM20_Pos) /*!< 0x00100000 */
  1455. #define EXTI_IMR_IM20 EXTI_IMR_IM20_Msk /*!< Interrupt Mask on line 20 */
  1456. #define EXTI_IMR_IM21_Pos (21U)
  1457. #define EXTI_IMR_IM21_Msk (0x1U << EXTI_IMR_IM21_Pos) /*!< 0x00200000 */
  1458. #define EXTI_IMR_IM21 EXTI_IMR_IM21_Msk /*!< Interrupt Mask on line 21 */
  1459. #define EXTI_IMR_IM22_Pos (22U)
  1460. #define EXTI_IMR_IM22_Msk (0x1U << EXTI_IMR_IM22_Pos) /*!< 0x00400000 */
  1461. #define EXTI_IMR_IM22 EXTI_IMR_IM22_Msk /*!< Interrupt Mask on line 22 */
  1462. #define EXTI_IMR_IM23_Pos (23U)
  1463. #define EXTI_IMR_IM23_Msk (0x1U << EXTI_IMR_IM23_Pos) /*!< 0x00800000 */
  1464. #define EXTI_IMR_IM23 EXTI_IMR_IM23_Msk /*!< Interrupt Mask on line 23 */
  1465. #define EXTI_IMR_IM25_Pos (25U)
  1466. #define EXTI_IMR_IM25_Msk (0x1U << EXTI_IMR_IM25_Pos) /*!< 0x02000000 */
  1467. #define EXTI_IMR_IM25 EXTI_IMR_IM25_Msk /*!< Interrupt Mask on line 25 */
  1468. #define EXTI_IMR_IM26_Pos (26U)
  1469. #define EXTI_IMR_IM26_Msk (0x1U << EXTI_IMR_IM26_Pos) /*!< 0x04000000 */
  1470. #define EXTI_IMR_IM26 EXTI_IMR_IM26_Msk /*!< Interrupt Mask on line 26 */
  1471. #define EXTI_IMR_IM28_Pos (28U)
  1472. #define EXTI_IMR_IM28_Msk (0x1U << EXTI_IMR_IM28_Pos) /*!< 0x10000000 */
  1473. #define EXTI_IMR_IM28 EXTI_IMR_IM28_Msk /*!< Interrupt Mask on line 28 */
  1474. #define EXTI_IMR_IM29_Pos (29U)
  1475. #define EXTI_IMR_IM29_Msk (0x1U << EXTI_IMR_IM29_Pos) /*!< 0x20000000 */
  1476. #define EXTI_IMR_IM29 EXTI_IMR_IM29_Msk /*!< Interrupt Mask on line 29 */
  1477. #define EXTI_IMR_IM_Pos (0U)
  1478. #define EXTI_IMR_IM_Msk (0x36FFFFFFU << EXTI_IMR_IM_Pos) /*!< 0x36FFFFFF */
  1479. #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */
  1480. /****************** Bit definition for EXTI_EMR register ********************/
  1481. #define EXTI_EMR_EM0_Pos (0U)
  1482. #define EXTI_EMR_EM0_Msk (0x1U << EXTI_EMR_EM0_Pos) /*!< 0x00000001 */
  1483. #define EXTI_EMR_EM0 EXTI_EMR_EM0_Msk /*!< Event Mask on line 0 */
  1484. #define EXTI_EMR_EM1_Pos (1U)
  1485. #define EXTI_EMR_EM1_Msk (0x1U << EXTI_EMR_EM1_Pos) /*!< 0x00000002 */
  1486. #define EXTI_EMR_EM1 EXTI_EMR_EM1_Msk /*!< Event Mask on line 1 */
  1487. #define EXTI_EMR_EM2_Pos (2U)
  1488. #define EXTI_EMR_EM2_Msk (0x1U << EXTI_EMR_EM2_Pos) /*!< 0x00000004 */
  1489. #define EXTI_EMR_EM2 EXTI_EMR_EM2_Msk /*!< Event Mask on line 2 */
  1490. #define EXTI_EMR_EM3_Pos (3U)
  1491. #define EXTI_EMR_EM3_Msk (0x1U << EXTI_EMR_EM3_Pos) /*!< 0x00000008 */
  1492. #define EXTI_EMR_EM3 EXTI_EMR_EM3_Msk /*!< Event Mask on line 3 */
  1493. #define EXTI_EMR_EM4_Pos (4U)
  1494. #define EXTI_EMR_EM4_Msk (0x1U << EXTI_EMR_EM4_Pos) /*!< 0x00000010 */
  1495. #define EXTI_EMR_EM4 EXTI_EMR_EM4_Msk /*!< Event Mask on line 4 */
  1496. #define EXTI_EMR_EM5_Pos (5U)
  1497. #define EXTI_EMR_EM5_Msk (0x1U << EXTI_EMR_EM5_Pos) /*!< 0x00000020 */
  1498. #define EXTI_EMR_EM5 EXTI_EMR_EM5_Msk /*!< Event Mask on line 5 */
  1499. #define EXTI_EMR_EM6_Pos (6U)
  1500. #define EXTI_EMR_EM6_Msk (0x1U << EXTI_EMR_EM6_Pos) /*!< 0x00000040 */
  1501. #define EXTI_EMR_EM6 EXTI_EMR_EM6_Msk /*!< Event Mask on line 6 */
  1502. #define EXTI_EMR_EM7_Pos (7U)
  1503. #define EXTI_EMR_EM7_Msk (0x1U << EXTI_EMR_EM7_Pos) /*!< 0x00000080 */
  1504. #define EXTI_EMR_EM7 EXTI_EMR_EM7_Msk /*!< Event Mask on line 7 */
  1505. #define EXTI_EMR_EM8_Pos (8U)
  1506. #define EXTI_EMR_EM8_Msk (0x1U << EXTI_EMR_EM8_Pos) /*!< 0x00000100 */
  1507. #define EXTI_EMR_EM8 EXTI_EMR_EM8_Msk /*!< Event Mask on line 8 */
  1508. #define EXTI_EMR_EM9_Pos (9U)
  1509. #define EXTI_EMR_EM9_Msk (0x1U << EXTI_EMR_EM9_Pos) /*!< 0x00000200 */
  1510. #define EXTI_EMR_EM9 EXTI_EMR_EM9_Msk /*!< Event Mask on line 9 */
  1511. #define EXTI_EMR_EM10_Pos (10U)
  1512. #define EXTI_EMR_EM10_Msk (0x1U << EXTI_EMR_EM10_Pos) /*!< 0x00000400 */
  1513. #define EXTI_EMR_EM10 EXTI_EMR_EM10_Msk /*!< Event Mask on line 10 */
  1514. #define EXTI_EMR_EM11_Pos (11U)
  1515. #define EXTI_EMR_EM11_Msk (0x1U << EXTI_EMR_EM11_Pos) /*!< 0x00000800 */
  1516. #define EXTI_EMR_EM11 EXTI_EMR_EM11_Msk /*!< Event Mask on line 11 */
  1517. #define EXTI_EMR_EM12_Pos (12U)
  1518. #define EXTI_EMR_EM12_Msk (0x1U << EXTI_EMR_EM12_Pos) /*!< 0x00001000 */
  1519. #define EXTI_EMR_EM12 EXTI_EMR_EM12_Msk /*!< Event Mask on line 12 */
  1520. #define EXTI_EMR_EM13_Pos (13U)
  1521. #define EXTI_EMR_EM13_Msk (0x1U << EXTI_EMR_EM13_Pos) /*!< 0x00002000 */
  1522. #define EXTI_EMR_EM13 EXTI_EMR_EM13_Msk /*!< Event Mask on line 13 */
  1523. #define EXTI_EMR_EM14_Pos (14U)
  1524. #define EXTI_EMR_EM14_Msk (0x1U << EXTI_EMR_EM14_Pos) /*!< 0x00004000 */
  1525. #define EXTI_EMR_EM14 EXTI_EMR_EM14_Msk /*!< Event Mask on line 14 */
  1526. #define EXTI_EMR_EM15_Pos (15U)
  1527. #define EXTI_EMR_EM15_Msk (0x1U << EXTI_EMR_EM15_Pos) /*!< 0x00008000 */
  1528. #define EXTI_EMR_EM15 EXTI_EMR_EM15_Msk /*!< Event Mask on line 15 */
  1529. #define EXTI_EMR_EM16_Pos (16U)
  1530. #define EXTI_EMR_EM16_Msk (0x1U << EXTI_EMR_EM16_Pos) /*!< 0x00010000 */
  1531. #define EXTI_EMR_EM16 EXTI_EMR_EM16_Msk /*!< Event Mask on line 16 */
  1532. #define EXTI_EMR_EM17_Pos (17U)
  1533. #define EXTI_EMR_EM17_Msk (0x1U << EXTI_EMR_EM17_Pos) /*!< 0x00020000 */
  1534. #define EXTI_EMR_EM17 EXTI_EMR_EM17_Msk /*!< Event Mask on line 17 */
  1535. #define EXTI_EMR_EM18_Pos (18U)
  1536. #define EXTI_EMR_EM18_Msk (0x1U << EXTI_EMR_EM18_Pos) /*!< 0x00040000 */
  1537. #define EXTI_EMR_EM18 EXTI_EMR_EM18_Msk /*!< Event Mask on line 18 */
  1538. #define EXTI_EMR_EM19_Pos (19U)
  1539. #define EXTI_EMR_EM19_Msk (0x1U << EXTI_EMR_EM19_Pos) /*!< 0x00080000 */
  1540. #define EXTI_EMR_EM19 EXTI_EMR_EM19_Msk /*!< Event Mask on line 19 */
  1541. #define EXTI_EMR_EM20_Pos (20U)
  1542. #define EXTI_EMR_EM20_Msk (0x1U << EXTI_EMR_EM20_Pos) /*!< 0x00100000 */
  1543. #define EXTI_EMR_EM20 EXTI_EMR_EM20_Msk /*!< Event Mask on line 20 */
  1544. #define EXTI_EMR_EM21_Pos (21U)
  1545. #define EXTI_EMR_EM21_Msk (0x1U << EXTI_EMR_EM21_Pos) /*!< 0x00200000 */
  1546. #define EXTI_EMR_EM21 EXTI_EMR_EM21_Msk /*!< Event Mask on line 21 */
  1547. #define EXTI_EMR_EM22_Pos (22U)
  1548. #define EXTI_EMR_EM22_Msk (0x1U << EXTI_EMR_EM22_Pos) /*!< 0x00400000 */
  1549. #define EXTI_EMR_EM22 EXTI_EMR_EM22_Msk /*!< Event Mask on line 22 */
  1550. #define EXTI_EMR_EM23_Pos (23U)
  1551. #define EXTI_EMR_EM23_Msk (0x1U << EXTI_EMR_EM23_Pos) /*!< 0x00800000 */
  1552. #define EXTI_EMR_EM23 EXTI_EMR_EM23_Msk /*!< Event Mask on line 23 */
  1553. #define EXTI_EMR_EM25_Pos (25U)
  1554. #define EXTI_EMR_EM25_Msk (0x1U << EXTI_EMR_EM25_Pos) /*!< 0x02000000 */
  1555. #define EXTI_EMR_EM25 EXTI_EMR_EM25_Msk /*!< Event Mask on line 25 */
  1556. #define EXTI_EMR_EM26_Pos (26U)
  1557. #define EXTI_EMR_EM26_Msk (0x1U << EXTI_EMR_EM26_Pos) /*!< 0x04000000 */
  1558. #define EXTI_EMR_EM26 EXTI_EMR_EM26_Msk /*!< Event Mask on line 26 */
  1559. #define EXTI_EMR_EM28_Pos (28U)
  1560. #define EXTI_EMR_EM28_Msk (0x1U << EXTI_EMR_EM28_Pos) /*!< 0x10000000 */
  1561. #define EXTI_EMR_EM28 EXTI_EMR_EM28_Msk /*!< Event Mask on line 28 */
  1562. #define EXTI_EMR_EM29_Pos (29U)
  1563. #define EXTI_EMR_EM29_Msk (0x1U << EXTI_EMR_EM29_Pos) /*!< 0x20000000 */
  1564. #define EXTI_EMR_EM29 EXTI_EMR_EM29_Msk /*!< Event Mask on line 29 */
  1565. /******************* Bit definition for EXTI_RTSR register ******************/
  1566. #define EXTI_RTSR_RT0_Pos (0U)
  1567. #define EXTI_RTSR_RT0_Msk (0x1U << EXTI_RTSR_RT0_Pos) /*!< 0x00000001 */
  1568. #define EXTI_RTSR_RT0 EXTI_RTSR_RT0_Msk /*!< Rising trigger event configuration bit of line 0 */
  1569. #define EXTI_RTSR_RT1_Pos (1U)
  1570. #define EXTI_RTSR_RT1_Msk (0x1U << EXTI_RTSR_RT1_Pos) /*!< 0x00000002 */
  1571. #define EXTI_RTSR_RT1 EXTI_RTSR_RT1_Msk /*!< Rising trigger event configuration bit of line 1 */
  1572. #define EXTI_RTSR_RT2_Pos (2U)
  1573. #define EXTI_RTSR_RT2_Msk (0x1U << EXTI_RTSR_RT2_Pos) /*!< 0x00000004 */
  1574. #define EXTI_RTSR_RT2 EXTI_RTSR_RT2_Msk /*!< Rising trigger event configuration bit of line 2 */
  1575. #define EXTI_RTSR_RT3_Pos (3U)
  1576. #define EXTI_RTSR_RT3_Msk (0x1U << EXTI_RTSR_RT3_Pos) /*!< 0x00000008 */
  1577. #define EXTI_RTSR_RT3 EXTI_RTSR_RT3_Msk /*!< Rising trigger event configuration bit of line 3 */
  1578. #define EXTI_RTSR_RT4_Pos (4U)
  1579. #define EXTI_RTSR_RT4_Msk (0x1U << EXTI_RTSR_RT4_Pos) /*!< 0x00000010 */
  1580. #define EXTI_RTSR_RT4 EXTI_RTSR_RT4_Msk /*!< Rising trigger event configuration bit of line 4 */
  1581. #define EXTI_RTSR_RT5_Pos (5U)
  1582. #define EXTI_RTSR_RT5_Msk (0x1U << EXTI_RTSR_RT5_Pos) /*!< 0x00000020 */
  1583. #define EXTI_RTSR_RT5 EXTI_RTSR_RT5_Msk /*!< Rising trigger event configuration bit of line 5 */
  1584. #define EXTI_RTSR_RT6_Pos (6U)
  1585. #define EXTI_RTSR_RT6_Msk (0x1U << EXTI_RTSR_RT6_Pos) /*!< 0x00000040 */
  1586. #define EXTI_RTSR_RT6 EXTI_RTSR_RT6_Msk /*!< Rising trigger event configuration bit of line 6 */
  1587. #define EXTI_RTSR_RT7_Pos (7U)
  1588. #define EXTI_RTSR_RT7_Msk (0x1U << EXTI_RTSR_RT7_Pos) /*!< 0x00000080 */
  1589. #define EXTI_RTSR_RT7 EXTI_RTSR_RT7_Msk /*!< Rising trigger event configuration bit of line 7 */
  1590. #define EXTI_RTSR_RT8_Pos (8U)
  1591. #define EXTI_RTSR_RT8_Msk (0x1U << EXTI_RTSR_RT8_Pos) /*!< 0x00000100 */
  1592. #define EXTI_RTSR_RT8 EXTI_RTSR_RT8_Msk /*!< Rising trigger event configuration bit of line 8 */
  1593. #define EXTI_RTSR_RT9_Pos (9U)
  1594. #define EXTI_RTSR_RT9_Msk (0x1U << EXTI_RTSR_RT9_Pos) /*!< 0x00000200 */
  1595. #define EXTI_RTSR_RT9 EXTI_RTSR_RT9_Msk /*!< Rising trigger event configuration bit of line 9 */
  1596. #define EXTI_RTSR_RT10_Pos (10U)
  1597. #define EXTI_RTSR_RT10_Msk (0x1U << EXTI_RTSR_RT10_Pos) /*!< 0x00000400 */
  1598. #define EXTI_RTSR_RT10 EXTI_RTSR_RT10_Msk /*!< Rising trigger event configuration bit of line 10 */
  1599. #define EXTI_RTSR_RT11_Pos (11U)
  1600. #define EXTI_RTSR_RT11_Msk (0x1U << EXTI_RTSR_RT11_Pos) /*!< 0x00000800 */
  1601. #define EXTI_RTSR_RT11 EXTI_RTSR_RT11_Msk /*!< Rising trigger event configuration bit of line 11 */
  1602. #define EXTI_RTSR_RT12_Pos (12U)
  1603. #define EXTI_RTSR_RT12_Msk (0x1U << EXTI_RTSR_RT12_Pos) /*!< 0x00001000 */
  1604. #define EXTI_RTSR_RT12 EXTI_RTSR_RT12_Msk /*!< Rising trigger event configuration bit of line 12 */
  1605. #define EXTI_RTSR_RT13_Pos (13U)
  1606. #define EXTI_RTSR_RT13_Msk (0x1U << EXTI_RTSR_RT13_Pos) /*!< 0x00002000 */
  1607. #define EXTI_RTSR_RT13 EXTI_RTSR_RT13_Msk /*!< Rising trigger event configuration bit of line 13 */
  1608. #define EXTI_RTSR_RT14_Pos (14U)
  1609. #define EXTI_RTSR_RT14_Msk (0x1U << EXTI_RTSR_RT14_Pos) /*!< 0x00004000 */
  1610. #define EXTI_RTSR_RT14 EXTI_RTSR_RT14_Msk /*!< Rising trigger event configuration bit of line 14 */
  1611. #define EXTI_RTSR_RT15_Pos (15U)
  1612. #define EXTI_RTSR_RT15_Msk (0x1U << EXTI_RTSR_RT15_Pos) /*!< 0x00008000 */
  1613. #define EXTI_RTSR_RT15 EXTI_RTSR_RT15_Msk /*!< Rising trigger event configuration bit of line 15 */
  1614. #define EXTI_RTSR_RT16_Pos (16U)
  1615. #define EXTI_RTSR_RT16_Msk (0x1U << EXTI_RTSR_RT16_Pos) /*!< 0x00010000 */
  1616. #define EXTI_RTSR_RT16 EXTI_RTSR_RT16_Msk /*!< Rising trigger event configuration bit of line 16 */
  1617. #define EXTI_RTSR_RT17_Pos (17U)
  1618. #define EXTI_RTSR_RT17_Msk (0x1U << EXTI_RTSR_RT17_Pos) /*!< 0x00020000 */
  1619. #define EXTI_RTSR_RT17 EXTI_RTSR_RT17_Msk /*!< Rising trigger event configuration bit of line 17 */
  1620. #define EXTI_RTSR_RT19_Pos (19U)
  1621. #define EXTI_RTSR_RT19_Msk (0x1U << EXTI_RTSR_RT19_Pos) /*!< 0x00080000 */
  1622. #define EXTI_RTSR_RT19 EXTI_RTSR_RT19_Msk /*!< Rising trigger event configuration bit of line 19 */
  1623. #define EXTI_RTSR_RT20_Pos (20U)
  1624. #define EXTI_RTSR_RT20_Msk (0x1U << EXTI_RTSR_RT20_Pos) /*!< 0x00100000 */
  1625. #define EXTI_RTSR_RT20 EXTI_RTSR_RT20_Msk /*!< Rising trigger event configuration bit of line 20 */
  1626. #define EXTI_RTSR_RT21_Pos (21U)
  1627. #define EXTI_RTSR_RT21_Msk (0x1U << EXTI_RTSR_RT21_Pos) /*!< 0x00200000 */
  1628. #define EXTI_RTSR_RT21 EXTI_RTSR_RT21_Msk /*!< Rising trigger event configuration bit of line 21 */
  1629. #define EXTI_RTSR_RT22_Pos (22U)
  1630. #define EXTI_RTSR_RT22_Msk (0x1U << EXTI_RTSR_RT22_Pos) /*!< 0x00400000 */
  1631. #define EXTI_RTSR_RT22 EXTI_RTSR_RT22_Msk /*!< Rising trigger event configuration bit of line 22 */
  1632. /* Legacy defines */
  1633. #define EXTI_RTSR_TR0 EXTI_RTSR_RT0
  1634. #define EXTI_RTSR_TR1 EXTI_RTSR_RT1
  1635. #define EXTI_RTSR_TR2 EXTI_RTSR_RT2
  1636. #define EXTI_RTSR_TR3 EXTI_RTSR_RT3
  1637. #define EXTI_RTSR_TR4 EXTI_RTSR_RT4
  1638. #define EXTI_RTSR_TR5 EXTI_RTSR_RT5
  1639. #define EXTI_RTSR_TR6 EXTI_RTSR_RT6
  1640. #define EXTI_RTSR_TR7 EXTI_RTSR_RT7
  1641. #define EXTI_RTSR_TR8 EXTI_RTSR_RT8
  1642. #define EXTI_RTSR_TR9 EXTI_RTSR_RT9
  1643. #define EXTI_RTSR_TR10 EXTI_RTSR_RT10
  1644. #define EXTI_RTSR_TR11 EXTI_RTSR_RT11
  1645. #define EXTI_RTSR_TR12 EXTI_RTSR_RT12
  1646. #define EXTI_RTSR_TR13 EXTI_RTSR_RT13
  1647. #define EXTI_RTSR_TR14 EXTI_RTSR_RT14
  1648. #define EXTI_RTSR_TR15 EXTI_RTSR_RT15
  1649. #define EXTI_RTSR_TR16 EXTI_RTSR_RT16
  1650. #define EXTI_RTSR_TR17 EXTI_RTSR_RT17
  1651. #define EXTI_RTSR_TR19 EXTI_RTSR_RT19
  1652. #define EXTI_RTSR_TR20 EXTI_RTSR_RT20
  1653. #define EXTI_RTSR_TR21 EXTI_RTSR_RT21
  1654. #define EXTI_RTSR_TR22 EXTI_RTSR_RT22
  1655. /******************* Bit definition for EXTI_FTSR register *******************/
  1656. #define EXTI_FTSR_FT0_Pos (0U)
  1657. #define EXTI_FTSR_FT0_Msk (0x1U << EXTI_FTSR_FT0_Pos) /*!< 0x00000001 */
  1658. #define EXTI_FTSR_FT0 EXTI_FTSR_FT0_Msk /*!< Falling trigger event configuration bit of line 0 */
  1659. #define EXTI_FTSR_FT1_Pos (1U)
  1660. #define EXTI_FTSR_FT1_Msk (0x1U << EXTI_FTSR_FT1_Pos) /*!< 0x00000002 */
  1661. #define EXTI_FTSR_FT1 EXTI_FTSR_FT1_Msk /*!< Falling trigger event configuration bit of line 1 */
  1662. #define EXTI_FTSR_FT2_Pos (2U)
  1663. #define EXTI_FTSR_FT2_Msk (0x1U << EXTI_FTSR_FT2_Pos) /*!< 0x00000004 */
  1664. #define EXTI_FTSR_FT2 EXTI_FTSR_FT2_Msk /*!< Falling trigger event configuration bit of line 2 */
  1665. #define EXTI_FTSR_FT3_Pos (3U)
  1666. #define EXTI_FTSR_FT3_Msk (0x1U << EXTI_FTSR_FT3_Pos) /*!< 0x00000008 */
  1667. #define EXTI_FTSR_FT3 EXTI_FTSR_FT3_Msk /*!< Falling trigger event configuration bit of line 3 */
  1668. #define EXTI_FTSR_FT4_Pos (4U)
  1669. #define EXTI_FTSR_FT4_Msk (0x1U << EXTI_FTSR_FT4_Pos) /*!< 0x00000010 */
  1670. #define EXTI_FTSR_FT4 EXTI_FTSR_FT4_Msk /*!< Falling trigger event configuration bit of line 4 */
  1671. #define EXTI_FTSR_FT5_Pos (5U)
  1672. #define EXTI_FTSR_FT5_Msk (0x1U << EXTI_FTSR_FT5_Pos) /*!< 0x00000020 */
  1673. #define EXTI_FTSR_FT5 EXTI_FTSR_FT5_Msk /*!< Falling trigger event configuration bit of line 5 */
  1674. #define EXTI_FTSR_FT6_Pos (6U)
  1675. #define EXTI_FTSR_FT6_Msk (0x1U << EXTI_FTSR_FT6_Pos) /*!< 0x00000040 */
  1676. #define EXTI_FTSR_FT6 EXTI_FTSR_FT6_Msk /*!< Falling trigger event configuration bit of line 6 */
  1677. #define EXTI_FTSR_FT7_Pos (7U)
  1678. #define EXTI_FTSR_FT7_Msk (0x1U << EXTI_FTSR_FT7_Pos) /*!< 0x00000080 */
  1679. #define EXTI_FTSR_FT7 EXTI_FTSR_FT7_Msk /*!< Falling trigger event configuration bit of line 7 */
  1680. #define EXTI_FTSR_FT8_Pos (8U)
  1681. #define EXTI_FTSR_FT8_Msk (0x1U << EXTI_FTSR_FT8_Pos) /*!< 0x00000100 */
  1682. #define EXTI_FTSR_FT8 EXTI_FTSR_FT8_Msk /*!< Falling trigger event configuration bit of line 8 */
  1683. #define EXTI_FTSR_FT9_Pos (9U)
  1684. #define EXTI_FTSR_FT9_Msk (0x1U << EXTI_FTSR_FT9_Pos) /*!< 0x00000200 */
  1685. #define EXTI_FTSR_FT9 EXTI_FTSR_FT9_Msk /*!< Falling trigger event configuration bit of line 9 */
  1686. #define EXTI_FTSR_FT10_Pos (10U)
  1687. #define EXTI_FTSR_FT10_Msk (0x1U << EXTI_FTSR_FT10_Pos) /*!< 0x00000400 */
  1688. #define EXTI_FTSR_FT10 EXTI_FTSR_FT10_Msk /*!< Falling trigger event configuration bit of line 10 */
  1689. #define EXTI_FTSR_FT11_Pos (11U)
  1690. #define EXTI_FTSR_FT11_Msk (0x1U << EXTI_FTSR_FT11_Pos) /*!< 0x00000800 */
  1691. #define EXTI_FTSR_FT11 EXTI_FTSR_FT11_Msk /*!< Falling trigger event configuration bit of line 11 */
  1692. #define EXTI_FTSR_FT12_Pos (12U)
  1693. #define EXTI_FTSR_FT12_Msk (0x1U << EXTI_FTSR_FT12_Pos) /*!< 0x00001000 */
  1694. #define EXTI_FTSR_FT12 EXTI_FTSR_FT12_Msk /*!< Falling trigger event configuration bit of line 12 */
  1695. #define EXTI_FTSR_FT13_Pos (13U)
  1696. #define EXTI_FTSR_FT13_Msk (0x1U << EXTI_FTSR_FT13_Pos) /*!< 0x00002000 */
  1697. #define EXTI_FTSR_FT13 EXTI_FTSR_FT13_Msk /*!< Falling trigger event configuration bit of line 13 */
  1698. #define EXTI_FTSR_FT14_Pos (14U)
  1699. #define EXTI_FTSR_FT14_Msk (0x1U << EXTI_FTSR_FT14_Pos) /*!< 0x00004000 */
  1700. #define EXTI_FTSR_FT14 EXTI_FTSR_FT14_Msk /*!< Falling trigger event configuration bit of line 14 */
  1701. #define EXTI_FTSR_FT15_Pos (15U)
  1702. #define EXTI_FTSR_FT15_Msk (0x1U << EXTI_FTSR_FT15_Pos) /*!< 0x00008000 */
  1703. #define EXTI_FTSR_FT15 EXTI_FTSR_FT15_Msk /*!< Falling trigger event configuration bit of line 15 */
  1704. #define EXTI_FTSR_FT16_Pos (16U)
  1705. #define EXTI_FTSR_FT16_Msk (0x1U << EXTI_FTSR_FT16_Pos) /*!< 0x00010000 */
  1706. #define EXTI_FTSR_FT16 EXTI_FTSR_FT16_Msk /*!< Falling trigger event configuration bit of line 16 */
  1707. #define EXTI_FTSR_FT17_Pos (17U)
  1708. #define EXTI_FTSR_FT17_Msk (0x1U << EXTI_FTSR_FT17_Pos) /*!< 0x00020000 */
  1709. #define EXTI_FTSR_FT17 EXTI_FTSR_FT17_Msk /*!< Falling trigger event configuration bit of line 17 */
  1710. #define EXTI_FTSR_FT19_Pos (19U)
  1711. #define EXTI_FTSR_FT19_Msk (0x1U << EXTI_FTSR_FT19_Pos) /*!< 0x00080000 */
  1712. #define EXTI_FTSR_FT19 EXTI_FTSR_FT19_Msk /*!< Falling trigger event configuration bit of line 19 */
  1713. #define EXTI_FTSR_FT20_Pos (20U)
  1714. #define EXTI_FTSR_FT20_Msk (0x1U << EXTI_FTSR_FT20_Pos) /*!< 0x00100000 */
  1715. #define EXTI_FTSR_FT20 EXTI_FTSR_FT20_Msk /*!< Falling trigger event configuration bit of line 20 */
  1716. #define EXTI_FTSR_FT21_Pos (21U)
  1717. #define EXTI_FTSR_FT21_Msk (0x1U << EXTI_FTSR_FT21_Pos) /*!< 0x00200000 */
  1718. #define EXTI_FTSR_FT21 EXTI_FTSR_FT21_Msk /*!< Falling trigger event configuration bit of line 21 */
  1719. #define EXTI_FTSR_FT22_Pos (22U)
  1720. #define EXTI_FTSR_FT22_Msk (0x1U << EXTI_FTSR_FT22_Pos) /*!< 0x00400000 */
  1721. #define EXTI_FTSR_FT22 EXTI_FTSR_FT22_Msk /*!< Falling trigger event configuration bit of line 22 */
  1722. /* Legacy defines */
  1723. #define EXTI_FTSR_TR0 EXTI_FTSR_FT0
  1724. #define EXTI_FTSR_TR1 EXTI_FTSR_FT1
  1725. #define EXTI_FTSR_TR2 EXTI_FTSR_FT2
  1726. #define EXTI_FTSR_TR3 EXTI_FTSR_FT3
  1727. #define EXTI_FTSR_TR4 EXTI_FTSR_FT4
  1728. #define EXTI_FTSR_TR5 EXTI_FTSR_FT5
  1729. #define EXTI_FTSR_TR6 EXTI_FTSR_FT6
  1730. #define EXTI_FTSR_TR7 EXTI_FTSR_FT7
  1731. #define EXTI_FTSR_TR8 EXTI_FTSR_FT8
  1732. #define EXTI_FTSR_TR9 EXTI_FTSR_FT9
  1733. #define EXTI_FTSR_TR10 EXTI_FTSR_FT10
  1734. #define EXTI_FTSR_TR11 EXTI_FTSR_FT11
  1735. #define EXTI_FTSR_TR12 EXTI_FTSR_FT12
  1736. #define EXTI_FTSR_TR13 EXTI_FTSR_FT13
  1737. #define EXTI_FTSR_TR14 EXTI_FTSR_FT14
  1738. #define EXTI_FTSR_TR15 EXTI_FTSR_FT15
  1739. #define EXTI_FTSR_TR16 EXTI_FTSR_FT16
  1740. #define EXTI_FTSR_TR17 EXTI_FTSR_FT17
  1741. #define EXTI_FTSR_TR19 EXTI_FTSR_FT19
  1742. #define EXTI_FTSR_TR20 EXTI_FTSR_FT20
  1743. #define EXTI_FTSR_TR21 EXTI_FTSR_FT21
  1744. #define EXTI_FTSR_TR22 EXTI_FTSR_FT22
  1745. /******************* Bit definition for EXTI_SWIER register *******************/
  1746. #define EXTI_SWIER_SWI0_Pos (0U)
  1747. #define EXTI_SWIER_SWI0_Msk (0x1U << EXTI_SWIER_SWI0_Pos) /*!< 0x00000001 */
  1748. #define EXTI_SWIER_SWI0 EXTI_SWIER_SWI0_Msk /*!< Software Interrupt on line 0 */
  1749. #define EXTI_SWIER_SWI1_Pos (1U)
  1750. #define EXTI_SWIER_SWI1_Msk (0x1U << EXTI_SWIER_SWI1_Pos) /*!< 0x00000002 */
  1751. #define EXTI_SWIER_SWI1 EXTI_SWIER_SWI1_Msk /*!< Software Interrupt on line 1 */
  1752. #define EXTI_SWIER_SWI2_Pos (2U)
  1753. #define EXTI_SWIER_SWI2_Msk (0x1U << EXTI_SWIER_SWI2_Pos) /*!< 0x00000004 */
  1754. #define EXTI_SWIER_SWI2 EXTI_SWIER_SWI2_Msk /*!< Software Interrupt on line 2 */
  1755. #define EXTI_SWIER_SWI3_Pos (3U)
  1756. #define EXTI_SWIER_SWI3_Msk (0x1U << EXTI_SWIER_SWI3_Pos) /*!< 0x00000008 */
  1757. #define EXTI_SWIER_SWI3 EXTI_SWIER_SWI3_Msk /*!< Software Interrupt on line 3 */
  1758. #define EXTI_SWIER_SWI4_Pos (4U)
  1759. #define EXTI_SWIER_SWI4_Msk (0x1U << EXTI_SWIER_SWI4_Pos) /*!< 0x00000010 */
  1760. #define EXTI_SWIER_SWI4 EXTI_SWIER_SWI4_Msk /*!< Software Interrupt on line 4 */
  1761. #define EXTI_SWIER_SWI5_Pos (5U)
  1762. #define EXTI_SWIER_SWI5_Msk (0x1U << EXTI_SWIER_SWI5_Pos) /*!< 0x00000020 */
  1763. #define EXTI_SWIER_SWI5 EXTI_SWIER_SWI5_Msk /*!< Software Interrupt on line 5 */
  1764. #define EXTI_SWIER_SWI6_Pos (6U)
  1765. #define EXTI_SWIER_SWI6_Msk (0x1U << EXTI_SWIER_SWI6_Pos) /*!< 0x00000040 */
  1766. #define EXTI_SWIER_SWI6 EXTI_SWIER_SWI6_Msk /*!< Software Interrupt on line 6 */
  1767. #define EXTI_SWIER_SWI7_Pos (7U)
  1768. #define EXTI_SWIER_SWI7_Msk (0x1U << EXTI_SWIER_SWI7_Pos) /*!< 0x00000080 */
  1769. #define EXTI_SWIER_SWI7 EXTI_SWIER_SWI7_Msk /*!< Software Interrupt on line 7 */
  1770. #define EXTI_SWIER_SWI8_Pos (8U)
  1771. #define EXTI_SWIER_SWI8_Msk (0x1U << EXTI_SWIER_SWI8_Pos) /*!< 0x00000100 */
  1772. #define EXTI_SWIER_SWI8 EXTI_SWIER_SWI8_Msk /*!< Software Interrupt on line 8 */
  1773. #define EXTI_SWIER_SWI9_Pos (9U)
  1774. #define EXTI_SWIER_SWI9_Msk (0x1U << EXTI_SWIER_SWI9_Pos) /*!< 0x00000200 */
  1775. #define EXTI_SWIER_SWI9 EXTI_SWIER_SWI9_Msk /*!< Software Interrupt on line 9 */
  1776. #define EXTI_SWIER_SWI10_Pos (10U)
  1777. #define EXTI_SWIER_SWI10_Msk (0x1U << EXTI_SWIER_SWI10_Pos) /*!< 0x00000400 */
  1778. #define EXTI_SWIER_SWI10 EXTI_SWIER_SWI10_Msk /*!< Software Interrupt on line 10 */
  1779. #define EXTI_SWIER_SWI11_Pos (11U)
  1780. #define EXTI_SWIER_SWI11_Msk (0x1U << EXTI_SWIER_SWI11_Pos) /*!< 0x00000800 */
  1781. #define EXTI_SWIER_SWI11 EXTI_SWIER_SWI11_Msk /*!< Software Interrupt on line 11 */
  1782. #define EXTI_SWIER_SWI12_Pos (12U)
  1783. #define EXTI_SWIER_SWI12_Msk (0x1U << EXTI_SWIER_SWI12_Pos) /*!< 0x00001000 */
  1784. #define EXTI_SWIER_SWI12 EXTI_SWIER_SWI12_Msk /*!< Software Interrupt on line 12 */
  1785. #define EXTI_SWIER_SWI13_Pos (13U)
  1786. #define EXTI_SWIER_SWI13_Msk (0x1U << EXTI_SWIER_SWI13_Pos) /*!< 0x00002000 */
  1787. #define EXTI_SWIER_SWI13 EXTI_SWIER_SWI13_Msk /*!< Software Interrupt on line 13 */
  1788. #define EXTI_SWIER_SWI14_Pos (14U)
  1789. #define EXTI_SWIER_SWI14_Msk (0x1U << EXTI_SWIER_SWI14_Pos) /*!< 0x00004000 */
  1790. #define EXTI_SWIER_SWI14 EXTI_SWIER_SWI14_Msk /*!< Software Interrupt on line 14 */
  1791. #define EXTI_SWIER_SWI15_Pos (15U)
  1792. #define EXTI_SWIER_SWI15_Msk (0x1U << EXTI_SWIER_SWI15_Pos) /*!< 0x00008000 */
  1793. #define EXTI_SWIER_SWI15 EXTI_SWIER_SWI15_Msk /*!< Software Interrupt on line 15 */
  1794. #define EXTI_SWIER_SWI16_Pos (16U)
  1795. #define EXTI_SWIER_SWI16_Msk (0x1U << EXTI_SWIER_SWI16_Pos) /*!< 0x00010000 */
  1796. #define EXTI_SWIER_SWI16 EXTI_SWIER_SWI16_Msk /*!< Software Interrupt on line 16 */
  1797. #define EXTI_SWIER_SWI17_Pos (17U)
  1798. #define EXTI_SWIER_SWI17_Msk (0x1U << EXTI_SWIER_SWI17_Pos) /*!< 0x00020000 */
  1799. #define EXTI_SWIER_SWI17 EXTI_SWIER_SWI17_Msk /*!< Software Interrupt on line 17 */
  1800. #define EXTI_SWIER_SWI19_Pos (19U)
  1801. #define EXTI_SWIER_SWI19_Msk (0x1U << EXTI_SWIER_SWI19_Pos) /*!< 0x00080000 */
  1802. #define EXTI_SWIER_SWI19 EXTI_SWIER_SWI19_Msk /*!< Software Interrupt on line 19 */
  1803. #define EXTI_SWIER_SWI20_Pos (20U)
  1804. #define EXTI_SWIER_SWI20_Msk (0x1U << EXTI_SWIER_SWI20_Pos) /*!< 0x00100000 */
  1805. #define EXTI_SWIER_SWI20 EXTI_SWIER_SWI20_Msk /*!< Software Interrupt on line 20 */
  1806. #define EXTI_SWIER_SWI21_Pos (21U)
  1807. #define EXTI_SWIER_SWI21_Msk (0x1U << EXTI_SWIER_SWI21_Pos) /*!< 0x00200000 */
  1808. #define EXTI_SWIER_SWI21 EXTI_SWIER_SWI21_Msk /*!< Software Interrupt on line 21 */
  1809. #define EXTI_SWIER_SWI22_Pos (22U)
  1810. #define EXTI_SWIER_SWI22_Msk (0x1U << EXTI_SWIER_SWI22_Pos) /*!< 0x00400000 */
  1811. #define EXTI_SWIER_SWI22 EXTI_SWIER_SWI22_Msk /*!< Software Interrupt on line 22 */
  1812. /* Legacy defines */
  1813. #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWI0
  1814. #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWI1
  1815. #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWI2
  1816. #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWI3
  1817. #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWI4
  1818. #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWI5
  1819. #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWI6
  1820. #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWI7
  1821. #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWI8
  1822. #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWI9
  1823. #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWI10
  1824. #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWI11
  1825. #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWI12
  1826. #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWI13
  1827. #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWI14
  1828. #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWI15
  1829. #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWI16
  1830. #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWI17
  1831. #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWI19
  1832. #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWI20
  1833. #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWI21
  1834. #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWI22
  1835. /****************** Bit definition for EXTI_PR register *********************/
  1836. #define EXTI_PR_PIF0_Pos (0U)
  1837. #define EXTI_PR_PIF0_Msk (0x1U << EXTI_PR_PIF0_Pos) /*!< 0x00000001 */
  1838. #define EXTI_PR_PIF0 EXTI_PR_PIF0_Msk /*!< Pending bit 0 */
  1839. #define EXTI_PR_PIF1_Pos (1U)
  1840. #define EXTI_PR_PIF1_Msk (0x1U << EXTI_PR_PIF1_Pos) /*!< 0x00000002 */
  1841. #define EXTI_PR_PIF1 EXTI_PR_PIF1_Msk /*!< Pending bit 1 */
  1842. #define EXTI_PR_PIF2_Pos (2U)
  1843. #define EXTI_PR_PIF2_Msk (0x1U << EXTI_PR_PIF2_Pos) /*!< 0x00000004 */
  1844. #define EXTI_PR_PIF2 EXTI_PR_PIF2_Msk /*!< Pending bit 2 */
  1845. #define EXTI_PR_PIF3_Pos (3U)
  1846. #define EXTI_PR_PIF3_Msk (0x1U << EXTI_PR_PIF3_Pos) /*!< 0x00000008 */
  1847. #define EXTI_PR_PIF3 EXTI_PR_PIF3_Msk /*!< Pending bit 3 */
  1848. #define EXTI_PR_PIF4_Pos (4U)
  1849. #define EXTI_PR_PIF4_Msk (0x1U << EXTI_PR_PIF4_Pos) /*!< 0x00000010 */
  1850. #define EXTI_PR_PIF4 EXTI_PR_PIF4_Msk /*!< Pending bit 4 */
  1851. #define EXTI_PR_PIF5_Pos (5U)
  1852. #define EXTI_PR_PIF5_Msk (0x1U << EXTI_PR_PIF5_Pos) /*!< 0x00000020 */
  1853. #define EXTI_PR_PIF5 EXTI_PR_PIF5_Msk /*!< Pending bit 5 */
  1854. #define EXTI_PR_PIF6_Pos (6U)
  1855. #define EXTI_PR_PIF6_Msk (0x1U << EXTI_PR_PIF6_Pos) /*!< 0x00000040 */
  1856. #define EXTI_PR_PIF6 EXTI_PR_PIF6_Msk /*!< Pending bit 6 */
  1857. #define EXTI_PR_PIF7_Pos (7U)
  1858. #define EXTI_PR_PIF7_Msk (0x1U << EXTI_PR_PIF7_Pos) /*!< 0x00000080 */
  1859. #define EXTI_PR_PIF7 EXTI_PR_PIF7_Msk /*!< Pending bit 7 */
  1860. #define EXTI_PR_PIF8_Pos (8U)
  1861. #define EXTI_PR_PIF8_Msk (0x1U << EXTI_PR_PIF8_Pos) /*!< 0x00000100 */
  1862. #define EXTI_PR_PIF8 EXTI_PR_PIF8_Msk /*!< Pending bit 8 */
  1863. #define EXTI_PR_PIF9_Pos (9U)
  1864. #define EXTI_PR_PIF9_Msk (0x1U << EXTI_PR_PIF9_Pos) /*!< 0x00000200 */
  1865. #define EXTI_PR_PIF9 EXTI_PR_PIF9_Msk /*!< Pending bit 9 */
  1866. #define EXTI_PR_PIF10_Pos (10U)
  1867. #define EXTI_PR_PIF10_Msk (0x1U << EXTI_PR_PIF10_Pos) /*!< 0x00000400 */
  1868. #define EXTI_PR_PIF10 EXTI_PR_PIF10_Msk /*!< Pending bit 10 */
  1869. #define EXTI_PR_PIF11_Pos (11U)
  1870. #define EXTI_PR_PIF11_Msk (0x1U << EXTI_PR_PIF11_Pos) /*!< 0x00000800 */
  1871. #define EXTI_PR_PIF11 EXTI_PR_PIF11_Msk /*!< Pending bit 11 */
  1872. #define EXTI_PR_PIF12_Pos (12U)
  1873. #define EXTI_PR_PIF12_Msk (0x1U << EXTI_PR_PIF12_Pos) /*!< 0x00001000 */
  1874. #define EXTI_PR_PIF12 EXTI_PR_PIF12_Msk /*!< Pending bit 12 */
  1875. #define EXTI_PR_PIF13_Pos (13U)
  1876. #define EXTI_PR_PIF13_Msk (0x1U << EXTI_PR_PIF13_Pos) /*!< 0x00002000 */
  1877. #define EXTI_PR_PIF13 EXTI_PR_PIF13_Msk /*!< Pending bit 13 */
  1878. #define EXTI_PR_PIF14_Pos (14U)
  1879. #define EXTI_PR_PIF14_Msk (0x1U << EXTI_PR_PIF14_Pos) /*!< 0x00004000 */
  1880. #define EXTI_PR_PIF14 EXTI_PR_PIF14_Msk /*!< Pending bit 14 */
  1881. #define EXTI_PR_PIF15_Pos (15U)
  1882. #define EXTI_PR_PIF15_Msk (0x1U << EXTI_PR_PIF15_Pos) /*!< 0x00008000 */
  1883. #define EXTI_PR_PIF15 EXTI_PR_PIF15_Msk /*!< Pending bit 15 */
  1884. #define EXTI_PR_PIF16_Pos (16U)
  1885. #define EXTI_PR_PIF16_Msk (0x1U << EXTI_PR_PIF16_Pos) /*!< 0x00010000 */
  1886. #define EXTI_PR_PIF16 EXTI_PR_PIF16_Msk /*!< Pending bit 16 */
  1887. #define EXTI_PR_PIF17_Pos (17U)
  1888. #define EXTI_PR_PIF17_Msk (0x1U << EXTI_PR_PIF17_Pos) /*!< 0x00020000 */
  1889. #define EXTI_PR_PIF17 EXTI_PR_PIF17_Msk /*!< Pending bit 17 */
  1890. #define EXTI_PR_PIF19_Pos (19U)
  1891. #define EXTI_PR_PIF19_Msk (0x1U << EXTI_PR_PIF19_Pos) /*!< 0x00080000 */
  1892. #define EXTI_PR_PIF19 EXTI_PR_PIF19_Msk /*!< Pending bit 19 */
  1893. #define EXTI_PR_PIF20_Pos (20U)
  1894. #define EXTI_PR_PIF20_Msk (0x1U << EXTI_PR_PIF20_Pos) /*!< 0x00100000 */
  1895. #define EXTI_PR_PIF20 EXTI_PR_PIF20_Msk /*!< Pending bit 20 */
  1896. #define EXTI_PR_PIF21_Pos (21U)
  1897. #define EXTI_PR_PIF21_Msk (0x1U << EXTI_PR_PIF21_Pos) /*!< 0x00200000 */
  1898. #define EXTI_PR_PIF21 EXTI_PR_PIF21_Msk /*!< Pending bit 21 */
  1899. #define EXTI_PR_PIF22_Pos (22U)
  1900. #define EXTI_PR_PIF22_Msk (0x1U << EXTI_PR_PIF22_Pos) /*!< 0x00400000 */
  1901. #define EXTI_PR_PIF22 EXTI_PR_PIF22_Msk /*!< Pending bit 22 */
  1902. /* Legacy defines */
  1903. #define EXTI_PR_PR0 EXTI_PR_PIF0
  1904. #define EXTI_PR_PR1 EXTI_PR_PIF1
  1905. #define EXTI_PR_PR2 EXTI_PR_PIF2
  1906. #define EXTI_PR_PR3 EXTI_PR_PIF3
  1907. #define EXTI_PR_PR4 EXTI_PR_PIF4
  1908. #define EXTI_PR_PR5 EXTI_PR_PIF5
  1909. #define EXTI_PR_PR6 EXTI_PR_PIF6
  1910. #define EXTI_PR_PR7 EXTI_PR_PIF7
  1911. #define EXTI_PR_PR8 EXTI_PR_PIF8
  1912. #define EXTI_PR_PR9 EXTI_PR_PIF9
  1913. #define EXTI_PR_PR10 EXTI_PR_PIF10
  1914. #define EXTI_PR_PR11 EXTI_PR_PIF11
  1915. #define EXTI_PR_PR12 EXTI_PR_PIF12
  1916. #define EXTI_PR_PR13 EXTI_PR_PIF13
  1917. #define EXTI_PR_PR14 EXTI_PR_PIF14
  1918. #define EXTI_PR_PR15 EXTI_PR_PIF15
  1919. #define EXTI_PR_PR16 EXTI_PR_PIF16
  1920. #define EXTI_PR_PR17 EXTI_PR_PIF17
  1921. #define EXTI_PR_PR19 EXTI_PR_PIF19
  1922. #define EXTI_PR_PR20 EXTI_PR_PIF20
  1923. #define EXTI_PR_PR21 EXTI_PR_PIF21
  1924. #define EXTI_PR_PR22 EXTI_PR_PIF22
  1925. /******************************************************************************/
  1926. /* */
  1927. /* FLASH and Option Bytes Registers */
  1928. /* */
  1929. /******************************************************************************/
  1930. /******************* Bit definition for FLASH_ACR register ******************/
  1931. #define FLASH_ACR_LATENCY_Pos (0U)
  1932. #define FLASH_ACR_LATENCY_Msk (0x1U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */
  1933. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY bit (Latency) */
  1934. #define FLASH_ACR_PRFTEN_Pos (1U)
  1935. #define FLASH_ACR_PRFTEN_Msk (0x1U << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000002 */
  1936. #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk /*!< Prefetch Buffer Enable */
  1937. #define FLASH_ACR_SLEEP_PD_Pos (3U)
  1938. #define FLASH_ACR_SLEEP_PD_Msk (0x1U << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00000008 */
  1939. #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash mode during sleep mode */
  1940. #define FLASH_ACR_RUN_PD_Pos (4U)
  1941. #define FLASH_ACR_RUN_PD_Msk (0x1U << FLASH_ACR_RUN_PD_Pos) /*!< 0x00000010 */
  1942. #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash mode during RUN mode */
  1943. #define FLASH_ACR_DISAB_BUF_Pos (5U)
  1944. #define FLASH_ACR_DISAB_BUF_Msk (0x1U << FLASH_ACR_DISAB_BUF_Pos) /*!< 0x00000020 */
  1945. #define FLASH_ACR_DISAB_BUF FLASH_ACR_DISAB_BUF_Msk /*!< Disable Buffer */
  1946. #define FLASH_ACR_PRE_READ_Pos (6U)
  1947. #define FLASH_ACR_PRE_READ_Msk (0x1U << FLASH_ACR_PRE_READ_Pos) /*!< 0x00000040 */
  1948. #define FLASH_ACR_PRE_READ FLASH_ACR_PRE_READ_Msk /*!< Pre-read data address */
  1949. /******************* Bit definition for FLASH_PECR register ******************/
  1950. #define FLASH_PECR_PELOCK_Pos (0U)
  1951. #define FLASH_PECR_PELOCK_Msk (0x1U << FLASH_PECR_PELOCK_Pos) /*!< 0x00000001 */
  1952. #define FLASH_PECR_PELOCK FLASH_PECR_PELOCK_Msk /*!< FLASH_PECR and Flash data Lock */
  1953. #define FLASH_PECR_PRGLOCK_Pos (1U)
  1954. #define FLASH_PECR_PRGLOCK_Msk (0x1U << FLASH_PECR_PRGLOCK_Pos) /*!< 0x00000002 */
  1955. #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix Lock */
  1956. #define FLASH_PECR_OPTLOCK_Pos (2U)
  1957. #define FLASH_PECR_OPTLOCK_Msk (0x1U << FLASH_PECR_OPTLOCK_Pos) /*!< 0x00000004 */
  1958. #define FLASH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */
  1959. #define FLASH_PECR_PROG_Pos (3U)
  1960. #define FLASH_PECR_PROG_Msk (0x1U << FLASH_PECR_PROG_Pos) /*!< 0x00000008 */
  1961. #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix selection */
  1962. #define FLASH_PECR_DATA_Pos (4U)
  1963. #define FLASH_PECR_DATA_Msk (0x1U << FLASH_PECR_DATA_Pos) /*!< 0x00000010 */
  1964. #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix selection */
  1965. #define FLASH_PECR_FIX_Pos (8U)
  1966. #define FLASH_PECR_FIX_Msk (0x1U << FLASH_PECR_FIX_Pos) /*!< 0x00000100 */
  1967. #define FLASH_PECR_FIX FLASH_PECR_FIX_Msk /*!< Fixed Time Data write for Word/Half Word/Byte programming */
  1968. #define FLASH_PECR_ERASE_Pos (9U)
  1969. #define FLASH_PECR_ERASE_Msk (0x1U << FLASH_PECR_ERASE_Pos) /*!< 0x00000200 */
  1970. #define FLASH_PECR_ERASE FLASH_PECR_ERASE_Msk /*!< Page erasing mode */
  1971. #define FLASH_PECR_FPRG_Pos (10U)
  1972. #define FLASH_PECR_FPRG_Msk (0x1U << FLASH_PECR_FPRG_Pos) /*!< 0x00000400 */
  1973. #define FLASH_PECR_FPRG FLASH_PECR_FPRG_Msk /*!< Fast Page/Half Page programming mode */
  1974. #define FLASH_PECR_EOPIE_Pos (16U)
  1975. #define FLASH_PECR_EOPIE_Msk (0x1U << FLASH_PECR_EOPIE_Pos) /*!< 0x00010000 */
  1976. #define FLASH_PECR_EOPIE FLASH_PECR_EOPIE_Msk /*!< End of programming interrupt */
  1977. #define FLASH_PECR_ERRIE_Pos (17U)
  1978. #define FLASH_PECR_ERRIE_Msk (0x1U << FLASH_PECR_ERRIE_Pos) /*!< 0x00020000 */
  1979. #define FLASH_PECR_ERRIE FLASH_PECR_ERRIE_Msk /*!< Error interrupt */
  1980. #define FLASH_PECR_OBL_LAUNCH_Pos (18U)
  1981. #define FLASH_PECR_OBL_LAUNCH_Msk (0x1U << FLASH_PECR_OBL_LAUNCH_Pos) /*!< 0x00040000 */
  1982. #define FLASH_PECR_OBL_LAUNCH FLASH_PECR_OBL_LAUNCH_Msk /*!< Launch the option byte loading */
  1983. #define FLASH_PECR_HALF_ARRAY_Pos (19U)
  1984. #define FLASH_PECR_HALF_ARRAY_Msk (0x1U << FLASH_PECR_HALF_ARRAY_Pos) /*!< 0x00080000 */
  1985. #define FLASH_PECR_HALF_ARRAY FLASH_PECR_HALF_ARRAY_Msk /*!< Half array mode */
  1986. /****************** Bit definition for FLASH_PDKEYR register ******************/
  1987. #define FLASH_PDKEYR_PDKEYR_Pos (0U)
  1988. #define FLASH_PDKEYR_PDKEYR_Msk (0xFFFFFFFFU << FLASH_PDKEYR_PDKEYR_Pos) /*!< 0xFFFFFFFF */
  1989. #define FLASH_PDKEYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */
  1990. /****************** Bit definition for FLASH_PEKEYR register ******************/
  1991. #define FLASH_PEKEYR_PEKEYR_Pos (0U)
  1992. #define FLASH_PEKEYR_PEKEYR_Msk (0xFFFFFFFFU << FLASH_PEKEYR_PEKEYR_Pos) /*!< 0xFFFFFFFF */
  1993. #define FLASH_PEKEYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */
  1994. /****************** Bit definition for FLASH_PRGKEYR register ******************/
  1995. #define FLASH_PRGKEYR_PRGKEYR_Pos (0U)
  1996. #define FLASH_PRGKEYR_PRGKEYR_Msk (0xFFFFFFFFU << FLASH_PRGKEYR_PRGKEYR_Pos) /*!< 0xFFFFFFFF */
  1997. #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix Key */
  1998. /****************** Bit definition for FLASH_OPTKEYR register ******************/
  1999. #define FLASH_OPTKEYR_OPTKEYR_Pos (0U)
  2000. #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFU << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */
  2001. #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */
  2002. /****************** Bit definition for FLASH_SR register *******************/
  2003. #define FLASH_SR_BSY_Pos (0U)
  2004. #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00000001 */
  2005. #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */
  2006. #define FLASH_SR_EOP_Pos (1U)
  2007. #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000002 */
  2008. #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End Of Programming*/
  2009. #define FLASH_SR_HVOFF_Pos (2U)
  2010. #define FLASH_SR_HVOFF_Msk (0x1U << FLASH_SR_HVOFF_Pos) /*!< 0x00000004 */
  2011. #define FLASH_SR_HVOFF FLASH_SR_HVOFF_Msk /*!< End of high voltage */
  2012. #define FLASH_SR_READY_Pos (3U)
  2013. #define FLASH_SR_READY_Msk (0x1U << FLASH_SR_READY_Pos) /*!< 0x00000008 */
  2014. #define FLASH_SR_READY FLASH_SR_READY_Msk /*!< Flash ready after low power mode */
  2015. #define FLASH_SR_WRPERR_Pos (8U)
  2016. #define FLASH_SR_WRPERR_Msk (0x1U << FLASH_SR_WRPERR_Pos) /*!< 0x00000100 */
  2017. #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk /*!< Write protection error */
  2018. #define FLASH_SR_PGAERR_Pos (9U)
  2019. #define FLASH_SR_PGAERR_Msk (0x1U << FLASH_SR_PGAERR_Pos) /*!< 0x00000200 */
  2020. #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk /*!< Programming Alignment Error */
  2021. #define FLASH_SR_SIZERR_Pos (10U)
  2022. #define FLASH_SR_SIZERR_Msk (0x1U << FLASH_SR_SIZERR_Pos) /*!< 0x00000400 */
  2023. #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk /*!< Size error */
  2024. #define FLASH_SR_OPTVERR_Pos (11U)
  2025. #define FLASH_SR_OPTVERR_Msk (0x1U << FLASH_SR_OPTVERR_Pos) /*!< 0x00000800 */
  2026. #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk /*!< Option Valid error */
  2027. #define FLASH_SR_RDERR_Pos (13U)
  2028. #define FLASH_SR_RDERR_Msk (0x1U << FLASH_SR_RDERR_Pos) /*!< 0x00002000 */
  2029. #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk /*!< Read protected error */
  2030. #define FLASH_SR_NOTZEROERR_Pos (16U)
  2031. #define FLASH_SR_NOTZEROERR_Msk (0x1U << FLASH_SR_NOTZEROERR_Pos) /*!< 0x00010000 */
  2032. #define FLASH_SR_NOTZEROERR FLASH_SR_NOTZEROERR_Msk /*!< Not Zero error */
  2033. #define FLASH_SR_FWWERR_Pos (17U)
  2034. #define FLASH_SR_FWWERR_Msk (0x1U << FLASH_SR_FWWERR_Pos) /*!< 0x00020000 */
  2035. #define FLASH_SR_FWWERR FLASH_SR_FWWERR_Msk /*!< Write/Errase operation aborted */
  2036. /* Legacy defines */
  2037. #define FLASH_SR_FWWER FLASH_SR_FWWERR
  2038. #define FLASH_SR_ENHV FLASH_SR_HVOFF
  2039. #define FLASH_SR_ENDHV FLASH_SR_HVOFF
  2040. /****************** Bit definition for FLASH_OPTR register *******************/
  2041. #define FLASH_OPTR_RDPROT_Pos (0U)
  2042. #define FLASH_OPTR_RDPROT_Msk (0xFFU << FLASH_OPTR_RDPROT_Pos) /*!< 0x000000FF */
  2043. #define FLASH_OPTR_RDPROT FLASH_OPTR_RDPROT_Msk /*!< Read Protection */
  2044. #define FLASH_OPTR_WPRMOD_Pos (8U)
  2045. #define FLASH_OPTR_WPRMOD_Msk (0x1U << FLASH_OPTR_WPRMOD_Pos) /*!< 0x00000100 */
  2046. #define FLASH_OPTR_WPRMOD FLASH_OPTR_WPRMOD_Msk /*!< Selection of protection mode of WPR bits */
  2047. #define FLASH_OPTR_BOR_LEV_Pos (16U)
  2048. #define FLASH_OPTR_BOR_LEV_Msk (0xFU << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x000F0000 */
  2049. #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk /*!< BOR_LEV[3:0] Brown Out Reset Threshold Level*/
  2050. #define FLASH_OPTR_IWDG_SW_Pos (20U)
  2051. #define FLASH_OPTR_IWDG_SW_Msk (0x1U << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00100000 */
  2052. #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk /*!< IWDG_SW */
  2053. #define FLASH_OPTR_nRST_STOP_Pos (21U)
  2054. #define FLASH_OPTR_nRST_STOP_Msk (0x1U << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00200000 */
  2055. #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk /*!< nRST_STOP */
  2056. #define FLASH_OPTR_nRST_STDBY_Pos (22U)
  2057. #define FLASH_OPTR_nRST_STDBY_Msk (0x1U << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00400000 */
  2058. #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk /*!< nRST_STDBY */
  2059. #define FLASH_OPTR_USER_Pos (20U)
  2060. #define FLASH_OPTR_USER_Msk (0x7U << FLASH_OPTR_USER_Pos) /*!< 0x00700000 */
  2061. #define FLASH_OPTR_USER FLASH_OPTR_USER_Msk /*!< User Option Bytes */
  2062. #define FLASH_OPTR_BOOT1_Pos (31U)
  2063. #define FLASH_OPTR_BOOT1_Msk (0x1U << FLASH_OPTR_BOOT1_Pos) /*!< 0x80000000 */
  2064. #define FLASH_OPTR_BOOT1 FLASH_OPTR_BOOT1_Msk /*!< BOOT1 */
  2065. /****************** Bit definition for FLASH_WRPR register ******************/
  2066. #define FLASH_WRPR_WRP_Pos (0U)
  2067. #define FLASH_WRPR_WRP_Msk (0xFFFFU << FLASH_WRPR_WRP_Pos) /*!< 0x0000FFFF */
  2068. #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protection bits */
  2069. /******************************************************************************/
  2070. /* */
  2071. /* General Purpose IOs (GPIO) */
  2072. /* */
  2073. /******************************************************************************/
  2074. /******************* Bit definition for GPIO_MODER register *****************/
  2075. #define GPIO_MODER_MODE0_Pos (0U)
  2076. #define GPIO_MODER_MODE0_Msk (0x3U << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
  2077. #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
  2078. #define GPIO_MODER_MODE0_0 (0x1U << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
  2079. #define GPIO_MODER_MODE0_1 (0x2U << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
  2080. #define GPIO_MODER_MODE1_Pos (2U)
  2081. #define GPIO_MODER_MODE1_Msk (0x3U << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
  2082. #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
  2083. #define GPIO_MODER_MODE1_0 (0x1U << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
  2084. #define GPIO_MODER_MODE1_1 (0x2U << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
  2085. #define GPIO_MODER_MODE2_Pos (4U)
  2086. #define GPIO_MODER_MODE2_Msk (0x3U << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
  2087. #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
  2088. #define GPIO_MODER_MODE2_0 (0x1U << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
  2089. #define GPIO_MODER_MODE2_1 (0x2U << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
  2090. #define GPIO_MODER_MODE3_Pos (6U)
  2091. #define GPIO_MODER_MODE3_Msk (0x3U << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
  2092. #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
  2093. #define GPIO_MODER_MODE3_0 (0x1U << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
  2094. #define GPIO_MODER_MODE3_1 (0x2U << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
  2095. #define GPIO_MODER_MODE4_Pos (8U)
  2096. #define GPIO_MODER_MODE4_Msk (0x3U << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
  2097. #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
  2098. #define GPIO_MODER_MODE4_0 (0x1U << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
  2099. #define GPIO_MODER_MODE4_1 (0x2U << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
  2100. #define GPIO_MODER_MODE5_Pos (10U)
  2101. #define GPIO_MODER_MODE5_Msk (0x3U << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
  2102. #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
  2103. #define GPIO_MODER_MODE5_0 (0x1U << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
  2104. #define GPIO_MODER_MODE5_1 (0x2U << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
  2105. #define GPIO_MODER_MODE6_Pos (12U)
  2106. #define GPIO_MODER_MODE6_Msk (0x3U << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
  2107. #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
  2108. #define GPIO_MODER_MODE6_0 (0x1U << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
  2109. #define GPIO_MODER_MODE6_1 (0x2U << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
  2110. #define GPIO_MODER_MODE7_Pos (14U)
  2111. #define GPIO_MODER_MODE7_Msk (0x3U << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
  2112. #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
  2113. #define GPIO_MODER_MODE7_0 (0x1U << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
  2114. #define GPIO_MODER_MODE7_1 (0x2U << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
  2115. #define GPIO_MODER_MODE8_Pos (16U)
  2116. #define GPIO_MODER_MODE8_Msk (0x3U << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
  2117. #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
  2118. #define GPIO_MODER_MODE8_0 (0x1U << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
  2119. #define GPIO_MODER_MODE8_1 (0x2U << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
  2120. #define GPIO_MODER_MODE9_Pos (18U)
  2121. #define GPIO_MODER_MODE9_Msk (0x3U << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
  2122. #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
  2123. #define GPIO_MODER_MODE9_0 (0x1U << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
  2124. #define GPIO_MODER_MODE9_1 (0x2U << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
  2125. #define GPIO_MODER_MODE10_Pos (20U)
  2126. #define GPIO_MODER_MODE10_Msk (0x3U << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
  2127. #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
  2128. #define GPIO_MODER_MODE10_0 (0x1U << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
  2129. #define GPIO_MODER_MODE10_1 (0x2U << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
  2130. #define GPIO_MODER_MODE11_Pos (22U)
  2131. #define GPIO_MODER_MODE11_Msk (0x3U << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
  2132. #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
  2133. #define GPIO_MODER_MODE11_0 (0x1U << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
  2134. #define GPIO_MODER_MODE11_1 (0x2U << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
  2135. #define GPIO_MODER_MODE12_Pos (24U)
  2136. #define GPIO_MODER_MODE12_Msk (0x3U << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
  2137. #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
  2138. #define GPIO_MODER_MODE12_0 (0x1U << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
  2139. #define GPIO_MODER_MODE12_1 (0x2U << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
  2140. #define GPIO_MODER_MODE13_Pos (26U)
  2141. #define GPIO_MODER_MODE13_Msk (0x3U << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
  2142. #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
  2143. #define GPIO_MODER_MODE13_0 (0x1U << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
  2144. #define GPIO_MODER_MODE13_1 (0x2U << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
  2145. #define GPIO_MODER_MODE14_Pos (28U)
  2146. #define GPIO_MODER_MODE14_Msk (0x3U << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
  2147. #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
  2148. #define GPIO_MODER_MODE14_0 (0x1U << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
  2149. #define GPIO_MODER_MODE14_1 (0x2U << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
  2150. #define GPIO_MODER_MODE15_Pos (30U)
  2151. #define GPIO_MODER_MODE15_Msk (0x3U << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
  2152. #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
  2153. #define GPIO_MODER_MODE15_0 (0x1U << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
  2154. #define GPIO_MODER_MODE15_1 (0x2U << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
  2155. /****************** Bit definition for GPIO_OTYPER register *****************/
  2156. #define GPIO_OTYPER_OT_0 (0x00000001U)
  2157. #define GPIO_OTYPER_OT_1 (0x00000002U)
  2158. #define GPIO_OTYPER_OT_2 (0x00000004U)
  2159. #define GPIO_OTYPER_OT_3 (0x00000008U)
  2160. #define GPIO_OTYPER_OT_4 (0x00000010U)
  2161. #define GPIO_OTYPER_OT_5 (0x00000020U)
  2162. #define GPIO_OTYPER_OT_6 (0x00000040U)
  2163. #define GPIO_OTYPER_OT_7 (0x00000080U)
  2164. #define GPIO_OTYPER_OT_8 (0x00000100U)
  2165. #define GPIO_OTYPER_OT_9 (0x00000200U)
  2166. #define GPIO_OTYPER_OT_10 (0x00000400U)
  2167. #define GPIO_OTYPER_OT_11 (0x00000800U)
  2168. #define GPIO_OTYPER_OT_12 (0x00001000U)
  2169. #define GPIO_OTYPER_OT_13 (0x00002000U)
  2170. #define GPIO_OTYPER_OT_14 (0x00004000U)
  2171. #define GPIO_OTYPER_OT_15 (0x00008000U)
  2172. /**************** Bit definition for GPIO_OSPEEDR register ******************/
  2173. #define GPIO_OSPEEDER_OSPEED0_Pos (0U)
  2174. #define GPIO_OSPEEDER_OSPEED0_Msk (0x3U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000003 */
  2175. #define GPIO_OSPEEDER_OSPEED0 GPIO_OSPEEDER_OSPEED0_Msk
  2176. #define GPIO_OSPEEDER_OSPEED0_0 (0x1U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000001 */
  2177. #define GPIO_OSPEEDER_OSPEED0_1 (0x2U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000002 */
  2178. #define GPIO_OSPEEDER_OSPEED1_Pos (2U)
  2179. #define GPIO_OSPEEDER_OSPEED1_Msk (0x3U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x0000000C */
  2180. #define GPIO_OSPEEDER_OSPEED1 GPIO_OSPEEDER_OSPEED1_Msk
  2181. #define GPIO_OSPEEDER_OSPEED1_0 (0x1U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x00000004 */
  2182. #define GPIO_OSPEEDER_OSPEED1_1 (0x2U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x00000008 */
  2183. #define GPIO_OSPEEDER_OSPEED2_Pos (4U)
  2184. #define GPIO_OSPEEDER_OSPEED2_Msk (0x3U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000030 */
  2185. #define GPIO_OSPEEDER_OSPEED2 GPIO_OSPEEDER_OSPEED2_Msk
  2186. #define GPIO_OSPEEDER_OSPEED2_0 (0x1U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000010 */
  2187. #define GPIO_OSPEEDER_OSPEED2_1 (0x2U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000020 */
  2188. #define GPIO_OSPEEDER_OSPEED3_Pos (6U)
  2189. #define GPIO_OSPEEDER_OSPEED3_Msk (0x3U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x000000C0 */
  2190. #define GPIO_OSPEEDER_OSPEED3 GPIO_OSPEEDER_OSPEED3_Msk
  2191. #define GPIO_OSPEEDER_OSPEED3_0 (0x1U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x00000040 */
  2192. #define GPIO_OSPEEDER_OSPEED3_1 (0x2U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x00000080 */
  2193. #define GPIO_OSPEEDER_OSPEED4_Pos (8U)
  2194. #define GPIO_OSPEEDER_OSPEED4_Msk (0x3U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000300 */
  2195. #define GPIO_OSPEEDER_OSPEED4 GPIO_OSPEEDER_OSPEED4_Msk
  2196. #define GPIO_OSPEEDER_OSPEED4_0 (0x1U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000100 */
  2197. #define GPIO_OSPEEDER_OSPEED4_1 (0x2U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000200 */
  2198. #define GPIO_OSPEEDER_OSPEED5_Pos (10U)
  2199. #define GPIO_OSPEEDER_OSPEED5_Msk (0x3U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000C00 */
  2200. #define GPIO_OSPEEDER_OSPEED5 GPIO_OSPEEDER_OSPEED5_Msk
  2201. #define GPIO_OSPEEDER_OSPEED5_0 (0x1U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000400 */
  2202. #define GPIO_OSPEEDER_OSPEED5_1 (0x2U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000800 */
  2203. #define GPIO_OSPEEDER_OSPEED6_Pos (12U)
  2204. #define GPIO_OSPEEDER_OSPEED6_Msk (0x3U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00003000 */
  2205. #define GPIO_OSPEEDER_OSPEED6 GPIO_OSPEEDER_OSPEED6_Msk
  2206. #define GPIO_OSPEEDER_OSPEED6_0 (0x1U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00001000 */
  2207. #define GPIO_OSPEEDER_OSPEED6_1 (0x2U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00002000 */
  2208. #define GPIO_OSPEEDER_OSPEED7_Pos (14U)
  2209. #define GPIO_OSPEEDER_OSPEED7_Msk (0x3U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x0000C000 */
  2210. #define GPIO_OSPEEDER_OSPEED7 GPIO_OSPEEDER_OSPEED7_Msk
  2211. #define GPIO_OSPEEDER_OSPEED7_0 (0x1U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x00004000 */
  2212. #define GPIO_OSPEEDER_OSPEED7_1 (0x2U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x00008000 */
  2213. #define GPIO_OSPEEDER_OSPEED8_Pos (16U)
  2214. #define GPIO_OSPEEDER_OSPEED8_Msk (0x3U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00030000 */
  2215. #define GPIO_OSPEEDER_OSPEED8 GPIO_OSPEEDER_OSPEED8_Msk
  2216. #define GPIO_OSPEEDER_OSPEED8_0 (0x1U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00010000 */
  2217. #define GPIO_OSPEEDER_OSPEED8_1 (0x2U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00020000 */
  2218. #define GPIO_OSPEEDER_OSPEED9_Pos (18U)
  2219. #define GPIO_OSPEEDER_OSPEED9_Msk (0x3U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x000C0000 */
  2220. #define GPIO_OSPEEDER_OSPEED9 GPIO_OSPEEDER_OSPEED9_Msk
  2221. #define GPIO_OSPEEDER_OSPEED9_0 (0x1U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x00040000 */
  2222. #define GPIO_OSPEEDER_OSPEED9_1 (0x2U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x00080000 */
  2223. #define GPIO_OSPEEDER_OSPEED10_Pos (20U)
  2224. #define GPIO_OSPEEDER_OSPEED10_Msk (0x3U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00300000 */
  2225. #define GPIO_OSPEEDER_OSPEED10 GPIO_OSPEEDER_OSPEED10_Msk
  2226. #define GPIO_OSPEEDER_OSPEED10_0 (0x1U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00100000 */
  2227. #define GPIO_OSPEEDER_OSPEED10_1 (0x2U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00200000 */
  2228. #define GPIO_OSPEEDER_OSPEED11_Pos (22U)
  2229. #define GPIO_OSPEEDER_OSPEED11_Msk (0x3U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00C00000 */
  2230. #define GPIO_OSPEEDER_OSPEED11 GPIO_OSPEEDER_OSPEED11_Msk
  2231. #define GPIO_OSPEEDER_OSPEED11_0 (0x1U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00400000 */
  2232. #define GPIO_OSPEEDER_OSPEED11_1 (0x2U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00800000 */
  2233. #define GPIO_OSPEEDER_OSPEED12_Pos (24U)
  2234. #define GPIO_OSPEEDER_OSPEED12_Msk (0x3U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x03000000 */
  2235. #define GPIO_OSPEEDER_OSPEED12 GPIO_OSPEEDER_OSPEED12_Msk
  2236. #define GPIO_OSPEEDER_OSPEED12_0 (0x1U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x01000000 */
  2237. #define GPIO_OSPEEDER_OSPEED12_1 (0x2U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x02000000 */
  2238. #define GPIO_OSPEEDER_OSPEED13_Pos (26U)
  2239. #define GPIO_OSPEEDER_OSPEED13_Msk (0x3U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x0C000000 */
  2240. #define GPIO_OSPEEDER_OSPEED13 GPIO_OSPEEDER_OSPEED13_Msk
  2241. #define GPIO_OSPEEDER_OSPEED13_0 (0x1U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x04000000 */
  2242. #define GPIO_OSPEEDER_OSPEED13_1 (0x2U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x08000000 */
  2243. #define GPIO_OSPEEDER_OSPEED14_Pos (28U)
  2244. #define GPIO_OSPEEDER_OSPEED14_Msk (0x3U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x30000000 */
  2245. #define GPIO_OSPEEDER_OSPEED14 GPIO_OSPEEDER_OSPEED14_Msk
  2246. #define GPIO_OSPEEDER_OSPEED14_0 (0x1U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x10000000 */
  2247. #define GPIO_OSPEEDER_OSPEED14_1 (0x2U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x20000000 */
  2248. #define GPIO_OSPEEDER_OSPEED15_Pos (30U)
  2249. #define GPIO_OSPEEDER_OSPEED15_Msk (0x3U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0xC0000000 */
  2250. #define GPIO_OSPEEDER_OSPEED15 GPIO_OSPEEDER_OSPEED15_Msk
  2251. #define GPIO_OSPEEDER_OSPEED15_0 (0x1U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0x40000000 */
  2252. #define GPIO_OSPEEDER_OSPEED15_1 (0x2U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0x80000000 */
  2253. /******************* Bit definition for GPIO_PUPDR register ******************/
  2254. #define GPIO_PUPDR_PUPD0_Pos (0U)
  2255. #define GPIO_PUPDR_PUPD0_Msk (0x3U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
  2256. #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
  2257. #define GPIO_PUPDR_PUPD0_0 (0x1U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
  2258. #define GPIO_PUPDR_PUPD0_1 (0x2U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
  2259. #define GPIO_PUPDR_PUPD1_Pos (2U)
  2260. #define GPIO_PUPDR_PUPD1_Msk (0x3U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
  2261. #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
  2262. #define GPIO_PUPDR_PUPD1_0 (0x1U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
  2263. #define GPIO_PUPDR_PUPD1_1 (0x2U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
  2264. #define GPIO_PUPDR_PUPD2_Pos (4U)
  2265. #define GPIO_PUPDR_PUPD2_Msk (0x3U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
  2266. #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
  2267. #define GPIO_PUPDR_PUPD2_0 (0x1U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
  2268. #define GPIO_PUPDR_PUPD2_1 (0x2U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
  2269. #define GPIO_PUPDR_PUPD3_Pos (6U)
  2270. #define GPIO_PUPDR_PUPD3_Msk (0x3U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
  2271. #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
  2272. #define GPIO_PUPDR_PUPD3_0 (0x1U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
  2273. #define GPIO_PUPDR_PUPD3_1 (0x2U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
  2274. #define GPIO_PUPDR_PUPD4_Pos (8U)
  2275. #define GPIO_PUPDR_PUPD4_Msk (0x3U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
  2276. #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
  2277. #define GPIO_PUPDR_PUPD4_0 (0x1U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
  2278. #define GPIO_PUPDR_PUPD4_1 (0x2U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
  2279. #define GPIO_PUPDR_PUPD5_Pos (10U)
  2280. #define GPIO_PUPDR_PUPD5_Msk (0x3U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
  2281. #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
  2282. #define GPIO_PUPDR_PUPD5_0 (0x1U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
  2283. #define GPIO_PUPDR_PUPD5_1 (0x2U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
  2284. #define GPIO_PUPDR_PUPD6_Pos (12U)
  2285. #define GPIO_PUPDR_PUPD6_Msk (0x3U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
  2286. #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
  2287. #define GPIO_PUPDR_PUPD6_0 (0x1U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
  2288. #define GPIO_PUPDR_PUPD6_1 (0x2U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
  2289. #define GPIO_PUPDR_PUPD7_Pos (14U)
  2290. #define GPIO_PUPDR_PUPD7_Msk (0x3U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
  2291. #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
  2292. #define GPIO_PUPDR_PUPD7_0 (0x1U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
  2293. #define GPIO_PUPDR_PUPD7_1 (0x2U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
  2294. #define GPIO_PUPDR_PUPD8_Pos (16U)
  2295. #define GPIO_PUPDR_PUPD8_Msk (0x3U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
  2296. #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
  2297. #define GPIO_PUPDR_PUPD8_0 (0x1U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
  2298. #define GPIO_PUPDR_PUPD8_1 (0x2U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
  2299. #define GPIO_PUPDR_PUPD9_Pos (18U)
  2300. #define GPIO_PUPDR_PUPD9_Msk (0x3U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
  2301. #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
  2302. #define GPIO_PUPDR_PUPD9_0 (0x1U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
  2303. #define GPIO_PUPDR_PUPD9_1 (0x2U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
  2304. #define GPIO_PUPDR_PUPD10_Pos (20U)
  2305. #define GPIO_PUPDR_PUPD10_Msk (0x3U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
  2306. #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
  2307. #define GPIO_PUPDR_PUPD10_0 (0x1U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
  2308. #define GPIO_PUPDR_PUPD10_1 (0x2U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
  2309. #define GPIO_PUPDR_PUPD11_Pos (22U)
  2310. #define GPIO_PUPDR_PUPD11_Msk (0x3U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
  2311. #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
  2312. #define GPIO_PUPDR_PUPD11_0 (0x1U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
  2313. #define GPIO_PUPDR_PUPD11_1 (0x2U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
  2314. #define GPIO_PUPDR_PUPD12_Pos (24U)
  2315. #define GPIO_PUPDR_PUPD12_Msk (0x3U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
  2316. #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
  2317. #define GPIO_PUPDR_PUPD12_0 (0x1U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
  2318. #define GPIO_PUPDR_PUPD12_1 (0x2U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
  2319. #define GPIO_PUPDR_PUPD13_Pos (26U)
  2320. #define GPIO_PUPDR_PUPD13_Msk (0x3U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
  2321. #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
  2322. #define GPIO_PUPDR_PUPD13_0 (0x1U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
  2323. #define GPIO_PUPDR_PUPD13_1 (0x2U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
  2324. #define GPIO_PUPDR_PUPD14_Pos (28U)
  2325. #define GPIO_PUPDR_PUPD14_Msk (0x3U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
  2326. #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
  2327. #define GPIO_PUPDR_PUPD14_0 (0x1U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
  2328. #define GPIO_PUPDR_PUPD14_1 (0x2U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
  2329. #define GPIO_PUPDR_PUPD15_Pos (30U)
  2330. #define GPIO_PUPDR_PUPD15_Msk (0x3U << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
  2331. #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
  2332. #define GPIO_PUPDR_PUPD15_0 (0x1U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
  2333. #define GPIO_PUPDR_PUPD15_1 (0x2U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
  2334. /******************* Bit definition for GPIO_IDR register *******************/
  2335. #define GPIO_IDR_ID0_Pos (0U)
  2336. #define GPIO_IDR_ID0_Msk (0x1U << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
  2337. #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
  2338. #define GPIO_IDR_ID1_Pos (1U)
  2339. #define GPIO_IDR_ID1_Msk (0x1U << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
  2340. #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
  2341. #define GPIO_IDR_ID2_Pos (2U)
  2342. #define GPIO_IDR_ID2_Msk (0x1U << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
  2343. #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
  2344. #define GPIO_IDR_ID3_Pos (3U)
  2345. #define GPIO_IDR_ID3_Msk (0x1U << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
  2346. #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
  2347. #define GPIO_IDR_ID4_Pos (4U)
  2348. #define GPIO_IDR_ID4_Msk (0x1U << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
  2349. #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
  2350. #define GPIO_IDR_ID5_Pos (5U)
  2351. #define GPIO_IDR_ID5_Msk (0x1U << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
  2352. #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
  2353. #define GPIO_IDR_ID6_Pos (6U)
  2354. #define GPIO_IDR_ID6_Msk (0x1U << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
  2355. #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
  2356. #define GPIO_IDR_ID7_Pos (7U)
  2357. #define GPIO_IDR_ID7_Msk (0x1U << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
  2358. #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
  2359. #define GPIO_IDR_ID8_Pos (8U)
  2360. #define GPIO_IDR_ID8_Msk (0x1U << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
  2361. #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
  2362. #define GPIO_IDR_ID9_Pos (9U)
  2363. #define GPIO_IDR_ID9_Msk (0x1U << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
  2364. #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
  2365. #define GPIO_IDR_ID10_Pos (10U)
  2366. #define GPIO_IDR_ID10_Msk (0x1U << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
  2367. #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
  2368. #define GPIO_IDR_ID11_Pos (11U)
  2369. #define GPIO_IDR_ID11_Msk (0x1U << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
  2370. #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
  2371. #define GPIO_IDR_ID12_Pos (12U)
  2372. #define GPIO_IDR_ID12_Msk (0x1U << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
  2373. #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
  2374. #define GPIO_IDR_ID13_Pos (13U)
  2375. #define GPIO_IDR_ID13_Msk (0x1U << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
  2376. #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
  2377. #define GPIO_IDR_ID14_Pos (14U)
  2378. #define GPIO_IDR_ID14_Msk (0x1U << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
  2379. #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
  2380. #define GPIO_IDR_ID15_Pos (15U)
  2381. #define GPIO_IDR_ID15_Msk (0x1U << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
  2382. #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
  2383. /****************** Bit definition for GPIO_ODR register ********************/
  2384. #define GPIO_ODR_OD0_Pos (0U)
  2385. #define GPIO_ODR_OD0_Msk (0x1U << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
  2386. #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
  2387. #define GPIO_ODR_OD1_Pos (1U)
  2388. #define GPIO_ODR_OD1_Msk (0x1U << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
  2389. #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
  2390. #define GPIO_ODR_OD2_Pos (2U)
  2391. #define GPIO_ODR_OD2_Msk (0x1U << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
  2392. #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
  2393. #define GPIO_ODR_OD3_Pos (3U)
  2394. #define GPIO_ODR_OD3_Msk (0x1U << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
  2395. #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
  2396. #define GPIO_ODR_OD4_Pos (4U)
  2397. #define GPIO_ODR_OD4_Msk (0x1U << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
  2398. #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
  2399. #define GPIO_ODR_OD5_Pos (5U)
  2400. #define GPIO_ODR_OD5_Msk (0x1U << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
  2401. #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
  2402. #define GPIO_ODR_OD6_Pos (6U)
  2403. #define GPIO_ODR_OD6_Msk (0x1U << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
  2404. #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
  2405. #define GPIO_ODR_OD7_Pos (7U)
  2406. #define GPIO_ODR_OD7_Msk (0x1U << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
  2407. #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
  2408. #define GPIO_ODR_OD8_Pos (8U)
  2409. #define GPIO_ODR_OD8_Msk (0x1U << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
  2410. #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
  2411. #define GPIO_ODR_OD9_Pos (9U)
  2412. #define GPIO_ODR_OD9_Msk (0x1U << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
  2413. #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
  2414. #define GPIO_ODR_OD10_Pos (10U)
  2415. #define GPIO_ODR_OD10_Msk (0x1U << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
  2416. #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
  2417. #define GPIO_ODR_OD11_Pos (11U)
  2418. #define GPIO_ODR_OD11_Msk (0x1U << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
  2419. #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
  2420. #define GPIO_ODR_OD12_Pos (12U)
  2421. #define GPIO_ODR_OD12_Msk (0x1U << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
  2422. #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
  2423. #define GPIO_ODR_OD13_Pos (13U)
  2424. #define GPIO_ODR_OD13_Msk (0x1U << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
  2425. #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
  2426. #define GPIO_ODR_OD14_Pos (14U)
  2427. #define GPIO_ODR_OD14_Msk (0x1U << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
  2428. #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
  2429. #define GPIO_ODR_OD15_Pos (15U)
  2430. #define GPIO_ODR_OD15_Msk (0x1U << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
  2431. #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
  2432. /****************** Bit definition for GPIO_BSRR register ********************/
  2433. #define GPIO_BSRR_BS_0 (0x00000001U)
  2434. #define GPIO_BSRR_BS_1 (0x00000002U)
  2435. #define GPIO_BSRR_BS_2 (0x00000004U)
  2436. #define GPIO_BSRR_BS_3 (0x00000008U)
  2437. #define GPIO_BSRR_BS_4 (0x00000010U)
  2438. #define GPIO_BSRR_BS_5 (0x00000020U)
  2439. #define GPIO_BSRR_BS_6 (0x00000040U)
  2440. #define GPIO_BSRR_BS_7 (0x00000080U)
  2441. #define GPIO_BSRR_BS_8 (0x00000100U)
  2442. #define GPIO_BSRR_BS_9 (0x00000200U)
  2443. #define GPIO_BSRR_BS_10 (0x00000400U)
  2444. #define GPIO_BSRR_BS_11 (0x00000800U)
  2445. #define GPIO_BSRR_BS_12 (0x00001000U)
  2446. #define GPIO_BSRR_BS_13 (0x00002000U)
  2447. #define GPIO_BSRR_BS_14 (0x00004000U)
  2448. #define GPIO_BSRR_BS_15 (0x00008000U)
  2449. #define GPIO_BSRR_BR_0 (0x00010000U)
  2450. #define GPIO_BSRR_BR_1 (0x00020000U)
  2451. #define GPIO_BSRR_BR_2 (0x00040000U)
  2452. #define GPIO_BSRR_BR_3 (0x00080000U)
  2453. #define GPIO_BSRR_BR_4 (0x00100000U)
  2454. #define GPIO_BSRR_BR_5 (0x00200000U)
  2455. #define GPIO_BSRR_BR_6 (0x00400000U)
  2456. #define GPIO_BSRR_BR_7 (0x00800000U)
  2457. #define GPIO_BSRR_BR_8 (0x01000000U)
  2458. #define GPIO_BSRR_BR_9 (0x02000000U)
  2459. #define GPIO_BSRR_BR_10 (0x04000000U)
  2460. #define GPIO_BSRR_BR_11 (0x08000000U)
  2461. #define GPIO_BSRR_BR_12 (0x10000000U)
  2462. #define GPIO_BSRR_BR_13 (0x20000000U)
  2463. #define GPIO_BSRR_BR_14 (0x40000000U)
  2464. #define GPIO_BSRR_BR_15 (0x80000000U)
  2465. /****************** Bit definition for GPIO_LCKR register ********************/
  2466. #define GPIO_LCKR_LCK0_Pos (0U)
  2467. #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  2468. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  2469. #define GPIO_LCKR_LCK1_Pos (1U)
  2470. #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  2471. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  2472. #define GPIO_LCKR_LCK2_Pos (2U)
  2473. #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  2474. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  2475. #define GPIO_LCKR_LCK3_Pos (3U)
  2476. #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  2477. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  2478. #define GPIO_LCKR_LCK4_Pos (4U)
  2479. #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  2480. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  2481. #define GPIO_LCKR_LCK5_Pos (5U)
  2482. #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  2483. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  2484. #define GPIO_LCKR_LCK6_Pos (6U)
  2485. #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  2486. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  2487. #define GPIO_LCKR_LCK7_Pos (7U)
  2488. #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  2489. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  2490. #define GPIO_LCKR_LCK8_Pos (8U)
  2491. #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  2492. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  2493. #define GPIO_LCKR_LCK9_Pos (9U)
  2494. #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  2495. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  2496. #define GPIO_LCKR_LCK10_Pos (10U)
  2497. #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  2498. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  2499. #define GPIO_LCKR_LCK11_Pos (11U)
  2500. #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  2501. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  2502. #define GPIO_LCKR_LCK12_Pos (12U)
  2503. #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  2504. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  2505. #define GPIO_LCKR_LCK13_Pos (13U)
  2506. #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  2507. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  2508. #define GPIO_LCKR_LCK14_Pos (14U)
  2509. #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  2510. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  2511. #define GPIO_LCKR_LCK15_Pos (15U)
  2512. #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  2513. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  2514. #define GPIO_LCKR_LCKK_Pos (16U)
  2515. #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  2516. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  2517. /****************** Bit definition for GPIO_AFRL register ********************/
  2518. #define GPIO_AFRL_AFRL0_Pos (0U)
  2519. #define GPIO_AFRL_AFRL0_Msk (0xFU << GPIO_AFRL_AFRL0_Pos) /*!< 0x0000000F */
  2520. #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFRL0_Msk
  2521. #define GPIO_AFRL_AFRL1_Pos (4U)
  2522. #define GPIO_AFRL_AFRL1_Msk (0xFU << GPIO_AFRL_AFRL1_Pos) /*!< 0x000000F0 */
  2523. #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFRL1_Msk
  2524. #define GPIO_AFRL_AFRL2_Pos (8U)
  2525. #define GPIO_AFRL_AFRL2_Msk (0xFU << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000F00 */
  2526. #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFRL2_Msk
  2527. #define GPIO_AFRL_AFRL3_Pos (12U)
  2528. #define GPIO_AFRL_AFRL3_Msk (0xFU << GPIO_AFRL_AFRL3_Pos) /*!< 0x0000F000 */
  2529. #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFRL3_Msk
  2530. #define GPIO_AFRL_AFRL4_Pos (16U)
  2531. #define GPIO_AFRL_AFRL4_Msk (0xFU << GPIO_AFRL_AFRL4_Pos) /*!< 0x000F0000 */
  2532. #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFRL4_Msk
  2533. #define GPIO_AFRL_AFRL5_Pos (20U)
  2534. #define GPIO_AFRL_AFRL5_Msk (0xFU << GPIO_AFRL_AFRL5_Pos) /*!< 0x00F00000 */
  2535. #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFRL5_Msk
  2536. #define GPIO_AFRL_AFRL6_Pos (24U)
  2537. #define GPIO_AFRL_AFRL6_Msk (0xFU << GPIO_AFRL_AFRL6_Pos) /*!< 0x0F000000 */
  2538. #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFRL6_Msk
  2539. #define GPIO_AFRL_AFRL7_Pos (28U)
  2540. #define GPIO_AFRL_AFRL7_Msk (0xFU << GPIO_AFRL_AFRL7_Pos) /*!< 0xF0000000 */
  2541. #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFRL7_Msk
  2542. /****************** Bit definition for GPIO_AFRH register ********************/
  2543. #define GPIO_AFRH_AFRH0_Pos (0U)
  2544. #define GPIO_AFRH_AFRH0_Msk (0xFU << GPIO_AFRH_AFRH0_Pos) /*!< 0x0000000F */
  2545. #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFRH0_Msk
  2546. #define GPIO_AFRH_AFRH1_Pos (4U)
  2547. #define GPIO_AFRH_AFRH1_Msk (0xFU << GPIO_AFRH_AFRH1_Pos) /*!< 0x000000F0 */
  2548. #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFRH1_Msk
  2549. #define GPIO_AFRH_AFRH2_Pos (8U)
  2550. #define GPIO_AFRH_AFRH2_Msk (0xFU << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000F00 */
  2551. #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFRH2_Msk
  2552. #define GPIO_AFRH_AFRH3_Pos (12U)
  2553. #define GPIO_AFRH_AFRH3_Msk (0xFU << GPIO_AFRH_AFRH3_Pos) /*!< 0x0000F000 */
  2554. #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFRH3_Msk
  2555. #define GPIO_AFRH_AFRH4_Pos (16U)
  2556. #define GPIO_AFRH_AFRH4_Msk (0xFU << GPIO_AFRH_AFRH4_Pos) /*!< 0x000F0000 */
  2557. #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFRH4_Msk
  2558. #define GPIO_AFRH_AFRH5_Pos (20U)
  2559. #define GPIO_AFRH_AFRH5_Msk (0xFU << GPIO_AFRH_AFRH5_Pos) /*!< 0x00F00000 */
  2560. #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFRH5_Msk
  2561. #define GPIO_AFRH_AFRH6_Pos (24U)
  2562. #define GPIO_AFRH_AFRH6_Msk (0xFU << GPIO_AFRH_AFRH6_Pos) /*!< 0x0F000000 */
  2563. #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFRH6_Msk
  2564. #define GPIO_AFRH_AFRH7_Pos (28U)
  2565. #define GPIO_AFRH_AFRH7_Msk (0xFU << GPIO_AFRH_AFRH7_Pos) /*!< 0xF0000000 */
  2566. #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFRH7_Msk
  2567. /****************** Bit definition for GPIO_BRR register *********************/
  2568. #define GPIO_BRR_BR_0 (0x00000001U)
  2569. #define GPIO_BRR_BR_1 (0x00000002U)
  2570. #define GPIO_BRR_BR_2 (0x00000004U)
  2571. #define GPIO_BRR_BR_3 (0x00000008U)
  2572. #define GPIO_BRR_BR_4 (0x00000010U)
  2573. #define GPIO_BRR_BR_5 (0x00000020U)
  2574. #define GPIO_BRR_BR_6 (0x00000040U)
  2575. #define GPIO_BRR_BR_7 (0x00000080U)
  2576. #define GPIO_BRR_BR_8 (0x00000100U)
  2577. #define GPIO_BRR_BR_9 (0x00000200U)
  2578. #define GPIO_BRR_BR_10 (0x00000400U)
  2579. #define GPIO_BRR_BR_11 (0x00000800U)
  2580. #define GPIO_BRR_BR_12 (0x00001000U)
  2581. #define GPIO_BRR_BR_13 (0x00002000U)
  2582. #define GPIO_BRR_BR_14 (0x00004000U)
  2583. #define GPIO_BRR_BR_15 (0x00008000U)
  2584. /******************************************************************************/
  2585. /* */
  2586. /* Inter-integrated Circuit Interface (I2C) */
  2587. /* */
  2588. /******************************************************************************/
  2589. /******************* Bit definition for I2C_CR1 register *******************/
  2590. #define I2C_CR1_PE_Pos (0U)
  2591. #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  2592. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
  2593. #define I2C_CR1_TXIE_Pos (1U)
  2594. #define I2C_CR1_TXIE_Msk (0x1U << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
  2595. #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
  2596. #define I2C_CR1_RXIE_Pos (2U)
  2597. #define I2C_CR1_RXIE_Msk (0x1U << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
  2598. #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
  2599. #define I2C_CR1_ADDRIE_Pos (3U)
  2600. #define I2C_CR1_ADDRIE_Msk (0x1U << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
  2601. #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
  2602. #define I2C_CR1_NACKIE_Pos (4U)
  2603. #define I2C_CR1_NACKIE_Msk (0x1U << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
  2604. #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
  2605. #define I2C_CR1_STOPIE_Pos (5U)
  2606. #define I2C_CR1_STOPIE_Msk (0x1U << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
  2607. #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
  2608. #define I2C_CR1_TCIE_Pos (6U)
  2609. #define I2C_CR1_TCIE_Msk (0x1U << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
  2610. #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
  2611. #define I2C_CR1_ERRIE_Pos (7U)
  2612. #define I2C_CR1_ERRIE_Msk (0x1U << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
  2613. #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
  2614. #define I2C_CR1_DNF_Pos (8U)
  2615. #define I2C_CR1_DNF_Msk (0xFU << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
  2616. #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
  2617. #define I2C_CR1_ANFOFF_Pos (12U)
  2618. #define I2C_CR1_ANFOFF_Msk (0x1U << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
  2619. #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
  2620. #define I2C_CR1_TXDMAEN_Pos (14U)
  2621. #define I2C_CR1_TXDMAEN_Msk (0x1U << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
  2622. #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  2623. #define I2C_CR1_RXDMAEN_Pos (15U)
  2624. #define I2C_CR1_RXDMAEN_Msk (0x1U << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
  2625. #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
  2626. #define I2C_CR1_SBC_Pos (16U)
  2627. #define I2C_CR1_SBC_Msk (0x1U << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
  2628. #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
  2629. #define I2C_CR1_NOSTRETCH_Pos (17U)
  2630. #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
  2631. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
  2632. #define I2C_CR1_WUPEN_Pos (18U)
  2633. #define I2C_CR1_WUPEN_Msk (0x1U << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */
  2634. #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */
  2635. #define I2C_CR1_GCEN_Pos (19U)
  2636. #define I2C_CR1_GCEN_Msk (0x1U << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
  2637. #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
  2638. #define I2C_CR1_SMBHEN_Pos (20U)
  2639. #define I2C_CR1_SMBHEN_Msk (0x1U << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
  2640. #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
  2641. #define I2C_CR1_SMBDEN_Pos (21U)
  2642. #define I2C_CR1_SMBDEN_Msk (0x1U << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
  2643. #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
  2644. #define I2C_CR1_ALERTEN_Pos (22U)
  2645. #define I2C_CR1_ALERTEN_Msk (0x1U << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
  2646. #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
  2647. #define I2C_CR1_PECEN_Pos (23U)
  2648. #define I2C_CR1_PECEN_Msk (0x1U << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
  2649. #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
  2650. /****************** Bit definition for I2C_CR2 register ********************/
  2651. #define I2C_CR2_SADD_Pos (0U)
  2652. #define I2C_CR2_SADD_Msk (0x3FFU << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
  2653. #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
  2654. #define I2C_CR2_RD_WRN_Pos (10U)
  2655. #define I2C_CR2_RD_WRN_Msk (0x1U << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
  2656. #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
  2657. #define I2C_CR2_ADD10_Pos (11U)
  2658. #define I2C_CR2_ADD10_Msk (0x1U << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
  2659. #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
  2660. #define I2C_CR2_HEAD10R_Pos (12U)
  2661. #define I2C_CR2_HEAD10R_Msk (0x1U << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
  2662. #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
  2663. #define I2C_CR2_START_Pos (13U)
  2664. #define I2C_CR2_START_Msk (0x1U << I2C_CR2_START_Pos) /*!< 0x00002000 */
  2665. #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
  2666. #define I2C_CR2_STOP_Pos (14U)
  2667. #define I2C_CR2_STOP_Msk (0x1U << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
  2668. #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
  2669. #define I2C_CR2_NACK_Pos (15U)
  2670. #define I2C_CR2_NACK_Msk (0x1U << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
  2671. #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
  2672. #define I2C_CR2_NBYTES_Pos (16U)
  2673. #define I2C_CR2_NBYTES_Msk (0xFFU << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
  2674. #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
  2675. #define I2C_CR2_RELOAD_Pos (24U)
  2676. #define I2C_CR2_RELOAD_Msk (0x1U << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
  2677. #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
  2678. #define I2C_CR2_AUTOEND_Pos (25U)
  2679. #define I2C_CR2_AUTOEND_Msk (0x1U << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
  2680. #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
  2681. #define I2C_CR2_PECBYTE_Pos (26U)
  2682. #define I2C_CR2_PECBYTE_Msk (0x1U << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
  2683. #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
  2684. /******************* Bit definition for I2C_OAR1 register ******************/
  2685. #define I2C_OAR1_OA1_Pos (0U)
  2686. #define I2C_OAR1_OA1_Msk (0x3FFU << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
  2687. #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
  2688. #define I2C_OAR1_OA1MODE_Pos (10U)
  2689. #define I2C_OAR1_OA1MODE_Msk (0x1U << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
  2690. #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
  2691. #define I2C_OAR1_OA1EN_Pos (15U)
  2692. #define I2C_OAR1_OA1EN_Msk (0x1U << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
  2693. #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
  2694. /******************* Bit definition for I2C_OAR2 register ******************/
  2695. #define I2C_OAR2_OA2_Pos (1U)
  2696. #define I2C_OAR2_OA2_Msk (0x7FU << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
  2697. #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
  2698. #define I2C_OAR2_OA2MSK_Pos (8U)
  2699. #define I2C_OAR2_OA2MSK_Msk (0x7U << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
  2700. #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
  2701. #define I2C_OAR2_OA2NOMASK (0x00000000U) /*!< No mask */
  2702. #define I2C_OAR2_OA2MASK01_Pos (8U)
  2703. #define I2C_OAR2_OA2MASK01_Msk (0x1U << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
  2704. #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
  2705. #define I2C_OAR2_OA2MASK02_Pos (9U)
  2706. #define I2C_OAR2_OA2MASK02_Msk (0x1U << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
  2707. #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
  2708. #define I2C_OAR2_OA2MASK03_Pos (8U)
  2709. #define I2C_OAR2_OA2MASK03_Msk (0x3U << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
  2710. #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
  2711. #define I2C_OAR2_OA2MASK04_Pos (10U)
  2712. #define I2C_OAR2_OA2MASK04_Msk (0x1U << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
  2713. #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
  2714. #define I2C_OAR2_OA2MASK05_Pos (8U)
  2715. #define I2C_OAR2_OA2MASK05_Msk (0x5U << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
  2716. #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
  2717. #define I2C_OAR2_OA2MASK06_Pos (9U)
  2718. #define I2C_OAR2_OA2MASK06_Msk (0x3U << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
  2719. #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
  2720. #define I2C_OAR2_OA2MASK07_Pos (8U)
  2721. #define I2C_OAR2_OA2MASK07_Msk (0x7U << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
  2722. #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
  2723. #define I2C_OAR2_OA2EN_Pos (15U)
  2724. #define I2C_OAR2_OA2EN_Msk (0x1U << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
  2725. #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
  2726. /******************* Bit definition for I2C_TIMINGR register *******************/
  2727. #define I2C_TIMINGR_SCLL_Pos (0U)
  2728. #define I2C_TIMINGR_SCLL_Msk (0xFFU << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
  2729. #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
  2730. #define I2C_TIMINGR_SCLH_Pos (8U)
  2731. #define I2C_TIMINGR_SCLH_Msk (0xFFU << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
  2732. #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
  2733. #define I2C_TIMINGR_SDADEL_Pos (16U)
  2734. #define I2C_TIMINGR_SDADEL_Msk (0xFU << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
  2735. #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
  2736. #define I2C_TIMINGR_SCLDEL_Pos (20U)
  2737. #define I2C_TIMINGR_SCLDEL_Msk (0xFU << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
  2738. #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
  2739. #define I2C_TIMINGR_PRESC_Pos (28U)
  2740. #define I2C_TIMINGR_PRESC_Msk (0xFU << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
  2741. #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
  2742. /******************* Bit definition for I2C_TIMEOUTR register *******************/
  2743. #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
  2744. #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
  2745. #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
  2746. #define I2C_TIMEOUTR_TIDLE_Pos (12U)
  2747. #define I2C_TIMEOUTR_TIDLE_Msk (0x1U << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
  2748. #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
  2749. #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
  2750. #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1U << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
  2751. #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
  2752. #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
  2753. #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
  2754. #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/
  2755. #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
  2756. #define I2C_TIMEOUTR_TEXTEN_Msk (0x1U << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
  2757. #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
  2758. /****************** Bit definition for I2C_ISR register *********************/
  2759. #define I2C_ISR_TXE_Pos (0U)
  2760. #define I2C_ISR_TXE_Msk (0x1U << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
  2761. #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
  2762. #define I2C_ISR_TXIS_Pos (1U)
  2763. #define I2C_ISR_TXIS_Msk (0x1U << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
  2764. #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
  2765. #define I2C_ISR_RXNE_Pos (2U)
  2766. #define I2C_ISR_RXNE_Msk (0x1U << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
  2767. #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
  2768. #define I2C_ISR_ADDR_Pos (3U)
  2769. #define I2C_ISR_ADDR_Msk (0x1U << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
  2770. #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/
  2771. #define I2C_ISR_NACKF_Pos (4U)
  2772. #define I2C_ISR_NACKF_Msk (0x1U << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
  2773. #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
  2774. #define I2C_ISR_STOPF_Pos (5U)
  2775. #define I2C_ISR_STOPF_Msk (0x1U << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
  2776. #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
  2777. #define I2C_ISR_TC_Pos (6U)
  2778. #define I2C_ISR_TC_Msk (0x1U << I2C_ISR_TC_Pos) /*!< 0x00000040 */
  2779. #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
  2780. #define I2C_ISR_TCR_Pos (7U)
  2781. #define I2C_ISR_TCR_Msk (0x1U << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
  2782. #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
  2783. #define I2C_ISR_BERR_Pos (8U)
  2784. #define I2C_ISR_BERR_Msk (0x1U << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
  2785. #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
  2786. #define I2C_ISR_ARLO_Pos (9U)
  2787. #define I2C_ISR_ARLO_Msk (0x1U << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
  2788. #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
  2789. #define I2C_ISR_OVR_Pos (10U)
  2790. #define I2C_ISR_OVR_Msk (0x1U << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
  2791. #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
  2792. #define I2C_ISR_PECERR_Pos (11U)
  2793. #define I2C_ISR_PECERR_Msk (0x1U << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
  2794. #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
  2795. #define I2C_ISR_TIMEOUT_Pos (12U)
  2796. #define I2C_ISR_TIMEOUT_Msk (0x1U << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
  2797. #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
  2798. #define I2C_ISR_ALERT_Pos (13U)
  2799. #define I2C_ISR_ALERT_Msk (0x1U << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
  2800. #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
  2801. #define I2C_ISR_BUSY_Pos (15U)
  2802. #define I2C_ISR_BUSY_Msk (0x1U << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
  2803. #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
  2804. #define I2C_ISR_DIR_Pos (16U)
  2805. #define I2C_ISR_DIR_Msk (0x1U << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
  2806. #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
  2807. #define I2C_ISR_ADDCODE_Pos (17U)
  2808. #define I2C_ISR_ADDCODE_Msk (0x7FU << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
  2809. #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
  2810. /****************** Bit definition for I2C_ICR register *********************/
  2811. #define I2C_ICR_ADDRCF_Pos (3U)
  2812. #define I2C_ICR_ADDRCF_Msk (0x1U << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
  2813. #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
  2814. #define I2C_ICR_NACKCF_Pos (4U)
  2815. #define I2C_ICR_NACKCF_Msk (0x1U << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
  2816. #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
  2817. #define I2C_ICR_STOPCF_Pos (5U)
  2818. #define I2C_ICR_STOPCF_Msk (0x1U << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
  2819. #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
  2820. #define I2C_ICR_BERRCF_Pos (8U)
  2821. #define I2C_ICR_BERRCF_Msk (0x1U << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
  2822. #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
  2823. #define I2C_ICR_ARLOCF_Pos (9U)
  2824. #define I2C_ICR_ARLOCF_Msk (0x1U << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
  2825. #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
  2826. #define I2C_ICR_OVRCF_Pos (10U)
  2827. #define I2C_ICR_OVRCF_Msk (0x1U << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
  2828. #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
  2829. #define I2C_ICR_PECCF_Pos (11U)
  2830. #define I2C_ICR_PECCF_Msk (0x1U << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
  2831. #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
  2832. #define I2C_ICR_TIMOUTCF_Pos (12U)
  2833. #define I2C_ICR_TIMOUTCF_Msk (0x1U << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
  2834. #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
  2835. #define I2C_ICR_ALERTCF_Pos (13U)
  2836. #define I2C_ICR_ALERTCF_Msk (0x1U << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
  2837. #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
  2838. /****************** Bit definition for I2C_PECR register *********************/
  2839. #define I2C_PECR_PEC_Pos (0U)
  2840. #define I2C_PECR_PEC_Msk (0xFFU << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
  2841. #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
  2842. /****************** Bit definition for I2C_RXDR register *********************/
  2843. #define I2C_RXDR_RXDATA_Pos (0U)
  2844. #define I2C_RXDR_RXDATA_Msk (0xFFU << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  2845. #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  2846. /****************** Bit definition for I2C_TXDR register *********************/
  2847. #define I2C_TXDR_TXDATA_Pos (0U)
  2848. #define I2C_TXDR_TXDATA_Msk (0xFFU << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  2849. #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
  2850. /******************************************************************************/
  2851. /* */
  2852. /* Independent WATCHDOG (IWDG) */
  2853. /* */
  2854. /******************************************************************************/
  2855. /******************* Bit definition for IWDG_KR register ********************/
  2856. #define IWDG_KR_KEY_Pos (0U)
  2857. #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  2858. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */
  2859. /******************* Bit definition for IWDG_PR register ********************/
  2860. #define IWDG_PR_PR_Pos (0U)
  2861. #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  2862. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */
  2863. #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */
  2864. #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */
  2865. #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */
  2866. /******************* Bit definition for IWDG_RLR register *******************/
  2867. #define IWDG_RLR_RL_Pos (0U)
  2868. #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  2869. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */
  2870. /******************* Bit definition for IWDG_SR register ********************/
  2871. #define IWDG_SR_PVU_Pos (0U)
  2872. #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  2873. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  2874. #define IWDG_SR_RVU_Pos (1U)
  2875. #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  2876. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  2877. #define IWDG_SR_WVU_Pos (2U)
  2878. #define IWDG_SR_WVU_Msk (0x1U << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
  2879. #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
  2880. /******************* Bit definition for IWDG_KR register ********************/
  2881. #define IWDG_WINR_WIN_Pos (0U)
  2882. #define IWDG_WINR_WIN_Msk (0xFFFU << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
  2883. #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
  2884. /******************************************************************************/
  2885. /* */
  2886. /* Low Power Timer (LPTTIM) */
  2887. /* */
  2888. /******************************************************************************/
  2889. /****************** Bit definition for LPTIM_ISR register *******************/
  2890. #define LPTIM_ISR_CMPM_Pos (0U)
  2891. #define LPTIM_ISR_CMPM_Msk (0x1U << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */
  2892. #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */
  2893. #define LPTIM_ISR_ARRM_Pos (1U)
  2894. #define LPTIM_ISR_ARRM_Msk (0x1U << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
  2895. #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
  2896. #define LPTIM_ISR_EXTTRIG_Pos (2U)
  2897. #define LPTIM_ISR_EXTTRIG_Msk (0x1U << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */
  2898. #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */
  2899. #define LPTIM_ISR_CMPOK_Pos (3U)
  2900. #define LPTIM_ISR_CMPOK_Msk (0x1U << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */
  2901. #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */
  2902. #define LPTIM_ISR_ARROK_Pos (4U)
  2903. #define LPTIM_ISR_ARROK_Msk (0x1U << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
  2904. #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */
  2905. #define LPTIM_ISR_UP_Pos (5U)
  2906. #define LPTIM_ISR_UP_Msk (0x1U << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */
  2907. #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */
  2908. #define LPTIM_ISR_DOWN_Pos (6U)
  2909. #define LPTIM_ISR_DOWN_Msk (0x1U << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */
  2910. #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */
  2911. /****************** Bit definition for LPTIM_ICR register *******************/
  2912. #define LPTIM_ICR_CMPMCF_Pos (0U)
  2913. #define LPTIM_ICR_CMPMCF_Msk (0x1U << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */
  2914. #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */
  2915. #define LPTIM_ICR_ARRMCF_Pos (1U)
  2916. #define LPTIM_ICR_ARRMCF_Msk (0x1U << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
  2917. #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */
  2918. #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
  2919. #define LPTIM_ICR_EXTTRIGCF_Msk (0x1U << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */
  2920. #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */
  2921. #define LPTIM_ICR_CMPOKCF_Pos (3U)
  2922. #define LPTIM_ICR_CMPOKCF_Msk (0x1U << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */
  2923. #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */
  2924. #define LPTIM_ICR_ARROKCF_Pos (4U)
  2925. #define LPTIM_ICR_ARROKCF_Msk (0x1U << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
  2926. #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */
  2927. #define LPTIM_ICR_UPCF_Pos (5U)
  2928. #define LPTIM_ICR_UPCF_Msk (0x1U << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */
  2929. #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */
  2930. #define LPTIM_ICR_DOWNCF_Pos (6U)
  2931. #define LPTIM_ICR_DOWNCF_Msk (0x1U << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */
  2932. #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */
  2933. /****************** Bit definition for LPTIM_IER register ********************/
  2934. #define LPTIM_IER_CMPMIE_Pos (0U)
  2935. #define LPTIM_IER_CMPMIE_Msk (0x1U << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */
  2936. #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */
  2937. #define LPTIM_IER_ARRMIE_Pos (1U)
  2938. #define LPTIM_IER_ARRMIE_Msk (0x1U << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */
  2939. #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */
  2940. #define LPTIM_IER_EXTTRIGIE_Pos (2U)
  2941. #define LPTIM_IER_EXTTRIGIE_Msk (0x1U << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */
  2942. #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */
  2943. #define LPTIM_IER_CMPOKIE_Pos (3U)
  2944. #define LPTIM_IER_CMPOKIE_Msk (0x1U << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */
  2945. #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */
  2946. #define LPTIM_IER_ARROKIE_Pos (4U)
  2947. #define LPTIM_IER_ARROKIE_Msk (0x1U << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */
  2948. #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */
  2949. #define LPTIM_IER_UPIE_Pos (5U)
  2950. #define LPTIM_IER_UPIE_Msk (0x1U << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */
  2951. #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */
  2952. #define LPTIM_IER_DOWNIE_Pos (6U)
  2953. #define LPTIM_IER_DOWNIE_Msk (0x1U << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */
  2954. #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */
  2955. /****************** Bit definition for LPTIM_CFGR register *******************/
  2956. #define LPTIM_CFGR_CKSEL_Pos (0U)
  2957. #define LPTIM_CFGR_CKSEL_Msk (0x1U << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */
  2958. #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */
  2959. #define LPTIM_CFGR_CKPOL_Pos (1U)
  2960. #define LPTIM_CFGR_CKPOL_Msk (0x3U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */
  2961. #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */
  2962. #define LPTIM_CFGR_CKPOL_0 (0x1U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */
  2963. #define LPTIM_CFGR_CKPOL_1 (0x2U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */
  2964. #define LPTIM_CFGR_CKFLT_Pos (3U)
  2965. #define LPTIM_CFGR_CKFLT_Msk (0x3U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */
  2966. #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
  2967. #define LPTIM_CFGR_CKFLT_0 (0x1U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */
  2968. #define LPTIM_CFGR_CKFLT_1 (0x2U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */
  2969. #define LPTIM_CFGR_TRGFLT_Pos (6U)
  2970. #define LPTIM_CFGR_TRGFLT_Msk (0x3U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */
  2971. #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
  2972. #define LPTIM_CFGR_TRGFLT_0 (0x1U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */
  2973. #define LPTIM_CFGR_TRGFLT_1 (0x2U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */
  2974. #define LPTIM_CFGR_PRESC_Pos (9U)
  2975. #define LPTIM_CFGR_PRESC_Msk (0x7U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
  2976. #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
  2977. #define LPTIM_CFGR_PRESC_0 (0x1U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
  2978. #define LPTIM_CFGR_PRESC_1 (0x2U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
  2979. #define LPTIM_CFGR_PRESC_2 (0x4U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
  2980. #define LPTIM_CFGR_TRIGSEL_Pos (13U)
  2981. #define LPTIM_CFGR_TRIGSEL_Msk (0x7U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */
  2982. #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */
  2983. #define LPTIM_CFGR_TRIGSEL_0 (0x1U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */
  2984. #define LPTIM_CFGR_TRIGSEL_1 (0x2U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */
  2985. #define LPTIM_CFGR_TRIGSEL_2 (0x4U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */
  2986. #define LPTIM_CFGR_TRIGEN_Pos (17U)
  2987. #define LPTIM_CFGR_TRIGEN_Msk (0x3U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */
  2988. #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
  2989. #define LPTIM_CFGR_TRIGEN_0 (0x1U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */
  2990. #define LPTIM_CFGR_TRIGEN_1 (0x2U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */
  2991. #define LPTIM_CFGR_TIMOUT_Pos (19U)
  2992. #define LPTIM_CFGR_TIMOUT_Msk (0x1U << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */
  2993. #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */
  2994. #define LPTIM_CFGR_WAVE_Pos (20U)
  2995. #define LPTIM_CFGR_WAVE_Msk (0x1U << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */
  2996. #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */
  2997. #define LPTIM_CFGR_WAVPOL_Pos (21U)
  2998. #define LPTIM_CFGR_WAVPOL_Msk (0x1U << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */
  2999. #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */
  3000. #define LPTIM_CFGR_PRELOAD_Pos (22U)
  3001. #define LPTIM_CFGR_PRELOAD_Msk (0x1U << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
  3002. #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
  3003. #define LPTIM_CFGR_COUNTMODE_Pos (23U)
  3004. #define LPTIM_CFGR_COUNTMODE_Msk (0x1U << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */
  3005. #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */
  3006. #define LPTIM_CFGR_ENC_Pos (24U)
  3007. #define LPTIM_CFGR_ENC_Msk (0x1U << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */
  3008. #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */
  3009. /****************** Bit definition for LPTIM_CR register ********************/
  3010. #define LPTIM_CR_ENABLE_Pos (0U)
  3011. #define LPTIM_CR_ENABLE_Msk (0x1U << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
  3012. #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
  3013. #define LPTIM_CR_SNGSTRT_Pos (1U)
  3014. #define LPTIM_CR_SNGSTRT_Msk (0x1U << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */
  3015. #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
  3016. #define LPTIM_CR_CNTSTRT_Pos (2U)
  3017. #define LPTIM_CR_CNTSTRT_Msk (0x1U << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
  3018. #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */
  3019. /****************** Bit definition for LPTIM_CMP register *******************/
  3020. #define LPTIM_CMP_CMP_Pos (0U)
  3021. #define LPTIM_CMP_CMP_Msk (0xFFFFU << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */
  3022. #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */
  3023. /****************** Bit definition for LPTIM_ARR register *******************/
  3024. #define LPTIM_ARR_ARR_Pos (0U)
  3025. #define LPTIM_ARR_ARR_Msk (0xFFFFU << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
  3026. #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
  3027. /****************** Bit definition for LPTIM_CNT register *******************/
  3028. #define LPTIM_CNT_CNT_Pos (0U)
  3029. #define LPTIM_CNT_CNT_Msk (0xFFFFU << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
  3030. #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
  3031. /******************************************************************************/
  3032. /* */
  3033. /* MIFARE Firewall */
  3034. /* */
  3035. /******************************************************************************/
  3036. /*******Bit definition for CSSA;CSL;NVDSSA;NVDSL;VDSSA;VDSL register */
  3037. #define FW_CSSA_ADD_Pos (8U)
  3038. #define FW_CSSA_ADD_Msk (0xFFFFU << FW_CSSA_ADD_Pos) /*!< 0x00FFFF00 */
  3039. #define FW_CSSA_ADD FW_CSSA_ADD_Msk /*!< Code Segment Start Address */
  3040. #define FW_CSL_LENG_Pos (8U)
  3041. #define FW_CSL_LENG_Msk (0x3FFFU << FW_CSL_LENG_Pos) /*!< 0x003FFF00 */
  3042. #define FW_CSL_LENG FW_CSL_LENG_Msk /*!< Code Segment Length */
  3043. #define FW_NVDSSA_ADD_Pos (8U)
  3044. #define FW_NVDSSA_ADD_Msk (0xFFFFU << FW_NVDSSA_ADD_Pos) /*!< 0x00FFFF00 */
  3045. #define FW_NVDSSA_ADD FW_NVDSSA_ADD_Msk /*!< Non Volatile Dat Segment Start Address */
  3046. #define FW_NVDSL_LENG_Pos (8U)
  3047. #define FW_NVDSL_LENG_Msk (0x3FFFU << FW_NVDSL_LENG_Pos) /*!< 0x003FFF00 */
  3048. #define FW_NVDSL_LENG FW_NVDSL_LENG_Msk /*!< Non Volatile Data Segment Length */
  3049. #define FW_VDSSA_ADD_Pos (6U)
  3050. #define FW_VDSSA_ADD_Msk (0x3FFU << FW_VDSSA_ADD_Pos) /*!< 0x0000FFC0 */
  3051. #define FW_VDSSA_ADD FW_VDSSA_ADD_Msk /*!< Volatile Data Segment Start Address */
  3052. #define FW_VDSL_LENG_Pos (6U)
  3053. #define FW_VDSL_LENG_Msk (0x3FFU << FW_VDSL_LENG_Pos) /*!< 0x0000FFC0 */
  3054. #define FW_VDSL_LENG FW_VDSL_LENG_Msk /*!< Volatile Data Segment Length */
  3055. /**************************Bit definition for CR register *********************/
  3056. #define FW_CR_FPA_Pos (0U)
  3057. #define FW_CR_FPA_Msk (0x1U << FW_CR_FPA_Pos) /*!< 0x00000001 */
  3058. #define FW_CR_FPA FW_CR_FPA_Msk /*!< Firewall Pre Arm*/
  3059. #define FW_CR_VDS_Pos (1U)
  3060. #define FW_CR_VDS_Msk (0x1U << FW_CR_VDS_Pos) /*!< 0x00000002 */
  3061. #define FW_CR_VDS FW_CR_VDS_Msk /*!< Volatile Data Sharing*/
  3062. #define FW_CR_VDE_Pos (2U)
  3063. #define FW_CR_VDE_Msk (0x1U << FW_CR_VDE_Pos) /*!< 0x00000004 */
  3064. #define FW_CR_VDE FW_CR_VDE_Msk /*!< Volatile Data Execution*/
  3065. /******************************************************************************/
  3066. /* */
  3067. /* Power Control (PWR) */
  3068. /* */
  3069. /******************************************************************************/
  3070. #define PWR_PVD_SUPPORT /*!< PVD feature available on all devices: Power Voltage Detection feature */
  3071. /******************** Bit definition for PWR_CR register ********************/
  3072. #define PWR_CR_LPSDSR_Pos (0U)
  3073. #define PWR_CR_LPSDSR_Msk (0x1U << PWR_CR_LPSDSR_Pos) /*!< 0x00000001 */
  3074. #define PWR_CR_LPSDSR PWR_CR_LPSDSR_Msk /*!< Low-power deepsleep/sleep/low power run */
  3075. #define PWR_CR_PDDS_Pos (1U)
  3076. #define PWR_CR_PDDS_Msk (0x1U << PWR_CR_PDDS_Pos) /*!< 0x00000002 */
  3077. #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */
  3078. #define PWR_CR_CWUF_Pos (2U)
  3079. #define PWR_CR_CWUF_Msk (0x1U << PWR_CR_CWUF_Pos) /*!< 0x00000004 */
  3080. #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */
  3081. #define PWR_CR_CSBF_Pos (3U)
  3082. #define PWR_CR_CSBF_Msk (0x1U << PWR_CR_CSBF_Pos) /*!< 0x00000008 */
  3083. #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */
  3084. #define PWR_CR_PVDE_Pos (4U)
  3085. #define PWR_CR_PVDE_Msk (0x1U << PWR_CR_PVDE_Pos) /*!< 0x00000010 */
  3086. #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */
  3087. #define PWR_CR_PLS_Pos (5U)
  3088. #define PWR_CR_PLS_Msk (0x7U << PWR_CR_PLS_Pos) /*!< 0x000000E0 */
  3089. #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */
  3090. #define PWR_CR_PLS_0 (0x1U << PWR_CR_PLS_Pos) /*!< 0x00000020 */
  3091. #define PWR_CR_PLS_1 (0x2U << PWR_CR_PLS_Pos) /*!< 0x00000040 */
  3092. #define PWR_CR_PLS_2 (0x4U << PWR_CR_PLS_Pos) /*!< 0x00000080 */
  3093. /*!< PVD level configuration */
  3094. #define PWR_CR_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */
  3095. #define PWR_CR_PLS_LEV1 (0x00000020U) /*!< PVD level 1 */
  3096. #define PWR_CR_PLS_LEV2 (0x00000040U) /*!< PVD level 2 */
  3097. #define PWR_CR_PLS_LEV3 (0x00000060U) /*!< PVD level 3 */
  3098. #define PWR_CR_PLS_LEV4 (0x00000080U) /*!< PVD level 4 */
  3099. #define PWR_CR_PLS_LEV5 (0x000000A0U) /*!< PVD level 5 */
  3100. #define PWR_CR_PLS_LEV6 (0x000000C0U) /*!< PVD level 6 */
  3101. #define PWR_CR_PLS_LEV7 (0x000000E0U) /*!< PVD level 7 */
  3102. #define PWR_CR_DBP_Pos (8U)
  3103. #define PWR_CR_DBP_Msk (0x1U << PWR_CR_DBP_Pos) /*!< 0x00000100 */
  3104. #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */
  3105. #define PWR_CR_ULP_Pos (9U)
  3106. #define PWR_CR_ULP_Msk (0x1U << PWR_CR_ULP_Pos) /*!< 0x00000200 */
  3107. #define PWR_CR_ULP PWR_CR_ULP_Msk /*!< Ultra Low Power mode */
  3108. #define PWR_CR_FWU_Pos (10U)
  3109. #define PWR_CR_FWU_Msk (0x1U << PWR_CR_FWU_Pos) /*!< 0x00000400 */
  3110. #define PWR_CR_FWU PWR_CR_FWU_Msk /*!< Fast wakeup */
  3111. #define PWR_CR_VOS_Pos (11U)
  3112. #define PWR_CR_VOS_Msk (0x3U << PWR_CR_VOS_Pos) /*!< 0x00001800 */
  3113. #define PWR_CR_VOS PWR_CR_VOS_Msk /*!< VOS[1:0] bits (Voltage scaling range selection) */
  3114. #define PWR_CR_VOS_0 (0x1U << PWR_CR_VOS_Pos) /*!< 0x00000800 */
  3115. #define PWR_CR_VOS_1 (0x2U << PWR_CR_VOS_Pos) /*!< 0x00001000 */
  3116. #define PWR_CR_DSEEKOFF_Pos (13U)
  3117. #define PWR_CR_DSEEKOFF_Msk (0x1U << PWR_CR_DSEEKOFF_Pos) /*!< 0x00002000 */
  3118. #define PWR_CR_DSEEKOFF PWR_CR_DSEEKOFF_Msk /*!< Deep Sleep mode with EEPROM kept Off */
  3119. #define PWR_CR_LPRUN_Pos (14U)
  3120. #define PWR_CR_LPRUN_Msk (0x1U << PWR_CR_LPRUN_Pos) /*!< 0x00004000 */
  3121. #define PWR_CR_LPRUN PWR_CR_LPRUN_Msk /*!< Low power run mode */
  3122. /******************* Bit definition for PWR_CSR register ********************/
  3123. #define PWR_CSR_WUF_Pos (0U)
  3124. #define PWR_CSR_WUF_Msk (0x1U << PWR_CSR_WUF_Pos) /*!< 0x00000001 */
  3125. #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */
  3126. #define PWR_CSR_SBF_Pos (1U)
  3127. #define PWR_CSR_SBF_Msk (0x1U << PWR_CSR_SBF_Pos) /*!< 0x00000002 */
  3128. #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */
  3129. #define PWR_CSR_PVDO_Pos (2U)
  3130. #define PWR_CSR_PVDO_Msk (0x1U << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */
  3131. #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */
  3132. #define PWR_CSR_VREFINTRDYF_Pos (3U)
  3133. #define PWR_CSR_VREFINTRDYF_Msk (0x1U << PWR_CSR_VREFINTRDYF_Pos) /*!< 0x00000008 */
  3134. #define PWR_CSR_VREFINTRDYF PWR_CSR_VREFINTRDYF_Msk /*!< Internal voltage reference (VREFINT) ready flag */
  3135. #define PWR_CSR_VOSF_Pos (4U)
  3136. #define PWR_CSR_VOSF_Msk (0x1U << PWR_CSR_VOSF_Pos) /*!< 0x00000010 */
  3137. #define PWR_CSR_VOSF PWR_CSR_VOSF_Msk /*!< Voltage Scaling select flag */
  3138. #define PWR_CSR_REGLPF_Pos (5U)
  3139. #define PWR_CSR_REGLPF_Msk (0x1U << PWR_CSR_REGLPF_Pos) /*!< 0x00000020 */
  3140. #define PWR_CSR_REGLPF PWR_CSR_REGLPF_Msk /*!< Regulator LP flag */
  3141. #define PWR_CSR_EWUP1_Pos (8U)
  3142. #define PWR_CSR_EWUP1_Msk (0x1U << PWR_CSR_EWUP1_Pos) /*!< 0x00000100 */
  3143. #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk /*!< Enable WKUP pin 1 */
  3144. #define PWR_CSR_EWUP2_Pos (9U)
  3145. #define PWR_CSR_EWUP2_Msk (0x1U << PWR_CSR_EWUP2_Pos) /*!< 0x00000200 */
  3146. #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk /*!< Enable WKUP pin 2 */
  3147. /******************************************************************************/
  3148. /* */
  3149. /* Reset and Clock Control */
  3150. /* */
  3151. /******************************************************************************/
  3152. #define RCC_HSECSS_SUPPORT /*!< HSE CSS feature activation support */
  3153. /******************** Bit definition for RCC_CR register ********************/
  3154. #define RCC_CR_HSION_Pos (0U)
  3155. #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000001 */
  3156. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */
  3157. #define RCC_CR_HSIKERON_Pos (1U)
  3158. #define RCC_CR_HSIKERON_Msk (0x1U << RCC_CR_HSIKERON_Pos) /*!< 0x00000002 */
  3159. #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed clock enable for some IPs Kernel */
  3160. #define RCC_CR_HSIRDY_Pos (2U)
  3161. #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000004 */
  3162. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */
  3163. #define RCC_CR_HSIDIVEN_Pos (3U)
  3164. #define RCC_CR_HSIDIVEN_Msk (0x1U << RCC_CR_HSIDIVEN_Pos) /*!< 0x00000008 */
  3165. #define RCC_CR_HSIDIVEN RCC_CR_HSIDIVEN_Msk /*!< Internal High Speed clock divider enable */
  3166. #define RCC_CR_HSIDIVF_Pos (4U)
  3167. #define RCC_CR_HSIDIVF_Msk (0x1U << RCC_CR_HSIDIVF_Pos) /*!< 0x00000010 */
  3168. #define RCC_CR_HSIDIVF RCC_CR_HSIDIVF_Msk /*!< Internal High Speed clock divider flag */
  3169. #define RCC_CR_MSION_Pos (8U)
  3170. #define RCC_CR_MSION_Msk (0x1U << RCC_CR_MSION_Pos) /*!< 0x00000100 */
  3171. #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed clock enable */
  3172. #define RCC_CR_MSIRDY_Pos (9U)
  3173. #define RCC_CR_MSIRDY_Msk (0x1U << RCC_CR_MSIRDY_Pos) /*!< 0x00000200 */
  3174. #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed clock ready flag */
  3175. #define RCC_CR_HSEON_Pos (16U)
  3176. #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  3177. #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */
  3178. #define RCC_CR_HSERDY_Pos (17U)
  3179. #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  3180. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */
  3181. #define RCC_CR_HSEBYP_Pos (18U)
  3182. #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  3183. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */
  3184. #define RCC_CR_CSSHSEON_Pos (19U)
  3185. #define RCC_CR_CSSHSEON_Msk (0x1U << RCC_CR_CSSHSEON_Pos) /*!< 0x00080000 */
  3186. #define RCC_CR_CSSHSEON RCC_CR_CSSHSEON_Msk /*!< HSE Clock Security System enable */
  3187. #define RCC_CR_RTCPRE_Pos (20U)
  3188. #define RCC_CR_RTCPRE_Msk (0x3U << RCC_CR_RTCPRE_Pos) /*!< 0x00300000 */
  3189. #define RCC_CR_RTCPRE RCC_CR_RTCPRE_Msk /*!< RTC prescaler [1:0] bits */
  3190. #define RCC_CR_RTCPRE_0 (0x1U << RCC_CR_RTCPRE_Pos) /*!< 0x00100000 */
  3191. #define RCC_CR_RTCPRE_1 (0x2U << RCC_CR_RTCPRE_Pos) /*!< 0x00200000 */
  3192. #define RCC_CR_PLLON_Pos (24U)
  3193. #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  3194. #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */
  3195. #define RCC_CR_PLLRDY_Pos (25U)
  3196. #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  3197. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */
  3198. /* Reference defines */
  3199. #define RCC_CR_CSSON RCC_CR_CSSHSEON
  3200. /******************** Bit definition for RCC_ICSCR register *****************/
  3201. #define RCC_ICSCR_HSICAL_Pos (0U)
  3202. #define RCC_ICSCR_HSICAL_Msk (0xFFU << RCC_ICSCR_HSICAL_Pos) /*!< 0x000000FF */
  3203. #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< Internal High Speed clock Calibration */
  3204. #define RCC_ICSCR_HSITRIM_Pos (8U)
  3205. #define RCC_ICSCR_HSITRIM_Msk (0x1FU << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00001F00 */
  3206. #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< Internal High Speed clock trimming */
  3207. #define RCC_ICSCR_MSIRANGE_Pos (13U)
  3208. #define RCC_ICSCR_MSIRANGE_Msk (0x7U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000E000 */
  3209. #define RCC_ICSCR_MSIRANGE RCC_ICSCR_MSIRANGE_Msk /*!< Internal Multi Speed clock Range */
  3210. #define RCC_ICSCR_MSIRANGE_0 (0x0U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00000000 */
  3211. #define RCC_ICSCR_MSIRANGE_1 (0x1U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00002000 */
  3212. #define RCC_ICSCR_MSIRANGE_2 (0x2U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00004000 */
  3213. #define RCC_ICSCR_MSIRANGE_3 (0x3U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00006000 */
  3214. #define RCC_ICSCR_MSIRANGE_4 (0x4U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00008000 */
  3215. #define RCC_ICSCR_MSIRANGE_5 (0x5U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000A000 */
  3216. #define RCC_ICSCR_MSIRANGE_6 (0x6U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000C000 */
  3217. #define RCC_ICSCR_MSICAL_Pos (16U)
  3218. #define RCC_ICSCR_MSICAL_Msk (0xFFU << RCC_ICSCR_MSICAL_Pos) /*!< 0x00FF0000 */
  3219. #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< Internal Multi Speed clock Calibration */
  3220. #define RCC_ICSCR_MSITRIM_Pos (24U)
  3221. #define RCC_ICSCR_MSITRIM_Msk (0xFFU << RCC_ICSCR_MSITRIM_Pos) /*!< 0xFF000000 */
  3222. #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< Internal Multi Speed clock trimming */
  3223. /******************* Bit definition for RCC_CFGR register *******************/
  3224. /*!< SW configuration */
  3225. #define RCC_CFGR_SW_Pos (0U)
  3226. #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
  3227. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
  3228. #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  3229. #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  3230. #define RCC_CFGR_SW_MSI (0x00000000U) /*!< MSI selected as system clock */
  3231. #define RCC_CFGR_SW_HSI (0x00000001U) /*!< HSI selected as system clock */
  3232. #define RCC_CFGR_SW_HSE (0x00000002U) /*!< HSE selected as system clock */
  3233. #define RCC_CFGR_SW_PLL (0x00000003U) /*!< PLL selected as system clock */
  3234. /*!< SWS configuration */
  3235. #define RCC_CFGR_SWS_Pos (2U)
  3236. #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
  3237. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
  3238. #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
  3239. #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  3240. #define RCC_CFGR_SWS_MSI (0x00000000U) /*!< MSI oscillator used as system clock */
  3241. #define RCC_CFGR_SWS_HSI (0x00000004U) /*!< HSI oscillator used as system clock */
  3242. #define RCC_CFGR_SWS_HSE (0x00000008U) /*!< HSE oscillator used as system clock */
  3243. #define RCC_CFGR_SWS_PLL (0x0000000CU) /*!< PLL used as system clock */
  3244. /*!< HPRE configuration */
  3245. #define RCC_CFGR_HPRE_Pos (4U)
  3246. #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
  3247. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  3248. #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
  3249. #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
  3250. #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
  3251. #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
  3252. #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */
  3253. #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */
  3254. #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */
  3255. #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */
  3256. #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */
  3257. #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */
  3258. #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */
  3259. #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */
  3260. #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */
  3261. /*!< PPRE1 configuration */
  3262. #define RCC_CFGR_PPRE1_Pos (8U)
  3263. #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */
  3264. #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */
  3265. #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */
  3266. #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */
  3267. #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
  3268. #define RCC_CFGR_PPRE1_DIV1 (0x00000000U) /*!< HCLK not divided */
  3269. #define RCC_CFGR_PPRE1_DIV2 (0x00000400U) /*!< HCLK divided by 2 */
  3270. #define RCC_CFGR_PPRE1_DIV4 (0x00000500U) /*!< HCLK divided by 4 */
  3271. #define RCC_CFGR_PPRE1_DIV8 (0x00000600U) /*!< HCLK divided by 8 */
  3272. #define RCC_CFGR_PPRE1_DIV16 (0x00000700U) /*!< HCLK divided by 16 */
  3273. /*!< PPRE2 configuration */
  3274. #define RCC_CFGR_PPRE2_Pos (11U)
  3275. #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */
  3276. #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
  3277. #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */
  3278. #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */
  3279. #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
  3280. #define RCC_CFGR_PPRE2_DIV1 (0x00000000U) /*!< HCLK not divided */
  3281. #define RCC_CFGR_PPRE2_DIV2 (0x00002000U) /*!< HCLK divided by 2 */
  3282. #define RCC_CFGR_PPRE2_DIV4 (0x00002800U) /*!< HCLK divided by 4 */
  3283. #define RCC_CFGR_PPRE2_DIV8 (0x00003000U) /*!< HCLK divided by 8 */
  3284. #define RCC_CFGR_PPRE2_DIV16 (0x00003800U) /*!< HCLK divided by 16 */
  3285. #define RCC_CFGR_STOPWUCK_Pos (15U)
  3286. #define RCC_CFGR_STOPWUCK_Msk (0x1U << RCC_CFGR_STOPWUCK_Pos) /*!< 0x00008000 */
  3287. #define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk /*!< Wake Up from Stop Clock selection */
  3288. /*!< PLL entry clock source*/
  3289. #define RCC_CFGR_PLLSRC_Pos (16U)
  3290. #define RCC_CFGR_PLLSRC_Msk (0x1U << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */
  3291. #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */
  3292. #define RCC_CFGR_PLLSRC_HSI (0x00000000U) /*!< HSI as PLL entry clock source */
  3293. #define RCC_CFGR_PLLSRC_HSE (0x00010000U) /*!< HSE as PLL entry clock source */
  3294. /*!< PLLMUL configuration */
  3295. #define RCC_CFGR_PLLMUL_Pos (18U)
  3296. #define RCC_CFGR_PLLMUL_Msk (0xFU << RCC_CFGR_PLLMUL_Pos) /*!< 0x003C0000 */
  3297. #define RCC_CFGR_PLLMUL RCC_CFGR_PLLMUL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */
  3298. #define RCC_CFGR_PLLMUL_0 (0x1U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00040000 */
  3299. #define RCC_CFGR_PLLMUL_1 (0x2U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00080000 */
  3300. #define RCC_CFGR_PLLMUL_2 (0x4U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00100000 */
  3301. #define RCC_CFGR_PLLMUL_3 (0x8U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00200000 */
  3302. #define RCC_CFGR_PLLMUL3 (0x00000000U) /*!< PLL input clock * 3 */
  3303. #define RCC_CFGR_PLLMUL4 (0x00040000U) /*!< PLL input clock * 4 */
  3304. #define RCC_CFGR_PLLMUL6 (0x00080000U) /*!< PLL input clock * 6 */
  3305. #define RCC_CFGR_PLLMUL8 (0x000C0000U) /*!< PLL input clock * 8 */
  3306. #define RCC_CFGR_PLLMUL12 (0x00100000U) /*!< PLL input clock * 12 */
  3307. #define RCC_CFGR_PLLMUL16 (0x00140000U) /*!< PLL input clock * 16 */
  3308. #define RCC_CFGR_PLLMUL24 (0x00180000U) /*!< PLL input clock * 24 */
  3309. #define RCC_CFGR_PLLMUL32 (0x001C0000U) /*!< PLL input clock * 32 */
  3310. #define RCC_CFGR_PLLMUL48 (0x00200000U) /*!< PLL input clock * 48 */
  3311. /*!< PLLDIV configuration */
  3312. #define RCC_CFGR_PLLDIV_Pos (22U)
  3313. #define RCC_CFGR_PLLDIV_Msk (0x3U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00C00000 */
  3314. #define RCC_CFGR_PLLDIV RCC_CFGR_PLLDIV_Msk /*!< PLLDIV[1:0] bits (PLL Output Division) */
  3315. #define RCC_CFGR_PLLDIV_0 (0x1U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00400000 */
  3316. #define RCC_CFGR_PLLDIV_1 (0x2U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00800000 */
  3317. #define RCC_CFGR_PLLDIV2_Pos (22U)
  3318. #define RCC_CFGR_PLLDIV2_Msk (0x1U << RCC_CFGR_PLLDIV2_Pos) /*!< 0x00400000 */
  3319. #define RCC_CFGR_PLLDIV2 RCC_CFGR_PLLDIV2_Msk /*!< PLL clock output = CKVCO / 2 */
  3320. #define RCC_CFGR_PLLDIV3_Pos (23U)
  3321. #define RCC_CFGR_PLLDIV3_Msk (0x1U << RCC_CFGR_PLLDIV3_Pos) /*!< 0x00800000 */
  3322. #define RCC_CFGR_PLLDIV3 RCC_CFGR_PLLDIV3_Msk /*!< PLL clock output = CKVCO / 3 */
  3323. #define RCC_CFGR_PLLDIV4_Pos (22U)
  3324. #define RCC_CFGR_PLLDIV4_Msk (0x3U << RCC_CFGR_PLLDIV4_Pos) /*!< 0x00C00000 */
  3325. #define RCC_CFGR_PLLDIV4 RCC_CFGR_PLLDIV4_Msk /*!< PLL clock output = CKVCO / 4 */
  3326. /*!< MCO configuration */
  3327. #define RCC_CFGR_MCOSEL_Pos (24U)
  3328. #define RCC_CFGR_MCOSEL_Msk (0xFU << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */
  3329. #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCO[3:0] bits (Microcontroller Clock Output) */
  3330. #define RCC_CFGR_MCOSEL_0 (0x1U << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */
  3331. #define RCC_CFGR_MCOSEL_1 (0x2U << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */
  3332. #define RCC_CFGR_MCOSEL_2 (0x4U << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */
  3333. #define RCC_CFGR_MCOSEL_3 (0x8U << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */
  3334. #define RCC_CFGR_MCOSEL_NOCLOCK (0x00000000U) /*!< No clock */
  3335. #define RCC_CFGR_MCOSEL_SYSCLK_Pos (24U)
  3336. #define RCC_CFGR_MCOSEL_SYSCLK_Msk (0x1U << RCC_CFGR_MCOSEL_SYSCLK_Pos) /*!< 0x01000000 */
  3337. #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCOSEL_SYSCLK_Msk /*!< System clock selected as MCO source */
  3338. #define RCC_CFGR_MCOSEL_HSI_Pos (25U)
  3339. #define RCC_CFGR_MCOSEL_HSI_Msk (0x1U << RCC_CFGR_MCOSEL_HSI_Pos) /*!< 0x02000000 */
  3340. #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCOSEL_HSI_Msk /*!< Internal 16 MHz RC oscillator clock selected */
  3341. #define RCC_CFGR_MCOSEL_MSI_Pos (24U)
  3342. #define RCC_CFGR_MCOSEL_MSI_Msk (0x3U << RCC_CFGR_MCOSEL_MSI_Pos) /*!< 0x03000000 */
  3343. #define RCC_CFGR_MCOSEL_MSI RCC_CFGR_MCOSEL_MSI_Msk /*!< Internal Medium Speed RC oscillator clock selected */
  3344. #define RCC_CFGR_MCOSEL_HSE_Pos (26U)
  3345. #define RCC_CFGR_MCOSEL_HSE_Msk (0x1U << RCC_CFGR_MCOSEL_HSE_Pos) /*!< 0x04000000 */
  3346. #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCOSEL_HSE_Msk /*!< External 1-25 MHz oscillator clock selected */
  3347. #define RCC_CFGR_MCOSEL_PLL_Pos (24U)
  3348. #define RCC_CFGR_MCOSEL_PLL_Msk (0x5U << RCC_CFGR_MCOSEL_PLL_Pos) /*!< 0x05000000 */
  3349. #define RCC_CFGR_MCOSEL_PLL RCC_CFGR_MCOSEL_PLL_Msk /*!< PLL clock divided */
  3350. #define RCC_CFGR_MCOSEL_LSI_Pos (25U)
  3351. #define RCC_CFGR_MCOSEL_LSI_Msk (0x3U << RCC_CFGR_MCOSEL_LSI_Pos) /*!< 0x06000000 */
  3352. #define RCC_CFGR_MCOSEL_LSI RCC_CFGR_MCOSEL_LSI_Msk /*!< LSI selected */
  3353. #define RCC_CFGR_MCOSEL_LSE_Pos (24U)
  3354. #define RCC_CFGR_MCOSEL_LSE_Msk (0x7U << RCC_CFGR_MCOSEL_LSE_Pos) /*!< 0x07000000 */
  3355. #define RCC_CFGR_MCOSEL_LSE RCC_CFGR_MCOSEL_LSE_Msk /*!< LSE selected */
  3356. #define RCC_CFGR_MCOPRE_Pos (28U)
  3357. #define RCC_CFGR_MCOPRE_Msk (0x7U << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */
  3358. #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */
  3359. #define RCC_CFGR_MCOPRE_0 (0x1U << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */
  3360. #define RCC_CFGR_MCOPRE_1 (0x2U << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */
  3361. #define RCC_CFGR_MCOPRE_2 (0x4U << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */
  3362. #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */
  3363. #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */
  3364. #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */
  3365. #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */
  3366. #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */
  3367. /* Legacy defines */
  3368. #define RCC_CFGR_MCO_NOCLOCK RCC_CFGR_MCOSEL_NOCLOCK
  3369. #define RCC_CFGR_MCO_SYSCLK RCC_CFGR_MCOSEL_SYSCLK
  3370. #define RCC_CFGR_MCO_HSI RCC_CFGR_MCOSEL_HSI
  3371. #define RCC_CFGR_MCO_MSI RCC_CFGR_MCOSEL_MSI
  3372. #define RCC_CFGR_MCO_HSE RCC_CFGR_MCOSEL_HSE
  3373. #define RCC_CFGR_MCO_PLL RCC_CFGR_MCOSEL_PLL
  3374. #define RCC_CFGR_MCO_LSI RCC_CFGR_MCOSEL_LSI
  3375. #define RCC_CFGR_MCO_LSE RCC_CFGR_MCOSEL_LSE
  3376. #ifdef RCC_CFGR_MCOSEL_HSI48
  3377. #define RCC_CFGR_MCO_HSI48 RCC_CFGR_MCOSEL_HSI48
  3378. #endif
  3379. #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE /*!< MCO prescaler */
  3380. #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1 /*!< MCO is divided by 1 */
  3381. #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2 /*!< MCO is divided by 1 */
  3382. #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4 /*!< MCO is divided by 1 */
  3383. #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8 /*!< MCO is divided by 1 */
  3384. #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16 /*!< MCO is divided by 1 */
  3385. /*!<****************** Bit definition for RCC_CIER register ********************/
  3386. #define RCC_CIER_LSIRDYIE_Pos (0U)
  3387. #define RCC_CIER_LSIRDYIE_Msk (0x1U << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */
  3388. #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */
  3389. #define RCC_CIER_LSERDYIE_Pos (1U)
  3390. #define RCC_CIER_LSERDYIE_Msk (0x1U << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */
  3391. #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */
  3392. #define RCC_CIER_HSIRDYIE_Pos (2U)
  3393. #define RCC_CIER_HSIRDYIE_Msk (0x1U << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000004 */
  3394. #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */
  3395. #define RCC_CIER_HSERDYIE_Pos (3U)
  3396. #define RCC_CIER_HSERDYIE_Msk (0x1U << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000008 */
  3397. #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */
  3398. #define RCC_CIER_PLLRDYIE_Pos (4U)
  3399. #define RCC_CIER_PLLRDYIE_Msk (0x1U << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000010 */
  3400. #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */
  3401. #define RCC_CIER_MSIRDYIE_Pos (5U)
  3402. #define RCC_CIER_MSIRDYIE_Msk (0x1U << RCC_CIER_MSIRDYIE_Pos) /*!< 0x00000020 */
  3403. #define RCC_CIER_MSIRDYIE RCC_CIER_MSIRDYIE_Msk /*!< MSI Ready Interrupt Enable */
  3404. #define RCC_CIER_CSSLSE_Pos (7U)
  3405. #define RCC_CIER_CSSLSE_Msk (0x1U << RCC_CIER_CSSLSE_Pos) /*!< 0x00000080 */
  3406. #define RCC_CIER_CSSLSE RCC_CIER_CSSLSE_Msk /*!< LSE CSS Interrupt Enable */
  3407. /* Reference defines */
  3408. #define RCC_CIER_LSECSSIE RCC_CIER_CSSLSE
  3409. /*!<****************** Bit definition for RCC_CIFR register ********************/
  3410. #define RCC_CIFR_LSIRDYF_Pos (0U)
  3411. #define RCC_CIFR_LSIRDYF_Msk (0x1U << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */
  3412. #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */
  3413. #define RCC_CIFR_LSERDYF_Pos (1U)
  3414. #define RCC_CIFR_LSERDYF_Msk (0x1U << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */
  3415. #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */
  3416. #define RCC_CIFR_HSIRDYF_Pos (2U)
  3417. #define RCC_CIFR_HSIRDYF_Msk (0x1U << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000004 */
  3418. #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */
  3419. #define RCC_CIFR_HSERDYF_Pos (3U)
  3420. #define RCC_CIFR_HSERDYF_Msk (0x1U << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000008 */
  3421. #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */
  3422. #define RCC_CIFR_PLLRDYF_Pos (4U)
  3423. #define RCC_CIFR_PLLRDYF_Msk (0x1U << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000010 */
  3424. #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */
  3425. #define RCC_CIFR_MSIRDYF_Pos (5U)
  3426. #define RCC_CIFR_MSIRDYF_Msk (0x1U << RCC_CIFR_MSIRDYF_Pos) /*!< 0x00000020 */
  3427. #define RCC_CIFR_MSIRDYF RCC_CIFR_MSIRDYF_Msk /*!< MSI Ready Interrupt flag */
  3428. #define RCC_CIFR_CSSLSEF_Pos (7U)
  3429. #define RCC_CIFR_CSSLSEF_Msk (0x1U << RCC_CIFR_CSSLSEF_Pos) /*!< 0x00000080 */
  3430. #define RCC_CIFR_CSSLSEF RCC_CIFR_CSSLSEF_Msk /*!< LSE Clock Security System Interrupt flag */
  3431. #define RCC_CIFR_CSSHSEF_Pos (8U)
  3432. #define RCC_CIFR_CSSHSEF_Msk (0x1U << RCC_CIFR_CSSHSEF_Pos) /*!< 0x00000100 */
  3433. #define RCC_CIFR_CSSHSEF RCC_CIFR_CSSHSEF_Msk /*!< HSE Clock Security System Interrupt flag */
  3434. /* Reference defines */
  3435. #define RCC_CIFR_LSECSSF RCC_CIFR_CSSLSEF
  3436. #define RCC_CIFR_CSSF RCC_CIFR_CSSHSEF
  3437. /*!<****************** Bit definition for RCC_CICR register ********************/
  3438. #define RCC_CICR_LSIRDYC_Pos (0U)
  3439. #define RCC_CICR_LSIRDYC_Msk (0x1U << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */
  3440. #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */
  3441. #define RCC_CICR_LSERDYC_Pos (1U)
  3442. #define RCC_CICR_LSERDYC_Msk (0x1U << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */
  3443. #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */
  3444. #define RCC_CICR_HSIRDYC_Pos (2U)
  3445. #define RCC_CICR_HSIRDYC_Msk (0x1U << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000004 */
  3446. #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */
  3447. #define RCC_CICR_HSERDYC_Pos (3U)
  3448. #define RCC_CICR_HSERDYC_Msk (0x1U << RCC_CICR_HSERDYC_Pos) /*!< 0x00000008 */
  3449. #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */
  3450. #define RCC_CICR_PLLRDYC_Pos (4U)
  3451. #define RCC_CICR_PLLRDYC_Msk (0x1U << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000010 */
  3452. #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */
  3453. #define RCC_CICR_MSIRDYC_Pos (5U)
  3454. #define RCC_CICR_MSIRDYC_Msk (0x1U << RCC_CICR_MSIRDYC_Pos) /*!< 0x00000020 */
  3455. #define RCC_CICR_MSIRDYC RCC_CICR_MSIRDYC_Msk /*!< MSI Ready Interrupt Clear */
  3456. #define RCC_CICR_CSSLSEC_Pos (7U)
  3457. #define RCC_CICR_CSSLSEC_Msk (0x1U << RCC_CICR_CSSLSEC_Pos) /*!< 0x00000080 */
  3458. #define RCC_CICR_CSSLSEC RCC_CICR_CSSLSEC_Msk /*!< LSE Clock Security System Interrupt Clear */
  3459. #define RCC_CICR_CSSHSEC_Pos (8U)
  3460. #define RCC_CICR_CSSHSEC_Msk (0x1U << RCC_CICR_CSSHSEC_Pos) /*!< 0x00000100 */
  3461. #define RCC_CICR_CSSHSEC RCC_CICR_CSSHSEC_Msk /*!< HSE Clock Security System Interrupt Clear */
  3462. /* Reference defines */
  3463. #define RCC_CICR_LSECSSC RCC_CICR_CSSLSEC
  3464. #define RCC_CICR_CSSC RCC_CICR_CSSHSEC
  3465. /***************** Bit definition for RCC_IOPRSTR register ******************/
  3466. #define RCC_IOPRSTR_IOPARST_Pos (0U)
  3467. #define RCC_IOPRSTR_IOPARST_Msk (0x1U << RCC_IOPRSTR_IOPARST_Pos) /*!< 0x00000001 */
  3468. #define RCC_IOPRSTR_IOPARST RCC_IOPRSTR_IOPARST_Msk /*!< GPIO port A reset */
  3469. #define RCC_IOPRSTR_IOPBRST_Pos (1U)
  3470. #define RCC_IOPRSTR_IOPBRST_Msk (0x1U << RCC_IOPRSTR_IOPBRST_Pos) /*!< 0x00000002 */
  3471. #define RCC_IOPRSTR_IOPBRST RCC_IOPRSTR_IOPBRST_Msk /*!< GPIO port B reset */
  3472. #define RCC_IOPRSTR_IOPCRST_Pos (2U)
  3473. #define RCC_IOPRSTR_IOPCRST_Msk (0x1U << RCC_IOPRSTR_IOPCRST_Pos) /*!< 0x00000004 */
  3474. #define RCC_IOPRSTR_IOPCRST RCC_IOPRSTR_IOPCRST_Msk /*!< GPIO port C reset */
  3475. #define RCC_IOPRSTR_IOPDRST_Pos (3U)
  3476. #define RCC_IOPRSTR_IOPDRST_Msk (0x1U << RCC_IOPRSTR_IOPDRST_Pos) /*!< 0x00000008 */
  3477. #define RCC_IOPRSTR_IOPDRST RCC_IOPRSTR_IOPDRST_Msk /*!< GPIO port D reset */
  3478. #define RCC_IOPRSTR_IOPHRST_Pos (7U)
  3479. #define RCC_IOPRSTR_IOPHRST_Msk (0x1U << RCC_IOPRSTR_IOPHRST_Pos) /*!< 0x00000080 */
  3480. #define RCC_IOPRSTR_IOPHRST RCC_IOPRSTR_IOPHRST_Msk /*!< GPIO port H reset */
  3481. /* Reference defines */
  3482. #define RCC_IOPRSTR_GPIOARST RCC_IOPRSTR_IOPARST /*!< GPIO port A reset */
  3483. #define RCC_IOPRSTR_GPIOBRST RCC_IOPRSTR_IOPBRST /*!< GPIO port B reset */
  3484. #define RCC_IOPRSTR_GPIOCRST RCC_IOPRSTR_IOPCRST /*!< GPIO port C reset */
  3485. #define RCC_IOPRSTR_GPIODRST RCC_IOPRSTR_IOPDRST /*!< GPIO port D reset */
  3486. #define RCC_IOPRSTR_GPIOHRST RCC_IOPRSTR_IOPHRST /*!< GPIO port H reset */
  3487. /****************** Bit definition for RCC_AHBRST register ******************/
  3488. #define RCC_AHBRSTR_DMARST_Pos (0U)
  3489. #define RCC_AHBRSTR_DMARST_Msk (0x1U << RCC_AHBRSTR_DMARST_Pos) /*!< 0x00000001 */
  3490. #define RCC_AHBRSTR_DMARST RCC_AHBRSTR_DMARST_Msk /*!< DMA1 reset */
  3491. #define RCC_AHBRSTR_MIFRST_Pos (8U)
  3492. #define RCC_AHBRSTR_MIFRST_Msk (0x1U << RCC_AHBRSTR_MIFRST_Pos) /*!< 0x00000100 */
  3493. #define RCC_AHBRSTR_MIFRST RCC_AHBRSTR_MIFRST_Msk /*!< Memory interface reset reset */
  3494. #define RCC_AHBRSTR_CRCRST_Pos (12U)
  3495. #define RCC_AHBRSTR_CRCRST_Msk (0x1U << RCC_AHBRSTR_CRCRST_Pos) /*!< 0x00001000 */
  3496. #define RCC_AHBRSTR_CRCRST RCC_AHBRSTR_CRCRST_Msk /*!< CRC reset */
  3497. #define RCC_AHBRSTR_CRYPRST_Pos (24U)
  3498. #define RCC_AHBRSTR_CRYPRST_Msk (0x1U << RCC_AHBRSTR_CRYPRST_Pos) /*!< 0x01000000 */
  3499. #define RCC_AHBRSTR_CRYPRST RCC_AHBRSTR_CRYPRST_Msk /*!< Crypto reset */
  3500. /* Reference defines */
  3501. #define RCC_AHBRSTR_DMA1RST RCC_AHBRSTR_DMARST /*!< DMA1 reset */
  3502. /***************** Bit definition for RCC_APB2RSTR register *****************/
  3503. #define RCC_APB2RSTR_SYSCFGRST_Pos (0U)
  3504. #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1U << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */
  3505. #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk /*!< SYSCFG clock reset */
  3506. #define RCC_APB2RSTR_TIM21RST_Pos (2U)
  3507. #define RCC_APB2RSTR_TIM21RST_Msk (0x1U << RCC_APB2RSTR_TIM21RST_Pos) /*!< 0x00000004 */
  3508. #define RCC_APB2RSTR_TIM21RST RCC_APB2RSTR_TIM21RST_Msk /*!< TIM21 clock reset */
  3509. #define RCC_APB2RSTR_TIM22RST_Pos (5U)
  3510. #define RCC_APB2RSTR_TIM22RST_Msk (0x1U << RCC_APB2RSTR_TIM22RST_Pos) /*!< 0x00000020 */
  3511. #define RCC_APB2RSTR_TIM22RST RCC_APB2RSTR_TIM22RST_Msk /*!< TIM22 clock reset */
  3512. #define RCC_APB2RSTR_ADCRST_Pos (9U)
  3513. #define RCC_APB2RSTR_ADCRST_Msk (0x1U << RCC_APB2RSTR_ADCRST_Pos) /*!< 0x00000200 */
  3514. #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk /*!< ADC1 clock reset */
  3515. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  3516. #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
  3517. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI1 clock reset */
  3518. #define RCC_APB2RSTR_USART1RST_Pos (14U)
  3519. #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
  3520. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 clock reset */
  3521. #define RCC_APB2RSTR_DBGRST_Pos (22U)
  3522. #define RCC_APB2RSTR_DBGRST_Msk (0x1U << RCC_APB2RSTR_DBGRST_Pos) /*!< 0x00400000 */
  3523. #define RCC_APB2RSTR_DBGRST RCC_APB2RSTR_DBGRST_Msk /*!< DBGMCU clock reset */
  3524. /* Reference defines */
  3525. #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADCRST /*!< ADC1 clock reset */
  3526. #define RCC_APB2RSTR_DBGMCURST RCC_APB2RSTR_DBGRST /*!< DBGMCU clock reset */
  3527. /***************** Bit definition for RCC_APB1RSTR register *****************/
  3528. #define RCC_APB1RSTR_TIM2RST_Pos (0U)
  3529. #define RCC_APB1RSTR_TIM2RST_Msk (0x1U << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */
  3530. #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 clock reset */
  3531. #define RCC_APB1RSTR_TIM6RST_Pos (4U)
  3532. #define RCC_APB1RSTR_TIM6RST_Msk (0x1U << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */
  3533. #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 clock reset */
  3534. #define RCC_APB1RSTR_WWDGRST_Pos (11U)
  3535. #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */
  3536. #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog clock reset */
  3537. #define RCC_APB1RSTR_SPI2RST_Pos (14U)
  3538. #define RCC_APB1RSTR_SPI2RST_Msk (0x1U << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */
  3539. #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI2 clock reset */
  3540. #define RCC_APB1RSTR_USART2RST_Pos (17U)
  3541. #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */
  3542. #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 clock reset */
  3543. #define RCC_APB1RSTR_LPUART1RST_Pos (18U)
  3544. #define RCC_APB1RSTR_LPUART1RST_Msk (0x1U << RCC_APB1RSTR_LPUART1RST_Pos) /*!< 0x00040000 */
  3545. #define RCC_APB1RSTR_LPUART1RST RCC_APB1RSTR_LPUART1RST_Msk /*!< LPUART1 clock reset */
  3546. #define RCC_APB1RSTR_I2C1RST_Pos (21U)
  3547. #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */
  3548. #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 clock reset */
  3549. #define RCC_APB1RSTR_I2C2RST_Pos (22U)
  3550. #define RCC_APB1RSTR_I2C2RST_Msk (0x1U << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */
  3551. #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 clock reset */
  3552. #define RCC_APB1RSTR_PWRRST_Pos (28U)
  3553. #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */
  3554. #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< PWR clock reset */
  3555. #define RCC_APB1RSTR_LPTIM1RST_Pos (31U)
  3556. #define RCC_APB1RSTR_LPTIM1RST_Msk (0x1U << RCC_APB1RSTR_LPTIM1RST_Pos) /*!< 0x80000000 */
  3557. #define RCC_APB1RSTR_LPTIM1RST RCC_APB1RSTR_LPTIM1RST_Msk /*!< LPTIM1 clock reset */
  3558. /***************** Bit definition for RCC_IOPENR register ******************/
  3559. #define RCC_IOPENR_IOPAEN_Pos (0U)
  3560. #define RCC_IOPENR_IOPAEN_Msk (0x1U << RCC_IOPENR_IOPAEN_Pos) /*!< 0x00000001 */
  3561. #define RCC_IOPENR_IOPAEN RCC_IOPENR_IOPAEN_Msk /*!< GPIO port A clock enable */
  3562. #define RCC_IOPENR_IOPBEN_Pos (1U)
  3563. #define RCC_IOPENR_IOPBEN_Msk (0x1U << RCC_IOPENR_IOPBEN_Pos) /*!< 0x00000002 */
  3564. #define RCC_IOPENR_IOPBEN RCC_IOPENR_IOPBEN_Msk /*!< GPIO port B clock enable */
  3565. #define RCC_IOPENR_IOPCEN_Pos (2U)
  3566. #define RCC_IOPENR_IOPCEN_Msk (0x1U << RCC_IOPENR_IOPCEN_Pos) /*!< 0x00000004 */
  3567. #define RCC_IOPENR_IOPCEN RCC_IOPENR_IOPCEN_Msk /*!< GPIO port C clock enable */
  3568. #define RCC_IOPENR_IOPDEN_Pos (3U)
  3569. #define RCC_IOPENR_IOPDEN_Msk (0x1U << RCC_IOPENR_IOPDEN_Pos) /*!< 0x00000008 */
  3570. #define RCC_IOPENR_IOPDEN RCC_IOPENR_IOPDEN_Msk /*!< GPIO port D clock enable */
  3571. #define RCC_IOPENR_IOPHEN_Pos (7U)
  3572. #define RCC_IOPENR_IOPHEN_Msk (0x1U << RCC_IOPENR_IOPHEN_Pos) /*!< 0x00000080 */
  3573. #define RCC_IOPENR_IOPHEN RCC_IOPENR_IOPHEN_Msk /*!< GPIO port H clock enable */
  3574. /* Reference defines */
  3575. #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable */
  3576. #define RCC_IOPENR_GPIOBEN RCC_IOPENR_IOPBEN /*!< GPIO port B clock enable */
  3577. #define RCC_IOPENR_GPIOCEN RCC_IOPENR_IOPCEN /*!< GPIO port C clock enable */
  3578. #define RCC_IOPENR_GPIODEN RCC_IOPENR_IOPDEN /*!< GPIO port D clock enable */
  3579. #define RCC_IOPENR_GPIOHEN RCC_IOPENR_IOPHEN /*!< GPIO port H clock enable */
  3580. /***************** Bit definition for RCC_AHBENR register ******************/
  3581. #define RCC_AHBENR_DMAEN_Pos (0U)
  3582. #define RCC_AHBENR_DMAEN_Msk (0x1U << RCC_AHBENR_DMAEN_Pos) /*!< 0x00000001 */
  3583. #define RCC_AHBENR_DMAEN RCC_AHBENR_DMAEN_Msk /*!< DMA1 clock enable */
  3584. #define RCC_AHBENR_MIFEN_Pos (8U)
  3585. #define RCC_AHBENR_MIFEN_Msk (0x1U << RCC_AHBENR_MIFEN_Pos) /*!< 0x00000100 */
  3586. #define RCC_AHBENR_MIFEN RCC_AHBENR_MIFEN_Msk /*!< NVM interface clock enable bit */
  3587. #define RCC_AHBENR_CRCEN_Pos (12U)
  3588. #define RCC_AHBENR_CRCEN_Msk (0x1U << RCC_AHBENR_CRCEN_Pos) /*!< 0x00001000 */
  3589. #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */
  3590. #define RCC_AHBENR_CRYPEN_Pos (24U)
  3591. #define RCC_AHBENR_CRYPEN_Msk (0x1U << RCC_AHBENR_CRYPEN_Pos) /*!< 0x01000000 */
  3592. #define RCC_AHBENR_CRYPEN RCC_AHBENR_CRYPEN_Msk /*!< Crypto clock enable*/
  3593. /* Reference defines */
  3594. #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMAEN /*!< DMA1 clock enable */
  3595. /***************** Bit definition for RCC_APB2ENR register ******************/
  3596. #define RCC_APB2ENR_SYSCFGEN_Pos (0U)
  3597. #define RCC_APB2ENR_SYSCFGEN_Msk (0x1U << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */
  3598. #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk /*!< SYSCFG clock enable */
  3599. #define RCC_APB2ENR_TIM21EN_Pos (2U)
  3600. #define RCC_APB2ENR_TIM21EN_Msk (0x1U << RCC_APB2ENR_TIM21EN_Pos) /*!< 0x00000004 */
  3601. #define RCC_APB2ENR_TIM21EN RCC_APB2ENR_TIM21EN_Msk /*!< TIM21 clock enable */
  3602. #define RCC_APB2ENR_TIM22EN_Pos (5U)
  3603. #define RCC_APB2ENR_TIM22EN_Msk (0x1U << RCC_APB2ENR_TIM22EN_Pos) /*!< 0x00000020 */
  3604. #define RCC_APB2ENR_TIM22EN RCC_APB2ENR_TIM22EN_Msk /*!< TIM22 clock enable */
  3605. #define RCC_APB2ENR_FWEN_Pos (7U)
  3606. #define RCC_APB2ENR_FWEN_Msk (0x1U << RCC_APB2ENR_FWEN_Pos) /*!< 0x00000080 */
  3607. #define RCC_APB2ENR_FWEN RCC_APB2ENR_FWEN_Msk /*!< MiFare Firewall clock enable */
  3608. #define RCC_APB2ENR_ADCEN_Pos (9U)
  3609. #define RCC_APB2ENR_ADCEN_Msk (0x1U << RCC_APB2ENR_ADCEN_Pos) /*!< 0x00000200 */
  3610. #define RCC_APB2ENR_ADCEN RCC_APB2ENR_ADCEN_Msk /*!< ADC1 clock enable */
  3611. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  3612. #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  3613. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI1 clock enable */
  3614. #define RCC_APB2ENR_USART1EN_Pos (14U)
  3615. #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
  3616. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */
  3617. #define RCC_APB2ENR_DBGEN_Pos (22U)
  3618. #define RCC_APB2ENR_DBGEN_Msk (0x1U << RCC_APB2ENR_DBGEN_Pos) /*!< 0x00400000 */
  3619. #define RCC_APB2ENR_DBGEN RCC_APB2ENR_DBGEN_Msk /*!< DBGMCU clock enable */
  3620. /* Reference defines */
  3621. #define RCC_APB2ENR_MIFIEN RCC_APB2ENR_FWEN /*!< MiFare Firewall clock enable */
  3622. #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADCEN /*!< ADC1 clock enable */
  3623. #define RCC_APB2ENR_DBGMCUEN RCC_APB2ENR_DBGEN /*!< DBGMCU clock enable */
  3624. /***************** Bit definition for RCC_APB1ENR register ******************/
  3625. #define RCC_APB1ENR_TIM2EN_Pos (0U)
  3626. #define RCC_APB1ENR_TIM2EN_Msk (0x1U << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */
  3627. #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enable */
  3628. #define RCC_APB1ENR_TIM6EN_Pos (4U)
  3629. #define RCC_APB1ENR_TIM6EN_Msk (0x1U << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */
  3630. #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */
  3631. #define RCC_APB1ENR_WWDGEN_Pos (11U)
  3632. #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */
  3633. #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */
  3634. #define RCC_APB1ENR_SPI2EN_Pos (14U)
  3635. #define RCC_APB1ENR_SPI2EN_Msk (0x1U << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */
  3636. #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI2 clock enable */
  3637. #define RCC_APB1ENR_USART2EN_Pos (17U)
  3638. #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */
  3639. #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART2 clock enable */
  3640. #define RCC_APB1ENR_LPUART1EN_Pos (18U)
  3641. #define RCC_APB1ENR_LPUART1EN_Msk (0x1U << RCC_APB1ENR_LPUART1EN_Pos) /*!< 0x00040000 */
  3642. #define RCC_APB1ENR_LPUART1EN RCC_APB1ENR_LPUART1EN_Msk /*!< LPUART1 clock enable */
  3643. #define RCC_APB1ENR_I2C1EN_Pos (21U)
  3644. #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */
  3645. #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C1 clock enable */
  3646. #define RCC_APB1ENR_I2C2EN_Pos (22U)
  3647. #define RCC_APB1ENR_I2C2EN_Msk (0x1U << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */
  3648. #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C2 clock enable */
  3649. #define RCC_APB1ENR_PWREN_Pos (28U)
  3650. #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */
  3651. #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< PWR clock enable */
  3652. #define RCC_APB1ENR_LPTIM1EN_Pos (31U)
  3653. #define RCC_APB1ENR_LPTIM1EN_Msk (0x1U << RCC_APB1ENR_LPTIM1EN_Pos) /*!< 0x80000000 */
  3654. #define RCC_APB1ENR_LPTIM1EN RCC_APB1ENR_LPTIM1EN_Msk /*!< LPTIM1 clock enable */
  3655. /****************** Bit definition for RCC_IOPSMENR register ****************/
  3656. #define RCC_IOPSMENR_IOPASMEN_Pos (0U)
  3657. #define RCC_IOPSMENR_IOPASMEN_Msk (0x1U << RCC_IOPSMENR_IOPASMEN_Pos) /*!< 0x00000001 */
  3658. #define RCC_IOPSMENR_IOPASMEN RCC_IOPSMENR_IOPASMEN_Msk /*!< GPIO port A clock enabled in sleep mode */
  3659. #define RCC_IOPSMENR_IOPBSMEN_Pos (1U)
  3660. #define RCC_IOPSMENR_IOPBSMEN_Msk (0x1U << RCC_IOPSMENR_IOPBSMEN_Pos) /*!< 0x00000002 */
  3661. #define RCC_IOPSMENR_IOPBSMEN RCC_IOPSMENR_IOPBSMEN_Msk /*!< GPIO port B clock enabled in sleep mode */
  3662. #define RCC_IOPSMENR_IOPCSMEN_Pos (2U)
  3663. #define RCC_IOPSMENR_IOPCSMEN_Msk (0x1U << RCC_IOPSMENR_IOPCSMEN_Pos) /*!< 0x00000004 */
  3664. #define RCC_IOPSMENR_IOPCSMEN RCC_IOPSMENR_IOPCSMEN_Msk /*!< GPIO port C clock enabled in sleep mode */
  3665. #define RCC_IOPSMENR_IOPDSMEN_Pos (3U)
  3666. #define RCC_IOPSMENR_IOPDSMEN_Msk (0x1U << RCC_IOPSMENR_IOPDSMEN_Pos) /*!< 0x00000008 */
  3667. #define RCC_IOPSMENR_IOPDSMEN RCC_IOPSMENR_IOPDSMEN_Msk /*!< GPIO port D clock enabled in sleep mode */
  3668. #define RCC_IOPSMENR_IOPHSMEN_Pos (7U)
  3669. #define RCC_IOPSMENR_IOPHSMEN_Msk (0x1U << RCC_IOPSMENR_IOPHSMEN_Pos) /*!< 0x00000080 */
  3670. #define RCC_IOPSMENR_IOPHSMEN RCC_IOPSMENR_IOPHSMEN_Msk /*!< GPIO port H clock enabled in sleep mode */
  3671. /* Reference defines */
  3672. #define RCC_IOPSMENR_GPIOASMEN RCC_IOPSMENR_IOPASMEN /*!< GPIO port A clock enabled in sleep mode */
  3673. #define RCC_IOPSMENR_GPIOBSMEN RCC_IOPSMENR_IOPBSMEN /*!< GPIO port B clock enabled in sleep mode */
  3674. #define RCC_IOPSMENR_GPIOCSMEN RCC_IOPSMENR_IOPCSMEN /*!< GPIO port C clock enabled in sleep mode */
  3675. #define RCC_IOPSMENR_GPIODSMEN RCC_IOPSMENR_IOPDSMEN /*!< GPIO port D clock enabled in sleep mode */
  3676. #define RCC_IOPSMENR_GPIOHSMEN RCC_IOPSMENR_IOPHSMEN /*!< GPIO port H clock enabled in sleep mode */
  3677. /***************** Bit definition for RCC_AHBSMENR register ******************/
  3678. #define RCC_AHBSMENR_DMASMEN_Pos (0U)
  3679. #define RCC_AHBSMENR_DMASMEN_Msk (0x1U << RCC_AHBSMENR_DMASMEN_Pos) /*!< 0x00000001 */
  3680. #define RCC_AHBSMENR_DMASMEN RCC_AHBSMENR_DMASMEN_Msk /*!< DMA1 clock enabled in sleep mode */
  3681. #define RCC_AHBSMENR_MIFSMEN_Pos (8U)
  3682. #define RCC_AHBSMENR_MIFSMEN_Msk (0x1U << RCC_AHBSMENR_MIFSMEN_Pos) /*!< 0x00000100 */
  3683. #define RCC_AHBSMENR_MIFSMEN RCC_AHBSMENR_MIFSMEN_Msk /*!< NVM interface clock enable during sleep mode */
  3684. #define RCC_AHBSMENR_SRAMSMEN_Pos (9U)
  3685. #define RCC_AHBSMENR_SRAMSMEN_Msk (0x1U << RCC_AHBSMENR_SRAMSMEN_Pos) /*!< 0x00000200 */
  3686. #define RCC_AHBSMENR_SRAMSMEN RCC_AHBSMENR_SRAMSMEN_Msk /*!< SRAM clock enabled in sleep mode */
  3687. #define RCC_AHBSMENR_CRCSMEN_Pos (12U)
  3688. #define RCC_AHBSMENR_CRCSMEN_Msk (0x1U << RCC_AHBSMENR_CRCSMEN_Pos) /*!< 0x00001000 */
  3689. #define RCC_AHBSMENR_CRCSMEN RCC_AHBSMENR_CRCSMEN_Msk /*!< CRC clock enabled in sleep mode */
  3690. #define RCC_AHBSMENR_CRYPSMEN_Pos (24U)
  3691. #define RCC_AHBSMENR_CRYPSMEN_Msk (0x1U << RCC_AHBSMENR_CRYPSMEN_Pos) /*!< 0x01000000 */
  3692. #define RCC_AHBSMENR_CRYPSMEN RCC_AHBSMENR_CRYPSMEN_Msk /*!< Crypto clock enabled in sleep mode */
  3693. /* Reference defines */
  3694. #define RCC_AHBSMENR_DMA1SMEN RCC_AHBSMENR_DMASMEN /*!< DMA1 clock enabled in sleep mode */
  3695. /***************** Bit definition for RCC_APB2SMENR register ******************/
  3696. #define RCC_APB2SMENR_SYSCFGSMEN_Pos (0U)
  3697. #define RCC_APB2SMENR_SYSCFGSMEN_Msk (0x1U << RCC_APB2SMENR_SYSCFGSMEN_Pos) /*!< 0x00000001 */
  3698. #define RCC_APB2SMENR_SYSCFGSMEN RCC_APB2SMENR_SYSCFGSMEN_Msk /*!< SYSCFG clock enabled in sleep mode */
  3699. #define RCC_APB2SMENR_TIM21SMEN_Pos (2U)
  3700. #define RCC_APB2SMENR_TIM21SMEN_Msk (0x1U << RCC_APB2SMENR_TIM21SMEN_Pos) /*!< 0x00000004 */
  3701. #define RCC_APB2SMENR_TIM21SMEN RCC_APB2SMENR_TIM21SMEN_Msk /*!< TIM21 clock enabled in sleep mode */
  3702. #define RCC_APB2SMENR_TIM22SMEN_Pos (5U)
  3703. #define RCC_APB2SMENR_TIM22SMEN_Msk (0x1U << RCC_APB2SMENR_TIM22SMEN_Pos) /*!< 0x00000020 */
  3704. #define RCC_APB2SMENR_TIM22SMEN RCC_APB2SMENR_TIM22SMEN_Msk /*!< TIM22 clock enabled in sleep mode */
  3705. #define RCC_APB2SMENR_ADCSMEN_Pos (9U)
  3706. #define RCC_APB2SMENR_ADCSMEN_Msk (0x1U << RCC_APB2SMENR_ADCSMEN_Pos) /*!< 0x00000200 */
  3707. #define RCC_APB2SMENR_ADCSMEN RCC_APB2SMENR_ADCSMEN_Msk /*!< ADC1 clock enabled in sleep mode */
  3708. #define RCC_APB2SMENR_SPI1SMEN_Pos (12U)
  3709. #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1U << RCC_APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */
  3710. #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk /*!< SPI1 clock enabled in sleep mode */
  3711. #define RCC_APB2SMENR_USART1SMEN_Pos (14U)
  3712. #define RCC_APB2SMENR_USART1SMEN_Msk (0x1U << RCC_APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */
  3713. #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk /*!< USART1 clock enabled in sleep mode */
  3714. #define RCC_APB2SMENR_DBGSMEN_Pos (22U)
  3715. #define RCC_APB2SMENR_DBGSMEN_Msk (0x1U << RCC_APB2SMENR_DBGSMEN_Pos) /*!< 0x00400000 */
  3716. #define RCC_APB2SMENR_DBGSMEN RCC_APB2SMENR_DBGSMEN_Msk /*!< DBGMCU clock enabled in sleep mode */
  3717. /* Reference defines */
  3718. #define RCC_APB2SMENR_ADC1SMEN RCC_APB2SMENR_ADCSMEN /*!< ADC1 clock enabled in sleep mode */
  3719. #define RCC_APB2SMENR_DBGMCUSMEN RCC_APB2SMENR_DBGSMEN /*!< DBGMCU clock enabled in sleep mode */
  3720. /***************** Bit definition for RCC_APB1SMENR register ******************/
  3721. #define RCC_APB1SMENR_TIM2SMEN_Pos (0U)
  3722. #define RCC_APB1SMENR_TIM2SMEN_Msk (0x1U << RCC_APB1SMENR_TIM2SMEN_Pos) /*!< 0x00000001 */
  3723. #define RCC_APB1SMENR_TIM2SMEN RCC_APB1SMENR_TIM2SMEN_Msk /*!< Timer 2 clock enabled in sleep mode */
  3724. #define RCC_APB1SMENR_TIM6SMEN_Pos (4U)
  3725. #define RCC_APB1SMENR_TIM6SMEN_Msk (0x1U << RCC_APB1SMENR_TIM6SMEN_Pos) /*!< 0x00000010 */
  3726. #define RCC_APB1SMENR_TIM6SMEN RCC_APB1SMENR_TIM6SMEN_Msk /*!< Timer 6 clock enabled in sleep mode */
  3727. #define RCC_APB1SMENR_WWDGSMEN_Pos (11U)
  3728. #define RCC_APB1SMENR_WWDGSMEN_Msk (0x1U << RCC_APB1SMENR_WWDGSMEN_Pos) /*!< 0x00000800 */
  3729. #define RCC_APB1SMENR_WWDGSMEN RCC_APB1SMENR_WWDGSMEN_Msk /*!< Window Watchdog clock enabled in sleep mode */
  3730. #define RCC_APB1SMENR_SPI2SMEN_Pos (14U)
  3731. #define RCC_APB1SMENR_SPI2SMEN_Msk (0x1U << RCC_APB1SMENR_SPI2SMEN_Pos) /*!< 0x00004000 */
  3732. #define RCC_APB1SMENR_SPI2SMEN RCC_APB1SMENR_SPI2SMEN_Msk /*!< SPI2 clock enabled in sleep mode */
  3733. #define RCC_APB1SMENR_USART2SMEN_Pos (17U)
  3734. #define RCC_APB1SMENR_USART2SMEN_Msk (0x1U << RCC_APB1SMENR_USART2SMEN_Pos) /*!< 0x00020000 */
  3735. #define RCC_APB1SMENR_USART2SMEN RCC_APB1SMENR_USART2SMEN_Msk /*!< USART2 clock enabled in sleep mode */
  3736. #define RCC_APB1SMENR_LPUART1SMEN_Pos (18U)
  3737. #define RCC_APB1SMENR_LPUART1SMEN_Msk (0x1U << RCC_APB1SMENR_LPUART1SMEN_Pos) /*!< 0x00040000 */
  3738. #define RCC_APB1SMENR_LPUART1SMEN RCC_APB1SMENR_LPUART1SMEN_Msk /*!< LPUART1 clock enabled in sleep mode */
  3739. #define RCC_APB1SMENR_I2C1SMEN_Pos (21U)
  3740. #define RCC_APB1SMENR_I2C1SMEN_Msk (0x1U << RCC_APB1SMENR_I2C1SMEN_Pos) /*!< 0x00200000 */
  3741. #define RCC_APB1SMENR_I2C1SMEN RCC_APB1SMENR_I2C1SMEN_Msk /*!< I2C1 clock enabled in sleep mode */
  3742. #define RCC_APB1SMENR_I2C2SMEN_Pos (22U)
  3743. #define RCC_APB1SMENR_I2C2SMEN_Msk (0x1U << RCC_APB1SMENR_I2C2SMEN_Pos) /*!< 0x00400000 */
  3744. #define RCC_APB1SMENR_I2C2SMEN RCC_APB1SMENR_I2C2SMEN_Msk /*!< I2C2 clock enabled in sleep mode */
  3745. #define RCC_APB1SMENR_PWRSMEN_Pos (28U)
  3746. #define RCC_APB1SMENR_PWRSMEN_Msk (0x1U << RCC_APB1SMENR_PWRSMEN_Pos) /*!< 0x10000000 */
  3747. #define RCC_APB1SMENR_PWRSMEN RCC_APB1SMENR_PWRSMEN_Msk /*!< PWR clock enabled in sleep mode */
  3748. #define RCC_APB1SMENR_LPTIM1SMEN_Pos (31U)
  3749. #define RCC_APB1SMENR_LPTIM1SMEN_Msk (0x1U << RCC_APB1SMENR_LPTIM1SMEN_Pos) /*!< 0x80000000 */
  3750. #define RCC_APB1SMENR_LPTIM1SMEN RCC_APB1SMENR_LPTIM1SMEN_Msk /*!< LPTIM1 clock enabled in sleep mode */
  3751. /******************* Bit definition for RCC_CCIPR register *******************/
  3752. /*!< USART1 Clock source selection */
  3753. #define RCC_CCIPR_USART1SEL_Pos (0U)
  3754. #define RCC_CCIPR_USART1SEL_Msk (0x3U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000003 */
  3755. #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk /*!< USART1SEL[1:0] bits */
  3756. #define RCC_CCIPR_USART1SEL_0 (0x1U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000001 */
  3757. #define RCC_CCIPR_USART1SEL_1 (0x2U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000002 */
  3758. /*!< USART2 Clock source selection */
  3759. #define RCC_CCIPR_USART2SEL_Pos (2U)
  3760. #define RCC_CCIPR_USART2SEL_Msk (0x3U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x0000000C */
  3761. #define RCC_CCIPR_USART2SEL RCC_CCIPR_USART2SEL_Msk /*!< USART2SEL[1:0] bits */
  3762. #define RCC_CCIPR_USART2SEL_0 (0x1U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000004 */
  3763. #define RCC_CCIPR_USART2SEL_1 (0x2U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000008 */
  3764. /*!< LPUART1 Clock source selection */
  3765. #define RCC_CCIPR_LPUART1SEL_Pos (10U)
  3766. #define RCC_CCIPR_LPUART1SEL_Msk (0x3U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000C00 */
  3767. #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk /*!< LPUART1SEL[1:0] bits */
  3768. #define RCC_CCIPR_LPUART1SEL_0 (0x1U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x0000400 */
  3769. #define RCC_CCIPR_LPUART1SEL_1 (0x2U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x0000800 */
  3770. /*!< I2C1 Clock source selection */
  3771. #define RCC_CCIPR_I2C1SEL_Pos (12U)
  3772. #define RCC_CCIPR_I2C1SEL_Msk (0x3U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */
  3773. #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk /*!< I2C1SEL [1:0] bits */
  3774. #define RCC_CCIPR_I2C1SEL_0 (0x1U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */
  3775. #define RCC_CCIPR_I2C1SEL_1 (0x2U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */
  3776. /*!< LPTIM1 Clock source selection */
  3777. #define RCC_CCIPR_LPTIM1SEL_Pos (18U)
  3778. #define RCC_CCIPR_LPTIM1SEL_Msk (0x3U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x000C0000 */
  3779. #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk /*!< LPTIM1SEL [1:0] bits */
  3780. #define RCC_CCIPR_LPTIM1SEL_0 (0x1U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00040000 */
  3781. #define RCC_CCIPR_LPTIM1SEL_1 (0x2U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00080000 */
  3782. /******************* Bit definition for RCC_CSR register *******************/
  3783. #define RCC_CSR_LSION_Pos (0U)
  3784. #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  3785. #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */
  3786. #define RCC_CSR_LSIRDY_Pos (1U)
  3787. #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  3788. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */
  3789. #define RCC_CSR_LSEON_Pos (8U)
  3790. #define RCC_CSR_LSEON_Msk (0x1U << RCC_CSR_LSEON_Pos) /*!< 0x00000100 */
  3791. #define RCC_CSR_LSEON RCC_CSR_LSEON_Msk /*!< External Low Speed oscillator enable */
  3792. #define RCC_CSR_LSERDY_Pos (9U)
  3793. #define RCC_CSR_LSERDY_Msk (0x1U << RCC_CSR_LSERDY_Pos) /*!< 0x00000200 */
  3794. #define RCC_CSR_LSERDY RCC_CSR_LSERDY_Msk /*!< External Low Speed oscillator Ready */
  3795. #define RCC_CSR_LSEBYP_Pos (10U)
  3796. #define RCC_CSR_LSEBYP_Msk (0x1U << RCC_CSR_LSEBYP_Pos) /*!< 0x00000400 */
  3797. #define RCC_CSR_LSEBYP RCC_CSR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */
  3798. #define RCC_CSR_LSEDRV_Pos (11U)
  3799. #define RCC_CSR_LSEDRV_Msk (0x3U << RCC_CSR_LSEDRV_Pos) /*!< 0x00001800 */
  3800. #define RCC_CSR_LSEDRV RCC_CSR_LSEDRV_Msk /*!< LSEDRV[1:0] bits (LSE Osc. drive capability) */
  3801. #define RCC_CSR_LSEDRV_0 (0x1U << RCC_CSR_LSEDRV_Pos) /*!< 0x00000800 */
  3802. #define RCC_CSR_LSEDRV_1 (0x2U << RCC_CSR_LSEDRV_Pos) /*!< 0x00001000 */
  3803. #define RCC_CSR_LSECSSON_Pos (13U)
  3804. #define RCC_CSR_LSECSSON_Msk (0x1U << RCC_CSR_LSECSSON_Pos) /*!< 0x00002000 */
  3805. #define RCC_CSR_LSECSSON RCC_CSR_LSECSSON_Msk /*!< External Low Speed oscillator CSS Enable */
  3806. #define RCC_CSR_LSECSSD_Pos (14U)
  3807. #define RCC_CSR_LSECSSD_Msk (0x1U << RCC_CSR_LSECSSD_Pos) /*!< 0x00004000 */
  3808. #define RCC_CSR_LSECSSD RCC_CSR_LSECSSD_Msk /*!< External Low Speed oscillator CSS Detected */
  3809. /*!< RTC congiguration */
  3810. #define RCC_CSR_RTCSEL_Pos (16U)
  3811. #define RCC_CSR_RTCSEL_Msk (0x3U << RCC_CSR_RTCSEL_Pos) /*!< 0x00030000 */
  3812. #define RCC_CSR_RTCSEL RCC_CSR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */
  3813. #define RCC_CSR_RTCSEL_0 (0x1U << RCC_CSR_RTCSEL_Pos) /*!< 0x00010000 */
  3814. #define RCC_CSR_RTCSEL_1 (0x2U << RCC_CSR_RTCSEL_Pos) /*!< 0x00020000 */
  3815. #define RCC_CSR_RTCSEL_NOCLOCK (0x00000000U) /*!< No clock */
  3816. #define RCC_CSR_RTCSEL_LSE_Pos (16U)
  3817. #define RCC_CSR_RTCSEL_LSE_Msk (0x1U << RCC_CSR_RTCSEL_LSE_Pos) /*!< 0x00010000 */
  3818. #define RCC_CSR_RTCSEL_LSE RCC_CSR_RTCSEL_LSE_Msk /*!< LSE oscillator clock used as RTC clock */
  3819. #define RCC_CSR_RTCSEL_LSI_Pos (17U)
  3820. #define RCC_CSR_RTCSEL_LSI_Msk (0x1U << RCC_CSR_RTCSEL_LSI_Pos) /*!< 0x00020000 */
  3821. #define RCC_CSR_RTCSEL_LSI RCC_CSR_RTCSEL_LSI_Msk /*!< LSI oscillator clock used as RTC clock */
  3822. #define RCC_CSR_RTCSEL_HSE_Pos (16U)
  3823. #define RCC_CSR_RTCSEL_HSE_Msk (0x3U << RCC_CSR_RTCSEL_HSE_Pos) /*!< 0x00030000 */
  3824. #define RCC_CSR_RTCSEL_HSE RCC_CSR_RTCSEL_HSE_Msk /*!< HSE oscillator clock used as RTC clock */
  3825. #define RCC_CSR_RTCEN_Pos (18U)
  3826. #define RCC_CSR_RTCEN_Msk (0x1U << RCC_CSR_RTCEN_Pos) /*!< 0x00040000 */
  3827. #define RCC_CSR_RTCEN RCC_CSR_RTCEN_Msk /*!< RTC clock enable */
  3828. #define RCC_CSR_RTCRST_Pos (19U)
  3829. #define RCC_CSR_RTCRST_Msk (0x1U << RCC_CSR_RTCRST_Pos) /*!< 0x00080000 */
  3830. #define RCC_CSR_RTCRST RCC_CSR_RTCRST_Msk /*!< RTC software reset */
  3831. #define RCC_CSR_RMVF_Pos (23U)
  3832. #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */
  3833. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */
  3834. #define RCC_CSR_FWRSTF_Pos (24U)
  3835. #define RCC_CSR_FWRSTF_Msk (0x1U << RCC_CSR_FWRSTF_Pos) /*!< 0x01000000 */
  3836. #define RCC_CSR_FWRSTF RCC_CSR_FWRSTF_Msk /*!< Mifare Firewall reset flag */
  3837. #define RCC_CSR_OBLRSTF_Pos (25U)
  3838. #define RCC_CSR_OBLRSTF_Msk (0x1U << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
  3839. #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk /*!< OBL reset flag */
  3840. #define RCC_CSR_PINRSTF_Pos (26U)
  3841. #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  3842. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */
  3843. #define RCC_CSR_PORRSTF_Pos (27U)
  3844. #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */
  3845. #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */
  3846. #define RCC_CSR_SFTRSTF_Pos (28U)
  3847. #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  3848. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */
  3849. #define RCC_CSR_IWDGRSTF_Pos (29U)
  3850. #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  3851. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */
  3852. #define RCC_CSR_WWDGRSTF_Pos (30U)
  3853. #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  3854. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */
  3855. #define RCC_CSR_LPWRRSTF_Pos (31U)
  3856. #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  3857. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */
  3858. /* Reference defines */
  3859. #define RCC_CSR_OBL RCC_CSR_OBLRSTF /*!< OBL reset flag */
  3860. /******************************************************************************/
  3861. /* */
  3862. /* Real-Time Clock (RTC) */
  3863. /* */
  3864. /******************************************************************************/
  3865. /*
  3866. * @brief Specific device feature definitions
  3867. */
  3868. #define RTC_TAMPER1_SUPPORT
  3869. #define RTC_TAMPER2_SUPPORT
  3870. #define RTC_WAKEUP_SUPPORT
  3871. #define RTC_BACKUP_SUPPORT
  3872. /******************** Bits definition for RTC_TR register *******************/
  3873. #define RTC_TR_PM_Pos (22U)
  3874. #define RTC_TR_PM_Msk (0x1U << RTC_TR_PM_Pos) /*!< 0x00400000 */
  3875. #define RTC_TR_PM RTC_TR_PM_Msk /*!< */
  3876. #define RTC_TR_HT_Pos (20U)
  3877. #define RTC_TR_HT_Msk (0x3U << RTC_TR_HT_Pos) /*!< 0x00300000 */
  3878. #define RTC_TR_HT RTC_TR_HT_Msk /*!< */
  3879. #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos) /*!< 0x00100000 */
  3880. #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos) /*!< 0x00200000 */
  3881. #define RTC_TR_HU_Pos (16U)
  3882. #define RTC_TR_HU_Msk (0xFU << RTC_TR_HU_Pos) /*!< 0x000F0000 */
  3883. #define RTC_TR_HU RTC_TR_HU_Msk /*!< */
  3884. #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos) /*!< 0x00010000 */
  3885. #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos) /*!< 0x00020000 */
  3886. #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos) /*!< 0x00040000 */
  3887. #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos) /*!< 0x00080000 */
  3888. #define RTC_TR_MNT_Pos (12U)
  3889. #define RTC_TR_MNT_Msk (0x7U << RTC_TR_MNT_Pos) /*!< 0x00007000 */
  3890. #define RTC_TR_MNT RTC_TR_MNT_Msk /*!< */
  3891. #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos) /*!< 0x00001000 */
  3892. #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos) /*!< 0x00002000 */
  3893. #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos) /*!< 0x00004000 */
  3894. #define RTC_TR_MNU_Pos (8U)
  3895. #define RTC_TR_MNU_Msk (0xFU << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
  3896. #define RTC_TR_MNU RTC_TR_MNU_Msk /*!< */
  3897. #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos) /*!< 0x00000100 */
  3898. #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos) /*!< 0x00000200 */
  3899. #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos) /*!< 0x00000400 */
  3900. #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos) /*!< 0x00000800 */
  3901. #define RTC_TR_ST_Pos (4U)
  3902. #define RTC_TR_ST_Msk (0x7U << RTC_TR_ST_Pos) /*!< 0x00000070 */
  3903. #define RTC_TR_ST RTC_TR_ST_Msk /*!< */
  3904. #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos) /*!< 0x00000010 */
  3905. #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos) /*!< 0x00000020 */
  3906. #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos) /*!< 0x00000040 */
  3907. #define RTC_TR_SU_Pos (0U)
  3908. #define RTC_TR_SU_Msk (0xFU << RTC_TR_SU_Pos) /*!< 0x0000000F */
  3909. #define RTC_TR_SU RTC_TR_SU_Msk /*!< */
  3910. #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos) /*!< 0x00000001 */
  3911. #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos) /*!< 0x00000002 */
  3912. #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos) /*!< 0x00000004 */
  3913. #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos) /*!< 0x00000008 */
  3914. /******************** Bits definition for RTC_DR register *******************/
  3915. #define RTC_DR_YT_Pos (20U)
  3916. #define RTC_DR_YT_Msk (0xFU << RTC_DR_YT_Pos) /*!< 0x00F00000 */
  3917. #define RTC_DR_YT RTC_DR_YT_Msk /*!< */
  3918. #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos) /*!< 0x00100000 */
  3919. #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos) /*!< 0x00200000 */
  3920. #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos) /*!< 0x00400000 */
  3921. #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos) /*!< 0x00800000 */
  3922. #define RTC_DR_YU_Pos (16U)
  3923. #define RTC_DR_YU_Msk (0xFU << RTC_DR_YU_Pos) /*!< 0x000F0000 */
  3924. #define RTC_DR_YU RTC_DR_YU_Msk /*!< */
  3925. #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos) /*!< 0x00010000 */
  3926. #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos) /*!< 0x00020000 */
  3927. #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos) /*!< 0x00040000 */
  3928. #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos) /*!< 0x00080000 */
  3929. #define RTC_DR_WDU_Pos (13U)
  3930. #define RTC_DR_WDU_Msk (0x7U << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
  3931. #define RTC_DR_WDU RTC_DR_WDU_Msk /*!< */
  3932. #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos) /*!< 0x00002000 */
  3933. #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos) /*!< 0x00004000 */
  3934. #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos) /*!< 0x00008000 */
  3935. #define RTC_DR_MT_Pos (12U)
  3936. #define RTC_DR_MT_Msk (0x1U << RTC_DR_MT_Pos) /*!< 0x00001000 */
  3937. #define RTC_DR_MT RTC_DR_MT_Msk /*!< */
  3938. #define RTC_DR_MU_Pos (8U)
  3939. #define RTC_DR_MU_Msk (0xFU << RTC_DR_MU_Pos) /*!< 0x00000F00 */
  3940. #define RTC_DR_MU RTC_DR_MU_Msk /*!< */
  3941. #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos) /*!< 0x00000100 */
  3942. #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos) /*!< 0x00000200 */
  3943. #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos) /*!< 0x00000400 */
  3944. #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos) /*!< 0x00000800 */
  3945. #define RTC_DR_DT_Pos (4U)
  3946. #define RTC_DR_DT_Msk (0x3U << RTC_DR_DT_Pos) /*!< 0x00000030 */
  3947. #define RTC_DR_DT RTC_DR_DT_Msk /*!< */
  3948. #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos) /*!< 0x00000010 */
  3949. #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos) /*!< 0x00000020 */
  3950. #define RTC_DR_DU_Pos (0U)
  3951. #define RTC_DR_DU_Msk (0xFU << RTC_DR_DU_Pos) /*!< 0x0000000F */
  3952. #define RTC_DR_DU RTC_DR_DU_Msk /*!< */
  3953. #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos) /*!< 0x00000001 */
  3954. #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos) /*!< 0x00000002 */
  3955. #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos) /*!< 0x00000004 */
  3956. #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos) /*!< 0x00000008 */
  3957. /******************** Bits definition for RTC_CR register *******************/
  3958. #define RTC_CR_COE_Pos (23U)
  3959. #define RTC_CR_COE_Msk (0x1U << RTC_CR_COE_Pos) /*!< 0x00800000 */
  3960. #define RTC_CR_COE RTC_CR_COE_Msk /*!< */
  3961. #define RTC_CR_OSEL_Pos (21U)
  3962. #define RTC_CR_OSEL_Msk (0x3U << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
  3963. #define RTC_CR_OSEL RTC_CR_OSEL_Msk /*!< */
  3964. #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
  3965. #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
  3966. #define RTC_CR_POL_Pos (20U)
  3967. #define RTC_CR_POL_Msk (0x1U << RTC_CR_POL_Pos) /*!< 0x00100000 */
  3968. #define RTC_CR_POL RTC_CR_POL_Msk /*!< */
  3969. #define RTC_CR_COSEL_Pos (19U)
  3970. #define RTC_CR_COSEL_Msk (0x1U << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
  3971. #define RTC_CR_COSEL RTC_CR_COSEL_Msk /*!< */
  3972. #define RTC_CR_BCK_Pos (18U)
  3973. #define RTC_CR_BCK_Msk (0x1U << RTC_CR_BCK_Pos) /*!< 0x00040000 */
  3974. #define RTC_CR_BCK RTC_CR_BCK_Msk /*!< */
  3975. #define RTC_CR_SUB1H_Pos (17U)
  3976. #define RTC_CR_SUB1H_Msk (0x1U << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
  3977. #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk /*!< */
  3978. #define RTC_CR_ADD1H_Pos (16U)
  3979. #define RTC_CR_ADD1H_Msk (0x1U << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
  3980. #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk /*!< */
  3981. #define RTC_CR_TSIE_Pos (15U)
  3982. #define RTC_CR_TSIE_Msk (0x1U << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
  3983. #define RTC_CR_TSIE RTC_CR_TSIE_Msk /*!< */
  3984. #define RTC_CR_WUTIE_Pos (14U)
  3985. #define RTC_CR_WUTIE_Msk (0x1U << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
  3986. #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk /*!< */
  3987. #define RTC_CR_ALRBIE_Pos (13U)
  3988. #define RTC_CR_ALRBIE_Msk (0x1U << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
  3989. #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk /*!< */
  3990. #define RTC_CR_ALRAIE_Pos (12U)
  3991. #define RTC_CR_ALRAIE_Msk (0x1U << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
  3992. #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk /*!< */
  3993. #define RTC_CR_TSE_Pos (11U)
  3994. #define RTC_CR_TSE_Msk (0x1U << RTC_CR_TSE_Pos) /*!< 0x00000800 */
  3995. #define RTC_CR_TSE RTC_CR_TSE_Msk /*!< */
  3996. #define RTC_CR_WUTE_Pos (10U)
  3997. #define RTC_CR_WUTE_Msk (0x1U << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
  3998. #define RTC_CR_WUTE RTC_CR_WUTE_Msk /*!< */
  3999. #define RTC_CR_ALRBE_Pos (9U)
  4000. #define RTC_CR_ALRBE_Msk (0x1U << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
  4001. #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk /*!< */
  4002. #define RTC_CR_ALRAE_Pos (8U)
  4003. #define RTC_CR_ALRAE_Msk (0x1U << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
  4004. #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk /*!< */
  4005. #define RTC_CR_FMT_Pos (6U)
  4006. #define RTC_CR_FMT_Msk (0x1U << RTC_CR_FMT_Pos) /*!< 0x00000040 */
  4007. #define RTC_CR_FMT RTC_CR_FMT_Msk /*!< */
  4008. #define RTC_CR_BYPSHAD_Pos (5U)
  4009. #define RTC_CR_BYPSHAD_Msk (0x1U << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
  4010. #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk /*!< */
  4011. #define RTC_CR_REFCKON_Pos (4U)
  4012. #define RTC_CR_REFCKON_Msk (0x1U << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
  4013. #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk /*!< */
  4014. #define RTC_CR_TSEDGE_Pos (3U)
  4015. #define RTC_CR_TSEDGE_Msk (0x1U << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
  4016. #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk /*!< */
  4017. #define RTC_CR_WUCKSEL_Pos (0U)
  4018. #define RTC_CR_WUCKSEL_Msk (0x7U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
  4019. #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk /*!< */
  4020. #define RTC_CR_WUCKSEL_0 (0x1U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
  4021. #define RTC_CR_WUCKSEL_1 (0x2U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
  4022. #define RTC_CR_WUCKSEL_2 (0x4U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
  4023. /******************** Bits definition for RTC_ISR register ******************/
  4024. #define RTC_ISR_RECALPF_Pos (16U)
  4025. #define RTC_ISR_RECALPF_Msk (0x1U << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */
  4026. #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk /*!< */
  4027. #define RTC_ISR_TAMP2F_Pos (14U)
  4028. #define RTC_ISR_TAMP2F_Msk (0x1U << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */
  4029. #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk /*!< */
  4030. #define RTC_ISR_TAMP1F_Pos (13U)
  4031. #define RTC_ISR_TAMP1F_Msk (0x1U << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */
  4032. #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk /*!< */
  4033. #define RTC_ISR_TSOVF_Pos (12U)
  4034. #define RTC_ISR_TSOVF_Msk (0x1U << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */
  4035. #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk /*!< */
  4036. #define RTC_ISR_TSF_Pos (11U)
  4037. #define RTC_ISR_TSF_Msk (0x1U << RTC_ISR_TSF_Pos) /*!< 0x00000800 */
  4038. #define RTC_ISR_TSF RTC_ISR_TSF_Msk /*!< */
  4039. #define RTC_ISR_WUTF_Pos (10U)
  4040. #define RTC_ISR_WUTF_Msk (0x1U << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */
  4041. #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk /*!< */
  4042. #define RTC_ISR_ALRBF_Pos (9U)
  4043. #define RTC_ISR_ALRBF_Msk (0x1U << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */
  4044. #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk /*!< */
  4045. #define RTC_ISR_ALRAF_Pos (8U)
  4046. #define RTC_ISR_ALRAF_Msk (0x1U << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */
  4047. #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk /*!< */
  4048. #define RTC_ISR_INIT_Pos (7U)
  4049. #define RTC_ISR_INIT_Msk (0x1U << RTC_ISR_INIT_Pos) /*!< 0x00000080 */
  4050. #define RTC_ISR_INIT RTC_ISR_INIT_Msk /*!< */
  4051. #define RTC_ISR_INITF_Pos (6U)
  4052. #define RTC_ISR_INITF_Msk (0x1U << RTC_ISR_INITF_Pos) /*!< 0x00000040 */
  4053. #define RTC_ISR_INITF RTC_ISR_INITF_Msk /*!< */
  4054. #define RTC_ISR_RSF_Pos (5U)
  4055. #define RTC_ISR_RSF_Msk (0x1U << RTC_ISR_RSF_Pos) /*!< 0x00000020 */
  4056. #define RTC_ISR_RSF RTC_ISR_RSF_Msk /*!< */
  4057. #define RTC_ISR_INITS_Pos (4U)
  4058. #define RTC_ISR_INITS_Msk (0x1U << RTC_ISR_INITS_Pos) /*!< 0x00000010 */
  4059. #define RTC_ISR_INITS RTC_ISR_INITS_Msk /*!< */
  4060. #define RTC_ISR_SHPF_Pos (3U)
  4061. #define RTC_ISR_SHPF_Msk (0x1U << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */
  4062. #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk /*!< */
  4063. #define RTC_ISR_WUTWF_Pos (2U)
  4064. #define RTC_ISR_WUTWF_Msk (0x1U << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */
  4065. #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk /*!< */
  4066. #define RTC_ISR_ALRBWF_Pos (1U)
  4067. #define RTC_ISR_ALRBWF_Msk (0x1U << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */
  4068. #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk /*!< */
  4069. #define RTC_ISR_ALRAWF_Pos (0U)
  4070. #define RTC_ISR_ALRAWF_Msk (0x1U << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */
  4071. #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk /*!< */
  4072. /******************** Bits definition for RTC_PRER register *****************/
  4073. #define RTC_PRER_PREDIV_A_Pos (16U)
  4074. #define RTC_PRER_PREDIV_A_Msk (0x7FU << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
  4075. #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk /*!< */
  4076. #define RTC_PRER_PREDIV_S_Pos (0U)
  4077. #define RTC_PRER_PREDIV_S_Msk (0x7FFFU << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
  4078. #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk /*!< */
  4079. /******************** Bits definition for RTC_WUTR register *****************/
  4080. #define RTC_WUTR_WUT_Pos (0U)
  4081. #define RTC_WUTR_WUT_Msk (0xFFFFU << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
  4082. #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
  4083. /******************** Bits definition for RTC_ALRMAR register ***************/
  4084. #define RTC_ALRMAR_MSK4_Pos (31U)
  4085. #define RTC_ALRMAR_MSK4_Msk (0x1U << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
  4086. #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk /*!< */
  4087. #define RTC_ALRMAR_WDSEL_Pos (30U)
  4088. #define RTC_ALRMAR_WDSEL_Msk (0x1U << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
  4089. #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk /*!< */
  4090. #define RTC_ALRMAR_DT_Pos (28U)
  4091. #define RTC_ALRMAR_DT_Msk (0x3U << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
  4092. #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk /*!< */
  4093. #define RTC_ALRMAR_DT_0 (0x1U << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
  4094. #define RTC_ALRMAR_DT_1 (0x2U << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
  4095. #define RTC_ALRMAR_DU_Pos (24U)
  4096. #define RTC_ALRMAR_DU_Msk (0xFU << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
  4097. #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk /*!< */
  4098. #define RTC_ALRMAR_DU_0 (0x1U << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
  4099. #define RTC_ALRMAR_DU_1 (0x2U << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
  4100. #define RTC_ALRMAR_DU_2 (0x4U << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
  4101. #define RTC_ALRMAR_DU_3 (0x8U << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
  4102. #define RTC_ALRMAR_MSK3_Pos (23U)
  4103. #define RTC_ALRMAR_MSK3_Msk (0x1U << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
  4104. #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk /*!< */
  4105. #define RTC_ALRMAR_PM_Pos (22U)
  4106. #define RTC_ALRMAR_PM_Msk (0x1U << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
  4107. #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk /*!< */
  4108. #define RTC_ALRMAR_HT_Pos (20U)
  4109. #define RTC_ALRMAR_HT_Msk (0x3U << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
  4110. #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk /*!< */
  4111. #define RTC_ALRMAR_HT_0 (0x1U << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
  4112. #define RTC_ALRMAR_HT_1 (0x2U << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
  4113. #define RTC_ALRMAR_HU_Pos (16U)
  4114. #define RTC_ALRMAR_HU_Msk (0xFU << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
  4115. #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk /*!< */
  4116. #define RTC_ALRMAR_HU_0 (0x1U << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
  4117. #define RTC_ALRMAR_HU_1 (0x2U << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
  4118. #define RTC_ALRMAR_HU_2 (0x4U << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
  4119. #define RTC_ALRMAR_HU_3 (0x8U << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
  4120. #define RTC_ALRMAR_MSK2_Pos (15U)
  4121. #define RTC_ALRMAR_MSK2_Msk (0x1U << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
  4122. #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk /*!< */
  4123. #define RTC_ALRMAR_MNT_Pos (12U)
  4124. #define RTC_ALRMAR_MNT_Msk (0x7U << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
  4125. #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk /*!< */
  4126. #define RTC_ALRMAR_MNT_0 (0x1U << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
  4127. #define RTC_ALRMAR_MNT_1 (0x2U << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
  4128. #define RTC_ALRMAR_MNT_2 (0x4U << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
  4129. #define RTC_ALRMAR_MNU_Pos (8U)
  4130. #define RTC_ALRMAR_MNU_Msk (0xFU << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
  4131. #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk /*!< */
  4132. #define RTC_ALRMAR_MNU_0 (0x1U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
  4133. #define RTC_ALRMAR_MNU_1 (0x2U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
  4134. #define RTC_ALRMAR_MNU_2 (0x4U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
  4135. #define RTC_ALRMAR_MNU_3 (0x8U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
  4136. #define RTC_ALRMAR_MSK1_Pos (7U)
  4137. #define RTC_ALRMAR_MSK1_Msk (0x1U << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
  4138. #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk /*!< */
  4139. #define RTC_ALRMAR_ST_Pos (4U)
  4140. #define RTC_ALRMAR_ST_Msk (0x7U << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
  4141. #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk /*!< */
  4142. #define RTC_ALRMAR_ST_0 (0x1U << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
  4143. #define RTC_ALRMAR_ST_1 (0x2U << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
  4144. #define RTC_ALRMAR_ST_2 (0x4U << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
  4145. #define RTC_ALRMAR_SU_Pos (0U)
  4146. #define RTC_ALRMAR_SU_Msk (0xFU << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
  4147. #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk /*!< */
  4148. #define RTC_ALRMAR_SU_0 (0x1U << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
  4149. #define RTC_ALRMAR_SU_1 (0x2U << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
  4150. #define RTC_ALRMAR_SU_2 (0x4U << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
  4151. #define RTC_ALRMAR_SU_3 (0x8U << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
  4152. /******************** Bits definition for RTC_ALRMBR register ***************/
  4153. #define RTC_ALRMBR_MSK4_Pos (31U)
  4154. #define RTC_ALRMBR_MSK4_Msk (0x1U << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
  4155. #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk /*!< */
  4156. #define RTC_ALRMBR_WDSEL_Pos (30U)
  4157. #define RTC_ALRMBR_WDSEL_Msk (0x1U << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
  4158. #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk /*!< */
  4159. #define RTC_ALRMBR_DT_Pos (28U)
  4160. #define RTC_ALRMBR_DT_Msk (0x3U << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
  4161. #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk /*!< */
  4162. #define RTC_ALRMBR_DT_0 (0x1U << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
  4163. #define RTC_ALRMBR_DT_1 (0x2U << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
  4164. #define RTC_ALRMBR_DU_Pos (24U)
  4165. #define RTC_ALRMBR_DU_Msk (0xFU << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
  4166. #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk /*!< */
  4167. #define RTC_ALRMBR_DU_0 (0x1U << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
  4168. #define RTC_ALRMBR_DU_1 (0x2U << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
  4169. #define RTC_ALRMBR_DU_2 (0x4U << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
  4170. #define RTC_ALRMBR_DU_3 (0x8U << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
  4171. #define RTC_ALRMBR_MSK3_Pos (23U)
  4172. #define RTC_ALRMBR_MSK3_Msk (0x1U << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
  4173. #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk /*!< */
  4174. #define RTC_ALRMBR_PM_Pos (22U)
  4175. #define RTC_ALRMBR_PM_Msk (0x1U << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
  4176. #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk /*!< */
  4177. #define RTC_ALRMBR_HT_Pos (20U)
  4178. #define RTC_ALRMBR_HT_Msk (0x3U << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
  4179. #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk /*!< */
  4180. #define RTC_ALRMBR_HT_0 (0x1U << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
  4181. #define RTC_ALRMBR_HT_1 (0x2U << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
  4182. #define RTC_ALRMBR_HU_Pos (16U)
  4183. #define RTC_ALRMBR_HU_Msk (0xFU << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
  4184. #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk /*!< */
  4185. #define RTC_ALRMBR_HU_0 (0x1U << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
  4186. #define RTC_ALRMBR_HU_1 (0x2U << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
  4187. #define RTC_ALRMBR_HU_2 (0x4U << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
  4188. #define RTC_ALRMBR_HU_3 (0x8U << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
  4189. #define RTC_ALRMBR_MSK2_Pos (15U)
  4190. #define RTC_ALRMBR_MSK2_Msk (0x1U << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
  4191. #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk /*!< */
  4192. #define RTC_ALRMBR_MNT_Pos (12U)
  4193. #define RTC_ALRMBR_MNT_Msk (0x7U << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
  4194. #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk /*!< */
  4195. #define RTC_ALRMBR_MNT_0 (0x1U << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
  4196. #define RTC_ALRMBR_MNT_1 (0x2U << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
  4197. #define RTC_ALRMBR_MNT_2 (0x4U << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
  4198. #define RTC_ALRMBR_MNU_Pos (8U)
  4199. #define RTC_ALRMBR_MNU_Msk (0xFU << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
  4200. #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk /*!< */
  4201. #define RTC_ALRMBR_MNU_0 (0x1U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
  4202. #define RTC_ALRMBR_MNU_1 (0x2U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
  4203. #define RTC_ALRMBR_MNU_2 (0x4U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
  4204. #define RTC_ALRMBR_MNU_3 (0x8U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
  4205. #define RTC_ALRMBR_MSK1_Pos (7U)
  4206. #define RTC_ALRMBR_MSK1_Msk (0x1U << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
  4207. #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk /*!< */
  4208. #define RTC_ALRMBR_ST_Pos (4U)
  4209. #define RTC_ALRMBR_ST_Msk (0x7U << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
  4210. #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk /*!< */
  4211. #define RTC_ALRMBR_ST_0 (0x1U << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
  4212. #define RTC_ALRMBR_ST_1 (0x2U << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
  4213. #define RTC_ALRMBR_ST_2 (0x4U << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
  4214. #define RTC_ALRMBR_SU_Pos (0U)
  4215. #define RTC_ALRMBR_SU_Msk (0xFU << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
  4216. #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk /*!< */
  4217. #define RTC_ALRMBR_SU_0 (0x1U << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
  4218. #define RTC_ALRMBR_SU_1 (0x2U << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
  4219. #define RTC_ALRMBR_SU_2 (0x4U << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
  4220. #define RTC_ALRMBR_SU_3 (0x8U << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
  4221. /******************** Bits definition for RTC_WPR register ******************/
  4222. #define RTC_WPR_KEY_Pos (0U)
  4223. #define RTC_WPR_KEY_Msk (0xFFU << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
  4224. #define RTC_WPR_KEY RTC_WPR_KEY_Msk /*!< */
  4225. /******************** Bits definition for RTC_SSR register ******************/
  4226. #define RTC_SSR_SS_Pos (0U)
  4227. #define RTC_SSR_SS_Msk (0xFFFFU << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
  4228. #define RTC_SSR_SS RTC_SSR_SS_Msk /*!< */
  4229. /******************** Bits definition for RTC_SHIFTR register ***************/
  4230. #define RTC_SHIFTR_SUBFS_Pos (0U)
  4231. #define RTC_SHIFTR_SUBFS_Msk (0x7FFFU << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
  4232. #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk /*!< */
  4233. #define RTC_SHIFTR_ADD1S_Pos (31U)
  4234. #define RTC_SHIFTR_ADD1S_Msk (0x1U << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
  4235. #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk /*!< */
  4236. /******************** Bits definition for RTC_TSTR register *****************/
  4237. #define RTC_TSTR_PM_Pos (22U)
  4238. #define RTC_TSTR_PM_Msk (0x1U << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
  4239. #define RTC_TSTR_PM RTC_TSTR_PM_Msk /*!< */
  4240. #define RTC_TSTR_HT_Pos (20U)
  4241. #define RTC_TSTR_HT_Msk (0x3U << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
  4242. #define RTC_TSTR_HT RTC_TSTR_HT_Msk /*!< */
  4243. #define RTC_TSTR_HT_0 (0x1U << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
  4244. #define RTC_TSTR_HT_1 (0x2U << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
  4245. #define RTC_TSTR_HU_Pos (16U)
  4246. #define RTC_TSTR_HU_Msk (0xFU << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
  4247. #define RTC_TSTR_HU RTC_TSTR_HU_Msk /*!< */
  4248. #define RTC_TSTR_HU_0 (0x1U << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
  4249. #define RTC_TSTR_HU_1 (0x2U << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
  4250. #define RTC_TSTR_HU_2 (0x4U << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
  4251. #define RTC_TSTR_HU_3 (0x8U << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
  4252. #define RTC_TSTR_MNT_Pos (12U)
  4253. #define RTC_TSTR_MNT_Msk (0x7U << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
  4254. #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk /*!< */
  4255. #define RTC_TSTR_MNT_0 (0x1U << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
  4256. #define RTC_TSTR_MNT_1 (0x2U << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
  4257. #define RTC_TSTR_MNT_2 (0x4U << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
  4258. #define RTC_TSTR_MNU_Pos (8U)
  4259. #define RTC_TSTR_MNU_Msk (0xFU << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
  4260. #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk /*!< */
  4261. #define RTC_TSTR_MNU_0 (0x1U << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
  4262. #define RTC_TSTR_MNU_1 (0x2U << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
  4263. #define RTC_TSTR_MNU_2 (0x4U << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
  4264. #define RTC_TSTR_MNU_3 (0x8U << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
  4265. #define RTC_TSTR_ST_Pos (4U)
  4266. #define RTC_TSTR_ST_Msk (0x7U << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
  4267. #define RTC_TSTR_ST RTC_TSTR_ST_Msk /*!< */
  4268. #define RTC_TSTR_ST_0 (0x1U << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
  4269. #define RTC_TSTR_ST_1 (0x2U << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
  4270. #define RTC_TSTR_ST_2 (0x4U << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
  4271. #define RTC_TSTR_SU_Pos (0U)
  4272. #define RTC_TSTR_SU_Msk (0xFU << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
  4273. #define RTC_TSTR_SU RTC_TSTR_SU_Msk /*!< */
  4274. #define RTC_TSTR_SU_0 (0x1U << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
  4275. #define RTC_TSTR_SU_1 (0x2U << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
  4276. #define RTC_TSTR_SU_2 (0x4U << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
  4277. #define RTC_TSTR_SU_3 (0x8U << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
  4278. /******************** Bits definition for RTC_TSDR register *****************/
  4279. #define RTC_TSDR_WDU_Pos (13U)
  4280. #define RTC_TSDR_WDU_Msk (0x7U << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
  4281. #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk /*!< */
  4282. #define RTC_TSDR_WDU_0 (0x1U << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
  4283. #define RTC_TSDR_WDU_1 (0x2U << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
  4284. #define RTC_TSDR_WDU_2 (0x4U << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
  4285. #define RTC_TSDR_MT_Pos (12U)
  4286. #define RTC_TSDR_MT_Msk (0x1U << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
  4287. #define RTC_TSDR_MT RTC_TSDR_MT_Msk /*!< */
  4288. #define RTC_TSDR_MU_Pos (8U)
  4289. #define RTC_TSDR_MU_Msk (0xFU << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
  4290. #define RTC_TSDR_MU RTC_TSDR_MU_Msk /*!< */
  4291. #define RTC_TSDR_MU_0 (0x1U << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
  4292. #define RTC_TSDR_MU_1 (0x2U << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
  4293. #define RTC_TSDR_MU_2 (0x4U << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
  4294. #define RTC_TSDR_MU_3 (0x8U << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
  4295. #define RTC_TSDR_DT_Pos (4U)
  4296. #define RTC_TSDR_DT_Msk (0x3U << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
  4297. #define RTC_TSDR_DT RTC_TSDR_DT_Msk /*!< */
  4298. #define RTC_TSDR_DT_0 (0x1U << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
  4299. #define RTC_TSDR_DT_1 (0x2U << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
  4300. #define RTC_TSDR_DU_Pos (0U)
  4301. #define RTC_TSDR_DU_Msk (0xFU << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
  4302. #define RTC_TSDR_DU RTC_TSDR_DU_Msk /*!< */
  4303. #define RTC_TSDR_DU_0 (0x1U << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
  4304. #define RTC_TSDR_DU_1 (0x2U << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
  4305. #define RTC_TSDR_DU_2 (0x4U << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
  4306. #define RTC_TSDR_DU_3 (0x8U << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
  4307. /******************** Bits definition for RTC_TSSSR register ****************/
  4308. #define RTC_TSSSR_SS_Pos (0U)
  4309. #define RTC_TSSSR_SS_Msk (0xFFFFU << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
  4310. #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
  4311. /******************** Bits definition for RTC_CALR register *****************/
  4312. #define RTC_CALR_CALP_Pos (15U)
  4313. #define RTC_CALR_CALP_Msk (0x1U << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
  4314. #define RTC_CALR_CALP RTC_CALR_CALP_Msk /*!< */
  4315. #define RTC_CALR_CALW8_Pos (14U)
  4316. #define RTC_CALR_CALW8_Msk (0x1U << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
  4317. #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk /*!< */
  4318. #define RTC_CALR_CALW16_Pos (13U)
  4319. #define RTC_CALR_CALW16_Msk (0x1U << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
  4320. #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk /*!< */
  4321. #define RTC_CALR_CALM_Pos (0U)
  4322. #define RTC_CALR_CALM_Msk (0x1FFU << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
  4323. #define RTC_CALR_CALM RTC_CALR_CALM_Msk /*!< */
  4324. #define RTC_CALR_CALM_0 (0x001U << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
  4325. #define RTC_CALR_CALM_1 (0x002U << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
  4326. #define RTC_CALR_CALM_2 (0x004U << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
  4327. #define RTC_CALR_CALM_3 (0x008U << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
  4328. #define RTC_CALR_CALM_4 (0x010U << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
  4329. #define RTC_CALR_CALM_5 (0x020U << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
  4330. #define RTC_CALR_CALM_6 (0x040U << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
  4331. #define RTC_CALR_CALM_7 (0x080U << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
  4332. #define RTC_CALR_CALM_8 (0x100U << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
  4333. /* Legacy defines */
  4334. #define RTC_CAL_CALP RTC_CALR_CALP
  4335. #define RTC_CAL_CALW8 RTC_CALR_CALW8
  4336. #define RTC_CAL_CALW16 RTC_CALR_CALW16
  4337. #define RTC_CAL_CALM RTC_CALR_CALM
  4338. #define RTC_CAL_CALM_0 RTC_CALR_CALM_0
  4339. #define RTC_CAL_CALM_1 RTC_CALR_CALM_1
  4340. #define RTC_CAL_CALM_2 RTC_CALR_CALM_2
  4341. #define RTC_CAL_CALM_3 RTC_CALR_CALM_3
  4342. #define RTC_CAL_CALM_4 RTC_CALR_CALM_4
  4343. #define RTC_CAL_CALM_5 RTC_CALR_CALM_5
  4344. #define RTC_CAL_CALM_6 RTC_CALR_CALM_6
  4345. #define RTC_CAL_CALM_7 RTC_CALR_CALM_7
  4346. #define RTC_CAL_CALM_8 RTC_CALR_CALM_8
  4347. /******************** Bits definition for RTC_TAMPCR register ****************/
  4348. #define RTC_TAMPCR_TAMP2MF_Pos (21U)
  4349. #define RTC_TAMPCR_TAMP2MF_Msk (0x1U << RTC_TAMPCR_TAMP2MF_Pos) /*!< 0x00200000 */
  4350. #define RTC_TAMPCR_TAMP2MF RTC_TAMPCR_TAMP2MF_Msk /*!< */
  4351. #define RTC_TAMPCR_TAMP2NOERASE_Pos (20U)
  4352. #define RTC_TAMPCR_TAMP2NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP2NOERASE_Pos) /*!< 0x00100000 */
  4353. #define RTC_TAMPCR_TAMP2NOERASE RTC_TAMPCR_TAMP2NOERASE_Msk /*!< */
  4354. #define RTC_TAMPCR_TAMP2IE_Pos (19U)
  4355. #define RTC_TAMPCR_TAMP2IE_Msk (0x1U << RTC_TAMPCR_TAMP2IE_Pos) /*!< 0x00080000 */
  4356. #define RTC_TAMPCR_TAMP2IE RTC_TAMPCR_TAMP2IE_Msk /*!< */
  4357. #define RTC_TAMPCR_TAMP1MF_Pos (18U)
  4358. #define RTC_TAMPCR_TAMP1MF_Msk (0x1U << RTC_TAMPCR_TAMP1MF_Pos) /*!< 0x00040000 */
  4359. #define RTC_TAMPCR_TAMP1MF RTC_TAMPCR_TAMP1MF_Msk /*!< */
  4360. #define RTC_TAMPCR_TAMP1NOERASE_Pos (17U)
  4361. #define RTC_TAMPCR_TAMP1NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP1NOERASE_Pos) /*!< 0x00020000 */
  4362. #define RTC_TAMPCR_TAMP1NOERASE RTC_TAMPCR_TAMP1NOERASE_Msk /*!< */
  4363. #define RTC_TAMPCR_TAMP1IE_Pos (16U)
  4364. #define RTC_TAMPCR_TAMP1IE_Msk (0x1U << RTC_TAMPCR_TAMP1IE_Pos) /*!< 0x00010000 */
  4365. #define RTC_TAMPCR_TAMP1IE RTC_TAMPCR_TAMP1IE_Msk /*!< */
  4366. #define RTC_TAMPCR_TAMPPUDIS_Pos (15U)
  4367. #define RTC_TAMPCR_TAMPPUDIS_Msk (0x1U << RTC_TAMPCR_TAMPPUDIS_Pos) /*!< 0x00008000 */
  4368. #define RTC_TAMPCR_TAMPPUDIS RTC_TAMPCR_TAMPPUDIS_Msk /*!< */
  4369. #define RTC_TAMPCR_TAMPPRCH_Pos (13U)
  4370. #define RTC_TAMPCR_TAMPPRCH_Msk (0x3U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00006000 */
  4371. #define RTC_TAMPCR_TAMPPRCH RTC_TAMPCR_TAMPPRCH_Msk /*!< */
  4372. #define RTC_TAMPCR_TAMPPRCH_0 (0x1U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00002000 */
  4373. #define RTC_TAMPCR_TAMPPRCH_1 (0x2U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00004000 */
  4374. #define RTC_TAMPCR_TAMPFLT_Pos (11U)
  4375. #define RTC_TAMPCR_TAMPFLT_Msk (0x3U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001800 */
  4376. #define RTC_TAMPCR_TAMPFLT RTC_TAMPCR_TAMPFLT_Msk /*!< */
  4377. #define RTC_TAMPCR_TAMPFLT_0 (0x1U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00000800 */
  4378. #define RTC_TAMPCR_TAMPFLT_1 (0x2U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001000 */
  4379. #define RTC_TAMPCR_TAMPFREQ_Pos (8U)
  4380. #define RTC_TAMPCR_TAMPFREQ_Msk (0x7U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000700 */
  4381. #define RTC_TAMPCR_TAMPFREQ RTC_TAMPCR_TAMPFREQ_Msk /*!< */
  4382. #define RTC_TAMPCR_TAMPFREQ_0 (0x1U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000100 */
  4383. #define RTC_TAMPCR_TAMPFREQ_1 (0x2U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000200 */
  4384. #define RTC_TAMPCR_TAMPFREQ_2 (0x4U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000400 */
  4385. #define RTC_TAMPCR_TAMPTS_Pos (7U)
  4386. #define RTC_TAMPCR_TAMPTS_Msk (0x1U << RTC_TAMPCR_TAMPTS_Pos) /*!< 0x00000080 */
  4387. #define RTC_TAMPCR_TAMPTS RTC_TAMPCR_TAMPTS_Msk /*!< */
  4388. #define RTC_TAMPCR_TAMP2TRG_Pos (4U)
  4389. #define RTC_TAMPCR_TAMP2TRG_Msk (0x1U << RTC_TAMPCR_TAMP2TRG_Pos) /*!< 0x00000010 */
  4390. #define RTC_TAMPCR_TAMP2TRG RTC_TAMPCR_TAMP2TRG_Msk /*!< */
  4391. #define RTC_TAMPCR_TAMP2E_Pos (3U)
  4392. #define RTC_TAMPCR_TAMP2E_Msk (0x1U << RTC_TAMPCR_TAMP2E_Pos) /*!< 0x00000008 */
  4393. #define RTC_TAMPCR_TAMP2E RTC_TAMPCR_TAMP2E_Msk /*!< */
  4394. #define RTC_TAMPCR_TAMPIE_Pos (2U)
  4395. #define RTC_TAMPCR_TAMPIE_Msk (0x1U << RTC_TAMPCR_TAMPIE_Pos) /*!< 0x00000004 */
  4396. #define RTC_TAMPCR_TAMPIE RTC_TAMPCR_TAMPIE_Msk /*!< */
  4397. #define RTC_TAMPCR_TAMP1TRG_Pos (1U)
  4398. #define RTC_TAMPCR_TAMP1TRG_Msk (0x1U << RTC_TAMPCR_TAMP1TRG_Pos) /*!< 0x00000002 */
  4399. #define RTC_TAMPCR_TAMP1TRG RTC_TAMPCR_TAMP1TRG_Msk /*!< */
  4400. #define RTC_TAMPCR_TAMP1E_Pos (0U)
  4401. #define RTC_TAMPCR_TAMP1E_Msk (0x1U << RTC_TAMPCR_TAMP1E_Pos) /*!< 0x00000001 */
  4402. #define RTC_TAMPCR_TAMP1E RTC_TAMPCR_TAMP1E_Msk /*!< */
  4403. /******************** Bits definition for RTC_ALRMASSR register *************/
  4404. #define RTC_ALRMASSR_MASKSS_Pos (24U)
  4405. #define RTC_ALRMASSR_MASKSS_Msk (0xFU << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
  4406. #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
  4407. #define RTC_ALRMASSR_MASKSS_0 (0x1U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
  4408. #define RTC_ALRMASSR_MASKSS_1 (0x2U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
  4409. #define RTC_ALRMASSR_MASKSS_2 (0x4U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
  4410. #define RTC_ALRMASSR_MASKSS_3 (0x8U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
  4411. #define RTC_ALRMASSR_SS_Pos (0U)
  4412. #define RTC_ALRMASSR_SS_Msk (0x7FFFU << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
  4413. #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
  4414. /******************** Bits definition for RTC_ALRMBSSR register *************/
  4415. #define RTC_ALRMBSSR_MASKSS_Pos (24U)
  4416. #define RTC_ALRMBSSR_MASKSS_Msk (0xFU << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
  4417. #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
  4418. #define RTC_ALRMBSSR_MASKSS_0 (0x1U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
  4419. #define RTC_ALRMBSSR_MASKSS_1 (0x2U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
  4420. #define RTC_ALRMBSSR_MASKSS_2 (0x4U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
  4421. #define RTC_ALRMBSSR_MASKSS_3 (0x8U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
  4422. #define RTC_ALRMBSSR_SS_Pos (0U)
  4423. #define RTC_ALRMBSSR_SS_Msk (0x7FFFU << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
  4424. #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
  4425. /******************** Bits definition for RTC_OR register ****************/
  4426. #define RTC_OR_OUT_RMP_Pos (1U)
  4427. #define RTC_OR_OUT_RMP_Msk (0x1U << RTC_OR_OUT_RMP_Pos) /*!< 0x00000002 */
  4428. #define RTC_OR_OUT_RMP RTC_OR_OUT_RMP_Msk /*!< */
  4429. #define RTC_OR_ALARMOUTTYPE_Pos (0U)
  4430. #define RTC_OR_ALARMOUTTYPE_Msk (0x1U << RTC_OR_ALARMOUTTYPE_Pos) /*!< 0x00000001 */
  4431. #define RTC_OR_ALARMOUTTYPE RTC_OR_ALARMOUTTYPE_Msk /*!< */
  4432. /* Legacy defines */
  4433. #define RTC_OR_RTC_OUT_RMP RTC_OR_OUT_RMP
  4434. /******************** Bits definition for RTC_BKP0R register ****************/
  4435. #define RTC_BKP0R_Pos (0U)
  4436. #define RTC_BKP0R_Msk (0xFFFFFFFFU << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */
  4437. #define RTC_BKP0R RTC_BKP0R_Msk /*!< */
  4438. /******************** Bits definition for RTC_BKP1R register ****************/
  4439. #define RTC_BKP1R_Pos (0U)
  4440. #define RTC_BKP1R_Msk (0xFFFFFFFFU << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */
  4441. #define RTC_BKP1R RTC_BKP1R_Msk /*!< */
  4442. /******************** Bits definition for RTC_BKP2R register ****************/
  4443. #define RTC_BKP2R_Pos (0U)
  4444. #define RTC_BKP2R_Msk (0xFFFFFFFFU << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */
  4445. #define RTC_BKP2R RTC_BKP2R_Msk /*!< */
  4446. /******************** Bits definition for RTC_BKP3R register ****************/
  4447. #define RTC_BKP3R_Pos (0U)
  4448. #define RTC_BKP3R_Msk (0xFFFFFFFFU << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */
  4449. #define RTC_BKP3R RTC_BKP3R_Msk /*!< */
  4450. /******************** Bits definition for RTC_BKP4R register ****************/
  4451. #define RTC_BKP4R_Pos (0U)
  4452. #define RTC_BKP4R_Msk (0xFFFFFFFFU << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */
  4453. #define RTC_BKP4R RTC_BKP4R_Msk /*!< */
  4454. /******************** Number of backup registers ******************************/
  4455. #define RTC_BKP_NUMBER (0x00000005U) /*!< */
  4456. /******************************************************************************/
  4457. /* */
  4458. /* Serial Peripheral Interface (SPI) */
  4459. /* */
  4460. /******************************************************************************/
  4461. /*
  4462. * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
  4463. */
  4464. #define SPI_I2S_SUPPORT /*!< I2S support */
  4465. /******************* Bit definition for SPI_CR1 register ********************/
  4466. #define SPI_CR1_CPHA_Pos (0U)
  4467. #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  4468. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */
  4469. #define SPI_CR1_CPOL_Pos (1U)
  4470. #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  4471. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */
  4472. #define SPI_CR1_MSTR_Pos (2U)
  4473. #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  4474. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */
  4475. #define SPI_CR1_BR_Pos (3U)
  4476. #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  4477. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */
  4478. #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  4479. #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  4480. #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  4481. #define SPI_CR1_SPE_Pos (6U)
  4482. #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  4483. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */
  4484. #define SPI_CR1_LSBFIRST_Pos (7U)
  4485. #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  4486. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */
  4487. #define SPI_CR1_SSI_Pos (8U)
  4488. #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  4489. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */
  4490. #define SPI_CR1_SSM_Pos (9U)
  4491. #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  4492. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */
  4493. #define SPI_CR1_RXONLY_Pos (10U)
  4494. #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  4495. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */
  4496. #define SPI_CR1_DFF_Pos (11U)
  4497. #define SPI_CR1_DFF_Msk (0x1U << SPI_CR1_DFF_Pos) /*!< 0x00000800 */
  4498. #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */
  4499. #define SPI_CR1_CRCNEXT_Pos (12U)
  4500. #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  4501. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */
  4502. #define SPI_CR1_CRCEN_Pos (13U)
  4503. #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  4504. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */
  4505. #define SPI_CR1_BIDIOE_Pos (14U)
  4506. #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  4507. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */
  4508. #define SPI_CR1_BIDIMODE_Pos (15U)
  4509. #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  4510. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */
  4511. /******************* Bit definition for SPI_CR2 register ********************/
  4512. #define SPI_CR2_RXDMAEN_Pos (0U)
  4513. #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  4514. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
  4515. #define SPI_CR2_TXDMAEN_Pos (1U)
  4516. #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  4517. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
  4518. #define SPI_CR2_SSOE_Pos (2U)
  4519. #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  4520. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
  4521. #define SPI_CR2_FRF_Pos (4U)
  4522. #define SPI_CR2_FRF_Msk (0x1U << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
  4523. #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */
  4524. #define SPI_CR2_ERRIE_Pos (5U)
  4525. #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  4526. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  4527. #define SPI_CR2_RXNEIE_Pos (6U)
  4528. #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  4529. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
  4530. #define SPI_CR2_TXEIE_Pos (7U)
  4531. #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  4532. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
  4533. /******************** Bit definition for SPI_SR register ********************/
  4534. #define SPI_SR_RXNE_Pos (0U)
  4535. #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  4536. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
  4537. #define SPI_SR_TXE_Pos (1U)
  4538. #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  4539. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
  4540. #define SPI_SR_CHSIDE_Pos (2U)
  4541. #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
  4542. #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
  4543. #define SPI_SR_UDR_Pos (3U)
  4544. #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */
  4545. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
  4546. #define SPI_SR_CRCERR_Pos (4U)
  4547. #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  4548. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
  4549. #define SPI_SR_MODF_Pos (5U)
  4550. #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  4551. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
  4552. #define SPI_SR_OVR_Pos (6U)
  4553. #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  4554. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
  4555. #define SPI_SR_BSY_Pos (7U)
  4556. #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  4557. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
  4558. #define SPI_SR_FRE_Pos (8U)
  4559. #define SPI_SR_FRE_Msk (0x1U << SPI_SR_FRE_Pos) /*!< 0x00000100 */
  4560. #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */
  4561. /******************** Bit definition for SPI_DR register ********************/
  4562. #define SPI_DR_DR_Pos (0U)
  4563. #define SPI_DR_DR_Msk (0xFFFFU << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
  4564. #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */
  4565. /******************* Bit definition for SPI_CRCPR register ******************/
  4566. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  4567. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
  4568. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */
  4569. /****************** Bit definition for SPI_RXCRCR register ******************/
  4570. #define SPI_RXCRCR_RXCRC_Pos (0U)
  4571. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
  4572. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */
  4573. /****************** Bit definition for SPI_TXCRCR register ******************/
  4574. #define SPI_TXCRCR_TXCRC_Pos (0U)
  4575. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
  4576. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */
  4577. /****************** Bit definition for SPI_I2SCFGR register *****************/
  4578. #define SPI_I2SCFGR_CHLEN_Pos (0U)
  4579. #define SPI_I2SCFGR_CHLEN_Msk (0x1U << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */
  4580. #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */
  4581. #define SPI_I2SCFGR_DATLEN_Pos (1U)
  4582. #define SPI_I2SCFGR_DATLEN_Msk (0x3U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */
  4583. #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */
  4584. #define SPI_I2SCFGR_DATLEN_0 (0x1U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */
  4585. #define SPI_I2SCFGR_DATLEN_1 (0x2U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */
  4586. #define SPI_I2SCFGR_CKPOL_Pos (3U)
  4587. #define SPI_I2SCFGR_CKPOL_Msk (0x1U << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */
  4588. #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */
  4589. #define SPI_I2SCFGR_I2SSTD_Pos (4U)
  4590. #define SPI_I2SCFGR_I2SSTD_Msk (0x3U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */
  4591. #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */
  4592. #define SPI_I2SCFGR_I2SSTD_0 (0x1U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */
  4593. #define SPI_I2SCFGR_I2SSTD_1 (0x2U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */
  4594. #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
  4595. #define SPI_I2SCFGR_PCMSYNC_Msk (0x1U << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */
  4596. #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */
  4597. #define SPI_I2SCFGR_I2SCFG_Pos (8U)
  4598. #define SPI_I2SCFGR_I2SCFG_Msk (0x3U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */
  4599. #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  4600. #define SPI_I2SCFGR_I2SCFG_0 (0x1U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */
  4601. #define SPI_I2SCFGR_I2SCFG_1 (0x2U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */
  4602. #define SPI_I2SCFGR_I2SE_Pos (10U)
  4603. #define SPI_I2SCFGR_I2SE_Msk (0x1U << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */
  4604. #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */
  4605. #define SPI_I2SCFGR_I2SMOD_Pos (11U)
  4606. #define SPI_I2SCFGR_I2SMOD_Msk (0x1U << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */
  4607. #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */
  4608. /****************** Bit definition for SPI_I2SPR register *******************/
  4609. #define SPI_I2SPR_I2SDIV_Pos (0U)
  4610. #define SPI_I2SPR_I2SDIV_Msk (0xFFU << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */
  4611. #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */
  4612. #define SPI_I2SPR_ODD_Pos (8U)
  4613. #define SPI_I2SPR_ODD_Msk (0x1U << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */
  4614. #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */
  4615. #define SPI_I2SPR_MCKOE_Pos (9U)
  4616. #define SPI_I2SPR_MCKOE_Msk (0x1U << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */
  4617. #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */
  4618. /******************************************************************************/
  4619. /* */
  4620. /* System Configuration (SYSCFG) */
  4621. /* */
  4622. /******************************************************************************/
  4623. /***************** Bit definition for SYSCFG_CFGR1 register ****************/
  4624. #define SYSCFG_CFGR1_MEM_MODE_Pos (0U)
  4625. #define SYSCFG_CFGR1_MEM_MODE_Msk (0x3U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */
  4626. #define SYSCFG_CFGR1_MEM_MODE SYSCFG_CFGR1_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
  4627. #define SYSCFG_CFGR1_MEM_MODE_0 (0x1U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000001 */
  4628. #define SYSCFG_CFGR1_MEM_MODE_1 (0x2U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000002 */
  4629. #define SYSCFG_CFGR1_BOOT_MODE_Pos (8U)
  4630. #define SYSCFG_CFGR1_BOOT_MODE_Msk (0x3U << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000300 */
  4631. #define SYSCFG_CFGR1_BOOT_MODE SYSCFG_CFGR1_BOOT_MODE_Msk /*!< SYSCFG_Boot mode Config */
  4632. #define SYSCFG_CFGR1_BOOT_MODE_0 (0x1U << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000100 */
  4633. #define SYSCFG_CFGR1_BOOT_MODE_1 (0x2U << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000200 */
  4634. /***************** Bit definition for SYSCFG_CFGR2 register ****************/
  4635. #define SYSCFG_CFGR2_FWDISEN_Pos (0U)
  4636. #define SYSCFG_CFGR2_FWDISEN_Msk (0x1U << SYSCFG_CFGR2_FWDISEN_Pos) /*!< 0x00000001 */
  4637. #define SYSCFG_CFGR2_FWDISEN SYSCFG_CFGR2_FWDISEN_Msk /*!< Firewall disable bit */
  4638. #define SYSCFG_CFGR2_I2C_PB6_FMP_Pos (8U)
  4639. #define SYSCFG_CFGR2_I2C_PB6_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB6_FMP_Pos) /*!< 0x00000100 */
  4640. #define SYSCFG_CFGR2_I2C_PB6_FMP SYSCFG_CFGR2_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */
  4641. #define SYSCFG_CFGR2_I2C_PB7_FMP_Pos (9U)
  4642. #define SYSCFG_CFGR2_I2C_PB7_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB7_FMP_Pos) /*!< 0x00000200 */
  4643. #define SYSCFG_CFGR2_I2C_PB7_FMP SYSCFG_CFGR2_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */
  4644. #define SYSCFG_CFGR2_I2C_PB8_FMP_Pos (10U)
  4645. #define SYSCFG_CFGR2_I2C_PB8_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB8_FMP_Pos) /*!< 0x00000400 */
  4646. #define SYSCFG_CFGR2_I2C_PB8_FMP SYSCFG_CFGR2_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */
  4647. #define SYSCFG_CFGR2_I2C_PB9_FMP_Pos (11U)
  4648. #define SYSCFG_CFGR2_I2C_PB9_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB9_FMP_Pos) /*!< 0x00000800 */
  4649. #define SYSCFG_CFGR2_I2C_PB9_FMP SYSCFG_CFGR2_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */
  4650. #define SYSCFG_CFGR2_I2C1_FMP_Pos (12U)
  4651. #define SYSCFG_CFGR2_I2C1_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C1_FMP_Pos) /*!< 0x00001000 */
  4652. #define SYSCFG_CFGR2_I2C1_FMP SYSCFG_CFGR2_I2C1_FMP_Msk /*!< I2C1 Fast mode plus */
  4653. #define SYSCFG_CFGR2_I2C2_FMP_Pos (13U)
  4654. #define SYSCFG_CFGR2_I2C2_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C2_FMP_Pos) /*!< 0x00002000 */
  4655. #define SYSCFG_CFGR2_I2C2_FMP SYSCFG_CFGR2_I2C2_FMP_Msk /*!< I2C2 Fast mode plus */
  4656. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  4657. #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
  4658. #define SYSCFG_EXTICR1_EXTI0_Msk (0xFU << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
  4659. #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */
  4660. #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
  4661. #define SYSCFG_EXTICR1_EXTI1_Msk (0xFU << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
  4662. #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */
  4663. #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
  4664. #define SYSCFG_EXTICR1_EXTI2_Msk (0xFU << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
  4665. #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */
  4666. #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
  4667. #define SYSCFG_EXTICR1_EXTI3_Msk (0xFU << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
  4668. #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */
  4669. /**
  4670. * @brief EXTI0 configuration
  4671. */
  4672. #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!< PA[0] pin */
  4673. #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!< PB[0] pin */
  4674. #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!< PC[0] pin */
  4675. #define SYSCFG_EXTICR1_EXTI0_PH (0x00000005U) /*!< PH[0] pin */
  4676. /**
  4677. * @brief EXTI1 configuration
  4678. */
  4679. #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!< PA[1] pin */
  4680. #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!< PB[1] pin */
  4681. #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!< PC[1] pin */
  4682. #define SYSCFG_EXTICR1_EXTI1_PH (0x00000050U) /*!< PH[1] pin */
  4683. /**
  4684. * @brief EXTI2 configuration
  4685. */
  4686. #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!< PA[2] pin */
  4687. #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!< PB[2] pin */
  4688. #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!< PC[2] pin */
  4689. #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!< PD[2] pin */
  4690. /**
  4691. * @brief EXTI3 configuration
  4692. */
  4693. #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!< PA[3] pin */
  4694. #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!< PB[3] pin */
  4695. #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!< PC[3] pin */
  4696. /***************** Bit definition for SYSCFG_EXTICR2 register *****************/
  4697. #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
  4698. #define SYSCFG_EXTICR2_EXTI4_Msk (0xFU << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
  4699. #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */
  4700. #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
  4701. #define SYSCFG_EXTICR2_EXTI5_Msk (0xFU << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
  4702. #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */
  4703. #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
  4704. #define SYSCFG_EXTICR2_EXTI6_Msk (0xFU << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
  4705. #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */
  4706. #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
  4707. #define SYSCFG_EXTICR2_EXTI7_Msk (0xFU << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
  4708. #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */
  4709. /**
  4710. * @brief EXTI4 configuration
  4711. */
  4712. #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!< PA[4] pin */
  4713. #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!< PB[4] pin */
  4714. #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!< PC[4] pin */
  4715. /**
  4716. * @brief EXTI5 configuration
  4717. */
  4718. #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!< PA[5] pin */
  4719. #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!< PB[5] pin */
  4720. #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!< PC[5] pin */
  4721. /**
  4722. * @brief EXTI6 configuration
  4723. */
  4724. #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!< PA[6] pin */
  4725. #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!< PB[6] pin */
  4726. #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!< PC[6] pin */
  4727. /**
  4728. * @brief EXTI7 configuration
  4729. */
  4730. #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!< PA[7] pin */
  4731. #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!< PB[7] pin */
  4732. #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!< PC[7] pin */
  4733. /***************** Bit definition for SYSCFG_EXTICR3 register *****************/
  4734. #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
  4735. #define SYSCFG_EXTICR3_EXTI8_Msk (0xFU << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
  4736. #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */
  4737. #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
  4738. #define SYSCFG_EXTICR3_EXTI9_Msk (0xFU << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
  4739. #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */
  4740. #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
  4741. #define SYSCFG_EXTICR3_EXTI10_Msk (0xFU << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
  4742. #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */
  4743. #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
  4744. #define SYSCFG_EXTICR3_EXTI11_Msk (0xFU << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
  4745. #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */
  4746. /**
  4747. * @brief EXTI8 configuration
  4748. */
  4749. #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!< PA[8] pin */
  4750. #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!< PB[8] pin */
  4751. #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!< PC[8] pin */
  4752. /**
  4753. * @brief EXTI9 configuration
  4754. */
  4755. #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!< PA[9] pin */
  4756. #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!< PB[9] pin */
  4757. #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!< PC[9] pin */
  4758. /**
  4759. * @brief EXTI10 configuration
  4760. */
  4761. #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!< PA[10] pin */
  4762. #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!< PB[10] pin */
  4763. #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!< PC[10] pin */
  4764. /**
  4765. * @brief EXTI11 configuration
  4766. */
  4767. #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!< PA[11] pin */
  4768. #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!< PB[11] pin */
  4769. #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!< PC[11] pin */
  4770. /***************** Bit definition for SYSCFG_EXTICR4 register *****************/
  4771. #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
  4772. #define SYSCFG_EXTICR4_EXTI12_Msk (0xFU << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
  4773. #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */
  4774. #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
  4775. #define SYSCFG_EXTICR4_EXTI13_Msk (0xFU << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
  4776. #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */
  4777. #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
  4778. #define SYSCFG_EXTICR4_EXTI14_Msk (0xFU << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
  4779. #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */
  4780. #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
  4781. #define SYSCFG_EXTICR4_EXTI15_Msk (0xFU << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
  4782. #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */
  4783. /**
  4784. * @brief EXTI12 configuration
  4785. */
  4786. #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!< PA[12] pin */
  4787. #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!< PB[12] pin */
  4788. #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!< PC[12] pin */
  4789. /**
  4790. * @brief EXTI13 configuration
  4791. */
  4792. #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!< PA[13] pin */
  4793. #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!< PB[13] pin */
  4794. #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!< PC[13] pin */
  4795. /**
  4796. * @brief EXTI14 configuration
  4797. */
  4798. #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!< PA[14] pin */
  4799. #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!< PB[14] pin */
  4800. #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!< PC[14] pin */
  4801. /**
  4802. * @brief EXTI15 configuration
  4803. */
  4804. #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!< PA[15] pin */
  4805. #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!< PB[15] pin */
  4806. #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!< PC[15] pin */
  4807. /***************** Bit definition for SYSCFG_CFGR3 register ****************/
  4808. #define SYSCFG_CFGR3_VREF_OUT_Pos (4U)
  4809. #define SYSCFG_CFGR3_VREF_OUT_Msk (0x3U << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000030 */
  4810. #define SYSCFG_CFGR3_VREF_OUT SYSCFG_CFGR3_VREF_OUT_Msk /*!< Verf_ADC connection bit */
  4811. #define SYSCFG_CFGR3_VREF_OUT_0 (0x1U << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000010 */
  4812. #define SYSCFG_CFGR3_VREF_OUT_1 (0x2U << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000020 */
  4813. #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Pos (8U)
  4814. #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Msk (0x1U << SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Pos) /*!< 0x00000100 */
  4815. #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Msk /*!< VREFINT reference for ADC enable bit */
  4816. #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Pos (9U)
  4817. #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Msk (0x1U << SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Pos) /*!< 0x00000200 */
  4818. #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Msk /*!< Sensor reference for ADC enable bit */
  4819. #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Pos (12U)
  4820. #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Msk (0x1U << SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Pos) /*!< 0x00001000 */
  4821. #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Msk /*!< VREFINT reference for comparator 2 enable bit */
  4822. #define SYSCFG_CFGR3_VREFINT_RDYF_Pos (30U)
  4823. #define SYSCFG_CFGR3_VREFINT_RDYF_Msk (0x1U << SYSCFG_CFGR3_VREFINT_RDYF_Pos) /*!< 0x40000000 */
  4824. #define SYSCFG_CFGR3_VREFINT_RDYF SYSCFG_CFGR3_VREFINT_RDYF_Msk /*!< VREFINT ready flag */
  4825. #define SYSCFG_CFGR3_REF_LOCK_Pos (31U)
  4826. #define SYSCFG_CFGR3_REF_LOCK_Msk (0x1U << SYSCFG_CFGR3_REF_LOCK_Pos) /*!< 0x80000000 */
  4827. #define SYSCFG_CFGR3_REF_LOCK SYSCFG_CFGR3_REF_LOCK_Msk /*!< CFGR3 lock bit */
  4828. /* Legacy defines */
  4829. #define SYSCFG_CFGR3_ENBUF_BGAP_ADC SYSCFG_CFGR3_ENBUF_VREFINT_ADC
  4830. #define SYSCFG_CFGR3_ENBUFLP_BGAP_COMP SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP
  4831. #define SYSCFG_VREFINT_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF
  4832. #define SYSCFG_CFGR3_SENSOR_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF
  4833. #define SYSCFG_CFGR3_VREFINT_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF
  4834. #define SYSCFG_CFGR3_VREFINT_COMP_RDYF SYSCFG_CFGR3_VREFINT_RDYF
  4835. /******************************************************************************/
  4836. /* */
  4837. /* Timers (TIM) */
  4838. /* */
  4839. /******************************************************************************/
  4840. /*
  4841. * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
  4842. */
  4843. #if defined (STM32L071xx) || defined (STM32L072xx) || defined (STM32L073xx) \
  4844. || defined (STM32L081xx) || defined (STM32L082xx) || defined (STM32L083xx)
  4845. #define TIM_TIM2_REMAP_HSI_SUPPORT /*!<Support remap HSI on TIM2 */
  4846. #define TIM_TIM2_REMAP_HSI48_SUPPORT /*!<Support remap HSI48 on TIM2 */
  4847. #else
  4848. #define TIM_TIM2_REMAP_HSI48_SUPPORT /*!<Support remap HSI48 on TIM2 */
  4849. #endif
  4850. /******************* Bit definition for TIM_CR1 register ********************/
  4851. #define TIM_CR1_CEN_Pos (0U)
  4852. #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  4853. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  4854. #define TIM_CR1_UDIS_Pos (1U)
  4855. #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  4856. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  4857. #define TIM_CR1_URS_Pos (2U)
  4858. #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  4859. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  4860. #define TIM_CR1_OPM_Pos (3U)
  4861. #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  4862. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  4863. #define TIM_CR1_DIR_Pos (4U)
  4864. #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  4865. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  4866. #define TIM_CR1_CMS_Pos (5U)
  4867. #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  4868. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  4869. #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  4870. #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  4871. #define TIM_CR1_ARPE_Pos (7U)
  4872. #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  4873. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  4874. #define TIM_CR1_CKD_Pos (8U)
  4875. #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  4876. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  4877. #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  4878. #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  4879. /******************* Bit definition for TIM_CR2 register ********************/
  4880. #define TIM_CR2_CCDS_Pos (3U)
  4881. #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  4882. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  4883. #define TIM_CR2_MMS_Pos (4U)
  4884. #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  4885. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  4886. #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  4887. #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  4888. #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  4889. #define TIM_CR2_TI1S_Pos (7U)
  4890. #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  4891. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  4892. /******************* Bit definition for TIM_SMCR register *******************/
  4893. #define TIM_SMCR_SMS_Pos (0U)
  4894. #define TIM_SMCR_SMS_Msk (0x7U << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */
  4895. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  4896. #define TIM_SMCR_SMS_0 (0x1U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  4897. #define TIM_SMCR_SMS_1 (0x2U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  4898. #define TIM_SMCR_SMS_2 (0x4U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  4899. #define TIM_SMCR_OCCS_Pos (3U)
  4900. #define TIM_SMCR_OCCS_Msk (0x1U << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
  4901. #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
  4902. #define TIM_SMCR_TS_Pos (4U)
  4903. #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
  4904. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  4905. #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  4906. #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  4907. #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  4908. #define TIM_SMCR_MSM_Pos (7U)
  4909. #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  4910. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  4911. #define TIM_SMCR_ETF_Pos (8U)
  4912. #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  4913. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  4914. #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  4915. #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  4916. #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  4917. #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  4918. #define TIM_SMCR_ETPS_Pos (12U)
  4919. #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  4920. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  4921. #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  4922. #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  4923. #define TIM_SMCR_ECE_Pos (14U)
  4924. #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  4925. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  4926. #define TIM_SMCR_ETP_Pos (15U)
  4927. #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  4928. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  4929. /******************* Bit definition for TIM_DIER register *******************/
  4930. #define TIM_DIER_UIE_Pos (0U)
  4931. #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  4932. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  4933. #define TIM_DIER_CC1IE_Pos (1U)
  4934. #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  4935. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  4936. #define TIM_DIER_CC2IE_Pos (2U)
  4937. #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  4938. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  4939. #define TIM_DIER_CC3IE_Pos (3U)
  4940. #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  4941. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  4942. #define TIM_DIER_CC4IE_Pos (4U)
  4943. #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  4944. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  4945. #define TIM_DIER_TIE_Pos (6U)
  4946. #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  4947. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  4948. #define TIM_DIER_UDE_Pos (8U)
  4949. #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  4950. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  4951. #define TIM_DIER_CC1DE_Pos (9U)
  4952. #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  4953. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  4954. #define TIM_DIER_CC2DE_Pos (10U)
  4955. #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  4956. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  4957. #define TIM_DIER_CC3DE_Pos (11U)
  4958. #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  4959. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  4960. #define TIM_DIER_CC4DE_Pos (12U)
  4961. #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  4962. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  4963. #define TIM_DIER_TDE_Pos (14U)
  4964. #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  4965. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  4966. /******************** Bit definition for TIM_SR register ********************/
  4967. #define TIM_SR_UIF_Pos (0U)
  4968. #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  4969. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  4970. #define TIM_SR_CC1IF_Pos (1U)
  4971. #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  4972. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  4973. #define TIM_SR_CC2IF_Pos (2U)
  4974. #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  4975. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  4976. #define TIM_SR_CC3IF_Pos (3U)
  4977. #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  4978. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  4979. #define TIM_SR_CC4IF_Pos (4U)
  4980. #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  4981. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  4982. #define TIM_SR_TIF_Pos (6U)
  4983. #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  4984. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  4985. #define TIM_SR_CC1OF_Pos (9U)
  4986. #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  4987. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  4988. #define TIM_SR_CC2OF_Pos (10U)
  4989. #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  4990. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  4991. #define TIM_SR_CC3OF_Pos (11U)
  4992. #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  4993. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  4994. #define TIM_SR_CC4OF_Pos (12U)
  4995. #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  4996. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  4997. /******************* Bit definition for TIM_EGR register ********************/
  4998. #define TIM_EGR_UG_Pos (0U)
  4999. #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  5000. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  5001. #define TIM_EGR_CC1G_Pos (1U)
  5002. #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  5003. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  5004. #define TIM_EGR_CC2G_Pos (2U)
  5005. #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  5006. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  5007. #define TIM_EGR_CC3G_Pos (3U)
  5008. #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  5009. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  5010. #define TIM_EGR_CC4G_Pos (4U)
  5011. #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  5012. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  5013. #define TIM_EGR_TG_Pos (6U)
  5014. #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  5015. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  5016. /****************** Bit definition for TIM_CCMR1 register *******************/
  5017. #define TIM_CCMR1_CC1S_Pos (0U)
  5018. #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  5019. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  5020. #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  5021. #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  5022. #define TIM_CCMR1_OC1FE_Pos (2U)
  5023. #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  5024. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  5025. #define TIM_CCMR1_OC1PE_Pos (3U)
  5026. #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  5027. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  5028. #define TIM_CCMR1_OC1M_Pos (4U)
  5029. #define TIM_CCMR1_OC1M_Msk (0x7U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */
  5030. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  5031. #define TIM_CCMR1_OC1M_0 (0x1U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  5032. #define TIM_CCMR1_OC1M_1 (0x2U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  5033. #define TIM_CCMR1_OC1M_2 (0x4U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  5034. #define TIM_CCMR1_OC1CE_Pos (7U)
  5035. #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  5036. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
  5037. #define TIM_CCMR1_CC2S_Pos (8U)
  5038. #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  5039. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  5040. #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  5041. #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  5042. #define TIM_CCMR1_OC2FE_Pos (10U)
  5043. #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  5044. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  5045. #define TIM_CCMR1_OC2PE_Pos (11U)
  5046. #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  5047. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  5048. #define TIM_CCMR1_OC2M_Pos (12U)
  5049. #define TIM_CCMR1_OC2M_Msk (0x7U << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */
  5050. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  5051. #define TIM_CCMR1_OC2M_0 (0x1U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  5052. #define TIM_CCMR1_OC2M_1 (0x2U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  5053. #define TIM_CCMR1_OC2M_2 (0x4U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  5054. #define TIM_CCMR1_OC2CE_Pos (15U)
  5055. #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  5056. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  5057. /*----------------------------------------------------------------------------*/
  5058. #define TIM_CCMR1_IC1PSC_Pos (2U)
  5059. #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  5060. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  5061. #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  5062. #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  5063. #define TIM_CCMR1_IC1F_Pos (4U)
  5064. #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  5065. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  5066. #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  5067. #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  5068. #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  5069. #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  5070. #define TIM_CCMR1_IC2PSC_Pos (10U)
  5071. #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  5072. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  5073. #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  5074. #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  5075. #define TIM_CCMR1_IC2F_Pos (12U)
  5076. #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  5077. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  5078. #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  5079. #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  5080. #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  5081. #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  5082. /****************** Bit definition for TIM_CCMR2 register *******************/
  5083. #define TIM_CCMR2_CC3S_Pos (0U)
  5084. #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  5085. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  5086. #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  5087. #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  5088. #define TIM_CCMR2_OC3FE_Pos (2U)
  5089. #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  5090. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  5091. #define TIM_CCMR2_OC3PE_Pos (3U)
  5092. #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  5093. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  5094. #define TIM_CCMR2_OC3M_Pos (4U)
  5095. #define TIM_CCMR2_OC3M_Msk (0x7U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */
  5096. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  5097. #define TIM_CCMR2_OC3M_0 (0x1U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  5098. #define TIM_CCMR2_OC3M_1 (0x2U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  5099. #define TIM_CCMR2_OC3M_2 (0x4U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  5100. #define TIM_CCMR2_OC3CE_Pos (7U)
  5101. #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  5102. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  5103. #define TIM_CCMR2_CC4S_Pos (8U)
  5104. #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  5105. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  5106. #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  5107. #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  5108. #define TIM_CCMR2_OC4FE_Pos (10U)
  5109. #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  5110. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  5111. #define TIM_CCMR2_OC4PE_Pos (11U)
  5112. #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  5113. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  5114. #define TIM_CCMR2_OC4M_Pos (12U)
  5115. #define TIM_CCMR2_OC4M_Msk (0x7U << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */
  5116. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  5117. #define TIM_CCMR2_OC4M_0 (0x1U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  5118. #define TIM_CCMR2_OC4M_1 (0x2U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  5119. #define TIM_CCMR2_OC4M_2 (0x4U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  5120. #define TIM_CCMR2_OC4CE_Pos (15U)
  5121. #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  5122. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  5123. /*----------------------------------------------------------------------------*/
  5124. #define TIM_CCMR2_IC3PSC_Pos (2U)
  5125. #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  5126. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  5127. #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  5128. #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  5129. #define TIM_CCMR2_IC3F_Pos (4U)
  5130. #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  5131. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  5132. #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  5133. #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  5134. #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  5135. #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  5136. #define TIM_CCMR2_IC4PSC_Pos (10U)
  5137. #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  5138. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  5139. #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  5140. #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  5141. #define TIM_CCMR2_IC4F_Pos (12U)
  5142. #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  5143. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  5144. #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  5145. #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  5146. #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  5147. #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  5148. /******************* Bit definition for TIM_CCER register *******************/
  5149. #define TIM_CCER_CC1E_Pos (0U)
  5150. #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  5151. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  5152. #define TIM_CCER_CC1P_Pos (1U)
  5153. #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  5154. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  5155. #define TIM_CCER_CC1NP_Pos (3U)
  5156. #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  5157. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  5158. #define TIM_CCER_CC2E_Pos (4U)
  5159. #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  5160. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  5161. #define TIM_CCER_CC2P_Pos (5U)
  5162. #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  5163. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  5164. #define TIM_CCER_CC2NP_Pos (7U)
  5165. #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  5166. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  5167. #define TIM_CCER_CC3E_Pos (8U)
  5168. #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  5169. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  5170. #define TIM_CCER_CC3P_Pos (9U)
  5171. #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  5172. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  5173. #define TIM_CCER_CC3NP_Pos (11U)
  5174. #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  5175. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  5176. #define TIM_CCER_CC4E_Pos (12U)
  5177. #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  5178. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  5179. #define TIM_CCER_CC4P_Pos (13U)
  5180. #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  5181. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  5182. #define TIM_CCER_CC4NP_Pos (15U)
  5183. #define TIM_CCER_CC4NP_Msk (0x1U << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  5184. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  5185. /******************* Bit definition for TIM_CNT register ********************/
  5186. #define TIM_CNT_CNT_Pos (0U)
  5187. #define TIM_CNT_CNT_Msk (0xFFFFU << TIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
  5188. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  5189. /******************* Bit definition for TIM_PSC register ********************/
  5190. #define TIM_PSC_PSC_Pos (0U)
  5191. #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  5192. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  5193. /******************* Bit definition for TIM_ARR register ********************/
  5194. #define TIM_ARR_ARR_Pos (0U)
  5195. #define TIM_ARR_ARR_Msk (0xFFFFU << TIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
  5196. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
  5197. /******************* Bit definition for TIM_CCR1 register *******************/
  5198. #define TIM_CCR1_CCR1_Pos (0U)
  5199. #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  5200. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  5201. /******************* Bit definition for TIM_CCR2 register *******************/
  5202. #define TIM_CCR2_CCR2_Pos (0U)
  5203. #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  5204. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  5205. /******************* Bit definition for TIM_CCR3 register *******************/
  5206. #define TIM_CCR3_CCR3_Pos (0U)
  5207. #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  5208. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  5209. /******************* Bit definition for TIM_CCR4 register *******************/
  5210. #define TIM_CCR4_CCR4_Pos (0U)
  5211. #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  5212. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  5213. /******************* Bit definition for TIM_DCR register ********************/
  5214. #define TIM_DCR_DBA_Pos (0U)
  5215. #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  5216. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  5217. #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
  5218. #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
  5219. #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
  5220. #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
  5221. #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
  5222. #define TIM_DCR_DBL_Pos (8U)
  5223. #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  5224. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  5225. #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
  5226. #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
  5227. #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
  5228. #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
  5229. #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
  5230. /******************* Bit definition for TIM_DMAR register *******************/
  5231. #define TIM_DMAR_DMAB_Pos (0U)
  5232. #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
  5233. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  5234. /******************* Bit definition for TIM_OR register *********************/
  5235. #define TIM2_OR_ETR_RMP_Pos (0U)
  5236. #define TIM2_OR_ETR_RMP_Msk (0x7U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000007 */
  5237. #define TIM2_OR_ETR_RMP TIM2_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM2 ETR remap) */
  5238. #define TIM2_OR_ETR_RMP_0 (0x1U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000001 */
  5239. #define TIM2_OR_ETR_RMP_1 (0x2U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000002 */
  5240. #define TIM2_OR_ETR_RMP_2 (0x4U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000004 */
  5241. #define TIM2_OR_TI4_RMP_Pos (3U)
  5242. #define TIM2_OR_TI4_RMP_Msk (0x3U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000018 */
  5243. #define TIM2_OR_TI4_RMP TIM2_OR_TI4_RMP_Msk /*!<TI4_RMP[1:0] bits (TIM2 Input 4 remap) */
  5244. #define TIM2_OR_TI4_RMP_0 (0x1U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000008 */
  5245. #define TIM2_OR_TI4_RMP_1 (0x2U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000010 */
  5246. #define TIM21_OR_ETR_RMP_Pos (0U)
  5247. #define TIM21_OR_ETR_RMP_Msk (0x3U << TIM21_OR_ETR_RMP_Pos) /*!< 0x00000003 */
  5248. #define TIM21_OR_ETR_RMP TIM21_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM21 ETR remap) */
  5249. #define TIM21_OR_ETR_RMP_0 (0x1U << TIM21_OR_ETR_RMP_Pos) /*!< 0x00000001 */
  5250. #define TIM21_OR_ETR_RMP_1 (0x2U << TIM21_OR_ETR_RMP_Pos) /*!< 0x00000002 */
  5251. #define TIM21_OR_TI1_RMP_Pos (2U)
  5252. #define TIM21_OR_TI1_RMP_Msk (0x7U << TIM21_OR_TI1_RMP_Pos) /*!< 0x0000001C */
  5253. #define TIM21_OR_TI1_RMP TIM21_OR_TI1_RMP_Msk /*!<TI1_RMP[2:0] bits (TIM21 Input 1 remap) */
  5254. #define TIM21_OR_TI1_RMP_0 (0x1U << TIM21_OR_TI1_RMP_Pos) /*!< 0x00000004 */
  5255. #define TIM21_OR_TI1_RMP_1 (0x2U << TIM21_OR_TI1_RMP_Pos) /*!< 0x00000008 */
  5256. #define TIM21_OR_TI1_RMP_2 (0x4U << TIM21_OR_TI1_RMP_Pos) /*!< 0x00000010 */
  5257. #define TIM21_OR_TI2_RMP_Pos (5U)
  5258. #define TIM21_OR_TI2_RMP_Msk (0x1U << TIM21_OR_TI2_RMP_Pos) /*!< 0x00000020 */
  5259. #define TIM21_OR_TI2_RMP TIM21_OR_TI2_RMP_Msk /*!<TI2_RMP bit (TIM21 Input 2 remap) */
  5260. #define TIM22_OR_ETR_RMP_Pos (0U)
  5261. #define TIM22_OR_ETR_RMP_Msk (0x3U << TIM22_OR_ETR_RMP_Pos) /*!< 0x00000003 */
  5262. #define TIM22_OR_ETR_RMP TIM22_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM22 ETR remap) */
  5263. #define TIM22_OR_ETR_RMP_0 (0x1U << TIM22_OR_ETR_RMP_Pos) /*!< 0x00000001 */
  5264. #define TIM22_OR_ETR_RMP_1 (0x2U << TIM22_OR_ETR_RMP_Pos) /*!< 0x00000002 */
  5265. #define TIM22_OR_TI1_RMP_Pos (2U)
  5266. #define TIM22_OR_TI1_RMP_Msk (0x3U << TIM22_OR_TI1_RMP_Pos) /*!< 0x0000000C */
  5267. #define TIM22_OR_TI1_RMP TIM22_OR_TI1_RMP_Msk /*!<TI1_RMP[2:0] bits (TIM22 Input 1 remap) */
  5268. #define TIM22_OR_TI1_RMP_0 (0x1U << TIM22_OR_TI1_RMP_Pos) /*!< 0x00000004 */
  5269. #define TIM22_OR_TI1_RMP_1 (0x2U << TIM22_OR_TI1_RMP_Pos) /*!< 0x00000008 */
  5270. /******************************************************************************/
  5271. /* */
  5272. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  5273. /* */
  5274. /******************************************************************************/
  5275. /*
  5276. * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
  5277. */
  5278. /* Note: No specific macro feature on this device */
  5279. /****************** Bit definition for USART_CR1 register *******************/
  5280. #define USART_CR1_UE_Pos (0U)
  5281. #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00000001 */
  5282. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  5283. #define USART_CR1_UESM_Pos (1U)
  5284. #define USART_CR1_UESM_Msk (0x1U << USART_CR1_UESM_Pos) /*!< 0x00000002 */
  5285. #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */
  5286. #define USART_CR1_RE_Pos (2U)
  5287. #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */
  5288. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  5289. #define USART_CR1_TE_Pos (3U)
  5290. #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */
  5291. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  5292. #define USART_CR1_IDLEIE_Pos (4U)
  5293. #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  5294. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  5295. #define USART_CR1_RXNEIE_Pos (5U)
  5296. #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  5297. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
  5298. #define USART_CR1_TCIE_Pos (6U)
  5299. #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  5300. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  5301. #define USART_CR1_TXEIE_Pos (7U)
  5302. #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  5303. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */
  5304. #define USART_CR1_PEIE_Pos (8U)
  5305. #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  5306. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  5307. #define USART_CR1_PS_Pos (9U)
  5308. #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */
  5309. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  5310. #define USART_CR1_PCE_Pos (10U)
  5311. #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  5312. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  5313. #define USART_CR1_WAKE_Pos (11U)
  5314. #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  5315. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
  5316. #define USART_CR1_M_Pos (12U)
  5317. #define USART_CR1_M_Msk (0x10001U << USART_CR1_M_Pos) /*!< 0x10001000 */
  5318. #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
  5319. #define USART_CR1_M0_Pos (12U)
  5320. #define USART_CR1_M0_Msk (0x1U << USART_CR1_M0_Pos) /*!< 0x00001000 */
  5321. #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */
  5322. #define USART_CR1_MME_Pos (13U)
  5323. #define USART_CR1_MME_Msk (0x1U << USART_CR1_MME_Pos) /*!< 0x00002000 */
  5324. #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
  5325. #define USART_CR1_CMIE_Pos (14U)
  5326. #define USART_CR1_CMIE_Msk (0x1U << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
  5327. #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
  5328. #define USART_CR1_OVER8_Pos (15U)
  5329. #define USART_CR1_OVER8_Msk (0x1U << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
  5330. #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
  5331. #define USART_CR1_DEDT_Pos (16U)
  5332. #define USART_CR1_DEDT_Msk (0x1FU << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
  5333. #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
  5334. #define USART_CR1_DEDT_0 (0x01U << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
  5335. #define USART_CR1_DEDT_1 (0x02U << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
  5336. #define USART_CR1_DEDT_2 (0x04U << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
  5337. #define USART_CR1_DEDT_3 (0x08U << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
  5338. #define USART_CR1_DEDT_4 (0x10U << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
  5339. #define USART_CR1_DEAT_Pos (21U)
  5340. #define USART_CR1_DEAT_Msk (0x1FU << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
  5341. #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
  5342. #define USART_CR1_DEAT_0 (0x01U << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
  5343. #define USART_CR1_DEAT_1 (0x02U << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
  5344. #define USART_CR1_DEAT_2 (0x04U << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
  5345. #define USART_CR1_DEAT_3 (0x08U << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
  5346. #define USART_CR1_DEAT_4 (0x10U << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
  5347. #define USART_CR1_RTOIE_Pos (26U)
  5348. #define USART_CR1_RTOIE_Msk (0x1U << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
  5349. #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */
  5350. #define USART_CR1_EOBIE_Pos (27U)
  5351. #define USART_CR1_EOBIE_Msk (0x1U << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
  5352. #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */
  5353. #define USART_CR1_M1_Pos (28U)
  5354. #define USART_CR1_M1_Msk (0x1U << USART_CR1_M1_Pos) /*!< 0x10000000 */
  5355. #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */
  5356. /****************** Bit definition for USART_CR2 register *******************/
  5357. #define USART_CR2_ADDM7_Pos (4U)
  5358. #define USART_CR2_ADDM7_Msk (0x1U << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
  5359. #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
  5360. #define USART_CR2_LBDL_Pos (5U)
  5361. #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  5362. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  5363. #define USART_CR2_LBDIE_Pos (6U)
  5364. #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  5365. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  5366. #define USART_CR2_LBCL_Pos (8U)
  5367. #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  5368. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  5369. #define USART_CR2_CPHA_Pos (9U)
  5370. #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  5371. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  5372. #define USART_CR2_CPOL_Pos (10U)
  5373. #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  5374. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  5375. #define USART_CR2_CLKEN_Pos (11U)
  5376. #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  5377. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  5378. #define USART_CR2_STOP_Pos (12U)
  5379. #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  5380. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  5381. #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  5382. #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  5383. #define USART_CR2_LINEN_Pos (14U)
  5384. #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  5385. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  5386. #define USART_CR2_SWAP_Pos (15U)
  5387. #define USART_CR2_SWAP_Msk (0x1U << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
  5388. #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
  5389. #define USART_CR2_RXINV_Pos (16U)
  5390. #define USART_CR2_RXINV_Msk (0x1U << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
  5391. #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
  5392. #define USART_CR2_TXINV_Pos (17U)
  5393. #define USART_CR2_TXINV_Msk (0x1U << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
  5394. #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
  5395. #define USART_CR2_DATAINV_Pos (18U)
  5396. #define USART_CR2_DATAINV_Msk (0x1U << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
  5397. #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
  5398. #define USART_CR2_MSBFIRST_Pos (19U)
  5399. #define USART_CR2_MSBFIRST_Msk (0x1U << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
  5400. #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
  5401. #define USART_CR2_ABREN_Pos (20U)
  5402. #define USART_CR2_ABREN_Msk (0x1U << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
  5403. #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/
  5404. #define USART_CR2_ABRMODE_Pos (21U)
  5405. #define USART_CR2_ABRMODE_Msk (0x3U << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
  5406. #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
  5407. #define USART_CR2_ABRMODE_0 (0x1U << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
  5408. #define USART_CR2_ABRMODE_1 (0x2U << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
  5409. #define USART_CR2_RTOEN_Pos (23U)
  5410. #define USART_CR2_RTOEN_Msk (0x1U << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
  5411. #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
  5412. #define USART_CR2_ADD_Pos (24U)
  5413. #define USART_CR2_ADD_Msk (0xFFU << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
  5414. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  5415. /****************** Bit definition for USART_CR3 register *******************/
  5416. #define USART_CR3_EIE_Pos (0U)
  5417. #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  5418. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  5419. #define USART_CR3_IREN_Pos (1U)
  5420. #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  5421. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  5422. #define USART_CR3_IRLP_Pos (2U)
  5423. #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  5424. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  5425. #define USART_CR3_HDSEL_Pos (3U)
  5426. #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  5427. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  5428. #define USART_CR3_NACK_Pos (4U)
  5429. #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  5430. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
  5431. #define USART_CR3_SCEN_Pos (5U)
  5432. #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  5433. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
  5434. #define USART_CR3_DMAR_Pos (6U)
  5435. #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  5436. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  5437. #define USART_CR3_DMAT_Pos (7U)
  5438. #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  5439. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  5440. #define USART_CR3_RTSE_Pos (8U)
  5441. #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  5442. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  5443. #define USART_CR3_CTSE_Pos (9U)
  5444. #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  5445. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  5446. #define USART_CR3_CTSIE_Pos (10U)
  5447. #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  5448. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  5449. #define USART_CR3_ONEBIT_Pos (11U)
  5450. #define USART_CR3_ONEBIT_Msk (0x1U << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
  5451. #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
  5452. #define USART_CR3_OVRDIS_Pos (12U)
  5453. #define USART_CR3_OVRDIS_Msk (0x1U << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
  5454. #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
  5455. #define USART_CR3_DDRE_Pos (13U)
  5456. #define USART_CR3_DDRE_Msk (0x1U << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
  5457. #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
  5458. #define USART_CR3_DEM_Pos (14U)
  5459. #define USART_CR3_DEM_Msk (0x1U << USART_CR3_DEM_Pos) /*!< 0x00004000 */
  5460. #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
  5461. #define USART_CR3_DEP_Pos (15U)
  5462. #define USART_CR3_DEP_Msk (0x1U << USART_CR3_DEP_Pos) /*!< 0x00008000 */
  5463. #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
  5464. #define USART_CR3_SCARCNT_Pos (17U)
  5465. #define USART_CR3_SCARCNT_Msk (0x7U << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
  5466. #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
  5467. #define USART_CR3_SCARCNT_0 (0x1U << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
  5468. #define USART_CR3_SCARCNT_1 (0x2U << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
  5469. #define USART_CR3_SCARCNT_2 (0x4U << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
  5470. #define USART_CR3_WUS_Pos (20U)
  5471. #define USART_CR3_WUS_Msk (0x3U << USART_CR3_WUS_Pos) /*!< 0x00300000 */
  5472. #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
  5473. #define USART_CR3_WUS_0 (0x1U << USART_CR3_WUS_Pos) /*!< 0x00100000 */
  5474. #define USART_CR3_WUS_1 (0x2U << USART_CR3_WUS_Pos) /*!< 0x00200000 */
  5475. #define USART_CR3_WUFIE_Pos (22U)
  5476. #define USART_CR3_WUFIE_Msk (0x1U << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */
  5477. #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */
  5478. #define USART_CR3_UCESM_Pos (23U)
  5479. #define USART_CR3_UCESM_Msk (0x1U << USART_CR3_UCESM_Pos) /*!< 0x00800000 */
  5480. #define USART_CR3_UCESM USART_CR3_UCESM_Msk /*!< Clock Enable in Stop mode */
  5481. /****************** Bit definition for USART_BRR register *******************/
  5482. #define USART_BRR_DIV_FRACTION_Pos (0U)
  5483. #define USART_BRR_DIV_FRACTION_Msk (0xFU << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */
  5484. #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */
  5485. #define USART_BRR_DIV_MANTISSA_Pos (4U)
  5486. #define USART_BRR_DIV_MANTISSA_Msk (0xFFFU << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */
  5487. #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */
  5488. /****************** Bit definition for USART_GTPR register ******************/
  5489. #define USART_GTPR_PSC_Pos (0U)
  5490. #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  5491. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  5492. #define USART_GTPR_GT_Pos (8U)
  5493. #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  5494. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
  5495. /******************* Bit definition for USART_RTOR register *****************/
  5496. #define USART_RTOR_RTO_Pos (0U)
  5497. #define USART_RTOR_RTO_Msk (0xFFFFFFU << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
  5498. #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */
  5499. #define USART_RTOR_BLEN_Pos (24U)
  5500. #define USART_RTOR_BLEN_Msk (0xFFU << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
  5501. #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
  5502. /******************* Bit definition for USART_RQR register ******************/
  5503. #define USART_RQR_ABRRQ_Pos (0U)
  5504. #define USART_RQR_ABRRQ_Msk (0x1U << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */
  5505. #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */
  5506. #define USART_RQR_SBKRQ_Pos (1U)
  5507. #define USART_RQR_SBKRQ_Msk (0x1U << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */
  5508. #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */
  5509. #define USART_RQR_MMRQ_Pos (2U)
  5510. #define USART_RQR_MMRQ_Msk (0x1U << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */
  5511. #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */
  5512. #define USART_RQR_RXFRQ_Pos (3U)
  5513. #define USART_RQR_RXFRQ_Msk (0x1U << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */
  5514. #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */
  5515. #define USART_RQR_TXFRQ_Pos (4U)
  5516. #define USART_RQR_TXFRQ_Msk (0x1U << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */
  5517. #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */
  5518. /******************* Bit definition for USART_ISR register ******************/
  5519. #define USART_ISR_PE_Pos (0U)
  5520. #define USART_ISR_PE_Msk (0x1U << USART_ISR_PE_Pos) /*!< 0x00000001 */
  5521. #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
  5522. #define USART_ISR_FE_Pos (1U)
  5523. #define USART_ISR_FE_Msk (0x1U << USART_ISR_FE_Pos) /*!< 0x00000002 */
  5524. #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
  5525. #define USART_ISR_NE_Pos (2U)
  5526. #define USART_ISR_NE_Msk (0x1U << USART_ISR_NE_Pos) /*!< 0x00000004 */
  5527. #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */
  5528. #define USART_ISR_ORE_Pos (3U)
  5529. #define USART_ISR_ORE_Msk (0x1U << USART_ISR_ORE_Pos) /*!< 0x00000008 */
  5530. #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
  5531. #define USART_ISR_IDLE_Pos (4U)
  5532. #define USART_ISR_IDLE_Msk (0x1U << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
  5533. #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
  5534. #define USART_ISR_RXNE_Pos (5U)
  5535. #define USART_ISR_RXNE_Msk (0x1U << USART_ISR_RXNE_Pos) /*!< 0x00000020 */
  5536. #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */
  5537. #define USART_ISR_TC_Pos (6U)
  5538. #define USART_ISR_TC_Msk (0x1U << USART_ISR_TC_Pos) /*!< 0x00000040 */
  5539. #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
  5540. #define USART_ISR_TXE_Pos (7U)
  5541. #define USART_ISR_TXE_Msk (0x1U << USART_ISR_TXE_Pos) /*!< 0x00000080 */
  5542. #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */
  5543. #define USART_ISR_LBDF_Pos (8U)
  5544. #define USART_ISR_LBDF_Msk (0x1U << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
  5545. #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
  5546. #define USART_ISR_CTSIF_Pos (9U)
  5547. #define USART_ISR_CTSIF_Msk (0x1U << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
  5548. #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */
  5549. #define USART_ISR_CTS_Pos (10U)
  5550. #define USART_ISR_CTS_Msk (0x1U << USART_ISR_CTS_Pos) /*!< 0x00000400 */
  5551. #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */
  5552. #define USART_ISR_RTOF_Pos (11U)
  5553. #define USART_ISR_RTOF_Msk (0x1U << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
  5554. #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */
  5555. #define USART_ISR_EOBF_Pos (12U)
  5556. #define USART_ISR_EOBF_Msk (0x1U << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
  5557. #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
  5558. #define USART_ISR_ABRE_Pos (14U)
  5559. #define USART_ISR_ABRE_Msk (0x1U << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
  5560. #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
  5561. #define USART_ISR_ABRF_Pos (15U)
  5562. #define USART_ISR_ABRF_Msk (0x1U << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
  5563. #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
  5564. #define USART_ISR_BUSY_Pos (16U)
  5565. #define USART_ISR_BUSY_Msk (0x1U << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
  5566. #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
  5567. #define USART_ISR_CMF_Pos (17U)
  5568. #define USART_ISR_CMF_Msk (0x1U << USART_ISR_CMF_Pos) /*!< 0x00020000 */
  5569. #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
  5570. #define USART_ISR_SBKF_Pos (18U)
  5571. #define USART_ISR_SBKF_Msk (0x1U << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
  5572. #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
  5573. #define USART_ISR_RWU_Pos (19U)
  5574. #define USART_ISR_RWU_Msk (0x1U << USART_ISR_RWU_Pos) /*!< 0x00080000 */
  5575. #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
  5576. #define USART_ISR_WUF_Pos (20U)
  5577. #define USART_ISR_WUF_Msk (0x1U << USART_ISR_WUF_Pos) /*!< 0x00100000 */
  5578. #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */
  5579. #define USART_ISR_TEACK_Pos (21U)
  5580. #define USART_ISR_TEACK_Msk (0x1U << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
  5581. #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
  5582. #define USART_ISR_REACK_Pos (22U)
  5583. #define USART_ISR_REACK_Msk (0x1U << USART_ISR_REACK_Pos) /*!< 0x00400000 */
  5584. #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */
  5585. /******************* Bit definition for USART_ICR register ******************/
  5586. #define USART_ICR_PECF_Pos (0U)
  5587. #define USART_ICR_PECF_Msk (0x1U << USART_ICR_PECF_Pos) /*!< 0x00000001 */
  5588. #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
  5589. #define USART_ICR_FECF_Pos (1U)
  5590. #define USART_ICR_FECF_Msk (0x1U << USART_ICR_FECF_Pos) /*!< 0x00000002 */
  5591. #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
  5592. #define USART_ICR_NCF_Pos (2U)
  5593. #define USART_ICR_NCF_Msk (0x1U << USART_ICR_NCF_Pos) /*!< 0x00000004 */
  5594. #define USART_ICR_NCF USART_ICR_NCF_Msk /*!< Noise detected Clear Flag */
  5595. #define USART_ICR_ORECF_Pos (3U)
  5596. #define USART_ICR_ORECF_Msk (0x1U << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
  5597. #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
  5598. #define USART_ICR_IDLECF_Pos (4U)
  5599. #define USART_ICR_IDLECF_Msk (0x1U << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
  5600. #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
  5601. #define USART_ICR_TCCF_Pos (6U)
  5602. #define USART_ICR_TCCF_Msk (0x1U << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
  5603. #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
  5604. #define USART_ICR_LBDCF_Pos (8U)
  5605. #define USART_ICR_LBDCF_Msk (0x1U << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
  5606. #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
  5607. #define USART_ICR_CTSCF_Pos (9U)
  5608. #define USART_ICR_CTSCF_Msk (0x1U << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
  5609. #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
  5610. #define USART_ICR_RTOCF_Pos (11U)
  5611. #define USART_ICR_RTOCF_Msk (0x1U << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
  5612. #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
  5613. #define USART_ICR_EOBCF_Pos (12U)
  5614. #define USART_ICR_EOBCF_Msk (0x1U << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
  5615. #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
  5616. #define USART_ICR_CMCF_Pos (17U)
  5617. #define USART_ICR_CMCF_Msk (0x1U << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
  5618. #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
  5619. #define USART_ICR_WUCF_Pos (20U)
  5620. #define USART_ICR_WUCF_Msk (0x1U << USART_ICR_WUCF_Pos) /*!< 0x00100000 */
  5621. #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */
  5622. /******************* Bit definition for USART_RDR register ******************/
  5623. #define USART_RDR_RDR_Pos (0U)
  5624. #define USART_RDR_RDR_Msk (0x1FFU << USART_RDR_RDR_Pos) /*!< 0x000001FF */
  5625. #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */
  5626. /******************* Bit definition for USART_TDR register ******************/
  5627. #define USART_TDR_TDR_Pos (0U)
  5628. #define USART_TDR_TDR_Msk (0x1FFU << USART_TDR_TDR_Pos) /*!< 0x000001FF */
  5629. #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */
  5630. /******************************************************************************/
  5631. /* */
  5632. /* Window WATCHDOG (WWDG) */
  5633. /* */
  5634. /******************************************************************************/
  5635. /******************* Bit definition for WWDG_CR register ********************/
  5636. #define WWDG_CR_T_Pos (0U)
  5637. #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */
  5638. #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */
  5639. #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */
  5640. #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */
  5641. #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */
  5642. #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */
  5643. #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */
  5644. #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */
  5645. #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */
  5646. /* Legacy defines */
  5647. #define WWDG_CR_T0 WWDG_CR_T_0
  5648. #define WWDG_CR_T1 WWDG_CR_T_1
  5649. #define WWDG_CR_T2 WWDG_CR_T_2
  5650. #define WWDG_CR_T3 WWDG_CR_T_3
  5651. #define WWDG_CR_T4 WWDG_CR_T_4
  5652. #define WWDG_CR_T5 WWDG_CR_T_5
  5653. #define WWDG_CR_T6 WWDG_CR_T_6
  5654. #define WWDG_CR_WDGA_Pos (7U)
  5655. #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  5656. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */
  5657. /******************* Bit definition for WWDG_CFR register *******************/
  5658. #define WWDG_CFR_W_Pos (0U)
  5659. #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  5660. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */
  5661. #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */
  5662. #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */
  5663. #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */
  5664. #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */
  5665. #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */
  5666. #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */
  5667. #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */
  5668. /* Legacy defines */
  5669. #define WWDG_CFR_W0 WWDG_CFR_W_0
  5670. #define WWDG_CFR_W1 WWDG_CFR_W_1
  5671. #define WWDG_CFR_W2 WWDG_CFR_W_2
  5672. #define WWDG_CFR_W3 WWDG_CFR_W_3
  5673. #define WWDG_CFR_W4 WWDG_CFR_W_4
  5674. #define WWDG_CFR_W5 WWDG_CFR_W_5
  5675. #define WWDG_CFR_W6 WWDG_CFR_W_6
  5676. #define WWDG_CFR_WDGTB_Pos (7U)
  5677. #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
  5678. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */
  5679. #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */
  5680. #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */
  5681. /* Legacy defines */
  5682. #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
  5683. #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
  5684. #define WWDG_CFR_EWI_Pos (9U)
  5685. #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  5686. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */
  5687. /******************* Bit definition for WWDG_SR register ********************/
  5688. #define WWDG_SR_EWIF_Pos (0U)
  5689. #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  5690. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */
  5691. /**
  5692. * @}
  5693. */
  5694. /**
  5695. * @}
  5696. */
  5697. /** @addtogroup Exported_macros
  5698. * @{
  5699. */
  5700. /******************************* ADC Instances ********************************/
  5701. #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  5702. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
  5703. /******************************* AES Instances ********************************/
  5704. #define IS_AES_ALL_INSTANCE(INSTANCE) ((INSTANCE) == AES)
  5705. /******************************* COMP Instances *******************************/
  5706. #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
  5707. ((INSTANCE) == COMP2))
  5708. #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON)
  5709. /******************************* CRC Instances ********************************/
  5710. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  5711. /******************************* DMA Instances *********************************/
  5712. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
  5713. ((INSTANCE) == DMA1_Channel2) || \
  5714. ((INSTANCE) == DMA1_Channel3) || \
  5715. ((INSTANCE) == DMA1_Channel4) || \
  5716. ((INSTANCE) == DMA1_Channel5) || \
  5717. ((INSTANCE) == DMA1_Channel6) || \
  5718. ((INSTANCE) == DMA1_Channel7))
  5719. /******************************* GPIO Instances *******************************/
  5720. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  5721. ((INSTANCE) == GPIOB) || \
  5722. ((INSTANCE) == GPIOC) || \
  5723. ((INSTANCE) == GPIOD) || \
  5724. ((INSTANCE) == GPIOH))
  5725. #define IS_GPIO_AF_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  5726. ((INSTANCE) == GPIOB) || \
  5727. ((INSTANCE) == GPIOC) || \
  5728. ((INSTANCE) == GPIOD))
  5729. /******************************** I2C Instances *******************************/
  5730. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  5731. ((INSTANCE) == I2C2))
  5732. /****************** I2C Instances : wakeup capability from stop modes *********/
  5733. #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == I2C1))
  5734. /******************************** I2S Instances *******************************/
  5735. #define IS_I2S_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI2)
  5736. /****************************** RTC Instances *********************************/
  5737. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  5738. /******************************** SMBUS Instances *****************************/
  5739. #define IS_SMBUS_INSTANCE(INSTANCE) ((INSTANCE) == I2C1)
  5740. /******************************** SPI Instances *******************************/
  5741. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  5742. ((INSTANCE) == SPI2))
  5743. /****************** LPTIM Instances : All supported instances *****************/
  5744. #define IS_LPTIM_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
  5745. /****************** TIM Instances : All supported instances *******************/
  5746. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5747. ((INSTANCE) == TIM6) || \
  5748. ((INSTANCE) == TIM21) || \
  5749. ((INSTANCE) == TIM22))
  5750. /****************** TIM Instances : supporting counting mode selection ********/
  5751. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5752. ((INSTANCE) == TIM21) || \
  5753. ((INSTANCE) == TIM22))
  5754. /****************** TIM Instances : supporting clock division *****************/
  5755. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5756. ((INSTANCE) == TIM21) || \
  5757. ((INSTANCE) == TIM22))
  5758. /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
  5759. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5760. ((INSTANCE) == TIM21))
  5761. /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
  5762. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5763. ((INSTANCE) == TIM21) || \
  5764. ((INSTANCE) == TIM22))
  5765. /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
  5766. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5767. ((INSTANCE) == TIM21))
  5768. /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
  5769. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5770. ((INSTANCE) == TIM21) || \
  5771. ((INSTANCE) == TIM22))
  5772. /************* TIM Instances : at least 1 capture/compare channel *************/
  5773. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5774. ((INSTANCE) == TIM21) || \
  5775. ((INSTANCE) == TIM22))
  5776. /************ TIM Instances : at least 2 capture/compare channels *************/
  5777. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5778. ((INSTANCE) == TIM21) || \
  5779. ((INSTANCE) == TIM22))
  5780. /************ TIM Instances : at least 3 capture/compare channels *************/
  5781. #define IS_TIM_CC3_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
  5782. /************ TIM Instances : at least 4 capture/compare channels *************/
  5783. #define IS_TIM_CC4_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
  5784. /******************** TIM Instances : Advanced-control timers *****************/
  5785. /******************* TIM Instances : Timer input XOR function *****************/
  5786. #define IS_TIM_XOR_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
  5787. /****************** TIM Instances : DMA requests generation (UDE) *************/
  5788. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5789. ((INSTANCE) == TIM6))
  5790. /************ TIM Instances : DMA requests generation (CCxDE) *****************/
  5791. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
  5792. /************ TIM Instances : DMA requests generation (COMDE) *****************/
  5793. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
  5794. /******************** TIM Instances : DMA burst feature ***********************/
  5795. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
  5796. /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
  5797. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5798. ((INSTANCE) == TIM6) || \
  5799. ((INSTANCE) == TIM21) || \
  5800. ((INSTANCE) == TIM22))
  5801. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  5802. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5803. ((INSTANCE) == TIM21) || \
  5804. ((INSTANCE) == TIM22))
  5805. /********************** TIM Instances : 32 bit Counter ************************/
  5806. /***************** TIM Instances : external trigger input availabe ************/
  5807. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5808. ((INSTANCE) == TIM21) || \
  5809. ((INSTANCE) == TIM22))
  5810. /****************** TIM Instances : remapping capability **********************/
  5811. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5812. ((INSTANCE) == TIM21) || \
  5813. ((INSTANCE) == TIM22))
  5814. /****************** TIM Instances : supporting encoder interface **************/
  5815. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5816. ((INSTANCE) == TIM21) || \
  5817. ((INSTANCE) == TIM22))
  5818. /******************* TIM Instances : output(s) OCXEC register *****************/
  5819. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
  5820. /******************* TIM Instances : output(s) available **********************/
  5821. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  5822. ((((INSTANCE) == TIM2) && \
  5823. (((CHANNEL) == TIM_CHANNEL_1) || \
  5824. ((CHANNEL) == TIM_CHANNEL_2) || \
  5825. ((CHANNEL) == TIM_CHANNEL_3) || \
  5826. ((CHANNEL) == TIM_CHANNEL_4))) \
  5827. || \
  5828. (((INSTANCE) == TIM21) && \
  5829. (((CHANNEL) == TIM_CHANNEL_1) || \
  5830. ((CHANNEL) == TIM_CHANNEL_2))) \
  5831. || \
  5832. (((INSTANCE) == TIM22) && \
  5833. (((CHANNEL) == TIM_CHANNEL_1) || \
  5834. ((CHANNEL) == TIM_CHANNEL_2))))
  5835. /******************** UART Instances : Asynchronous mode **********************/
  5836. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5837. ((INSTANCE) == USART2) || \
  5838. ((INSTANCE) == LPUART1))
  5839. /******************** USART Instances : Synchronous mode **********************/
  5840. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5841. ((INSTANCE) == USART2))
  5842. /****************** USART Instances : Auto Baud Rate detection ****************/
  5843. #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5844. ((INSTANCE) == USART2))
  5845. /******************** UART Instances : Half-Duplex mode **********************/
  5846. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5847. ((INSTANCE) == USART2) || \
  5848. ((INSTANCE) == LPUART1))
  5849. /******************** UART Instances : LIN mode **********************/
  5850. #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5851. ((INSTANCE) == USART2))
  5852. /******************** UART Instances : Wake-up from Stop mode **********************/
  5853. #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5854. ((INSTANCE) == USART2) || \
  5855. ((INSTANCE) == LPUART1))
  5856. /****************** UART Instances : Hardware Flow control ********************/
  5857. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5858. ((INSTANCE) == USART2) || \
  5859. ((INSTANCE) == LPUART1))
  5860. /********************* UART Instances : Smard card mode ***********************/
  5861. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5862. ((INSTANCE) == USART2))
  5863. /*********************** UART Instances : IRDA mode ***************************/
  5864. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5865. ((INSTANCE) == USART2))
  5866. /******************** LPUART Instance *****************************************/
  5867. #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
  5868. /****************************** IWDG Instances ********************************/
  5869. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  5870. /****************************** WWDG Instances ********************************/
  5871. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  5872. /**
  5873. * @}
  5874. */
  5875. /******************************************************************************/
  5876. /* For a painless codes migration between the STM32L0xx device product */
  5877. /* lines, the aliases defined below are put in place to overcome the */
  5878. /* differences in the interrupt handlers and IRQn definitions. */
  5879. /* No need to update developed interrupt code when moving across */
  5880. /* product lines within the same STM32L0 Family */
  5881. /******************************************************************************/
  5882. /* Aliases for __IRQn */
  5883. #define RNG_LPUART1_IRQn AES_LPUART1_IRQn
  5884. #define LPUART1_IRQn AES_LPUART1_IRQn
  5885. #define AES_RNG_LPUART1_IRQn AES_LPUART1_IRQn
  5886. #define TIM6_DAC_IRQn TIM6_IRQn
  5887. #define RCC_CRS_IRQn RCC_IRQn
  5888. /* Aliases for __IRQHandler */
  5889. #define LPUART1_IRQHandler AES_LPUART1_IRQHandler
  5890. #define RNG_LPUART1_IRQHandler AES_LPUART1_IRQHandler
  5891. #define AES_RNG_LPUART1_IRQHandler AES_LPUART1_IRQHandler
  5892. #define TIM6_DAC_IRQHandler TIM6_IRQHandler
  5893. #define RCC_CRS_IRQHandler RCC_IRQHandler
  5894. /**
  5895. * @}
  5896. */
  5897. /**
  5898. * @}
  5899. */
  5900. #ifdef __cplusplus
  5901. }
  5902. #endif /* __cplusplus */
  5903. #endif /* __STM32L061xx_H */
  5904. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/