stm32f410tx.h 580 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294
  1. /**
  2. ******************************************************************************
  3. * @file stm32f410tx.h
  4. * @author MCD Application Team
  5. * @version V2.6.1
  6. * @date 14-February-2017
  7. * @brief CMSIS STM32F410Tx Device Peripheral Access Layer Header File.
  8. *
  9. * This file contains:
  10. * - Data structures and the address mapping for all peripherals
  11. * - peripherals registers declarations and bits definition
  12. * - Macros to access peripheral’s registers hardware
  13. *
  14. ******************************************************************************
  15. * @attention
  16. *
  17. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  18. *
  19. * Redistribution and use in source and binary forms, with or without modification,
  20. * are permitted provided that the following conditions are met:
  21. * 1. Redistributions of source code must retain the above copyright notice,
  22. * this list of conditions and the following disclaimer.
  23. * 2. Redistributions in binary form must reproduce the above copyright notice,
  24. * this list of conditions and the following disclaimer in the documentation
  25. * and/or other materials provided with the distribution.
  26. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  27. * may be used to endorse or promote products derived from this software
  28. * without specific prior written permission.
  29. *
  30. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  31. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  32. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  33. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  34. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  35. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  36. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  37. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  38. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  39. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. *
  41. ******************************************************************************
  42. */
  43. /** @addtogroup CMSIS_Device
  44. * @{
  45. */
  46. /** @addtogroup stm32f410tx
  47. * @{
  48. */
  49. #ifndef __STM32F410Tx_H
  50. #define __STM32F410Tx_H
  51. #ifdef __cplusplus
  52. extern "C" {
  53. #endif /* __cplusplus */
  54. /** @addtogroup Configuration_section_for_CMSIS
  55. * @{
  56. */
  57. /**
  58. * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
  59. */
  60. #define __CM4_REV 0x0001U /*!< Core revision r0p1 */
  61. #define __MPU_PRESENT 1U /*!< STM32F4XX provides an MPU */
  62. #define __NVIC_PRIO_BITS 4U /*!< STM32F4XX uses 4 Bits for the Priority Levels */
  63. #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */
  64. #define __FPU_PRESENT 1U /*!< FPU present */
  65. /**
  66. * @}
  67. */
  68. /** @addtogroup Peripheral_interrupt_number_definition
  69. * @{
  70. */
  71. /**
  72. * @brief STM32F4XX Interrupt Number Definition, according to the selected device
  73. * in @ref Library_configuration_section
  74. */
  75. typedef enum
  76. {
  77. /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/
  78. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  79. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
  80. BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
  81. UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
  82. SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
  83. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
  84. PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
  85. SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
  86. /****** STM32 specific Interrupt Numbers **********************************************************************/
  87. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  88. PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
  89. TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
  90. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
  91. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  92. RCC_IRQn = 5, /*!< RCC global Interrupt */
  93. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  94. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  95. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  96. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  97. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  98. DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */
  99. DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */
  100. DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */
  101. DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */
  102. DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */
  103. DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */
  104. DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */
  105. ADC_IRQn = 18, /*!< ADC1 global Interrupts */
  106. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  107. TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */
  108. TIM1_UP_IRQn = 25, /*!< TIM1 Update Interrupt */
  109. TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */
  110. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  111. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  112. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  113. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  114. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  115. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  116. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  117. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  118. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  119. RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
  120. DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */
  121. TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
  122. TIM6_DAC_IRQn = 54, /*!< TIM6 global Interrupt and DAC Global Interrupt */
  123. DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */
  124. DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */
  125. DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */
  126. DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */
  127. DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */
  128. DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */
  129. DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */
  130. DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */
  131. RNG_IRQn = 80, /*!< RNG global Interrupt */
  132. FPU_IRQn = 81, /*!< FPU global interrupt */
  133. FMPI2C1_EV_IRQn = 95, /*!< FMPI2C1 Event Interrupt */
  134. FMPI2C1_ER_IRQn = 96, /*!< FMPI2C1 Error Interrupt */
  135. LPTIM1_IRQn = 97 /*!< LPTIM1 interrupt */
  136. } IRQn_Type;
  137. /**
  138. * @}
  139. */
  140. #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
  141. #include "system_stm32f4xx.h"
  142. #include <stdint.h>
  143. /** @addtogroup Peripheral_registers_structures
  144. * @{
  145. */
  146. /**
  147. * @brief Analog to Digital Converter
  148. */
  149. typedef struct
  150. {
  151. __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */
  152. __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */
  153. __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */
  154. __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */
  155. __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */
  156. __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */
  157. __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */
  158. __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */
  159. __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */
  160. __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */
  161. __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */
  162. __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */
  163. __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */
  164. __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */
  165. __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/
  166. __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */
  167. __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */
  168. __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */
  169. __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */
  170. __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */
  171. } ADC_TypeDef;
  172. typedef struct
  173. {
  174. __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */
  175. __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */
  176. __IO uint32_t CDR; /*!< ADC common regular data register for dual
  177. AND triple modes, Address offset: ADC1 base address + 0x308 */
  178. } ADC_Common_TypeDef;
  179. /**
  180. * @brief CRC calculation unit
  181. */
  182. typedef struct
  183. {
  184. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  185. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  186. uint8_t RESERVED0; /*!< Reserved, 0x05 */
  187. uint16_t RESERVED1; /*!< Reserved, 0x06 */
  188. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  189. } CRC_TypeDef;
  190. /**
  191. * @brief Digital to Analog Converter
  192. */
  193. typedef struct
  194. {
  195. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  196. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  197. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  198. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  199. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  200. __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
  201. __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
  202. __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
  203. __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
  204. __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
  205. __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
  206. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  207. __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
  208. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  209. } DAC_TypeDef;
  210. /**
  211. * @brief Debug MCU
  212. */
  213. typedef struct
  214. {
  215. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  216. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  217. __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
  218. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
  219. }DBGMCU_TypeDef;
  220. /**
  221. * @brief DMA Controller
  222. */
  223. typedef struct
  224. {
  225. __IO uint32_t CR; /*!< DMA stream x configuration register */
  226. __IO uint32_t NDTR; /*!< DMA stream x number of data register */
  227. __IO uint32_t PAR; /*!< DMA stream x peripheral address register */
  228. __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */
  229. __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */
  230. __IO uint32_t FCR; /*!< DMA stream x FIFO control register */
  231. } DMA_Stream_TypeDef;
  232. typedef struct
  233. {
  234. __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */
  235. __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */
  236. __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */
  237. __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */
  238. } DMA_TypeDef;
  239. /**
  240. * @brief External Interrupt/Event Controller
  241. */
  242. typedef struct
  243. {
  244. __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */
  245. __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */
  246. __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */
  247. __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */
  248. __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */
  249. __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */
  250. } EXTI_TypeDef;
  251. /**
  252. * @brief FLASH Registers
  253. */
  254. typedef struct
  255. {
  256. __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
  257. __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */
  258. __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */
  259. __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */
  260. __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */
  261. __IO uint32_t OPTCR; /*!< FLASH option control register , Address offset: 0x14 */
  262. __IO uint32_t OPTCR1; /*!< FLASH option control register 1, Address offset: 0x18 */
  263. } FLASH_TypeDef;
  264. /**
  265. * @brief General Purpose I/O
  266. */
  267. typedef struct
  268. {
  269. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  270. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  271. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  272. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  273. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  274. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  275. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  276. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  277. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  278. } GPIO_TypeDef;
  279. /**
  280. * @brief System configuration controller
  281. */
  282. typedef struct
  283. {
  284. __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
  285. __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */
  286. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  287. uint32_t RESERVED; /*!< Reserved, 0x18 */
  288. __IO uint32_t CFGR2; /*!< SYSCFG Configuration register2, Address offset: 0x1C */
  289. __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */
  290. __IO uint32_t CFGR; /*!< SYSCFG Configuration register, Address offset: 0x24 */
  291. } SYSCFG_TypeDef;
  292. /**
  293. * @brief Inter-integrated Circuit Interface
  294. */
  295. typedef struct
  296. {
  297. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  298. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  299. __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */
  300. __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */
  301. __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */
  302. __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */
  303. __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */
  304. __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */
  305. __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */
  306. __IO uint32_t FLTR; /*!< I2C FLTR register, Address offset: 0x24 */
  307. } I2C_TypeDef;
  308. /**
  309. * @brief Inter-integrated Circuit Interface
  310. */
  311. typedef struct
  312. {
  313. __IO uint32_t CR1; /*!< FMPI2C Control register 1, Address offset: 0x00 */
  314. __IO uint32_t CR2; /*!< FMPI2C Control register 2, Address offset: 0x04 */
  315. __IO uint32_t OAR1; /*!< FMPI2C Own address 1 register, Address offset: 0x08 */
  316. __IO uint32_t OAR2; /*!< FMPI2C Own address 2 register, Address offset: 0x0C */
  317. __IO uint32_t TIMINGR; /*!< FMPI2C Timing register, Address offset: 0x10 */
  318. __IO uint32_t TIMEOUTR; /*!< FMPI2C Timeout register, Address offset: 0x14 */
  319. __IO uint32_t ISR; /*!< FMPI2C Interrupt and status register, Address offset: 0x18 */
  320. __IO uint32_t ICR; /*!< FMPI2C Interrupt clear register, Address offset: 0x1C */
  321. __IO uint32_t PECR; /*!< FMPI2C PEC register, Address offset: 0x20 */
  322. __IO uint32_t RXDR; /*!< FMPI2C Receive data register, Address offset: 0x24 */
  323. __IO uint32_t TXDR; /*!< FMPI2C Transmit data register, Address offset: 0x28 */
  324. } FMPI2C_TypeDef;
  325. /**
  326. * @brief Independent WATCHDOG
  327. */
  328. typedef struct
  329. {
  330. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  331. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  332. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  333. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  334. } IWDG_TypeDef;
  335. /**
  336. * @brief Power Control
  337. */
  338. typedef struct
  339. {
  340. __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
  341. __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
  342. } PWR_TypeDef;
  343. /**
  344. * @brief Reset and Clock Control
  345. */
  346. typedef struct
  347. {
  348. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  349. __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */
  350. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
  351. __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */
  352. __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */
  353. uint32_t RESERVED0[3]; /*!< Reserved, 0x14-0x1C */
  354. __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */
  355. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
  356. uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */
  357. __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */
  358. uint32_t RESERVED2[3]; /*!< Reserved, 0x34-0x3C */
  359. __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */
  360. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */
  361. uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */
  362. __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */
  363. uint32_t RESERVED4[3]; /*!< Reserved, 0x54-0x5C */
  364. __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */
  365. __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */
  366. uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */
  367. __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */
  368. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */
  369. uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */
  370. __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */
  371. uint32_t RESERVED7[2]; /*!< Reserved, 0x84-0x88 */
  372. __IO uint32_t DCKCFGR; /*!< RCC DCKCFGR configuration register, Address offset: 0x8C */
  373. __IO uint32_t CKGATENR; /*!< RCC Clocks Gated ENable Register, Address offset: 0x90 */
  374. __IO uint32_t DCKCFGR2; /*!< RCC Dedicated Clocks configuration register 2, Address offset: 0x94 */
  375. } RCC_TypeDef;
  376. /**
  377. * @brief Real-Time Clock
  378. */
  379. typedef struct
  380. {
  381. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  382. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  383. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  384. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  385. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  386. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  387. __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */
  388. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  389. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
  390. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  391. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
  392. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  393. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  394. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  395. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  396. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
  397. __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */
  398. __IO uint32_t ALRMASSR;/*!< RTC alarm A sub second register, Address offset: 0x44 */
  399. __IO uint32_t ALRMBSSR;/*!< RTC alarm B sub second register, Address offset: 0x48 */
  400. uint32_t RESERVED7; /*!< Reserved, 0x4C */
  401. __IO uint32_t BKP0R; /*!< RTC backup register 1, Address offset: 0x50 */
  402. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  403. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  404. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  405. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  406. __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
  407. __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
  408. __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
  409. __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
  410. __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
  411. __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
  412. __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
  413. __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
  414. __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
  415. __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
  416. __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
  417. __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
  418. __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
  419. __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
  420. __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
  421. } RTC_TypeDef;
  422. /**
  423. * @brief Serial Peripheral Interface
  424. */
  425. typedef struct
  426. {
  427. __IO uint32_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */
  428. __IO uint32_t CR2; /*!< SPI control register 2, Address offset: 0x04 */
  429. __IO uint32_t SR; /*!< SPI status register, Address offset: 0x08 */
  430. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  431. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
  432. __IO uint32_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */
  433. __IO uint32_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */
  434. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  435. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  436. } SPI_TypeDef;
  437. /**
  438. * @brief TIM
  439. */
  440. typedef struct
  441. {
  442. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  443. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  444. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  445. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  446. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  447. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  448. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  449. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  450. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  451. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  452. __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
  453. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  454. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  455. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  456. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  457. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  458. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  459. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  460. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  461. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  462. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  463. } TIM_TypeDef;
  464. /**
  465. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  466. */
  467. typedef struct
  468. {
  469. __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */
  470. __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
  471. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
  472. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
  473. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
  474. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
  475. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */
  476. } USART_TypeDef;
  477. /**
  478. * @brief Window WATCHDOG
  479. */
  480. typedef struct
  481. {
  482. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  483. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  484. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  485. } WWDG_TypeDef;
  486. /**
  487. * @brief RNG
  488. */
  489. typedef struct
  490. {
  491. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  492. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  493. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  494. } RNG_TypeDef;
  495. /**
  496. * @brief LPTIMER
  497. */
  498. typedef struct
  499. {
  500. __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
  501. __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
  502. __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
  503. __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
  504. __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
  505. __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
  506. __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
  507. __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
  508. __IO uint32_t OR; /*!< LPTIM Option register, Address offset: 0x20 */
  509. } LPTIM_TypeDef;
  510. /**
  511. * @}
  512. */
  513. /** @addtogroup Peripheral_memory_map
  514. * @{
  515. */
  516. #define FLASH_BASE 0x08000000U /*!< FLASH(up to 1 MB) base address in the alias region */
  517. #define SRAM1_BASE 0x20000000U /*!< SRAM1(32 KB) base address in the alias region */
  518. #define PERIPH_BASE 0x40000000U /*!< Peripheral base address in the alias region */
  519. #define SRAM1_BB_BASE 0x22000000U /*!< SRAM1(32 KB) base address in the bit-band region */
  520. #define PERIPH_BB_BASE 0x42000000U /*!< Peripheral base address in the bit-band region */
  521. #define FLASH_END 0x0801FFFFU /*!< FLASH end address */
  522. #define FLASH_OTP_BASE 0x1FFF7800U /*!< Base address of : (up to 528 Bytes) embedded FLASH OTP Area */
  523. #define FLASH_OTP_END 0x1FFF7A0FU /*!< End address of : (up to 528 Bytes) embedded FLASH OTP Area */
  524. /* Legacy defines */
  525. #define SRAM_BASE SRAM1_BASE
  526. #define SRAM_BB_BASE SRAM1_BB_BASE
  527. /*!< Peripheral memory map */
  528. #define APB1PERIPH_BASE PERIPH_BASE
  529. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U)
  530. #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000U)
  531. /*!< APB1 peripherals */
  532. #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00U)
  533. #define TIM6_BASE (APB1PERIPH_BASE + 0x1000U)
  534. #define LPTIM1_BASE (APB1PERIPH_BASE + 0x2400U)
  535. #define RTC_BASE (APB1PERIPH_BASE + 0x2800U)
  536. #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00U)
  537. #define IWDG_BASE (APB1PERIPH_BASE + 0x3000U)
  538. #define USART2_BASE (APB1PERIPH_BASE + 0x4400U)
  539. #define I2C1_BASE (APB1PERIPH_BASE + 0x5400U)
  540. #define I2C2_BASE (APB1PERIPH_BASE + 0x5800U)
  541. #define FMPI2C1_BASE (APB1PERIPH_BASE + 0x6000U)
  542. #define PWR_BASE (APB1PERIPH_BASE + 0x7000U)
  543. #define DAC_BASE (APB1PERIPH_BASE + 0x7400U)
  544. /*!< APB2 peripherals */
  545. #define TIM1_BASE (APB2PERIPH_BASE + 0x0000U)
  546. #define USART1_BASE (APB2PERIPH_BASE + 0x1000U)
  547. #define ADC1_BASE (APB2PERIPH_BASE + 0x2000U)
  548. #define ADC1_COMMON_BASE (APB2PERIPH_BASE + 0x2300U)
  549. /* Legacy define */
  550. #define ADC_BASE ADC1_COMMON_BASE
  551. #define SPI1_BASE (APB2PERIPH_BASE + 0x3000U)
  552. #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800U)
  553. #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00U)
  554. #define TIM9_BASE (APB2PERIPH_BASE + 0x4000U)
  555. #define TIM11_BASE (APB2PERIPH_BASE + 0x4800U)
  556. /*!< AHB1 peripherals */
  557. #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000U)
  558. #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400U)
  559. #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800U)
  560. #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00U)
  561. #define CRC_BASE (AHB1PERIPH_BASE + 0x3000U)
  562. #define RCC_BASE (AHB1PERIPH_BASE + 0x3800U)
  563. #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00U)
  564. #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000U)
  565. #define DMA1_Stream0_BASE (DMA1_BASE + 0x010U)
  566. #define DMA1_Stream1_BASE (DMA1_BASE + 0x028U)
  567. #define DMA1_Stream2_BASE (DMA1_BASE + 0x040U)
  568. #define DMA1_Stream3_BASE (DMA1_BASE + 0x058U)
  569. #define DMA1_Stream4_BASE (DMA1_BASE + 0x070U)
  570. #define DMA1_Stream5_BASE (DMA1_BASE + 0x088U)
  571. #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0U)
  572. #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8U)
  573. #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400U)
  574. #define DMA2_Stream0_BASE (DMA2_BASE + 0x010U)
  575. #define DMA2_Stream1_BASE (DMA2_BASE + 0x028U)
  576. #define DMA2_Stream2_BASE (DMA2_BASE + 0x040U)
  577. #define DMA2_Stream3_BASE (DMA2_BASE + 0x058U)
  578. #define DMA2_Stream4_BASE (DMA2_BASE + 0x070U)
  579. #define DMA2_Stream5_BASE (DMA2_BASE + 0x088U)
  580. #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0U)
  581. #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8U)
  582. #define RNG_BASE (PERIPH_BASE + 0x80000U)
  583. /*!< Debug MCU registers base address */
  584. #define DBGMCU_BASE 0xE0042000U
  585. #define UID_BASE 0x1FFF7A10U /*!< Unique device ID register base address */
  586. #define FLASHSIZE_BASE 0x1FFF7A22U /*!< FLASH Size register base address */
  587. #define PACKAGE_BASE 0x1FFF7BF0U /*!< Package size register base address */
  588. /**
  589. * @}
  590. */
  591. /** @addtogroup Peripheral_declaration
  592. * @{
  593. */
  594. #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
  595. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  596. #define RTC ((RTC_TypeDef *) RTC_BASE)
  597. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  598. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  599. #define USART2 ((USART_TypeDef *) USART2_BASE)
  600. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  601. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  602. #define FMPI2C1 ((FMPI2C_TypeDef *) FMPI2C1_BASE)
  603. #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
  604. #define PWR ((PWR_TypeDef *) PWR_BASE)
  605. #define DAC1 ((DAC_TypeDef *) DAC_BASE)
  606. #define DAC ((DAC_TypeDef *) DAC_BASE) /* Kept for legacy purpose */
  607. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  608. #define USART1 ((USART_TypeDef *) USART1_BASE)
  609. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  610. #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_COMMON_BASE)
  611. /* Legacy define */
  612. #define ADC ADC1_COMMON
  613. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  614. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  615. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  616. #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
  617. #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
  618. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  619. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  620. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  621. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  622. #define CRC ((CRC_TypeDef *) CRC_BASE)
  623. #define RCC ((RCC_TypeDef *) RCC_BASE)
  624. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  625. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  626. #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
  627. #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
  628. #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
  629. #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
  630. #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
  631. #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
  632. #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
  633. #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
  634. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  635. #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
  636. #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
  637. #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
  638. #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
  639. #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
  640. #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
  641. #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
  642. #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
  643. #define RNG ((RNG_TypeDef *) RNG_BASE)
  644. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  645. /**
  646. * @}
  647. */
  648. /** @addtogroup Exported_constants
  649. * @{
  650. */
  651. /** @addtogroup Peripheral_Registers_Bits_Definition
  652. * @{
  653. */
  654. /******************************************************************************/
  655. /* Peripheral Registers_Bits_Definition */
  656. /******************************************************************************/
  657. /******************************************************************************/
  658. /* */
  659. /* Analog to Digital Converter */
  660. /* */
  661. /******************************************************************************/
  662. /******************** Bit definition for ADC_SR register ********************/
  663. #define ADC_SR_AWD_Pos (0U)
  664. #define ADC_SR_AWD_Msk (0x1U << ADC_SR_AWD_Pos) /*!< 0x00000001 */
  665. #define ADC_SR_AWD ADC_SR_AWD_Msk /*!<Analog watchdog flag */
  666. #define ADC_SR_EOC_Pos (1U)
  667. #define ADC_SR_EOC_Msk (0x1U << ADC_SR_EOC_Pos) /*!< 0x00000002 */
  668. #define ADC_SR_EOC ADC_SR_EOC_Msk /*!<End of conversion */
  669. #define ADC_SR_JEOC_Pos (2U)
  670. #define ADC_SR_JEOC_Msk (0x1U << ADC_SR_JEOC_Pos) /*!< 0x00000004 */
  671. #define ADC_SR_JEOC ADC_SR_JEOC_Msk /*!<Injected channel end of conversion */
  672. #define ADC_SR_JSTRT_Pos (3U)
  673. #define ADC_SR_JSTRT_Msk (0x1U << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */
  674. #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!<Injected channel Start flag */
  675. #define ADC_SR_STRT_Pos (4U)
  676. #define ADC_SR_STRT_Msk (0x1U << ADC_SR_STRT_Pos) /*!< 0x00000010 */
  677. #define ADC_SR_STRT ADC_SR_STRT_Msk /*!<Regular channel Start flag */
  678. #define ADC_SR_OVR_Pos (5U)
  679. #define ADC_SR_OVR_Msk (0x1U << ADC_SR_OVR_Pos) /*!< 0x00000020 */
  680. #define ADC_SR_OVR ADC_SR_OVR_Msk /*!<Overrun flag */
  681. /******************* Bit definition for ADC_CR1 register ********************/
  682. #define ADC_CR1_AWDCH_Pos (0U)
  683. #define ADC_CR1_AWDCH_Msk (0x1FU << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */
  684. #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */
  685. #define ADC_CR1_AWDCH_0 (0x01U << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */
  686. #define ADC_CR1_AWDCH_1 (0x02U << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */
  687. #define ADC_CR1_AWDCH_2 (0x04U << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */
  688. #define ADC_CR1_AWDCH_3 (0x08U << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */
  689. #define ADC_CR1_AWDCH_4 (0x10U << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */
  690. #define ADC_CR1_EOCIE_Pos (5U)
  691. #define ADC_CR1_EOCIE_Msk (0x1U << ADC_CR1_EOCIE_Pos) /*!< 0x00000020 */
  692. #define ADC_CR1_EOCIE ADC_CR1_EOCIE_Msk /*!<Interrupt enable for EOC */
  693. #define ADC_CR1_AWDIE_Pos (6U)
  694. #define ADC_CR1_AWDIE_Msk (0x1U << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */
  695. #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!<AAnalog Watchdog interrupt enable */
  696. #define ADC_CR1_JEOCIE_Pos (7U)
  697. #define ADC_CR1_JEOCIE_Msk (0x1U << ADC_CR1_JEOCIE_Pos) /*!< 0x00000080 */
  698. #define ADC_CR1_JEOCIE ADC_CR1_JEOCIE_Msk /*!<Interrupt enable for injected channels */
  699. #define ADC_CR1_SCAN_Pos (8U)
  700. #define ADC_CR1_SCAN_Msk (0x1U << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */
  701. #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!<Scan mode */
  702. #define ADC_CR1_AWDSGL_Pos (9U)
  703. #define ADC_CR1_AWDSGL_Msk (0x1U << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */
  704. #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!<Enable the watchdog on a single channel in scan mode */
  705. #define ADC_CR1_JAUTO_Pos (10U)
  706. #define ADC_CR1_JAUTO_Msk (0x1U << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */
  707. #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!<Automatic injected group conversion */
  708. #define ADC_CR1_DISCEN_Pos (11U)
  709. #define ADC_CR1_DISCEN_Msk (0x1U << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */
  710. #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!<Discontinuous mode on regular channels */
  711. #define ADC_CR1_JDISCEN_Pos (12U)
  712. #define ADC_CR1_JDISCEN_Msk (0x1U << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */
  713. #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!<Discontinuous mode on injected channels */
  714. #define ADC_CR1_DISCNUM_Pos (13U)
  715. #define ADC_CR1_DISCNUM_Msk (0x7U << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */
  716. #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */
  717. #define ADC_CR1_DISCNUM_0 (0x1U << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */
  718. #define ADC_CR1_DISCNUM_1 (0x2U << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */
  719. #define ADC_CR1_DISCNUM_2 (0x4U << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */
  720. #define ADC_CR1_JAWDEN_Pos (22U)
  721. #define ADC_CR1_JAWDEN_Msk (0x1U << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */
  722. #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!<Analog watchdog enable on injected channels */
  723. #define ADC_CR1_AWDEN_Pos (23U)
  724. #define ADC_CR1_AWDEN_Msk (0x1U << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */
  725. #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!<Analog watchdog enable on regular channels */
  726. #define ADC_CR1_RES_Pos (24U)
  727. #define ADC_CR1_RES_Msk (0x3U << ADC_CR1_RES_Pos) /*!< 0x03000000 */
  728. #define ADC_CR1_RES ADC_CR1_RES_Msk /*!<RES[2:0] bits (Resolution) */
  729. #define ADC_CR1_RES_0 (0x1U << ADC_CR1_RES_Pos) /*!< 0x01000000 */
  730. #define ADC_CR1_RES_1 (0x2U << ADC_CR1_RES_Pos) /*!< 0x02000000 */
  731. #define ADC_CR1_OVRIE_Pos (26U)
  732. #define ADC_CR1_OVRIE_Msk (0x1U << ADC_CR1_OVRIE_Pos) /*!< 0x04000000 */
  733. #define ADC_CR1_OVRIE ADC_CR1_OVRIE_Msk /*!<overrun interrupt enable */
  734. /******************* Bit definition for ADC_CR2 register ********************/
  735. #define ADC_CR2_ADON_Pos (0U)
  736. #define ADC_CR2_ADON_Msk (0x1U << ADC_CR2_ADON_Pos) /*!< 0x00000001 */
  737. #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!<A/D Converter ON / OFF */
  738. #define ADC_CR2_CONT_Pos (1U)
  739. #define ADC_CR2_CONT_Msk (0x1U << ADC_CR2_CONT_Pos) /*!< 0x00000002 */
  740. #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!<Continuous Conversion */
  741. #define ADC_CR2_DMA_Pos (8U)
  742. #define ADC_CR2_DMA_Msk (0x1U << ADC_CR2_DMA_Pos) /*!< 0x00000100 */
  743. #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!<Direct Memory access mode */
  744. #define ADC_CR2_DDS_Pos (9U)
  745. #define ADC_CR2_DDS_Msk (0x1U << ADC_CR2_DDS_Pos) /*!< 0x00000200 */
  746. #define ADC_CR2_DDS ADC_CR2_DDS_Msk /*!<DMA disable selection (Single ADC) */
  747. #define ADC_CR2_EOCS_Pos (10U)
  748. #define ADC_CR2_EOCS_Msk (0x1U << ADC_CR2_EOCS_Pos) /*!< 0x00000400 */
  749. #define ADC_CR2_EOCS ADC_CR2_EOCS_Msk /*!<End of conversion selection */
  750. #define ADC_CR2_ALIGN_Pos (11U)
  751. #define ADC_CR2_ALIGN_Msk (0x1U << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */
  752. #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!<Data Alignment */
  753. #define ADC_CR2_JEXTSEL_Pos (16U)
  754. #define ADC_CR2_JEXTSEL_Msk (0xFU << ADC_CR2_JEXTSEL_Pos) /*!< 0x000F0000 */
  755. #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!<JEXTSEL[3:0] bits (External event select for injected group) */
  756. #define ADC_CR2_JEXTSEL_0 (0x1U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00010000 */
  757. #define ADC_CR2_JEXTSEL_1 (0x2U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00020000 */
  758. #define ADC_CR2_JEXTSEL_2 (0x4U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00040000 */
  759. #define ADC_CR2_JEXTSEL_3 (0x8U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00080000 */
  760. #define ADC_CR2_JEXTEN_Pos (20U)
  761. #define ADC_CR2_JEXTEN_Msk (0x3U << ADC_CR2_JEXTEN_Pos) /*!< 0x00300000 */
  762. #define ADC_CR2_JEXTEN ADC_CR2_JEXTEN_Msk /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */
  763. #define ADC_CR2_JEXTEN_0 (0x1U << ADC_CR2_JEXTEN_Pos) /*!< 0x00100000 */
  764. #define ADC_CR2_JEXTEN_1 (0x2U << ADC_CR2_JEXTEN_Pos) /*!< 0x00200000 */
  765. #define ADC_CR2_JSWSTART_Pos (22U)
  766. #define ADC_CR2_JSWSTART_Msk (0x1U << ADC_CR2_JSWSTART_Pos) /*!< 0x00400000 */
  767. #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!<Start Conversion of injected channels */
  768. #define ADC_CR2_EXTSEL_Pos (24U)
  769. #define ADC_CR2_EXTSEL_Msk (0xFU << ADC_CR2_EXTSEL_Pos) /*!< 0x0F000000 */
  770. #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!<EXTSEL[3:0] bits (External Event Select for regular group) */
  771. #define ADC_CR2_EXTSEL_0 (0x1U << ADC_CR2_EXTSEL_Pos) /*!< 0x01000000 */
  772. #define ADC_CR2_EXTSEL_1 (0x2U << ADC_CR2_EXTSEL_Pos) /*!< 0x02000000 */
  773. #define ADC_CR2_EXTSEL_2 (0x4U << ADC_CR2_EXTSEL_Pos) /*!< 0x04000000 */
  774. #define ADC_CR2_EXTSEL_3 (0x8U << ADC_CR2_EXTSEL_Pos) /*!< 0x08000000 */
  775. #define ADC_CR2_EXTEN_Pos (28U)
  776. #define ADC_CR2_EXTEN_Msk (0x3U << ADC_CR2_EXTEN_Pos) /*!< 0x30000000 */
  777. #define ADC_CR2_EXTEN ADC_CR2_EXTEN_Msk /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */
  778. #define ADC_CR2_EXTEN_0 (0x1U << ADC_CR2_EXTEN_Pos) /*!< 0x10000000 */
  779. #define ADC_CR2_EXTEN_1 (0x2U << ADC_CR2_EXTEN_Pos) /*!< 0x20000000 */
  780. #define ADC_CR2_SWSTART_Pos (30U)
  781. #define ADC_CR2_SWSTART_Msk (0x1U << ADC_CR2_SWSTART_Pos) /*!< 0x40000000 */
  782. #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!<Start Conversion of regular channels */
  783. /****************** Bit definition for ADC_SMPR1 register *******************/
  784. #define ADC_SMPR1_SMP10_Pos (0U)
  785. #define ADC_SMPR1_SMP10_Msk (0x7U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000007 */
  786. #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */
  787. #define ADC_SMPR1_SMP10_0 (0x1U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000001 */
  788. #define ADC_SMPR1_SMP10_1 (0x2U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000002 */
  789. #define ADC_SMPR1_SMP10_2 (0x4U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000004 */
  790. #define ADC_SMPR1_SMP11_Pos (3U)
  791. #define ADC_SMPR1_SMP11_Msk (0x7U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000038 */
  792. #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */
  793. #define ADC_SMPR1_SMP11_0 (0x1U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000008 */
  794. #define ADC_SMPR1_SMP11_1 (0x2U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000010 */
  795. #define ADC_SMPR1_SMP11_2 (0x4U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000020 */
  796. #define ADC_SMPR1_SMP12_Pos (6U)
  797. #define ADC_SMPR1_SMP12_Msk (0x7U << ADC_SMPR1_SMP12_Pos) /*!< 0x000001C0 */
  798. #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */
  799. #define ADC_SMPR1_SMP12_0 (0x1U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000040 */
  800. #define ADC_SMPR1_SMP12_1 (0x2U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000080 */
  801. #define ADC_SMPR1_SMP12_2 (0x4U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000100 */
  802. #define ADC_SMPR1_SMP13_Pos (9U)
  803. #define ADC_SMPR1_SMP13_Msk (0x7U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000E00 */
  804. #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */
  805. #define ADC_SMPR1_SMP13_0 (0x1U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000200 */
  806. #define ADC_SMPR1_SMP13_1 (0x2U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000400 */
  807. #define ADC_SMPR1_SMP13_2 (0x4U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000800 */
  808. #define ADC_SMPR1_SMP14_Pos (12U)
  809. #define ADC_SMPR1_SMP14_Msk (0x7U << ADC_SMPR1_SMP14_Pos) /*!< 0x00007000 */
  810. #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */
  811. #define ADC_SMPR1_SMP14_0 (0x1U << ADC_SMPR1_SMP14_Pos) /*!< 0x00001000 */
  812. #define ADC_SMPR1_SMP14_1 (0x2U << ADC_SMPR1_SMP14_Pos) /*!< 0x00002000 */
  813. #define ADC_SMPR1_SMP14_2 (0x4U << ADC_SMPR1_SMP14_Pos) /*!< 0x00004000 */
  814. #define ADC_SMPR1_SMP15_Pos (15U)
  815. #define ADC_SMPR1_SMP15_Msk (0x7U << ADC_SMPR1_SMP15_Pos) /*!< 0x00038000 */
  816. #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */
  817. #define ADC_SMPR1_SMP15_0 (0x1U << ADC_SMPR1_SMP15_Pos) /*!< 0x00008000 */
  818. #define ADC_SMPR1_SMP15_1 (0x2U << ADC_SMPR1_SMP15_Pos) /*!< 0x00010000 */
  819. #define ADC_SMPR1_SMP15_2 (0x4U << ADC_SMPR1_SMP15_Pos) /*!< 0x00020000 */
  820. #define ADC_SMPR1_SMP16_Pos (18U)
  821. #define ADC_SMPR1_SMP16_Msk (0x7U << ADC_SMPR1_SMP16_Pos) /*!< 0x001C0000 */
  822. #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */
  823. #define ADC_SMPR1_SMP16_0 (0x1U << ADC_SMPR1_SMP16_Pos) /*!< 0x00040000 */
  824. #define ADC_SMPR1_SMP16_1 (0x2U << ADC_SMPR1_SMP16_Pos) /*!< 0x00080000 */
  825. #define ADC_SMPR1_SMP16_2 (0x4U << ADC_SMPR1_SMP16_Pos) /*!< 0x00100000 */
  826. #define ADC_SMPR1_SMP17_Pos (21U)
  827. #define ADC_SMPR1_SMP17_Msk (0x7U << ADC_SMPR1_SMP17_Pos) /*!< 0x00E00000 */
  828. #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */
  829. #define ADC_SMPR1_SMP17_0 (0x1U << ADC_SMPR1_SMP17_Pos) /*!< 0x00200000 */
  830. #define ADC_SMPR1_SMP17_1 (0x2U << ADC_SMPR1_SMP17_Pos) /*!< 0x00400000 */
  831. #define ADC_SMPR1_SMP17_2 (0x4U << ADC_SMPR1_SMP17_Pos) /*!< 0x00800000 */
  832. #define ADC_SMPR1_SMP18_Pos (24U)
  833. #define ADC_SMPR1_SMP18_Msk (0x7U << ADC_SMPR1_SMP18_Pos) /*!< 0x07000000 */
  834. #define ADC_SMPR1_SMP18 ADC_SMPR1_SMP18_Msk /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */
  835. #define ADC_SMPR1_SMP18_0 (0x1U << ADC_SMPR1_SMP18_Pos) /*!< 0x01000000 */
  836. #define ADC_SMPR1_SMP18_1 (0x2U << ADC_SMPR1_SMP18_Pos) /*!< 0x02000000 */
  837. #define ADC_SMPR1_SMP18_2 (0x4U << ADC_SMPR1_SMP18_Pos) /*!< 0x04000000 */
  838. /****************** Bit definition for ADC_SMPR2 register *******************/
  839. #define ADC_SMPR2_SMP0_Pos (0U)
  840. #define ADC_SMPR2_SMP0_Msk (0x7U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000007 */
  841. #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */
  842. #define ADC_SMPR2_SMP0_0 (0x1U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000001 */
  843. #define ADC_SMPR2_SMP0_1 (0x2U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000002 */
  844. #define ADC_SMPR2_SMP0_2 (0x4U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000004 */
  845. #define ADC_SMPR2_SMP1_Pos (3U)
  846. #define ADC_SMPR2_SMP1_Msk (0x7U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000038 */
  847. #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */
  848. #define ADC_SMPR2_SMP1_0 (0x1U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000008 */
  849. #define ADC_SMPR2_SMP1_1 (0x2U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000010 */
  850. #define ADC_SMPR2_SMP1_2 (0x4U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000020 */
  851. #define ADC_SMPR2_SMP2_Pos (6U)
  852. #define ADC_SMPR2_SMP2_Msk (0x7U << ADC_SMPR2_SMP2_Pos) /*!< 0x000001C0 */
  853. #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */
  854. #define ADC_SMPR2_SMP2_0 (0x1U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000040 */
  855. #define ADC_SMPR2_SMP2_1 (0x2U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000080 */
  856. #define ADC_SMPR2_SMP2_2 (0x4U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000100 */
  857. #define ADC_SMPR2_SMP3_Pos (9U)
  858. #define ADC_SMPR2_SMP3_Msk (0x7U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000E00 */
  859. #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */
  860. #define ADC_SMPR2_SMP3_0 (0x1U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000200 */
  861. #define ADC_SMPR2_SMP3_1 (0x2U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000400 */
  862. #define ADC_SMPR2_SMP3_2 (0x4U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000800 */
  863. #define ADC_SMPR2_SMP4_Pos (12U)
  864. #define ADC_SMPR2_SMP4_Msk (0x7U << ADC_SMPR2_SMP4_Pos) /*!< 0x00007000 */
  865. #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */
  866. #define ADC_SMPR2_SMP4_0 (0x1U << ADC_SMPR2_SMP4_Pos) /*!< 0x00001000 */
  867. #define ADC_SMPR2_SMP4_1 (0x2U << ADC_SMPR2_SMP4_Pos) /*!< 0x00002000 */
  868. #define ADC_SMPR2_SMP4_2 (0x4U << ADC_SMPR2_SMP4_Pos) /*!< 0x00004000 */
  869. #define ADC_SMPR2_SMP5_Pos (15U)
  870. #define ADC_SMPR2_SMP5_Msk (0x7U << ADC_SMPR2_SMP5_Pos) /*!< 0x00038000 */
  871. #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */
  872. #define ADC_SMPR2_SMP5_0 (0x1U << ADC_SMPR2_SMP5_Pos) /*!< 0x00008000 */
  873. #define ADC_SMPR2_SMP5_1 (0x2U << ADC_SMPR2_SMP5_Pos) /*!< 0x00010000 */
  874. #define ADC_SMPR2_SMP5_2 (0x4U << ADC_SMPR2_SMP5_Pos) /*!< 0x00020000 */
  875. #define ADC_SMPR2_SMP6_Pos (18U)
  876. #define ADC_SMPR2_SMP6_Msk (0x7U << ADC_SMPR2_SMP6_Pos) /*!< 0x001C0000 */
  877. #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */
  878. #define ADC_SMPR2_SMP6_0 (0x1U << ADC_SMPR2_SMP6_Pos) /*!< 0x00040000 */
  879. #define ADC_SMPR2_SMP6_1 (0x2U << ADC_SMPR2_SMP6_Pos) /*!< 0x00080000 */
  880. #define ADC_SMPR2_SMP6_2 (0x4U << ADC_SMPR2_SMP6_Pos) /*!< 0x00100000 */
  881. #define ADC_SMPR2_SMP7_Pos (21U)
  882. #define ADC_SMPR2_SMP7_Msk (0x7U << ADC_SMPR2_SMP7_Pos) /*!< 0x00E00000 */
  883. #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */
  884. #define ADC_SMPR2_SMP7_0 (0x1U << ADC_SMPR2_SMP7_Pos) /*!< 0x00200000 */
  885. #define ADC_SMPR2_SMP7_1 (0x2U << ADC_SMPR2_SMP7_Pos) /*!< 0x00400000 */
  886. #define ADC_SMPR2_SMP7_2 (0x4U << ADC_SMPR2_SMP7_Pos) /*!< 0x00800000 */
  887. #define ADC_SMPR2_SMP8_Pos (24U)
  888. #define ADC_SMPR2_SMP8_Msk (0x7U << ADC_SMPR2_SMP8_Pos) /*!< 0x07000000 */
  889. #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */
  890. #define ADC_SMPR2_SMP8_0 (0x1U << ADC_SMPR2_SMP8_Pos) /*!< 0x01000000 */
  891. #define ADC_SMPR2_SMP8_1 (0x2U << ADC_SMPR2_SMP8_Pos) /*!< 0x02000000 */
  892. #define ADC_SMPR2_SMP8_2 (0x4U << ADC_SMPR2_SMP8_Pos) /*!< 0x04000000 */
  893. #define ADC_SMPR2_SMP9_Pos (27U)
  894. #define ADC_SMPR2_SMP9_Msk (0x7U << ADC_SMPR2_SMP9_Pos) /*!< 0x38000000 */
  895. #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */
  896. #define ADC_SMPR2_SMP9_0 (0x1U << ADC_SMPR2_SMP9_Pos) /*!< 0x08000000 */
  897. #define ADC_SMPR2_SMP9_1 (0x2U << ADC_SMPR2_SMP9_Pos) /*!< 0x10000000 */
  898. #define ADC_SMPR2_SMP9_2 (0x4U << ADC_SMPR2_SMP9_Pos) /*!< 0x20000000 */
  899. /****************** Bit definition for ADC_JOFR1 register *******************/
  900. #define ADC_JOFR1_JOFFSET1_Pos (0U)
  901. #define ADC_JOFR1_JOFFSET1_Msk (0xFFFU << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */
  902. #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!<Data offset for injected channel 1 */
  903. /****************** Bit definition for ADC_JOFR2 register *******************/
  904. #define ADC_JOFR2_JOFFSET2_Pos (0U)
  905. #define ADC_JOFR2_JOFFSET2_Msk (0xFFFU << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */
  906. #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!<Data offset for injected channel 2 */
  907. /****************** Bit definition for ADC_JOFR3 register *******************/
  908. #define ADC_JOFR3_JOFFSET3_Pos (0U)
  909. #define ADC_JOFR3_JOFFSET3_Msk (0xFFFU << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */
  910. #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!<Data offset for injected channel 3 */
  911. /****************** Bit definition for ADC_JOFR4 register *******************/
  912. #define ADC_JOFR4_JOFFSET4_Pos (0U)
  913. #define ADC_JOFR4_JOFFSET4_Msk (0xFFFU << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */
  914. #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!<Data offset for injected channel 4 */
  915. /******************* Bit definition for ADC_HTR register ********************/
  916. #define ADC_HTR_HT_Pos (0U)
  917. #define ADC_HTR_HT_Msk (0xFFFU << ADC_HTR_HT_Pos) /*!< 0x00000FFF */
  918. #define ADC_HTR_HT ADC_HTR_HT_Msk /*!<Analog watchdog high threshold */
  919. /******************* Bit definition for ADC_LTR register ********************/
  920. #define ADC_LTR_LT_Pos (0U)
  921. #define ADC_LTR_LT_Msk (0xFFFU << ADC_LTR_LT_Pos) /*!< 0x00000FFF */
  922. #define ADC_LTR_LT ADC_LTR_LT_Msk /*!<Analog watchdog low threshold */
  923. /******************* Bit definition for ADC_SQR1 register *******************/
  924. #define ADC_SQR1_SQ13_Pos (0U)
  925. #define ADC_SQR1_SQ13_Msk (0x1FU << ADC_SQR1_SQ13_Pos) /*!< 0x0000001F */
  926. #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk /*!<SQ13[4:0] bits (13th conversion in regular sequence) */
  927. #define ADC_SQR1_SQ13_0 (0x01U << ADC_SQR1_SQ13_Pos) /*!< 0x00000001 */
  928. #define ADC_SQR1_SQ13_1 (0x02U << ADC_SQR1_SQ13_Pos) /*!< 0x00000002 */
  929. #define ADC_SQR1_SQ13_2 (0x04U << ADC_SQR1_SQ13_Pos) /*!< 0x00000004 */
  930. #define ADC_SQR1_SQ13_3 (0x08U << ADC_SQR1_SQ13_Pos) /*!< 0x00000008 */
  931. #define ADC_SQR1_SQ13_4 (0x10U << ADC_SQR1_SQ13_Pos) /*!< 0x00000010 */
  932. #define ADC_SQR1_SQ14_Pos (5U)
  933. #define ADC_SQR1_SQ14_Msk (0x1FU << ADC_SQR1_SQ14_Pos) /*!< 0x000003E0 */
  934. #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk /*!<SQ14[4:0] bits (14th conversion in regular sequence) */
  935. #define ADC_SQR1_SQ14_0 (0x01U << ADC_SQR1_SQ14_Pos) /*!< 0x00000020 */
  936. #define ADC_SQR1_SQ14_1 (0x02U << ADC_SQR1_SQ14_Pos) /*!< 0x00000040 */
  937. #define ADC_SQR1_SQ14_2 (0x04U << ADC_SQR1_SQ14_Pos) /*!< 0x00000080 */
  938. #define ADC_SQR1_SQ14_3 (0x08U << ADC_SQR1_SQ14_Pos) /*!< 0x00000100 */
  939. #define ADC_SQR1_SQ14_4 (0x10U << ADC_SQR1_SQ14_Pos) /*!< 0x00000200 */
  940. #define ADC_SQR1_SQ15_Pos (10U)
  941. #define ADC_SQR1_SQ15_Msk (0x1FU << ADC_SQR1_SQ15_Pos) /*!< 0x00007C00 */
  942. #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk /*!<SQ15[4:0] bits (15th conversion in regular sequence) */
  943. #define ADC_SQR1_SQ15_0 (0x01U << ADC_SQR1_SQ15_Pos) /*!< 0x00000400 */
  944. #define ADC_SQR1_SQ15_1 (0x02U << ADC_SQR1_SQ15_Pos) /*!< 0x00000800 */
  945. #define ADC_SQR1_SQ15_2 (0x04U << ADC_SQR1_SQ15_Pos) /*!< 0x00001000 */
  946. #define ADC_SQR1_SQ15_3 (0x08U << ADC_SQR1_SQ15_Pos) /*!< 0x00002000 */
  947. #define ADC_SQR1_SQ15_4 (0x10U << ADC_SQR1_SQ15_Pos) /*!< 0x00004000 */
  948. #define ADC_SQR1_SQ16_Pos (15U)
  949. #define ADC_SQR1_SQ16_Msk (0x1FU << ADC_SQR1_SQ16_Pos) /*!< 0x000F8000 */
  950. #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk /*!<SQ16[4:0] bits (16th conversion in regular sequence) */
  951. #define ADC_SQR1_SQ16_0 (0x01U << ADC_SQR1_SQ16_Pos) /*!< 0x00008000 */
  952. #define ADC_SQR1_SQ16_1 (0x02U << ADC_SQR1_SQ16_Pos) /*!< 0x00010000 */
  953. #define ADC_SQR1_SQ16_2 (0x04U << ADC_SQR1_SQ16_Pos) /*!< 0x00020000 */
  954. #define ADC_SQR1_SQ16_3 (0x08U << ADC_SQR1_SQ16_Pos) /*!< 0x00040000 */
  955. #define ADC_SQR1_SQ16_4 (0x10U << ADC_SQR1_SQ16_Pos) /*!< 0x00080000 */
  956. #define ADC_SQR1_L_Pos (20U)
  957. #define ADC_SQR1_L_Msk (0xFU << ADC_SQR1_L_Pos) /*!< 0x00F00000 */
  958. #define ADC_SQR1_L ADC_SQR1_L_Msk /*!<L[3:0] bits (Regular channel sequence length) */
  959. #define ADC_SQR1_L_0 (0x1U << ADC_SQR1_L_Pos) /*!< 0x00100000 */
  960. #define ADC_SQR1_L_1 (0x2U << ADC_SQR1_L_Pos) /*!< 0x00200000 */
  961. #define ADC_SQR1_L_2 (0x4U << ADC_SQR1_L_Pos) /*!< 0x00400000 */
  962. #define ADC_SQR1_L_3 (0x8U << ADC_SQR1_L_Pos) /*!< 0x00800000 */
  963. /******************* Bit definition for ADC_SQR2 register *******************/
  964. #define ADC_SQR2_SQ7_Pos (0U)
  965. #define ADC_SQR2_SQ7_Msk (0x1FU << ADC_SQR2_SQ7_Pos) /*!< 0x0000001F */
  966. #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!<SQ7[4:0] bits (7th conversion in regular sequence) */
  967. #define ADC_SQR2_SQ7_0 (0x01U << ADC_SQR2_SQ7_Pos) /*!< 0x00000001 */
  968. #define ADC_SQR2_SQ7_1 (0x02U << ADC_SQR2_SQ7_Pos) /*!< 0x00000002 */
  969. #define ADC_SQR2_SQ7_2 (0x04U << ADC_SQR2_SQ7_Pos) /*!< 0x00000004 */
  970. #define ADC_SQR2_SQ7_3 (0x08U << ADC_SQR2_SQ7_Pos) /*!< 0x00000008 */
  971. #define ADC_SQR2_SQ7_4 (0x10U << ADC_SQR2_SQ7_Pos) /*!< 0x00000010 */
  972. #define ADC_SQR2_SQ8_Pos (5U)
  973. #define ADC_SQR2_SQ8_Msk (0x1FU << ADC_SQR2_SQ8_Pos) /*!< 0x000003E0 */
  974. #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!<SQ8[4:0] bits (8th conversion in regular sequence) */
  975. #define ADC_SQR2_SQ8_0 (0x01U << ADC_SQR2_SQ8_Pos) /*!< 0x00000020 */
  976. #define ADC_SQR2_SQ8_1 (0x02U << ADC_SQR2_SQ8_Pos) /*!< 0x00000040 */
  977. #define ADC_SQR2_SQ8_2 (0x04U << ADC_SQR2_SQ8_Pos) /*!< 0x00000080 */
  978. #define ADC_SQR2_SQ8_3 (0x08U << ADC_SQR2_SQ8_Pos) /*!< 0x00000100 */
  979. #define ADC_SQR2_SQ8_4 (0x10U << ADC_SQR2_SQ8_Pos) /*!< 0x00000200 */
  980. #define ADC_SQR2_SQ9_Pos (10U)
  981. #define ADC_SQR2_SQ9_Msk (0x1FU << ADC_SQR2_SQ9_Pos) /*!< 0x00007C00 */
  982. #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!<SQ9[4:0] bits (9th conversion in regular sequence) */
  983. #define ADC_SQR2_SQ9_0 (0x01U << ADC_SQR2_SQ9_Pos) /*!< 0x00000400 */
  984. #define ADC_SQR2_SQ9_1 (0x02U << ADC_SQR2_SQ9_Pos) /*!< 0x00000800 */
  985. #define ADC_SQR2_SQ9_2 (0x04U << ADC_SQR2_SQ9_Pos) /*!< 0x00001000 */
  986. #define ADC_SQR2_SQ9_3 (0x08U << ADC_SQR2_SQ9_Pos) /*!< 0x00002000 */
  987. #define ADC_SQR2_SQ9_4 (0x10U << ADC_SQR2_SQ9_Pos) /*!< 0x00004000 */
  988. #define ADC_SQR2_SQ10_Pos (15U)
  989. #define ADC_SQR2_SQ10_Msk (0x1FU << ADC_SQR2_SQ10_Pos) /*!< 0x000F8000 */
  990. #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk /*!<SQ10[4:0] bits (10th conversion in regular sequence) */
  991. #define ADC_SQR2_SQ10_0 (0x01U << ADC_SQR2_SQ10_Pos) /*!< 0x00008000 */
  992. #define ADC_SQR2_SQ10_1 (0x02U << ADC_SQR2_SQ10_Pos) /*!< 0x00010000 */
  993. #define ADC_SQR2_SQ10_2 (0x04U << ADC_SQR2_SQ10_Pos) /*!< 0x00020000 */
  994. #define ADC_SQR2_SQ10_3 (0x08U << ADC_SQR2_SQ10_Pos) /*!< 0x00040000 */
  995. #define ADC_SQR2_SQ10_4 (0x10U << ADC_SQR2_SQ10_Pos) /*!< 0x00080000 */
  996. #define ADC_SQR2_SQ11_Pos (20U)
  997. #define ADC_SQR2_SQ11_Msk (0x1FU << ADC_SQR2_SQ11_Pos) /*!< 0x01F00000 */
  998. #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk /*!<SQ11[4:0] bits (11th conversion in regular sequence) */
  999. #define ADC_SQR2_SQ11_0 (0x01U << ADC_SQR2_SQ11_Pos) /*!< 0x00100000 */
  1000. #define ADC_SQR2_SQ11_1 (0x02U << ADC_SQR2_SQ11_Pos) /*!< 0x00200000 */
  1001. #define ADC_SQR2_SQ11_2 (0x04U << ADC_SQR2_SQ11_Pos) /*!< 0x00400000 */
  1002. #define ADC_SQR2_SQ11_3 (0x08U << ADC_SQR2_SQ11_Pos) /*!< 0x00800000 */
  1003. #define ADC_SQR2_SQ11_4 (0x10U << ADC_SQR2_SQ11_Pos) /*!< 0x01000000 */
  1004. #define ADC_SQR2_SQ12_Pos (25U)
  1005. #define ADC_SQR2_SQ12_Msk (0x1FU << ADC_SQR2_SQ12_Pos) /*!< 0x3E000000 */
  1006. #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk /*!<SQ12[4:0] bits (12th conversion in regular sequence) */
  1007. #define ADC_SQR2_SQ12_0 (0x01U << ADC_SQR2_SQ12_Pos) /*!< 0x02000000 */
  1008. #define ADC_SQR2_SQ12_1 (0x02U << ADC_SQR2_SQ12_Pos) /*!< 0x04000000 */
  1009. #define ADC_SQR2_SQ12_2 (0x04U << ADC_SQR2_SQ12_Pos) /*!< 0x08000000 */
  1010. #define ADC_SQR2_SQ12_3 (0x08U << ADC_SQR2_SQ12_Pos) /*!< 0x10000000 */
  1011. #define ADC_SQR2_SQ12_4 (0x10U << ADC_SQR2_SQ12_Pos) /*!< 0x20000000 */
  1012. /******************* Bit definition for ADC_SQR3 register *******************/
  1013. #define ADC_SQR3_SQ1_Pos (0U)
  1014. #define ADC_SQR3_SQ1_Msk (0x1FU << ADC_SQR3_SQ1_Pos) /*!< 0x0000001F */
  1015. #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk /*!<SQ1[4:0] bits (1st conversion in regular sequence) */
  1016. #define ADC_SQR3_SQ1_0 (0x01U << ADC_SQR3_SQ1_Pos) /*!< 0x00000001 */
  1017. #define ADC_SQR3_SQ1_1 (0x02U << ADC_SQR3_SQ1_Pos) /*!< 0x00000002 */
  1018. #define ADC_SQR3_SQ1_2 (0x04U << ADC_SQR3_SQ1_Pos) /*!< 0x00000004 */
  1019. #define ADC_SQR3_SQ1_3 (0x08U << ADC_SQR3_SQ1_Pos) /*!< 0x00000008 */
  1020. #define ADC_SQR3_SQ1_4 (0x10U << ADC_SQR3_SQ1_Pos) /*!< 0x00000010 */
  1021. #define ADC_SQR3_SQ2_Pos (5U)
  1022. #define ADC_SQR3_SQ2_Msk (0x1FU << ADC_SQR3_SQ2_Pos) /*!< 0x000003E0 */
  1023. #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */
  1024. #define ADC_SQR3_SQ2_0 (0x01U << ADC_SQR3_SQ2_Pos) /*!< 0x00000020 */
  1025. #define ADC_SQR3_SQ2_1 (0x02U << ADC_SQR3_SQ2_Pos) /*!< 0x00000040 */
  1026. #define ADC_SQR3_SQ2_2 (0x04U << ADC_SQR3_SQ2_Pos) /*!< 0x00000080 */
  1027. #define ADC_SQR3_SQ2_3 (0x08U << ADC_SQR3_SQ2_Pos) /*!< 0x00000100 */
  1028. #define ADC_SQR3_SQ2_4 (0x10U << ADC_SQR3_SQ2_Pos) /*!< 0x00000200 */
  1029. #define ADC_SQR3_SQ3_Pos (10U)
  1030. #define ADC_SQR3_SQ3_Msk (0x1FU << ADC_SQR3_SQ3_Pos) /*!< 0x00007C00 */
  1031. #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */
  1032. #define ADC_SQR3_SQ3_0 (0x01U << ADC_SQR3_SQ3_Pos) /*!< 0x00000400 */
  1033. #define ADC_SQR3_SQ3_1 (0x02U << ADC_SQR3_SQ3_Pos) /*!< 0x00000800 */
  1034. #define ADC_SQR3_SQ3_2 (0x04U << ADC_SQR3_SQ3_Pos) /*!< 0x00001000 */
  1035. #define ADC_SQR3_SQ3_3 (0x08U << ADC_SQR3_SQ3_Pos) /*!< 0x00002000 */
  1036. #define ADC_SQR3_SQ3_4 (0x10U << ADC_SQR3_SQ3_Pos) /*!< 0x00004000 */
  1037. #define ADC_SQR3_SQ4_Pos (15U)
  1038. #define ADC_SQR3_SQ4_Msk (0x1FU << ADC_SQR3_SQ4_Pos) /*!< 0x000F8000 */
  1039. #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk /*!<SQ4[4:0] bits (4th conversion in regular sequence) */
  1040. #define ADC_SQR3_SQ4_0 (0x01U << ADC_SQR3_SQ4_Pos) /*!< 0x00008000 */
  1041. #define ADC_SQR3_SQ4_1 (0x02U << ADC_SQR3_SQ4_Pos) /*!< 0x00010000 */
  1042. #define ADC_SQR3_SQ4_2 (0x04U << ADC_SQR3_SQ4_Pos) /*!< 0x00020000 */
  1043. #define ADC_SQR3_SQ4_3 (0x08U << ADC_SQR3_SQ4_Pos) /*!< 0x00040000 */
  1044. #define ADC_SQR3_SQ4_4 (0x10U << ADC_SQR3_SQ4_Pos) /*!< 0x00080000 */
  1045. #define ADC_SQR3_SQ5_Pos (20U)
  1046. #define ADC_SQR3_SQ5_Msk (0x1FU << ADC_SQR3_SQ5_Pos) /*!< 0x01F00000 */
  1047. #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk /*!<SQ5[4:0] bits (5th conversion in regular sequence) */
  1048. #define ADC_SQR3_SQ5_0 (0x01U << ADC_SQR3_SQ5_Pos) /*!< 0x00100000 */
  1049. #define ADC_SQR3_SQ5_1 (0x02U << ADC_SQR3_SQ5_Pos) /*!< 0x00200000 */
  1050. #define ADC_SQR3_SQ5_2 (0x04U << ADC_SQR3_SQ5_Pos) /*!< 0x00400000 */
  1051. #define ADC_SQR3_SQ5_3 (0x08U << ADC_SQR3_SQ5_Pos) /*!< 0x00800000 */
  1052. #define ADC_SQR3_SQ5_4 (0x10U << ADC_SQR3_SQ5_Pos) /*!< 0x01000000 */
  1053. #define ADC_SQR3_SQ6_Pos (25U)
  1054. #define ADC_SQR3_SQ6_Msk (0x1FU << ADC_SQR3_SQ6_Pos) /*!< 0x3E000000 */
  1055. #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk /*!<SQ6[4:0] bits (6th conversion in regular sequence) */
  1056. #define ADC_SQR3_SQ6_0 (0x01U << ADC_SQR3_SQ6_Pos) /*!< 0x02000000 */
  1057. #define ADC_SQR3_SQ6_1 (0x02U << ADC_SQR3_SQ6_Pos) /*!< 0x04000000 */
  1058. #define ADC_SQR3_SQ6_2 (0x04U << ADC_SQR3_SQ6_Pos) /*!< 0x08000000 */
  1059. #define ADC_SQR3_SQ6_3 (0x08U << ADC_SQR3_SQ6_Pos) /*!< 0x10000000 */
  1060. #define ADC_SQR3_SQ6_4 (0x10U << ADC_SQR3_SQ6_Pos) /*!< 0x20000000 */
  1061. /******************* Bit definition for ADC_JSQR register *******************/
  1062. #define ADC_JSQR_JSQ1_Pos (0U)
  1063. #define ADC_JSQR_JSQ1_Msk (0x1FU << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */
  1064. #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */
  1065. #define ADC_JSQR_JSQ1_0 (0x01U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */
  1066. #define ADC_JSQR_JSQ1_1 (0x02U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */
  1067. #define ADC_JSQR_JSQ1_2 (0x04U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */
  1068. #define ADC_JSQR_JSQ1_3 (0x08U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */
  1069. #define ADC_JSQR_JSQ1_4 (0x10U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */
  1070. #define ADC_JSQR_JSQ2_Pos (5U)
  1071. #define ADC_JSQR_JSQ2_Msk (0x1FU << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */
  1072. #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */
  1073. #define ADC_JSQR_JSQ2_0 (0x01U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */
  1074. #define ADC_JSQR_JSQ2_1 (0x02U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */
  1075. #define ADC_JSQR_JSQ2_2 (0x04U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */
  1076. #define ADC_JSQR_JSQ2_3 (0x08U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */
  1077. #define ADC_JSQR_JSQ2_4 (0x10U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */
  1078. #define ADC_JSQR_JSQ3_Pos (10U)
  1079. #define ADC_JSQR_JSQ3_Msk (0x1FU << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */
  1080. #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */
  1081. #define ADC_JSQR_JSQ3_0 (0x01U << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */
  1082. #define ADC_JSQR_JSQ3_1 (0x02U << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */
  1083. #define ADC_JSQR_JSQ3_2 (0x04U << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */
  1084. #define ADC_JSQR_JSQ3_3 (0x08U << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */
  1085. #define ADC_JSQR_JSQ3_4 (0x10U << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */
  1086. #define ADC_JSQR_JSQ4_Pos (15U)
  1087. #define ADC_JSQR_JSQ4_Msk (0x1FU << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */
  1088. #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */
  1089. #define ADC_JSQR_JSQ4_0 (0x01U << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */
  1090. #define ADC_JSQR_JSQ4_1 (0x02U << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */
  1091. #define ADC_JSQR_JSQ4_2 (0x04U << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */
  1092. #define ADC_JSQR_JSQ4_3 (0x08U << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */
  1093. #define ADC_JSQR_JSQ4_4 (0x10U << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */
  1094. #define ADC_JSQR_JL_Pos (20U)
  1095. #define ADC_JSQR_JL_Msk (0x3U << ADC_JSQR_JL_Pos) /*!< 0x00300000 */
  1096. #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!<JL[1:0] bits (Injected Sequence length) */
  1097. #define ADC_JSQR_JL_0 (0x1U << ADC_JSQR_JL_Pos) /*!< 0x00100000 */
  1098. #define ADC_JSQR_JL_1 (0x2U << ADC_JSQR_JL_Pos) /*!< 0x00200000 */
  1099. /******************* Bit definition for ADC_JDR1 register *******************/
  1100. #define ADC_JDR1_JDATA_Pos (0U)
  1101. #define ADC_JDR1_JDATA_Msk (0xFFFFU << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */
  1102. #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!<Injected data */
  1103. /******************* Bit definition for ADC_JDR2 register *******************/
  1104. #define ADC_JDR2_JDATA_Pos (0U)
  1105. #define ADC_JDR2_JDATA_Msk (0xFFFFU << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */
  1106. #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!<Injected data */
  1107. /******************* Bit definition for ADC_JDR3 register *******************/
  1108. #define ADC_JDR3_JDATA_Pos (0U)
  1109. #define ADC_JDR3_JDATA_Msk (0xFFFFU << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */
  1110. #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!<Injected data */
  1111. /******************* Bit definition for ADC_JDR4 register *******************/
  1112. #define ADC_JDR4_JDATA_Pos (0U)
  1113. #define ADC_JDR4_JDATA_Msk (0xFFFFU << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */
  1114. #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!<Injected data */
  1115. /******************** Bit definition for ADC_DR register ********************/
  1116. #define ADC_DR_DATA_Pos (0U)
  1117. #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
  1118. #define ADC_DR_DATA ADC_DR_DATA_Msk /*!<Regular data */
  1119. #define ADC_DR_ADC2DATA_Pos (16U)
  1120. #define ADC_DR_ADC2DATA_Msk (0xFFFFU << ADC_DR_ADC2DATA_Pos) /*!< 0xFFFF0000 */
  1121. #define ADC_DR_ADC2DATA ADC_DR_ADC2DATA_Msk /*!<ADC2 data */
  1122. /******************* Bit definition for ADC_CSR register ********************/
  1123. #define ADC_CSR_AWD1_Pos (0U)
  1124. #define ADC_CSR_AWD1_Msk (0x1U << ADC_CSR_AWD1_Pos) /*!< 0x00000001 */
  1125. #define ADC_CSR_AWD1 ADC_CSR_AWD1_Msk /*!<ADC1 Analog watchdog flag */
  1126. #define ADC_CSR_EOC1_Pos (1U)
  1127. #define ADC_CSR_EOC1_Msk (0x1U << ADC_CSR_EOC1_Pos) /*!< 0x00000002 */
  1128. #define ADC_CSR_EOC1 ADC_CSR_EOC1_Msk /*!<ADC1 End of conversion */
  1129. #define ADC_CSR_JEOC1_Pos (2U)
  1130. #define ADC_CSR_JEOC1_Msk (0x1U << ADC_CSR_JEOC1_Pos) /*!< 0x00000004 */
  1131. #define ADC_CSR_JEOC1 ADC_CSR_JEOC1_Msk /*!<ADC1 Injected channel end of conversion */
  1132. #define ADC_CSR_JSTRT1_Pos (3U)
  1133. #define ADC_CSR_JSTRT1_Msk (0x1U << ADC_CSR_JSTRT1_Pos) /*!< 0x00000008 */
  1134. #define ADC_CSR_JSTRT1 ADC_CSR_JSTRT1_Msk /*!<ADC1 Injected channel Start flag */
  1135. #define ADC_CSR_STRT1_Pos (4U)
  1136. #define ADC_CSR_STRT1_Msk (0x1U << ADC_CSR_STRT1_Pos) /*!< 0x00000010 */
  1137. #define ADC_CSR_STRT1 ADC_CSR_STRT1_Msk /*!<ADC1 Regular channel Start flag */
  1138. #define ADC_CSR_OVR1_Pos (5U)
  1139. #define ADC_CSR_OVR1_Msk (0x1U << ADC_CSR_OVR1_Pos) /*!< 0x00000020 */
  1140. #define ADC_CSR_OVR1 ADC_CSR_OVR1_Msk /*!<ADC1 DMA overrun flag */
  1141. /* Legacy defines */
  1142. #define ADC_CSR_DOVR1 ADC_CSR_OVR1
  1143. /******************* Bit definition for ADC_CCR register ********************/
  1144. #define ADC_CCR_MULTI_Pos (0U)
  1145. #define ADC_CCR_MULTI_Msk (0x1FU << ADC_CCR_MULTI_Pos) /*!< 0x0000001F */
  1146. #define ADC_CCR_MULTI ADC_CCR_MULTI_Msk /*!<MULTI[4:0] bits (Multi-ADC mode selection) */
  1147. #define ADC_CCR_MULTI_0 (0x01U << ADC_CCR_MULTI_Pos) /*!< 0x00000001 */
  1148. #define ADC_CCR_MULTI_1 (0x02U << ADC_CCR_MULTI_Pos) /*!< 0x00000002 */
  1149. #define ADC_CCR_MULTI_2 (0x04U << ADC_CCR_MULTI_Pos) /*!< 0x00000004 */
  1150. #define ADC_CCR_MULTI_3 (0x08U << ADC_CCR_MULTI_Pos) /*!< 0x00000008 */
  1151. #define ADC_CCR_MULTI_4 (0x10U << ADC_CCR_MULTI_Pos) /*!< 0x00000010 */
  1152. #define ADC_CCR_DELAY_Pos (8U)
  1153. #define ADC_CCR_DELAY_Msk (0xFU << ADC_CCR_DELAY_Pos) /*!< 0x00000F00 */
  1154. #define ADC_CCR_DELAY ADC_CCR_DELAY_Msk /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */
  1155. #define ADC_CCR_DELAY_0 (0x1U << ADC_CCR_DELAY_Pos) /*!< 0x00000100 */
  1156. #define ADC_CCR_DELAY_1 (0x2U << ADC_CCR_DELAY_Pos) /*!< 0x00000200 */
  1157. #define ADC_CCR_DELAY_2 (0x4U << ADC_CCR_DELAY_Pos) /*!< 0x00000400 */
  1158. #define ADC_CCR_DELAY_3 (0x8U << ADC_CCR_DELAY_Pos) /*!< 0x00000800 */
  1159. #define ADC_CCR_DDS_Pos (13U)
  1160. #define ADC_CCR_DDS_Msk (0x1U << ADC_CCR_DDS_Pos) /*!< 0x00002000 */
  1161. #define ADC_CCR_DDS ADC_CCR_DDS_Msk /*!<DMA disable selection (Multi-ADC mode) */
  1162. #define ADC_CCR_DMA_Pos (14U)
  1163. #define ADC_CCR_DMA_Msk (0x3U << ADC_CCR_DMA_Pos) /*!< 0x0000C000 */
  1164. #define ADC_CCR_DMA ADC_CCR_DMA_Msk /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */
  1165. #define ADC_CCR_DMA_0 (0x1U << ADC_CCR_DMA_Pos) /*!< 0x00004000 */
  1166. #define ADC_CCR_DMA_1 (0x2U << ADC_CCR_DMA_Pos) /*!< 0x00008000 */
  1167. #define ADC_CCR_ADCPRE_Pos (16U)
  1168. #define ADC_CCR_ADCPRE_Msk (0x3U << ADC_CCR_ADCPRE_Pos) /*!< 0x00030000 */
  1169. #define ADC_CCR_ADCPRE ADC_CCR_ADCPRE_Msk /*!<ADCPRE[1:0] bits (ADC prescaler) */
  1170. #define ADC_CCR_ADCPRE_0 (0x1U << ADC_CCR_ADCPRE_Pos) /*!< 0x00010000 */
  1171. #define ADC_CCR_ADCPRE_1 (0x2U << ADC_CCR_ADCPRE_Pos) /*!< 0x00020000 */
  1172. #define ADC_CCR_VBATE_Pos (22U)
  1173. #define ADC_CCR_VBATE_Msk (0x1U << ADC_CCR_VBATE_Pos) /*!< 0x00400000 */
  1174. #define ADC_CCR_VBATE ADC_CCR_VBATE_Msk /*!<VBAT Enable */
  1175. #define ADC_CCR_TSVREFE_Pos (23U)
  1176. #define ADC_CCR_TSVREFE_Msk (0x1U << ADC_CCR_TSVREFE_Pos) /*!< 0x00800000 */
  1177. #define ADC_CCR_TSVREFE ADC_CCR_TSVREFE_Msk /*!<Temperature Sensor and VREFINT Enable */
  1178. /******************* Bit definition for ADC_CDR register ********************/
  1179. #define ADC_CDR_DATA1_Pos (0U)
  1180. #define ADC_CDR_DATA1_Msk (0xFFFFU << ADC_CDR_DATA1_Pos) /*!< 0x0000FFFF */
  1181. #define ADC_CDR_DATA1 ADC_CDR_DATA1_Msk /*!<1st data of a pair of regular conversions */
  1182. #define ADC_CDR_DATA2_Pos (16U)
  1183. #define ADC_CDR_DATA2_Msk (0xFFFFU << ADC_CDR_DATA2_Pos) /*!< 0xFFFF0000 */
  1184. #define ADC_CDR_DATA2 ADC_CDR_DATA2_Msk /*!<2nd data of a pair of regular conversions */
  1185. /* Legacy defines */
  1186. #define ADC_CDR_RDATA_MST ADC_CDR_DATA1
  1187. #define ADC_CDR_RDATA_SLV ADC_CDR_DATA2
  1188. /******************************************************************************/
  1189. /* */
  1190. /* CRC calculation unit */
  1191. /* */
  1192. /******************************************************************************/
  1193. /******************* Bit definition for CRC_DR register *********************/
  1194. #define CRC_DR_DR_Pos (0U)
  1195. #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  1196. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  1197. /******************* Bit definition for CRC_IDR register ********************/
  1198. #define CRC_IDR_IDR_Pos (0U)
  1199. #define CRC_IDR_IDR_Msk (0xFFU << CRC_IDR_IDR_Pos) /*!< 0x000000FF */
  1200. #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */
  1201. /******************** Bit definition for CRC_CR register ********************/
  1202. #define CRC_CR_RESET_Pos (0U)
  1203. #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  1204. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET bit */
  1205. /******************************************************************************/
  1206. /* */
  1207. /* Digital to Analog Converter */
  1208. /* */
  1209. /******************************************************************************/
  1210. /******************** Bit definition for DAC_CR register ********************/
  1211. #define DAC_CR_EN1_Pos (0U)
  1212. #define DAC_CR_EN1_Msk (0x1U << DAC_CR_EN1_Pos) /*!< 0x00000001 */
  1213. #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */
  1214. #define DAC_CR_BOFF1_Pos (1U)
  1215. #define DAC_CR_BOFF1_Msk (0x1U << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */
  1216. #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!<DAC channel1 output buffer disable */
  1217. #define DAC_CR_TEN1_Pos (2U)
  1218. #define DAC_CR_TEN1_Msk (0x1U << DAC_CR_TEN1_Pos) /*!< 0x00000004 */
  1219. #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */
  1220. #define DAC_CR_TSEL1_Pos (3U)
  1221. #define DAC_CR_TSEL1_Msk (0x7U << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */
  1222. #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
  1223. #define DAC_CR_TSEL1_0 (0x1U << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
  1224. #define DAC_CR_TSEL1_1 (0x2U << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
  1225. #define DAC_CR_TSEL1_2 (0x4U << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
  1226. #define DAC_CR_WAVE1_Pos (6U)
  1227. #define DAC_CR_WAVE1_Msk (0x3U << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */
  1228. #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
  1229. #define DAC_CR_WAVE1_0 (0x1U << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */
  1230. #define DAC_CR_WAVE1_1 (0x2U << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */
  1231. #define DAC_CR_MAMP1_Pos (8U)
  1232. #define DAC_CR_MAMP1_Msk (0xFU << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */
  1233. #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  1234. #define DAC_CR_MAMP1_0 (0x1U << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */
  1235. #define DAC_CR_MAMP1_1 (0x2U << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */
  1236. #define DAC_CR_MAMP1_2 (0x4U << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */
  1237. #define DAC_CR_MAMP1_3 (0x8U << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */
  1238. #define DAC_CR_DMAEN1_Pos (12U)
  1239. #define DAC_CR_DMAEN1_Msk (0x1U << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
  1240. #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */
  1241. #define DAC_CR_DMAUDRIE1_Pos (13U)
  1242. #define DAC_CR_DMAUDRIE1_Msk (0x1U << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */
  1243. #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel1 DMA underrun interrupt enable*/
  1244. #define DAC_CR_EN2_Pos (16U)
  1245. #define DAC_CR_EN2_Msk (0x1U << DAC_CR_EN2_Pos) /*!< 0x00010000 */
  1246. #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!<DAC channel2 enable */
  1247. #define DAC_CR_BOFF2_Pos (17U)
  1248. #define DAC_CR_BOFF2_Msk (0x1U << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */
  1249. #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!<DAC channel2 output buffer disable */
  1250. #define DAC_CR_TEN2_Pos (18U)
  1251. #define DAC_CR_TEN2_Msk (0x1U << DAC_CR_TEN2_Pos) /*!< 0x00040000 */
  1252. #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!<DAC channel2 Trigger enable */
  1253. #define DAC_CR_TSEL2_Pos (19U)
  1254. #define DAC_CR_TSEL2_Msk (0x7U << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */
  1255. #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
  1256. #define DAC_CR_TSEL2_0 (0x1U << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */
  1257. #define DAC_CR_TSEL2_1 (0x2U << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */
  1258. #define DAC_CR_TSEL2_2 (0x4U << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */
  1259. #define DAC_CR_WAVE2_Pos (22U)
  1260. #define DAC_CR_WAVE2_Msk (0x3U << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */
  1261. #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  1262. #define DAC_CR_WAVE2_0 (0x1U << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */
  1263. #define DAC_CR_WAVE2_1 (0x2U << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */
  1264. #define DAC_CR_MAMP2_Pos (24U)
  1265. #define DAC_CR_MAMP2_Msk (0xFU << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */
  1266. #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  1267. #define DAC_CR_MAMP2_0 (0x1U << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */
  1268. #define DAC_CR_MAMP2_1 (0x2U << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */
  1269. #define DAC_CR_MAMP2_2 (0x4U << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */
  1270. #define DAC_CR_MAMP2_3 (0x8U << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */
  1271. #define DAC_CR_DMAEN2_Pos (28U)
  1272. #define DAC_CR_DMAEN2_Msk (0x1U << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */
  1273. #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!<DAC channel2 DMA enabled */
  1274. #define DAC_CR_DMAUDRIE2_Pos (29U)
  1275. #define DAC_CR_DMAUDRIE2_Msk (0x1U << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */
  1276. #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!<DAC channel2 DMA underrun interrupt enable*/
  1277. /***************** Bit definition for DAC_SWTRIGR register ******************/
  1278. #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
  1279. #define DAC_SWTRIGR_SWTRIG1_Msk (0x1U << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
  1280. #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */
  1281. #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
  1282. #define DAC_SWTRIGR_SWTRIG2_Msk (0x1U << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */
  1283. #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!<DAC channel2 software trigger */
  1284. /***************** Bit definition for DAC_DHR12R1 register ******************/
  1285. #define DAC_DHR12R1_DACC1DHR_Pos (0U)
  1286. #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFU << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
  1287. #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
  1288. /***************** Bit definition for DAC_DHR12L1 register ******************/
  1289. #define DAC_DHR12L1_DACC1DHR_Pos (4U)
  1290. #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFU << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  1291. #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
  1292. /****************** Bit definition for DAC_DHR8R1 register ******************/
  1293. #define DAC_DHR8R1_DACC1DHR_Pos (0U)
  1294. #define DAC_DHR8R1_DACC1DHR_Msk (0xFFU << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
  1295. #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
  1296. /***************** Bit definition for DAC_DHR12R2 register ******************/
  1297. #define DAC_DHR12R2_DACC2DHR_Pos (0U)
  1298. #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFU << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */
  1299. #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
  1300. /***************** Bit definition for DAC_DHR12L2 register ******************/
  1301. #define DAC_DHR12L2_DACC2DHR_Pos (4U)
  1302. #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFU << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */
  1303. #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
  1304. /****************** Bit definition for DAC_DHR8R2 register ******************/
  1305. #define DAC_DHR8R2_DACC2DHR_Pos (0U)
  1306. #define DAC_DHR8R2_DACC2DHR_Msk (0xFFU << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */
  1307. #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
  1308. /***************** Bit definition for DAC_DHR12RD register ******************/
  1309. #define DAC_DHR12RD_DACC1DHR_Pos (0U)
  1310. #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFU << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */
  1311. #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
  1312. #define DAC_DHR12RD_DACC2DHR_Pos (16U)
  1313. #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFU << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */
  1314. #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
  1315. /***************** Bit definition for DAC_DHR12LD register ******************/
  1316. #define DAC_DHR12LD_DACC1DHR_Pos (4U)
  1317. #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFU << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  1318. #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
  1319. #define DAC_DHR12LD_DACC2DHR_Pos (20U)
  1320. #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFU << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */
  1321. #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
  1322. /****************** Bit definition for DAC_DHR8RD register ******************/
  1323. #define DAC_DHR8RD_DACC1DHR_Pos (0U)
  1324. #define DAC_DHR8RD_DACC1DHR_Msk (0xFFU << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */
  1325. #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
  1326. #define DAC_DHR8RD_DACC2DHR_Pos (8U)
  1327. #define DAC_DHR8RD_DACC2DHR_Msk (0xFFU << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */
  1328. #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
  1329. /******************* Bit definition for DAC_DOR1 register *******************/
  1330. #define DAC_DOR1_DACC1DOR_Pos (0U)
  1331. #define DAC_DOR1_DACC1DOR_Msk (0xFFFU << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */
  1332. #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */
  1333. /******************* Bit definition for DAC_DOR2 register *******************/
  1334. #define DAC_DOR2_DACC2DOR_Pos (0U)
  1335. #define DAC_DOR2_DACC2DOR_Msk (0xFFFU << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */
  1336. #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!<DAC channel2 data output */
  1337. /******************** Bit definition for DAC_SR register ********************/
  1338. #define DAC_SR_DMAUDR1_Pos (13U)
  1339. #define DAC_SR_DMAUDR1_Msk (0x1U << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */
  1340. #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */
  1341. #define DAC_SR_DMAUDR2_Pos (29U)
  1342. #define DAC_SR_DMAUDR2_Msk (0x1U << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */
  1343. #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!<DAC channel2 DMA underrun flag */
  1344. /******************************************************************************/
  1345. /* */
  1346. /* DMA Controller */
  1347. /* */
  1348. /******************************************************************************/
  1349. /******************** Bits definition for DMA_SxCR register *****************/
  1350. #define DMA_SxCR_CHSEL_Pos (25U)
  1351. #define DMA_SxCR_CHSEL_Msk (0x7U << DMA_SxCR_CHSEL_Pos) /*!< 0x0E000000 */
  1352. #define DMA_SxCR_CHSEL DMA_SxCR_CHSEL_Msk
  1353. #define DMA_SxCR_CHSEL_0 0x02000000U
  1354. #define DMA_SxCR_CHSEL_1 0x04000000U
  1355. #define DMA_SxCR_CHSEL_2 0x08000000U
  1356. #define DMA_SxCR_MBURST_Pos (23U)
  1357. #define DMA_SxCR_MBURST_Msk (0x3U << DMA_SxCR_MBURST_Pos) /*!< 0x01800000 */
  1358. #define DMA_SxCR_MBURST DMA_SxCR_MBURST_Msk
  1359. #define DMA_SxCR_MBURST_0 (0x1U << DMA_SxCR_MBURST_Pos) /*!< 0x00800000 */
  1360. #define DMA_SxCR_MBURST_1 (0x2U << DMA_SxCR_MBURST_Pos) /*!< 0x01000000 */
  1361. #define DMA_SxCR_PBURST_Pos (21U)
  1362. #define DMA_SxCR_PBURST_Msk (0x3U << DMA_SxCR_PBURST_Pos) /*!< 0x00600000 */
  1363. #define DMA_SxCR_PBURST DMA_SxCR_PBURST_Msk
  1364. #define DMA_SxCR_PBURST_0 (0x1U << DMA_SxCR_PBURST_Pos) /*!< 0x00200000 */
  1365. #define DMA_SxCR_PBURST_1 (0x2U << DMA_SxCR_PBURST_Pos) /*!< 0x00400000 */
  1366. #define DMA_SxCR_CT_Pos (19U)
  1367. #define DMA_SxCR_CT_Msk (0x1U << DMA_SxCR_CT_Pos) /*!< 0x00080000 */
  1368. #define DMA_SxCR_CT DMA_SxCR_CT_Msk
  1369. #define DMA_SxCR_DBM_Pos (18U)
  1370. #define DMA_SxCR_DBM_Msk (0x1U << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
  1371. #define DMA_SxCR_DBM DMA_SxCR_DBM_Msk
  1372. #define DMA_SxCR_PL_Pos (16U)
  1373. #define DMA_SxCR_PL_Msk (0x3U << DMA_SxCR_PL_Pos) /*!< 0x00030000 */
  1374. #define DMA_SxCR_PL DMA_SxCR_PL_Msk
  1375. #define DMA_SxCR_PL_0 (0x1U << DMA_SxCR_PL_Pos) /*!< 0x00010000 */
  1376. #define DMA_SxCR_PL_1 (0x2U << DMA_SxCR_PL_Pos) /*!< 0x00020000 */
  1377. #define DMA_SxCR_PINCOS_Pos (15U)
  1378. #define DMA_SxCR_PINCOS_Msk (0x1U << DMA_SxCR_PINCOS_Pos) /*!< 0x00008000 */
  1379. #define DMA_SxCR_PINCOS DMA_SxCR_PINCOS_Msk
  1380. #define DMA_SxCR_MSIZE_Pos (13U)
  1381. #define DMA_SxCR_MSIZE_Msk (0x3U << DMA_SxCR_MSIZE_Pos) /*!< 0x00006000 */
  1382. #define DMA_SxCR_MSIZE DMA_SxCR_MSIZE_Msk
  1383. #define DMA_SxCR_MSIZE_0 (0x1U << DMA_SxCR_MSIZE_Pos) /*!< 0x00002000 */
  1384. #define DMA_SxCR_MSIZE_1 (0x2U << DMA_SxCR_MSIZE_Pos) /*!< 0x00004000 */
  1385. #define DMA_SxCR_PSIZE_Pos (11U)
  1386. #define DMA_SxCR_PSIZE_Msk (0x3U << DMA_SxCR_PSIZE_Pos) /*!< 0x00001800 */
  1387. #define DMA_SxCR_PSIZE DMA_SxCR_PSIZE_Msk
  1388. #define DMA_SxCR_PSIZE_0 (0x1U << DMA_SxCR_PSIZE_Pos) /*!< 0x00000800 */
  1389. #define DMA_SxCR_PSIZE_1 (0x2U << DMA_SxCR_PSIZE_Pos) /*!< 0x00001000 */
  1390. #define DMA_SxCR_MINC_Pos (10U)
  1391. #define DMA_SxCR_MINC_Msk (0x1U << DMA_SxCR_MINC_Pos) /*!< 0x00000400 */
  1392. #define DMA_SxCR_MINC DMA_SxCR_MINC_Msk
  1393. #define DMA_SxCR_PINC_Pos (9U)
  1394. #define DMA_SxCR_PINC_Msk (0x1U << DMA_SxCR_PINC_Pos) /*!< 0x00000200 */
  1395. #define DMA_SxCR_PINC DMA_SxCR_PINC_Msk
  1396. #define DMA_SxCR_CIRC_Pos (8U)
  1397. #define DMA_SxCR_CIRC_Msk (0x1U << DMA_SxCR_CIRC_Pos) /*!< 0x00000100 */
  1398. #define DMA_SxCR_CIRC DMA_SxCR_CIRC_Msk
  1399. #define DMA_SxCR_DIR_Pos (6U)
  1400. #define DMA_SxCR_DIR_Msk (0x3U << DMA_SxCR_DIR_Pos) /*!< 0x000000C0 */
  1401. #define DMA_SxCR_DIR DMA_SxCR_DIR_Msk
  1402. #define DMA_SxCR_DIR_0 (0x1U << DMA_SxCR_DIR_Pos) /*!< 0x00000040 */
  1403. #define DMA_SxCR_DIR_1 (0x2U << DMA_SxCR_DIR_Pos) /*!< 0x00000080 */
  1404. #define DMA_SxCR_PFCTRL_Pos (5U)
  1405. #define DMA_SxCR_PFCTRL_Msk (0x1U << DMA_SxCR_PFCTRL_Pos) /*!< 0x00000020 */
  1406. #define DMA_SxCR_PFCTRL DMA_SxCR_PFCTRL_Msk
  1407. #define DMA_SxCR_TCIE_Pos (4U)
  1408. #define DMA_SxCR_TCIE_Msk (0x1U << DMA_SxCR_TCIE_Pos) /*!< 0x00000010 */
  1409. #define DMA_SxCR_TCIE DMA_SxCR_TCIE_Msk
  1410. #define DMA_SxCR_HTIE_Pos (3U)
  1411. #define DMA_SxCR_HTIE_Msk (0x1U << DMA_SxCR_HTIE_Pos) /*!< 0x00000008 */
  1412. #define DMA_SxCR_HTIE DMA_SxCR_HTIE_Msk
  1413. #define DMA_SxCR_TEIE_Pos (2U)
  1414. #define DMA_SxCR_TEIE_Msk (0x1U << DMA_SxCR_TEIE_Pos) /*!< 0x00000004 */
  1415. #define DMA_SxCR_TEIE DMA_SxCR_TEIE_Msk
  1416. #define DMA_SxCR_DMEIE_Pos (1U)
  1417. #define DMA_SxCR_DMEIE_Msk (0x1U << DMA_SxCR_DMEIE_Pos) /*!< 0x00000002 */
  1418. #define DMA_SxCR_DMEIE DMA_SxCR_DMEIE_Msk
  1419. #define DMA_SxCR_EN_Pos (0U)
  1420. #define DMA_SxCR_EN_Msk (0x1U << DMA_SxCR_EN_Pos) /*!< 0x00000001 */
  1421. #define DMA_SxCR_EN DMA_SxCR_EN_Msk
  1422. /* Legacy defines */
  1423. #define DMA_SxCR_ACK_Pos (20U)
  1424. #define DMA_SxCR_ACK_Msk (0x1U << DMA_SxCR_ACK_Pos) /*!< 0x00100000 */
  1425. #define DMA_SxCR_ACK DMA_SxCR_ACK_Msk
  1426. /******************** Bits definition for DMA_SxCNDTR register **************/
  1427. #define DMA_SxNDT_Pos (0U)
  1428. #define DMA_SxNDT_Msk (0xFFFFU << DMA_SxNDT_Pos) /*!< 0x0000FFFF */
  1429. #define DMA_SxNDT DMA_SxNDT_Msk
  1430. #define DMA_SxNDT_0 (0x0001U << DMA_SxNDT_Pos) /*!< 0x00000001 */
  1431. #define DMA_SxNDT_1 (0x0002U << DMA_SxNDT_Pos) /*!< 0x00000002 */
  1432. #define DMA_SxNDT_2 (0x0004U << DMA_SxNDT_Pos) /*!< 0x00000004 */
  1433. #define DMA_SxNDT_3 (0x0008U << DMA_SxNDT_Pos) /*!< 0x00000008 */
  1434. #define DMA_SxNDT_4 (0x0010U << DMA_SxNDT_Pos) /*!< 0x00000010 */
  1435. #define DMA_SxNDT_5 (0x0020U << DMA_SxNDT_Pos) /*!< 0x00000020 */
  1436. #define DMA_SxNDT_6 (0x0040U << DMA_SxNDT_Pos) /*!< 0x00000040 */
  1437. #define DMA_SxNDT_7 (0x0080U << DMA_SxNDT_Pos) /*!< 0x00000080 */
  1438. #define DMA_SxNDT_8 (0x0100U << DMA_SxNDT_Pos) /*!< 0x00000100 */
  1439. #define DMA_SxNDT_9 (0x0200U << DMA_SxNDT_Pos) /*!< 0x00000200 */
  1440. #define DMA_SxNDT_10 (0x0400U << DMA_SxNDT_Pos) /*!< 0x00000400 */
  1441. #define DMA_SxNDT_11 (0x0800U << DMA_SxNDT_Pos) /*!< 0x00000800 */
  1442. #define DMA_SxNDT_12 (0x1000U << DMA_SxNDT_Pos) /*!< 0x00001000 */
  1443. #define DMA_SxNDT_13 (0x2000U << DMA_SxNDT_Pos) /*!< 0x00002000 */
  1444. #define DMA_SxNDT_14 (0x4000U << DMA_SxNDT_Pos) /*!< 0x00004000 */
  1445. #define DMA_SxNDT_15 (0x8000U << DMA_SxNDT_Pos) /*!< 0x00008000 */
  1446. /******************** Bits definition for DMA_SxFCR register ****************/
  1447. #define DMA_SxFCR_FEIE_Pos (7U)
  1448. #define DMA_SxFCR_FEIE_Msk (0x1U << DMA_SxFCR_FEIE_Pos) /*!< 0x00000080 */
  1449. #define DMA_SxFCR_FEIE DMA_SxFCR_FEIE_Msk
  1450. #define DMA_SxFCR_FS_Pos (3U)
  1451. #define DMA_SxFCR_FS_Msk (0x7U << DMA_SxFCR_FS_Pos) /*!< 0x00000038 */
  1452. #define DMA_SxFCR_FS DMA_SxFCR_FS_Msk
  1453. #define DMA_SxFCR_FS_0 (0x1U << DMA_SxFCR_FS_Pos) /*!< 0x00000008 */
  1454. #define DMA_SxFCR_FS_1 (0x2U << DMA_SxFCR_FS_Pos) /*!< 0x00000010 */
  1455. #define DMA_SxFCR_FS_2 (0x4U << DMA_SxFCR_FS_Pos) /*!< 0x00000020 */
  1456. #define DMA_SxFCR_DMDIS_Pos (2U)
  1457. #define DMA_SxFCR_DMDIS_Msk (0x1U << DMA_SxFCR_DMDIS_Pos) /*!< 0x00000004 */
  1458. #define DMA_SxFCR_DMDIS DMA_SxFCR_DMDIS_Msk
  1459. #define DMA_SxFCR_FTH_Pos (0U)
  1460. #define DMA_SxFCR_FTH_Msk (0x3U << DMA_SxFCR_FTH_Pos) /*!< 0x00000003 */
  1461. #define DMA_SxFCR_FTH DMA_SxFCR_FTH_Msk
  1462. #define DMA_SxFCR_FTH_0 (0x1U << DMA_SxFCR_FTH_Pos) /*!< 0x00000001 */
  1463. #define DMA_SxFCR_FTH_1 (0x2U << DMA_SxFCR_FTH_Pos) /*!< 0x00000002 */
  1464. /******************** Bits definition for DMA_LISR register *****************/
  1465. #define DMA_LISR_TCIF3_Pos (27U)
  1466. #define DMA_LISR_TCIF3_Msk (0x1U << DMA_LISR_TCIF3_Pos) /*!< 0x08000000 */
  1467. #define DMA_LISR_TCIF3 DMA_LISR_TCIF3_Msk
  1468. #define DMA_LISR_HTIF3_Pos (26U)
  1469. #define DMA_LISR_HTIF3_Msk (0x1U << DMA_LISR_HTIF3_Pos) /*!< 0x04000000 */
  1470. #define DMA_LISR_HTIF3 DMA_LISR_HTIF3_Msk
  1471. #define DMA_LISR_TEIF3_Pos (25U)
  1472. #define DMA_LISR_TEIF3_Msk (0x1U << DMA_LISR_TEIF3_Pos) /*!< 0x02000000 */
  1473. #define DMA_LISR_TEIF3 DMA_LISR_TEIF3_Msk
  1474. #define DMA_LISR_DMEIF3_Pos (24U)
  1475. #define DMA_LISR_DMEIF3_Msk (0x1U << DMA_LISR_DMEIF3_Pos) /*!< 0x01000000 */
  1476. #define DMA_LISR_DMEIF3 DMA_LISR_DMEIF3_Msk
  1477. #define DMA_LISR_FEIF3_Pos (22U)
  1478. #define DMA_LISR_FEIF3_Msk (0x1U << DMA_LISR_FEIF3_Pos) /*!< 0x00400000 */
  1479. #define DMA_LISR_FEIF3 DMA_LISR_FEIF3_Msk
  1480. #define DMA_LISR_TCIF2_Pos (21U)
  1481. #define DMA_LISR_TCIF2_Msk (0x1U << DMA_LISR_TCIF2_Pos) /*!< 0x00200000 */
  1482. #define DMA_LISR_TCIF2 DMA_LISR_TCIF2_Msk
  1483. #define DMA_LISR_HTIF2_Pos (20U)
  1484. #define DMA_LISR_HTIF2_Msk (0x1U << DMA_LISR_HTIF2_Pos) /*!< 0x00100000 */
  1485. #define DMA_LISR_HTIF2 DMA_LISR_HTIF2_Msk
  1486. #define DMA_LISR_TEIF2_Pos (19U)
  1487. #define DMA_LISR_TEIF2_Msk (0x1U << DMA_LISR_TEIF2_Pos) /*!< 0x00080000 */
  1488. #define DMA_LISR_TEIF2 DMA_LISR_TEIF2_Msk
  1489. #define DMA_LISR_DMEIF2_Pos (18U)
  1490. #define DMA_LISR_DMEIF2_Msk (0x1U << DMA_LISR_DMEIF2_Pos) /*!< 0x00040000 */
  1491. #define DMA_LISR_DMEIF2 DMA_LISR_DMEIF2_Msk
  1492. #define DMA_LISR_FEIF2_Pos (16U)
  1493. #define DMA_LISR_FEIF2_Msk (0x1U << DMA_LISR_FEIF2_Pos) /*!< 0x00010000 */
  1494. #define DMA_LISR_FEIF2 DMA_LISR_FEIF2_Msk
  1495. #define DMA_LISR_TCIF1_Pos (11U)
  1496. #define DMA_LISR_TCIF1_Msk (0x1U << DMA_LISR_TCIF1_Pos) /*!< 0x00000800 */
  1497. #define DMA_LISR_TCIF1 DMA_LISR_TCIF1_Msk
  1498. #define DMA_LISR_HTIF1_Pos (10U)
  1499. #define DMA_LISR_HTIF1_Msk (0x1U << DMA_LISR_HTIF1_Pos) /*!< 0x00000400 */
  1500. #define DMA_LISR_HTIF1 DMA_LISR_HTIF1_Msk
  1501. #define DMA_LISR_TEIF1_Pos (9U)
  1502. #define DMA_LISR_TEIF1_Msk (0x1U << DMA_LISR_TEIF1_Pos) /*!< 0x00000200 */
  1503. #define DMA_LISR_TEIF1 DMA_LISR_TEIF1_Msk
  1504. #define DMA_LISR_DMEIF1_Pos (8U)
  1505. #define DMA_LISR_DMEIF1_Msk (0x1U << DMA_LISR_DMEIF1_Pos) /*!< 0x00000100 */
  1506. #define DMA_LISR_DMEIF1 DMA_LISR_DMEIF1_Msk
  1507. #define DMA_LISR_FEIF1_Pos (6U)
  1508. #define DMA_LISR_FEIF1_Msk (0x1U << DMA_LISR_FEIF1_Pos) /*!< 0x00000040 */
  1509. #define DMA_LISR_FEIF1 DMA_LISR_FEIF1_Msk
  1510. #define DMA_LISR_TCIF0_Pos (5U)
  1511. #define DMA_LISR_TCIF0_Msk (0x1U << DMA_LISR_TCIF0_Pos) /*!< 0x00000020 */
  1512. #define DMA_LISR_TCIF0 DMA_LISR_TCIF0_Msk
  1513. #define DMA_LISR_HTIF0_Pos (4U)
  1514. #define DMA_LISR_HTIF0_Msk (0x1U << DMA_LISR_HTIF0_Pos) /*!< 0x00000010 */
  1515. #define DMA_LISR_HTIF0 DMA_LISR_HTIF0_Msk
  1516. #define DMA_LISR_TEIF0_Pos (3U)
  1517. #define DMA_LISR_TEIF0_Msk (0x1U << DMA_LISR_TEIF0_Pos) /*!< 0x00000008 */
  1518. #define DMA_LISR_TEIF0 DMA_LISR_TEIF0_Msk
  1519. #define DMA_LISR_DMEIF0_Pos (2U)
  1520. #define DMA_LISR_DMEIF0_Msk (0x1U << DMA_LISR_DMEIF0_Pos) /*!< 0x00000004 */
  1521. #define DMA_LISR_DMEIF0 DMA_LISR_DMEIF0_Msk
  1522. #define DMA_LISR_FEIF0_Pos (0U)
  1523. #define DMA_LISR_FEIF0_Msk (0x1U << DMA_LISR_FEIF0_Pos) /*!< 0x00000001 */
  1524. #define DMA_LISR_FEIF0 DMA_LISR_FEIF0_Msk
  1525. /******************** Bits definition for DMA_HISR register *****************/
  1526. #define DMA_HISR_TCIF7_Pos (27U)
  1527. #define DMA_HISR_TCIF7_Msk (0x1U << DMA_HISR_TCIF7_Pos) /*!< 0x08000000 */
  1528. #define DMA_HISR_TCIF7 DMA_HISR_TCIF7_Msk
  1529. #define DMA_HISR_HTIF7_Pos (26U)
  1530. #define DMA_HISR_HTIF7_Msk (0x1U << DMA_HISR_HTIF7_Pos) /*!< 0x04000000 */
  1531. #define DMA_HISR_HTIF7 DMA_HISR_HTIF7_Msk
  1532. #define DMA_HISR_TEIF7_Pos (25U)
  1533. #define DMA_HISR_TEIF7_Msk (0x1U << DMA_HISR_TEIF7_Pos) /*!< 0x02000000 */
  1534. #define DMA_HISR_TEIF7 DMA_HISR_TEIF7_Msk
  1535. #define DMA_HISR_DMEIF7_Pos (24U)
  1536. #define DMA_HISR_DMEIF7_Msk (0x1U << DMA_HISR_DMEIF7_Pos) /*!< 0x01000000 */
  1537. #define DMA_HISR_DMEIF7 DMA_HISR_DMEIF7_Msk
  1538. #define DMA_HISR_FEIF7_Pos (22U)
  1539. #define DMA_HISR_FEIF7_Msk (0x1U << DMA_HISR_FEIF7_Pos) /*!< 0x00400000 */
  1540. #define DMA_HISR_FEIF7 DMA_HISR_FEIF7_Msk
  1541. #define DMA_HISR_TCIF6_Pos (21U)
  1542. #define DMA_HISR_TCIF6_Msk (0x1U << DMA_HISR_TCIF6_Pos) /*!< 0x00200000 */
  1543. #define DMA_HISR_TCIF6 DMA_HISR_TCIF6_Msk
  1544. #define DMA_HISR_HTIF6_Pos (20U)
  1545. #define DMA_HISR_HTIF6_Msk (0x1U << DMA_HISR_HTIF6_Pos) /*!< 0x00100000 */
  1546. #define DMA_HISR_HTIF6 DMA_HISR_HTIF6_Msk
  1547. #define DMA_HISR_TEIF6_Pos (19U)
  1548. #define DMA_HISR_TEIF6_Msk (0x1U << DMA_HISR_TEIF6_Pos) /*!< 0x00080000 */
  1549. #define DMA_HISR_TEIF6 DMA_HISR_TEIF6_Msk
  1550. #define DMA_HISR_DMEIF6_Pos (18U)
  1551. #define DMA_HISR_DMEIF6_Msk (0x1U << DMA_HISR_DMEIF6_Pos) /*!< 0x00040000 */
  1552. #define DMA_HISR_DMEIF6 DMA_HISR_DMEIF6_Msk
  1553. #define DMA_HISR_FEIF6_Pos (16U)
  1554. #define DMA_HISR_FEIF6_Msk (0x1U << DMA_HISR_FEIF6_Pos) /*!< 0x00010000 */
  1555. #define DMA_HISR_FEIF6 DMA_HISR_FEIF6_Msk
  1556. #define DMA_HISR_TCIF5_Pos (11U)
  1557. #define DMA_HISR_TCIF5_Msk (0x1U << DMA_HISR_TCIF5_Pos) /*!< 0x00000800 */
  1558. #define DMA_HISR_TCIF5 DMA_HISR_TCIF5_Msk
  1559. #define DMA_HISR_HTIF5_Pos (10U)
  1560. #define DMA_HISR_HTIF5_Msk (0x1U << DMA_HISR_HTIF5_Pos) /*!< 0x00000400 */
  1561. #define DMA_HISR_HTIF5 DMA_HISR_HTIF5_Msk
  1562. #define DMA_HISR_TEIF5_Pos (9U)
  1563. #define DMA_HISR_TEIF5_Msk (0x1U << DMA_HISR_TEIF5_Pos) /*!< 0x00000200 */
  1564. #define DMA_HISR_TEIF5 DMA_HISR_TEIF5_Msk
  1565. #define DMA_HISR_DMEIF5_Pos (8U)
  1566. #define DMA_HISR_DMEIF5_Msk (0x1U << DMA_HISR_DMEIF5_Pos) /*!< 0x00000100 */
  1567. #define DMA_HISR_DMEIF5 DMA_HISR_DMEIF5_Msk
  1568. #define DMA_HISR_FEIF5_Pos (6U)
  1569. #define DMA_HISR_FEIF5_Msk (0x1U << DMA_HISR_FEIF5_Pos) /*!< 0x00000040 */
  1570. #define DMA_HISR_FEIF5 DMA_HISR_FEIF5_Msk
  1571. #define DMA_HISR_TCIF4_Pos (5U)
  1572. #define DMA_HISR_TCIF4_Msk (0x1U << DMA_HISR_TCIF4_Pos) /*!< 0x00000020 */
  1573. #define DMA_HISR_TCIF4 DMA_HISR_TCIF4_Msk
  1574. #define DMA_HISR_HTIF4_Pos (4U)
  1575. #define DMA_HISR_HTIF4_Msk (0x1U << DMA_HISR_HTIF4_Pos) /*!< 0x00000010 */
  1576. #define DMA_HISR_HTIF4 DMA_HISR_HTIF4_Msk
  1577. #define DMA_HISR_TEIF4_Pos (3U)
  1578. #define DMA_HISR_TEIF4_Msk (0x1U << DMA_HISR_TEIF4_Pos) /*!< 0x00000008 */
  1579. #define DMA_HISR_TEIF4 DMA_HISR_TEIF4_Msk
  1580. #define DMA_HISR_DMEIF4_Pos (2U)
  1581. #define DMA_HISR_DMEIF4_Msk (0x1U << DMA_HISR_DMEIF4_Pos) /*!< 0x00000004 */
  1582. #define DMA_HISR_DMEIF4 DMA_HISR_DMEIF4_Msk
  1583. #define DMA_HISR_FEIF4_Pos (0U)
  1584. #define DMA_HISR_FEIF4_Msk (0x1U << DMA_HISR_FEIF4_Pos) /*!< 0x00000001 */
  1585. #define DMA_HISR_FEIF4 DMA_HISR_FEIF4_Msk
  1586. /******************** Bits definition for DMA_LIFCR register ****************/
  1587. #define DMA_LIFCR_CTCIF3_Pos (27U)
  1588. #define DMA_LIFCR_CTCIF3_Msk (0x1U << DMA_LIFCR_CTCIF3_Pos) /*!< 0x08000000 */
  1589. #define DMA_LIFCR_CTCIF3 DMA_LIFCR_CTCIF3_Msk
  1590. #define DMA_LIFCR_CHTIF3_Pos (26U)
  1591. #define DMA_LIFCR_CHTIF3_Msk (0x1U << DMA_LIFCR_CHTIF3_Pos) /*!< 0x04000000 */
  1592. #define DMA_LIFCR_CHTIF3 DMA_LIFCR_CHTIF3_Msk
  1593. #define DMA_LIFCR_CTEIF3_Pos (25U)
  1594. #define DMA_LIFCR_CTEIF3_Msk (0x1U << DMA_LIFCR_CTEIF3_Pos) /*!< 0x02000000 */
  1595. #define DMA_LIFCR_CTEIF3 DMA_LIFCR_CTEIF3_Msk
  1596. #define DMA_LIFCR_CDMEIF3_Pos (24U)
  1597. #define DMA_LIFCR_CDMEIF3_Msk (0x1U << DMA_LIFCR_CDMEIF3_Pos) /*!< 0x01000000 */
  1598. #define DMA_LIFCR_CDMEIF3 DMA_LIFCR_CDMEIF3_Msk
  1599. #define DMA_LIFCR_CFEIF3_Pos (22U)
  1600. #define DMA_LIFCR_CFEIF3_Msk (0x1U << DMA_LIFCR_CFEIF3_Pos) /*!< 0x00400000 */
  1601. #define DMA_LIFCR_CFEIF3 DMA_LIFCR_CFEIF3_Msk
  1602. #define DMA_LIFCR_CTCIF2_Pos (21U)
  1603. #define DMA_LIFCR_CTCIF2_Msk (0x1U << DMA_LIFCR_CTCIF2_Pos) /*!< 0x00200000 */
  1604. #define DMA_LIFCR_CTCIF2 DMA_LIFCR_CTCIF2_Msk
  1605. #define DMA_LIFCR_CHTIF2_Pos (20U)
  1606. #define DMA_LIFCR_CHTIF2_Msk (0x1U << DMA_LIFCR_CHTIF2_Pos) /*!< 0x00100000 */
  1607. #define DMA_LIFCR_CHTIF2 DMA_LIFCR_CHTIF2_Msk
  1608. #define DMA_LIFCR_CTEIF2_Pos (19U)
  1609. #define DMA_LIFCR_CTEIF2_Msk (0x1U << DMA_LIFCR_CTEIF2_Pos) /*!< 0x00080000 */
  1610. #define DMA_LIFCR_CTEIF2 DMA_LIFCR_CTEIF2_Msk
  1611. #define DMA_LIFCR_CDMEIF2_Pos (18U)
  1612. #define DMA_LIFCR_CDMEIF2_Msk (0x1U << DMA_LIFCR_CDMEIF2_Pos) /*!< 0x00040000 */
  1613. #define DMA_LIFCR_CDMEIF2 DMA_LIFCR_CDMEIF2_Msk
  1614. #define DMA_LIFCR_CFEIF2_Pos (16U)
  1615. #define DMA_LIFCR_CFEIF2_Msk (0x1U << DMA_LIFCR_CFEIF2_Pos) /*!< 0x00010000 */
  1616. #define DMA_LIFCR_CFEIF2 DMA_LIFCR_CFEIF2_Msk
  1617. #define DMA_LIFCR_CTCIF1_Pos (11U)
  1618. #define DMA_LIFCR_CTCIF1_Msk (0x1U << DMA_LIFCR_CTCIF1_Pos) /*!< 0x00000800 */
  1619. #define DMA_LIFCR_CTCIF1 DMA_LIFCR_CTCIF1_Msk
  1620. #define DMA_LIFCR_CHTIF1_Pos (10U)
  1621. #define DMA_LIFCR_CHTIF1_Msk (0x1U << DMA_LIFCR_CHTIF1_Pos) /*!< 0x00000400 */
  1622. #define DMA_LIFCR_CHTIF1 DMA_LIFCR_CHTIF1_Msk
  1623. #define DMA_LIFCR_CTEIF1_Pos (9U)
  1624. #define DMA_LIFCR_CTEIF1_Msk (0x1U << DMA_LIFCR_CTEIF1_Pos) /*!< 0x00000200 */
  1625. #define DMA_LIFCR_CTEIF1 DMA_LIFCR_CTEIF1_Msk
  1626. #define DMA_LIFCR_CDMEIF1_Pos (8U)
  1627. #define DMA_LIFCR_CDMEIF1_Msk (0x1U << DMA_LIFCR_CDMEIF1_Pos) /*!< 0x00000100 */
  1628. #define DMA_LIFCR_CDMEIF1 DMA_LIFCR_CDMEIF1_Msk
  1629. #define DMA_LIFCR_CFEIF1_Pos (6U)
  1630. #define DMA_LIFCR_CFEIF1_Msk (0x1U << DMA_LIFCR_CFEIF1_Pos) /*!< 0x00000040 */
  1631. #define DMA_LIFCR_CFEIF1 DMA_LIFCR_CFEIF1_Msk
  1632. #define DMA_LIFCR_CTCIF0_Pos (5U)
  1633. #define DMA_LIFCR_CTCIF0_Msk (0x1U << DMA_LIFCR_CTCIF0_Pos) /*!< 0x00000020 */
  1634. #define DMA_LIFCR_CTCIF0 DMA_LIFCR_CTCIF0_Msk
  1635. #define DMA_LIFCR_CHTIF0_Pos (4U)
  1636. #define DMA_LIFCR_CHTIF0_Msk (0x1U << DMA_LIFCR_CHTIF0_Pos) /*!< 0x00000010 */
  1637. #define DMA_LIFCR_CHTIF0 DMA_LIFCR_CHTIF0_Msk
  1638. #define DMA_LIFCR_CTEIF0_Pos (3U)
  1639. #define DMA_LIFCR_CTEIF0_Msk (0x1U << DMA_LIFCR_CTEIF0_Pos) /*!< 0x00000008 */
  1640. #define DMA_LIFCR_CTEIF0 DMA_LIFCR_CTEIF0_Msk
  1641. #define DMA_LIFCR_CDMEIF0_Pos (2U)
  1642. #define DMA_LIFCR_CDMEIF0_Msk (0x1U << DMA_LIFCR_CDMEIF0_Pos) /*!< 0x00000004 */
  1643. #define DMA_LIFCR_CDMEIF0 DMA_LIFCR_CDMEIF0_Msk
  1644. #define DMA_LIFCR_CFEIF0_Pos (0U)
  1645. #define DMA_LIFCR_CFEIF0_Msk (0x1U << DMA_LIFCR_CFEIF0_Pos) /*!< 0x00000001 */
  1646. #define DMA_LIFCR_CFEIF0 DMA_LIFCR_CFEIF0_Msk
  1647. /******************** Bits definition for DMA_HIFCR register ****************/
  1648. #define DMA_HIFCR_CTCIF7_Pos (27U)
  1649. #define DMA_HIFCR_CTCIF7_Msk (0x1U << DMA_HIFCR_CTCIF7_Pos) /*!< 0x08000000 */
  1650. #define DMA_HIFCR_CTCIF7 DMA_HIFCR_CTCIF7_Msk
  1651. #define DMA_HIFCR_CHTIF7_Pos (26U)
  1652. #define DMA_HIFCR_CHTIF7_Msk (0x1U << DMA_HIFCR_CHTIF7_Pos) /*!< 0x04000000 */
  1653. #define DMA_HIFCR_CHTIF7 DMA_HIFCR_CHTIF7_Msk
  1654. #define DMA_HIFCR_CTEIF7_Pos (25U)
  1655. #define DMA_HIFCR_CTEIF7_Msk (0x1U << DMA_HIFCR_CTEIF7_Pos) /*!< 0x02000000 */
  1656. #define DMA_HIFCR_CTEIF7 DMA_HIFCR_CTEIF7_Msk
  1657. #define DMA_HIFCR_CDMEIF7_Pos (24U)
  1658. #define DMA_HIFCR_CDMEIF7_Msk (0x1U << DMA_HIFCR_CDMEIF7_Pos) /*!< 0x01000000 */
  1659. #define DMA_HIFCR_CDMEIF7 DMA_HIFCR_CDMEIF7_Msk
  1660. #define DMA_HIFCR_CFEIF7_Pos (22U)
  1661. #define DMA_HIFCR_CFEIF7_Msk (0x1U << DMA_HIFCR_CFEIF7_Pos) /*!< 0x00400000 */
  1662. #define DMA_HIFCR_CFEIF7 DMA_HIFCR_CFEIF7_Msk
  1663. #define DMA_HIFCR_CTCIF6_Pos (21U)
  1664. #define DMA_HIFCR_CTCIF6_Msk (0x1U << DMA_HIFCR_CTCIF6_Pos) /*!< 0x00200000 */
  1665. #define DMA_HIFCR_CTCIF6 DMA_HIFCR_CTCIF6_Msk
  1666. #define DMA_HIFCR_CHTIF6_Pos (20U)
  1667. #define DMA_HIFCR_CHTIF6_Msk (0x1U << DMA_HIFCR_CHTIF6_Pos) /*!< 0x00100000 */
  1668. #define DMA_HIFCR_CHTIF6 DMA_HIFCR_CHTIF6_Msk
  1669. #define DMA_HIFCR_CTEIF6_Pos (19U)
  1670. #define DMA_HIFCR_CTEIF6_Msk (0x1U << DMA_HIFCR_CTEIF6_Pos) /*!< 0x00080000 */
  1671. #define DMA_HIFCR_CTEIF6 DMA_HIFCR_CTEIF6_Msk
  1672. #define DMA_HIFCR_CDMEIF6_Pos (18U)
  1673. #define DMA_HIFCR_CDMEIF6_Msk (0x1U << DMA_HIFCR_CDMEIF6_Pos) /*!< 0x00040000 */
  1674. #define DMA_HIFCR_CDMEIF6 DMA_HIFCR_CDMEIF6_Msk
  1675. #define DMA_HIFCR_CFEIF6_Pos (16U)
  1676. #define DMA_HIFCR_CFEIF6_Msk (0x1U << DMA_HIFCR_CFEIF6_Pos) /*!< 0x00010000 */
  1677. #define DMA_HIFCR_CFEIF6 DMA_HIFCR_CFEIF6_Msk
  1678. #define DMA_HIFCR_CTCIF5_Pos (11U)
  1679. #define DMA_HIFCR_CTCIF5_Msk (0x1U << DMA_HIFCR_CTCIF5_Pos) /*!< 0x00000800 */
  1680. #define DMA_HIFCR_CTCIF5 DMA_HIFCR_CTCIF5_Msk
  1681. #define DMA_HIFCR_CHTIF5_Pos (10U)
  1682. #define DMA_HIFCR_CHTIF5_Msk (0x1U << DMA_HIFCR_CHTIF5_Pos) /*!< 0x00000400 */
  1683. #define DMA_HIFCR_CHTIF5 DMA_HIFCR_CHTIF5_Msk
  1684. #define DMA_HIFCR_CTEIF5_Pos (9U)
  1685. #define DMA_HIFCR_CTEIF5_Msk (0x1U << DMA_HIFCR_CTEIF5_Pos) /*!< 0x00000200 */
  1686. #define DMA_HIFCR_CTEIF5 DMA_HIFCR_CTEIF5_Msk
  1687. #define DMA_HIFCR_CDMEIF5_Pos (8U)
  1688. #define DMA_HIFCR_CDMEIF5_Msk (0x1U << DMA_HIFCR_CDMEIF5_Pos) /*!< 0x00000100 */
  1689. #define DMA_HIFCR_CDMEIF5 DMA_HIFCR_CDMEIF5_Msk
  1690. #define DMA_HIFCR_CFEIF5_Pos (6U)
  1691. #define DMA_HIFCR_CFEIF5_Msk (0x1U << DMA_HIFCR_CFEIF5_Pos) /*!< 0x00000040 */
  1692. #define DMA_HIFCR_CFEIF5 DMA_HIFCR_CFEIF5_Msk
  1693. #define DMA_HIFCR_CTCIF4_Pos (5U)
  1694. #define DMA_HIFCR_CTCIF4_Msk (0x1U << DMA_HIFCR_CTCIF4_Pos) /*!< 0x00000020 */
  1695. #define DMA_HIFCR_CTCIF4 DMA_HIFCR_CTCIF4_Msk
  1696. #define DMA_HIFCR_CHTIF4_Pos (4U)
  1697. #define DMA_HIFCR_CHTIF4_Msk (0x1U << DMA_HIFCR_CHTIF4_Pos) /*!< 0x00000010 */
  1698. #define DMA_HIFCR_CHTIF4 DMA_HIFCR_CHTIF4_Msk
  1699. #define DMA_HIFCR_CTEIF4_Pos (3U)
  1700. #define DMA_HIFCR_CTEIF4_Msk (0x1U << DMA_HIFCR_CTEIF4_Pos) /*!< 0x00000008 */
  1701. #define DMA_HIFCR_CTEIF4 DMA_HIFCR_CTEIF4_Msk
  1702. #define DMA_HIFCR_CDMEIF4_Pos (2U)
  1703. #define DMA_HIFCR_CDMEIF4_Msk (0x1U << DMA_HIFCR_CDMEIF4_Pos) /*!< 0x00000004 */
  1704. #define DMA_HIFCR_CDMEIF4 DMA_HIFCR_CDMEIF4_Msk
  1705. #define DMA_HIFCR_CFEIF4_Pos (0U)
  1706. #define DMA_HIFCR_CFEIF4_Msk (0x1U << DMA_HIFCR_CFEIF4_Pos) /*!< 0x00000001 */
  1707. #define DMA_HIFCR_CFEIF4 DMA_HIFCR_CFEIF4_Msk
  1708. /****************** Bit definition for DMA_SxPAR register ********************/
  1709. #define DMA_SxPAR_PA_Pos (0U)
  1710. #define DMA_SxPAR_PA_Msk (0xFFFFFFFFU << DMA_SxPAR_PA_Pos) /*!< 0xFFFFFFFF */
  1711. #define DMA_SxPAR_PA DMA_SxPAR_PA_Msk /*!< Peripheral Address */
  1712. /****************** Bit definition for DMA_SxM0AR register ********************/
  1713. #define DMA_SxM0AR_M0A_Pos (0U)
  1714. #define DMA_SxM0AR_M0A_Msk (0xFFFFFFFFU << DMA_SxM0AR_M0A_Pos) /*!< 0xFFFFFFFF */
  1715. #define DMA_SxM0AR_M0A DMA_SxM0AR_M0A_Msk /*!< Memory Address */
  1716. /****************** Bit definition for DMA_SxM1AR register ********************/
  1717. #define DMA_SxM1AR_M1A_Pos (0U)
  1718. #define DMA_SxM1AR_M1A_Msk (0xFFFFFFFFU << DMA_SxM1AR_M1A_Pos) /*!< 0xFFFFFFFF */
  1719. #define DMA_SxM1AR_M1A DMA_SxM1AR_M1A_Msk /*!< Memory Address */
  1720. /******************************************************************************/
  1721. /* */
  1722. /* External Interrupt/Event Controller */
  1723. /* */
  1724. /******************************************************************************/
  1725. /******************* Bit definition for EXTI_IMR register *******************/
  1726. #define EXTI_IMR_MR0_Pos (0U)
  1727. #define EXTI_IMR_MR0_Msk (0x1U << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */
  1728. #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */
  1729. #define EXTI_IMR_MR1_Pos (1U)
  1730. #define EXTI_IMR_MR1_Msk (0x1U << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */
  1731. #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */
  1732. #define EXTI_IMR_MR2_Pos (2U)
  1733. #define EXTI_IMR_MR2_Msk (0x1U << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */
  1734. #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */
  1735. #define EXTI_IMR_MR3_Pos (3U)
  1736. #define EXTI_IMR_MR3_Msk (0x1U << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */
  1737. #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */
  1738. #define EXTI_IMR_MR4_Pos (4U)
  1739. #define EXTI_IMR_MR4_Msk (0x1U << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */
  1740. #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */
  1741. #define EXTI_IMR_MR5_Pos (5U)
  1742. #define EXTI_IMR_MR5_Msk (0x1U << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */
  1743. #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */
  1744. #define EXTI_IMR_MR6_Pos (6U)
  1745. #define EXTI_IMR_MR6_Msk (0x1U << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */
  1746. #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */
  1747. #define EXTI_IMR_MR7_Pos (7U)
  1748. #define EXTI_IMR_MR7_Msk (0x1U << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */
  1749. #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */
  1750. #define EXTI_IMR_MR8_Pos (8U)
  1751. #define EXTI_IMR_MR8_Msk (0x1U << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */
  1752. #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */
  1753. #define EXTI_IMR_MR9_Pos (9U)
  1754. #define EXTI_IMR_MR9_Msk (0x1U << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */
  1755. #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */
  1756. #define EXTI_IMR_MR10_Pos (10U)
  1757. #define EXTI_IMR_MR10_Msk (0x1U << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */
  1758. #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */
  1759. #define EXTI_IMR_MR11_Pos (11U)
  1760. #define EXTI_IMR_MR11_Msk (0x1U << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */
  1761. #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */
  1762. #define EXTI_IMR_MR12_Pos (12U)
  1763. #define EXTI_IMR_MR12_Msk (0x1U << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */
  1764. #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */
  1765. #define EXTI_IMR_MR13_Pos (13U)
  1766. #define EXTI_IMR_MR13_Msk (0x1U << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */
  1767. #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */
  1768. #define EXTI_IMR_MR14_Pos (14U)
  1769. #define EXTI_IMR_MR14_Msk (0x1U << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */
  1770. #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */
  1771. #define EXTI_IMR_MR15_Pos (15U)
  1772. #define EXTI_IMR_MR15_Msk (0x1U << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */
  1773. #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */
  1774. #define EXTI_IMR_MR16_Pos (16U)
  1775. #define EXTI_IMR_MR16_Msk (0x1U << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */
  1776. #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */
  1777. #define EXTI_IMR_MR17_Pos (17U)
  1778. #define EXTI_IMR_MR17_Msk (0x1U << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */
  1779. #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */
  1780. #define EXTI_IMR_MR18_Pos (18U)
  1781. #define EXTI_IMR_MR18_Msk (0x1U << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */
  1782. #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */
  1783. #define EXTI_IMR_MR19_Pos (19U)
  1784. #define EXTI_IMR_MR19_Msk (0x1U << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */
  1785. #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */
  1786. #define EXTI_IMR_MR20_Pos (20U)
  1787. #define EXTI_IMR_MR20_Msk (0x1U << EXTI_IMR_MR20_Pos) /*!< 0x00100000 */
  1788. #define EXTI_IMR_MR20 EXTI_IMR_MR20_Msk /*!< Interrupt Mask on line 20 */
  1789. #define EXTI_IMR_MR21_Pos (21U)
  1790. #define EXTI_IMR_MR21_Msk (0x1U << EXTI_IMR_MR21_Pos) /*!< 0x00200000 */
  1791. #define EXTI_IMR_MR21 EXTI_IMR_MR21_Msk /*!< Interrupt Mask on line 21 */
  1792. #define EXTI_IMR_MR22_Pos (22U)
  1793. #define EXTI_IMR_MR22_Msk (0x1U << EXTI_IMR_MR22_Pos) /*!< 0x00400000 */
  1794. #define EXTI_IMR_MR22 EXTI_IMR_MR22_Msk /*!< Interrupt Mask on line 22 */
  1795. #define EXTI_IMR_MR23_Pos (23U)
  1796. #define EXTI_IMR_MR23_Msk (0x1U << EXTI_IMR_MR23_Pos) /*!< 0x00800000 */
  1797. #define EXTI_IMR_MR23 EXTI_IMR_MR23_Msk /*!< Interrupt Mask on line 23 */
  1798. /* Reference Defines */
  1799. #define EXTI_IMR_IM0 EXTI_IMR_MR0
  1800. #define EXTI_IMR_IM1 EXTI_IMR_MR1
  1801. #define EXTI_IMR_IM2 EXTI_IMR_MR2
  1802. #define EXTI_IMR_IM3 EXTI_IMR_MR3
  1803. #define EXTI_IMR_IM4 EXTI_IMR_MR4
  1804. #define EXTI_IMR_IM5 EXTI_IMR_MR5
  1805. #define EXTI_IMR_IM6 EXTI_IMR_MR6
  1806. #define EXTI_IMR_IM7 EXTI_IMR_MR7
  1807. #define EXTI_IMR_IM8 EXTI_IMR_MR8
  1808. #define EXTI_IMR_IM9 EXTI_IMR_MR9
  1809. #define EXTI_IMR_IM10 EXTI_IMR_MR10
  1810. #define EXTI_IMR_IM11 EXTI_IMR_MR11
  1811. #define EXTI_IMR_IM12 EXTI_IMR_MR12
  1812. #define EXTI_IMR_IM13 EXTI_IMR_MR13
  1813. #define EXTI_IMR_IM14 EXTI_IMR_MR14
  1814. #define EXTI_IMR_IM15 EXTI_IMR_MR15
  1815. #define EXTI_IMR_IM16 EXTI_IMR_MR16
  1816. #define EXTI_IMR_IM17 EXTI_IMR_MR17
  1817. #define EXTI_IMR_IM18 EXTI_IMR_MR18
  1818. #define EXTI_IMR_IM19 EXTI_IMR_MR19
  1819. #define EXTI_IMR_IM20 EXTI_IMR_MR20
  1820. #define EXTI_IMR_IM21 EXTI_IMR_MR21
  1821. #define EXTI_IMR_IM22 EXTI_IMR_MR22
  1822. #define EXTI_IMR_IM23 EXTI_IMR_MR23
  1823. #define EXTI_IMR_IM_Pos (0U)
  1824. #define EXTI_IMR_IM_Msk (0xFFFFFFU << EXTI_IMR_IM_Pos) /*!< 0x00FFFFFF */
  1825. #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */
  1826. /******************* Bit definition for EXTI_EMR register *******************/
  1827. #define EXTI_EMR_MR0_Pos (0U)
  1828. #define EXTI_EMR_MR0_Msk (0x1U << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */
  1829. #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */
  1830. #define EXTI_EMR_MR1_Pos (1U)
  1831. #define EXTI_EMR_MR1_Msk (0x1U << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */
  1832. #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */
  1833. #define EXTI_EMR_MR2_Pos (2U)
  1834. #define EXTI_EMR_MR2_Msk (0x1U << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */
  1835. #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */
  1836. #define EXTI_EMR_MR3_Pos (3U)
  1837. #define EXTI_EMR_MR3_Msk (0x1U << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */
  1838. #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */
  1839. #define EXTI_EMR_MR4_Pos (4U)
  1840. #define EXTI_EMR_MR4_Msk (0x1U << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */
  1841. #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */
  1842. #define EXTI_EMR_MR5_Pos (5U)
  1843. #define EXTI_EMR_MR5_Msk (0x1U << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */
  1844. #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */
  1845. #define EXTI_EMR_MR6_Pos (6U)
  1846. #define EXTI_EMR_MR6_Msk (0x1U << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */
  1847. #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */
  1848. #define EXTI_EMR_MR7_Pos (7U)
  1849. #define EXTI_EMR_MR7_Msk (0x1U << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */
  1850. #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */
  1851. #define EXTI_EMR_MR8_Pos (8U)
  1852. #define EXTI_EMR_MR8_Msk (0x1U << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */
  1853. #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */
  1854. #define EXTI_EMR_MR9_Pos (9U)
  1855. #define EXTI_EMR_MR9_Msk (0x1U << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */
  1856. #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */
  1857. #define EXTI_EMR_MR10_Pos (10U)
  1858. #define EXTI_EMR_MR10_Msk (0x1U << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */
  1859. #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */
  1860. #define EXTI_EMR_MR11_Pos (11U)
  1861. #define EXTI_EMR_MR11_Msk (0x1U << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */
  1862. #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */
  1863. #define EXTI_EMR_MR12_Pos (12U)
  1864. #define EXTI_EMR_MR12_Msk (0x1U << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */
  1865. #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */
  1866. #define EXTI_EMR_MR13_Pos (13U)
  1867. #define EXTI_EMR_MR13_Msk (0x1U << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */
  1868. #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */
  1869. #define EXTI_EMR_MR14_Pos (14U)
  1870. #define EXTI_EMR_MR14_Msk (0x1U << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */
  1871. #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */
  1872. #define EXTI_EMR_MR15_Pos (15U)
  1873. #define EXTI_EMR_MR15_Msk (0x1U << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */
  1874. #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */
  1875. #define EXTI_EMR_MR16_Pos (16U)
  1876. #define EXTI_EMR_MR16_Msk (0x1U << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */
  1877. #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */
  1878. #define EXTI_EMR_MR17_Pos (17U)
  1879. #define EXTI_EMR_MR17_Msk (0x1U << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */
  1880. #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */
  1881. #define EXTI_EMR_MR18_Pos (18U)
  1882. #define EXTI_EMR_MR18_Msk (0x1U << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */
  1883. #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */
  1884. #define EXTI_EMR_MR19_Pos (19U)
  1885. #define EXTI_EMR_MR19_Msk (0x1U << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */
  1886. #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */
  1887. #define EXTI_EMR_MR20_Pos (20U)
  1888. #define EXTI_EMR_MR20_Msk (0x1U << EXTI_EMR_MR20_Pos) /*!< 0x00100000 */
  1889. #define EXTI_EMR_MR20 EXTI_EMR_MR20_Msk /*!< Event Mask on line 20 */
  1890. #define EXTI_EMR_MR21_Pos (21U)
  1891. #define EXTI_EMR_MR21_Msk (0x1U << EXTI_EMR_MR21_Pos) /*!< 0x00200000 */
  1892. #define EXTI_EMR_MR21 EXTI_EMR_MR21_Msk /*!< Event Mask on line 21 */
  1893. #define EXTI_EMR_MR22_Pos (22U)
  1894. #define EXTI_EMR_MR22_Msk (0x1U << EXTI_EMR_MR22_Pos) /*!< 0x00400000 */
  1895. #define EXTI_EMR_MR22 EXTI_EMR_MR22_Msk /*!< Event Mask on line 22 */
  1896. #define EXTI_EMR_MR23_Pos (23U)
  1897. #define EXTI_EMR_MR23_Msk (0x1U << EXTI_EMR_MR23_Pos) /*!< 0x00800000 */
  1898. #define EXTI_EMR_MR23 EXTI_EMR_MR23_Msk /*!< Event Mask on line 23 */
  1899. /* Reference Defines */
  1900. #define EXTI_EMR_EM0 EXTI_EMR_MR0
  1901. #define EXTI_EMR_EM1 EXTI_EMR_MR1
  1902. #define EXTI_EMR_EM2 EXTI_EMR_MR2
  1903. #define EXTI_EMR_EM3 EXTI_EMR_MR3
  1904. #define EXTI_EMR_EM4 EXTI_EMR_MR4
  1905. #define EXTI_EMR_EM5 EXTI_EMR_MR5
  1906. #define EXTI_EMR_EM6 EXTI_EMR_MR6
  1907. #define EXTI_EMR_EM7 EXTI_EMR_MR7
  1908. #define EXTI_EMR_EM8 EXTI_EMR_MR8
  1909. #define EXTI_EMR_EM9 EXTI_EMR_MR9
  1910. #define EXTI_EMR_EM10 EXTI_EMR_MR10
  1911. #define EXTI_EMR_EM11 EXTI_EMR_MR11
  1912. #define EXTI_EMR_EM12 EXTI_EMR_MR12
  1913. #define EXTI_EMR_EM13 EXTI_EMR_MR13
  1914. #define EXTI_EMR_EM14 EXTI_EMR_MR14
  1915. #define EXTI_EMR_EM15 EXTI_EMR_MR15
  1916. #define EXTI_EMR_EM16 EXTI_EMR_MR16
  1917. #define EXTI_EMR_EM17 EXTI_EMR_MR17
  1918. #define EXTI_EMR_EM18 EXTI_EMR_MR18
  1919. #define EXTI_EMR_EM19 EXTI_EMR_MR19
  1920. #define EXTI_EMR_EM20 EXTI_EMR_MR20
  1921. #define EXTI_EMR_EM21 EXTI_EMR_MR21
  1922. #define EXTI_EMR_EM22 EXTI_EMR_MR22
  1923. #define EXTI_EMR_EM23 EXTI_EMR_MR23
  1924. /****************** Bit definition for EXTI_RTSR register *******************/
  1925. #define EXTI_RTSR_TR0_Pos (0U)
  1926. #define EXTI_RTSR_TR0_Msk (0x1U << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */
  1927. #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */
  1928. #define EXTI_RTSR_TR1_Pos (1U)
  1929. #define EXTI_RTSR_TR1_Msk (0x1U << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */
  1930. #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */
  1931. #define EXTI_RTSR_TR2_Pos (2U)
  1932. #define EXTI_RTSR_TR2_Msk (0x1U << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */
  1933. #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */
  1934. #define EXTI_RTSR_TR3_Pos (3U)
  1935. #define EXTI_RTSR_TR3_Msk (0x1U << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */
  1936. #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */
  1937. #define EXTI_RTSR_TR4_Pos (4U)
  1938. #define EXTI_RTSR_TR4_Msk (0x1U << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */
  1939. #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */
  1940. #define EXTI_RTSR_TR5_Pos (5U)
  1941. #define EXTI_RTSR_TR5_Msk (0x1U << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */
  1942. #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */
  1943. #define EXTI_RTSR_TR6_Pos (6U)
  1944. #define EXTI_RTSR_TR6_Msk (0x1U << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */
  1945. #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */
  1946. #define EXTI_RTSR_TR7_Pos (7U)
  1947. #define EXTI_RTSR_TR7_Msk (0x1U << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */
  1948. #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */
  1949. #define EXTI_RTSR_TR8_Pos (8U)
  1950. #define EXTI_RTSR_TR8_Msk (0x1U << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */
  1951. #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */
  1952. #define EXTI_RTSR_TR9_Pos (9U)
  1953. #define EXTI_RTSR_TR9_Msk (0x1U << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */
  1954. #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */
  1955. #define EXTI_RTSR_TR10_Pos (10U)
  1956. #define EXTI_RTSR_TR10_Msk (0x1U << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */
  1957. #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */
  1958. #define EXTI_RTSR_TR11_Pos (11U)
  1959. #define EXTI_RTSR_TR11_Msk (0x1U << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */
  1960. #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */
  1961. #define EXTI_RTSR_TR12_Pos (12U)
  1962. #define EXTI_RTSR_TR12_Msk (0x1U << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */
  1963. #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */
  1964. #define EXTI_RTSR_TR13_Pos (13U)
  1965. #define EXTI_RTSR_TR13_Msk (0x1U << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */
  1966. #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */
  1967. #define EXTI_RTSR_TR14_Pos (14U)
  1968. #define EXTI_RTSR_TR14_Msk (0x1U << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */
  1969. #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */
  1970. #define EXTI_RTSR_TR15_Pos (15U)
  1971. #define EXTI_RTSR_TR15_Msk (0x1U << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */
  1972. #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */
  1973. #define EXTI_RTSR_TR16_Pos (16U)
  1974. #define EXTI_RTSR_TR16_Msk (0x1U << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */
  1975. #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */
  1976. #define EXTI_RTSR_TR17_Pos (17U)
  1977. #define EXTI_RTSR_TR17_Msk (0x1U << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */
  1978. #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */
  1979. #define EXTI_RTSR_TR18_Pos (18U)
  1980. #define EXTI_RTSR_TR18_Msk (0x1U << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */
  1981. #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */
  1982. #define EXTI_RTSR_TR19_Pos (19U)
  1983. #define EXTI_RTSR_TR19_Msk (0x1U << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */
  1984. #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */
  1985. #define EXTI_RTSR_TR20_Pos (20U)
  1986. #define EXTI_RTSR_TR20_Msk (0x1U << EXTI_RTSR_TR20_Pos) /*!< 0x00100000 */
  1987. #define EXTI_RTSR_TR20 EXTI_RTSR_TR20_Msk /*!< Rising trigger event configuration bit of line 20 */
  1988. #define EXTI_RTSR_TR21_Pos (21U)
  1989. #define EXTI_RTSR_TR21_Msk (0x1U << EXTI_RTSR_TR21_Pos) /*!< 0x00200000 */
  1990. #define EXTI_RTSR_TR21 EXTI_RTSR_TR21_Msk /*!< Rising trigger event configuration bit of line 21 */
  1991. #define EXTI_RTSR_TR22_Pos (22U)
  1992. #define EXTI_RTSR_TR22_Msk (0x1U << EXTI_RTSR_TR22_Pos) /*!< 0x00400000 */
  1993. #define EXTI_RTSR_TR22 EXTI_RTSR_TR22_Msk /*!< Rising trigger event configuration bit of line 22 */
  1994. #define EXTI_RTSR_TR23_Pos (23U)
  1995. #define EXTI_RTSR_TR23_Msk (0x1U << EXTI_RTSR_TR23_Pos) /*!< 0x00800000 */
  1996. #define EXTI_RTSR_TR23 EXTI_RTSR_TR23_Msk /*!< Rising trigger event configuration bit of line 23 */
  1997. /****************** Bit definition for EXTI_FTSR register *******************/
  1998. #define EXTI_FTSR_TR0_Pos (0U)
  1999. #define EXTI_FTSR_TR0_Msk (0x1U << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */
  2000. #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */
  2001. #define EXTI_FTSR_TR1_Pos (1U)
  2002. #define EXTI_FTSR_TR1_Msk (0x1U << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */
  2003. #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */
  2004. #define EXTI_FTSR_TR2_Pos (2U)
  2005. #define EXTI_FTSR_TR2_Msk (0x1U << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */
  2006. #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */
  2007. #define EXTI_FTSR_TR3_Pos (3U)
  2008. #define EXTI_FTSR_TR3_Msk (0x1U << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */
  2009. #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */
  2010. #define EXTI_FTSR_TR4_Pos (4U)
  2011. #define EXTI_FTSR_TR4_Msk (0x1U << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */
  2012. #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */
  2013. #define EXTI_FTSR_TR5_Pos (5U)
  2014. #define EXTI_FTSR_TR5_Msk (0x1U << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */
  2015. #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */
  2016. #define EXTI_FTSR_TR6_Pos (6U)
  2017. #define EXTI_FTSR_TR6_Msk (0x1U << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */
  2018. #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */
  2019. #define EXTI_FTSR_TR7_Pos (7U)
  2020. #define EXTI_FTSR_TR7_Msk (0x1U << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */
  2021. #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */
  2022. #define EXTI_FTSR_TR8_Pos (8U)
  2023. #define EXTI_FTSR_TR8_Msk (0x1U << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */
  2024. #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */
  2025. #define EXTI_FTSR_TR9_Pos (9U)
  2026. #define EXTI_FTSR_TR9_Msk (0x1U << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */
  2027. #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */
  2028. #define EXTI_FTSR_TR10_Pos (10U)
  2029. #define EXTI_FTSR_TR10_Msk (0x1U << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */
  2030. #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */
  2031. #define EXTI_FTSR_TR11_Pos (11U)
  2032. #define EXTI_FTSR_TR11_Msk (0x1U << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */
  2033. #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */
  2034. #define EXTI_FTSR_TR12_Pos (12U)
  2035. #define EXTI_FTSR_TR12_Msk (0x1U << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */
  2036. #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */
  2037. #define EXTI_FTSR_TR13_Pos (13U)
  2038. #define EXTI_FTSR_TR13_Msk (0x1U << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */
  2039. #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */
  2040. #define EXTI_FTSR_TR14_Pos (14U)
  2041. #define EXTI_FTSR_TR14_Msk (0x1U << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */
  2042. #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */
  2043. #define EXTI_FTSR_TR15_Pos (15U)
  2044. #define EXTI_FTSR_TR15_Msk (0x1U << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */
  2045. #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */
  2046. #define EXTI_FTSR_TR16_Pos (16U)
  2047. #define EXTI_FTSR_TR16_Msk (0x1U << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */
  2048. #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */
  2049. #define EXTI_FTSR_TR17_Pos (17U)
  2050. #define EXTI_FTSR_TR17_Msk (0x1U << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */
  2051. #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */
  2052. #define EXTI_FTSR_TR18_Pos (18U)
  2053. #define EXTI_FTSR_TR18_Msk (0x1U << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */
  2054. #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */
  2055. #define EXTI_FTSR_TR19_Pos (19U)
  2056. #define EXTI_FTSR_TR19_Msk (0x1U << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */
  2057. #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */
  2058. #define EXTI_FTSR_TR20_Pos (20U)
  2059. #define EXTI_FTSR_TR20_Msk (0x1U << EXTI_FTSR_TR20_Pos) /*!< 0x00100000 */
  2060. #define EXTI_FTSR_TR20 EXTI_FTSR_TR20_Msk /*!< Falling trigger event configuration bit of line 20 */
  2061. #define EXTI_FTSR_TR21_Pos (21U)
  2062. #define EXTI_FTSR_TR21_Msk (0x1U << EXTI_FTSR_TR21_Pos) /*!< 0x00200000 */
  2063. #define EXTI_FTSR_TR21 EXTI_FTSR_TR21_Msk /*!< Falling trigger event configuration bit of line 21 */
  2064. #define EXTI_FTSR_TR22_Pos (22U)
  2065. #define EXTI_FTSR_TR22_Msk (0x1U << EXTI_FTSR_TR22_Pos) /*!< 0x00400000 */
  2066. #define EXTI_FTSR_TR22 EXTI_FTSR_TR22_Msk /*!< Falling trigger event configuration bit of line 22 */
  2067. #define EXTI_FTSR_TR23_Pos (23U)
  2068. #define EXTI_FTSR_TR23_Msk (0x1U << EXTI_FTSR_TR23_Pos) /*!< 0x00800000 */
  2069. #define EXTI_FTSR_TR23 EXTI_FTSR_TR23_Msk /*!< Falling trigger event configuration bit of line 23 */
  2070. /****************** Bit definition for EXTI_SWIER register ******************/
  2071. #define EXTI_SWIER_SWIER0_Pos (0U)
  2072. #define EXTI_SWIER_SWIER0_Msk (0x1U << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */
  2073. #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */
  2074. #define EXTI_SWIER_SWIER1_Pos (1U)
  2075. #define EXTI_SWIER_SWIER1_Msk (0x1U << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */
  2076. #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */
  2077. #define EXTI_SWIER_SWIER2_Pos (2U)
  2078. #define EXTI_SWIER_SWIER2_Msk (0x1U << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */
  2079. #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */
  2080. #define EXTI_SWIER_SWIER3_Pos (3U)
  2081. #define EXTI_SWIER_SWIER3_Msk (0x1U << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */
  2082. #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */
  2083. #define EXTI_SWIER_SWIER4_Pos (4U)
  2084. #define EXTI_SWIER_SWIER4_Msk (0x1U << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */
  2085. #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */
  2086. #define EXTI_SWIER_SWIER5_Pos (5U)
  2087. #define EXTI_SWIER_SWIER5_Msk (0x1U << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */
  2088. #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */
  2089. #define EXTI_SWIER_SWIER6_Pos (6U)
  2090. #define EXTI_SWIER_SWIER6_Msk (0x1U << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */
  2091. #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */
  2092. #define EXTI_SWIER_SWIER7_Pos (7U)
  2093. #define EXTI_SWIER_SWIER7_Msk (0x1U << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */
  2094. #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */
  2095. #define EXTI_SWIER_SWIER8_Pos (8U)
  2096. #define EXTI_SWIER_SWIER8_Msk (0x1U << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */
  2097. #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */
  2098. #define EXTI_SWIER_SWIER9_Pos (9U)
  2099. #define EXTI_SWIER_SWIER9_Msk (0x1U << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */
  2100. #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */
  2101. #define EXTI_SWIER_SWIER10_Pos (10U)
  2102. #define EXTI_SWIER_SWIER10_Msk (0x1U << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */
  2103. #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */
  2104. #define EXTI_SWIER_SWIER11_Pos (11U)
  2105. #define EXTI_SWIER_SWIER11_Msk (0x1U << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */
  2106. #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */
  2107. #define EXTI_SWIER_SWIER12_Pos (12U)
  2108. #define EXTI_SWIER_SWIER12_Msk (0x1U << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */
  2109. #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */
  2110. #define EXTI_SWIER_SWIER13_Pos (13U)
  2111. #define EXTI_SWIER_SWIER13_Msk (0x1U << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */
  2112. #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */
  2113. #define EXTI_SWIER_SWIER14_Pos (14U)
  2114. #define EXTI_SWIER_SWIER14_Msk (0x1U << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */
  2115. #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */
  2116. #define EXTI_SWIER_SWIER15_Pos (15U)
  2117. #define EXTI_SWIER_SWIER15_Msk (0x1U << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */
  2118. #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */
  2119. #define EXTI_SWIER_SWIER16_Pos (16U)
  2120. #define EXTI_SWIER_SWIER16_Msk (0x1U << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */
  2121. #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */
  2122. #define EXTI_SWIER_SWIER17_Pos (17U)
  2123. #define EXTI_SWIER_SWIER17_Msk (0x1U << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */
  2124. #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */
  2125. #define EXTI_SWIER_SWIER18_Pos (18U)
  2126. #define EXTI_SWIER_SWIER18_Msk (0x1U << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */
  2127. #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */
  2128. #define EXTI_SWIER_SWIER19_Pos (19U)
  2129. #define EXTI_SWIER_SWIER19_Msk (0x1U << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */
  2130. #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */
  2131. #define EXTI_SWIER_SWIER20_Pos (20U)
  2132. #define EXTI_SWIER_SWIER20_Msk (0x1U << EXTI_SWIER_SWIER20_Pos) /*!< 0x00100000 */
  2133. #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWIER20_Msk /*!< Software Interrupt on line 20 */
  2134. #define EXTI_SWIER_SWIER21_Pos (21U)
  2135. #define EXTI_SWIER_SWIER21_Msk (0x1U << EXTI_SWIER_SWIER21_Pos) /*!< 0x00200000 */
  2136. #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWIER21_Msk /*!< Software Interrupt on line 21 */
  2137. #define EXTI_SWIER_SWIER22_Pos (22U)
  2138. #define EXTI_SWIER_SWIER22_Msk (0x1U << EXTI_SWIER_SWIER22_Pos) /*!< 0x00400000 */
  2139. #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWIER22_Msk /*!< Software Interrupt on line 22 */
  2140. #define EXTI_SWIER_SWIER23_Pos (23U)
  2141. #define EXTI_SWIER_SWIER23_Msk (0x1U << EXTI_SWIER_SWIER23_Pos) /*!< 0x00800000 */
  2142. #define EXTI_SWIER_SWIER23 EXTI_SWIER_SWIER23_Msk /*!< Software Interrupt on line 23 */
  2143. /******************* Bit definition for EXTI_PR register ********************/
  2144. #define EXTI_PR_PR0_Pos (0U)
  2145. #define EXTI_PR_PR0_Msk (0x1U << EXTI_PR_PR0_Pos) /*!< 0x00000001 */
  2146. #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */
  2147. #define EXTI_PR_PR1_Pos (1U)
  2148. #define EXTI_PR_PR1_Msk (0x1U << EXTI_PR_PR1_Pos) /*!< 0x00000002 */
  2149. #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */
  2150. #define EXTI_PR_PR2_Pos (2U)
  2151. #define EXTI_PR_PR2_Msk (0x1U << EXTI_PR_PR2_Pos) /*!< 0x00000004 */
  2152. #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */
  2153. #define EXTI_PR_PR3_Pos (3U)
  2154. #define EXTI_PR_PR3_Msk (0x1U << EXTI_PR_PR3_Pos) /*!< 0x00000008 */
  2155. #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */
  2156. #define EXTI_PR_PR4_Pos (4U)
  2157. #define EXTI_PR_PR4_Msk (0x1U << EXTI_PR_PR4_Pos) /*!< 0x00000010 */
  2158. #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */
  2159. #define EXTI_PR_PR5_Pos (5U)
  2160. #define EXTI_PR_PR5_Msk (0x1U << EXTI_PR_PR5_Pos) /*!< 0x00000020 */
  2161. #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */
  2162. #define EXTI_PR_PR6_Pos (6U)
  2163. #define EXTI_PR_PR6_Msk (0x1U << EXTI_PR_PR6_Pos) /*!< 0x00000040 */
  2164. #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */
  2165. #define EXTI_PR_PR7_Pos (7U)
  2166. #define EXTI_PR_PR7_Msk (0x1U << EXTI_PR_PR7_Pos) /*!< 0x00000080 */
  2167. #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */
  2168. #define EXTI_PR_PR8_Pos (8U)
  2169. #define EXTI_PR_PR8_Msk (0x1U << EXTI_PR_PR8_Pos) /*!< 0x00000100 */
  2170. #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */
  2171. #define EXTI_PR_PR9_Pos (9U)
  2172. #define EXTI_PR_PR9_Msk (0x1U << EXTI_PR_PR9_Pos) /*!< 0x00000200 */
  2173. #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */
  2174. #define EXTI_PR_PR10_Pos (10U)
  2175. #define EXTI_PR_PR10_Msk (0x1U << EXTI_PR_PR10_Pos) /*!< 0x00000400 */
  2176. #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */
  2177. #define EXTI_PR_PR11_Pos (11U)
  2178. #define EXTI_PR_PR11_Msk (0x1U << EXTI_PR_PR11_Pos) /*!< 0x00000800 */
  2179. #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */
  2180. #define EXTI_PR_PR12_Pos (12U)
  2181. #define EXTI_PR_PR12_Msk (0x1U << EXTI_PR_PR12_Pos) /*!< 0x00001000 */
  2182. #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */
  2183. #define EXTI_PR_PR13_Pos (13U)
  2184. #define EXTI_PR_PR13_Msk (0x1U << EXTI_PR_PR13_Pos) /*!< 0x00002000 */
  2185. #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */
  2186. #define EXTI_PR_PR14_Pos (14U)
  2187. #define EXTI_PR_PR14_Msk (0x1U << EXTI_PR_PR14_Pos) /*!< 0x00004000 */
  2188. #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */
  2189. #define EXTI_PR_PR15_Pos (15U)
  2190. #define EXTI_PR_PR15_Msk (0x1U << EXTI_PR_PR15_Pos) /*!< 0x00008000 */
  2191. #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */
  2192. #define EXTI_PR_PR16_Pos (16U)
  2193. #define EXTI_PR_PR16_Msk (0x1U << EXTI_PR_PR16_Pos) /*!< 0x00010000 */
  2194. #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */
  2195. #define EXTI_PR_PR17_Pos (17U)
  2196. #define EXTI_PR_PR17_Msk (0x1U << EXTI_PR_PR17_Pos) /*!< 0x00020000 */
  2197. #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */
  2198. #define EXTI_PR_PR18_Pos (18U)
  2199. #define EXTI_PR_PR18_Msk (0x1U << EXTI_PR_PR18_Pos) /*!< 0x00040000 */
  2200. #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */
  2201. #define EXTI_PR_PR19_Pos (19U)
  2202. #define EXTI_PR_PR19_Msk (0x1U << EXTI_PR_PR19_Pos) /*!< 0x00080000 */
  2203. #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit for line 19 */
  2204. #define EXTI_PR_PR20_Pos (20U)
  2205. #define EXTI_PR_PR20_Msk (0x1U << EXTI_PR_PR20_Pos) /*!< 0x00100000 */
  2206. #define EXTI_PR_PR20 EXTI_PR_PR20_Msk /*!< Pending bit for line 20 */
  2207. #define EXTI_PR_PR21_Pos (21U)
  2208. #define EXTI_PR_PR21_Msk (0x1U << EXTI_PR_PR21_Pos) /*!< 0x00200000 */
  2209. #define EXTI_PR_PR21 EXTI_PR_PR21_Msk /*!< Pending bit for line 21 */
  2210. #define EXTI_PR_PR22_Pos (22U)
  2211. #define EXTI_PR_PR22_Msk (0x1U << EXTI_PR_PR22_Pos) /*!< 0x00400000 */
  2212. #define EXTI_PR_PR22 EXTI_PR_PR22_Msk /*!< Pending bit for line 22 */
  2213. #define EXTI_PR_PR23_Pos (23U)
  2214. #define EXTI_PR_PR23_Msk (0x1U << EXTI_PR_PR23_Pos) /*!< 0x00800000 */
  2215. #define EXTI_PR_PR23 EXTI_PR_PR23_Msk /*!< Pending bit for line 23 */
  2216. /******************************************************************************/
  2217. /* */
  2218. /* FLASH */
  2219. /* */
  2220. /******************************************************************************/
  2221. /******************* Bits definition for FLASH_ACR register *****************/
  2222. #define FLASH_ACR_LATENCY_Pos (0U)
  2223. #define FLASH_ACR_LATENCY_Msk (0xFU << FLASH_ACR_LATENCY_Pos) /*!< 0x0000000F */
  2224. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
  2225. #define FLASH_ACR_LATENCY_0WS 0x00000000U
  2226. #define FLASH_ACR_LATENCY_1WS 0x00000001U
  2227. #define FLASH_ACR_LATENCY_2WS 0x00000002U
  2228. #define FLASH_ACR_LATENCY_3WS 0x00000003U
  2229. #define FLASH_ACR_LATENCY_4WS 0x00000004U
  2230. #define FLASH_ACR_LATENCY_5WS 0x00000005U
  2231. #define FLASH_ACR_LATENCY_6WS 0x00000006U
  2232. #define FLASH_ACR_LATENCY_7WS 0x00000007U
  2233. #define FLASH_ACR_PRFTEN_Pos (8U)
  2234. #define FLASH_ACR_PRFTEN_Msk (0x1U << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */
  2235. #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk
  2236. #define FLASH_ACR_ICEN_Pos (9U)
  2237. #define FLASH_ACR_ICEN_Msk (0x1U << FLASH_ACR_ICEN_Pos) /*!< 0x00000200 */
  2238. #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk
  2239. #define FLASH_ACR_DCEN_Pos (10U)
  2240. #define FLASH_ACR_DCEN_Msk (0x1U << FLASH_ACR_DCEN_Pos) /*!< 0x00000400 */
  2241. #define FLASH_ACR_DCEN FLASH_ACR_DCEN_Msk
  2242. #define FLASH_ACR_ICRST_Pos (11U)
  2243. #define FLASH_ACR_ICRST_Msk (0x1U << FLASH_ACR_ICRST_Pos) /*!< 0x00000800 */
  2244. #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk
  2245. #define FLASH_ACR_DCRST_Pos (12U)
  2246. #define FLASH_ACR_DCRST_Msk (0x1U << FLASH_ACR_DCRST_Pos) /*!< 0x00001000 */
  2247. #define FLASH_ACR_DCRST FLASH_ACR_DCRST_Msk
  2248. #define FLASH_ACR_BYTE0_ADDRESS_Pos (10U)
  2249. #define FLASH_ACR_BYTE0_ADDRESS_Msk (0x10008FU << FLASH_ACR_BYTE0_ADDRESS_Pos) /*!< 0x40023C00 */
  2250. #define FLASH_ACR_BYTE0_ADDRESS FLASH_ACR_BYTE0_ADDRESS_Msk
  2251. #define FLASH_ACR_BYTE2_ADDRESS_Pos (0U)
  2252. #define FLASH_ACR_BYTE2_ADDRESS_Msk (0x40023C03U << FLASH_ACR_BYTE2_ADDRESS_Pos) /*!< 0x40023C03 */
  2253. #define FLASH_ACR_BYTE2_ADDRESS FLASH_ACR_BYTE2_ADDRESS_Msk
  2254. /******************* Bits definition for FLASH_SR register ******************/
  2255. #define FLASH_SR_EOP_Pos (0U)
  2256. #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000001 */
  2257. #define FLASH_SR_EOP FLASH_SR_EOP_Msk
  2258. #define FLASH_SR_SOP_Pos (1U)
  2259. #define FLASH_SR_SOP_Msk (0x1U << FLASH_SR_SOP_Pos) /*!< 0x00000002 */
  2260. #define FLASH_SR_SOP FLASH_SR_SOP_Msk
  2261. #define FLASH_SR_WRPERR_Pos (4U)
  2262. #define FLASH_SR_WRPERR_Msk (0x1U << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */
  2263. #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk
  2264. #define FLASH_SR_PGAERR_Pos (5U)
  2265. #define FLASH_SR_PGAERR_Msk (0x1U << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */
  2266. #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk
  2267. #define FLASH_SR_PGPERR_Pos (6U)
  2268. #define FLASH_SR_PGPERR_Msk (0x1U << FLASH_SR_PGPERR_Pos) /*!< 0x00000040 */
  2269. #define FLASH_SR_PGPERR FLASH_SR_PGPERR_Msk
  2270. #define FLASH_SR_PGSERR_Pos (7U)
  2271. #define FLASH_SR_PGSERR_Msk (0x1U << FLASH_SR_PGSERR_Pos) /*!< 0x00000080 */
  2272. #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk
  2273. #define FLASH_SR_RDERR_Pos (8U)
  2274. #define FLASH_SR_RDERR_Msk (0x1U << FLASH_SR_RDERR_Pos) /*!< 0x00000100 */
  2275. #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk
  2276. #define FLASH_SR_BSY_Pos (16U)
  2277. #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00010000 */
  2278. #define FLASH_SR_BSY FLASH_SR_BSY_Msk
  2279. /******************* Bits definition for FLASH_CR register ******************/
  2280. #define FLASH_CR_PG_Pos (0U)
  2281. #define FLASH_CR_PG_Msk (0x1U << FLASH_CR_PG_Pos) /*!< 0x00000001 */
  2282. #define FLASH_CR_PG FLASH_CR_PG_Msk
  2283. #define FLASH_CR_SER_Pos (1U)
  2284. #define FLASH_CR_SER_Msk (0x1U << FLASH_CR_SER_Pos) /*!< 0x00000002 */
  2285. #define FLASH_CR_SER FLASH_CR_SER_Msk
  2286. #define FLASH_CR_MER_Pos (2U)
  2287. #define FLASH_CR_MER_Msk (0x1U << FLASH_CR_MER_Pos) /*!< 0x00000004 */
  2288. #define FLASH_CR_MER FLASH_CR_MER_Msk
  2289. #define FLASH_CR_SNB_Pos (3U)
  2290. #define FLASH_CR_SNB_Msk (0x1FU << FLASH_CR_SNB_Pos) /*!< 0x000000F8 */
  2291. #define FLASH_CR_SNB FLASH_CR_SNB_Msk
  2292. #define FLASH_CR_SNB_0 (0x01U << FLASH_CR_SNB_Pos) /*!< 0x00000008 */
  2293. #define FLASH_CR_SNB_1 (0x02U << FLASH_CR_SNB_Pos) /*!< 0x00000010 */
  2294. #define FLASH_CR_SNB_2 (0x04U << FLASH_CR_SNB_Pos) /*!< 0x00000020 */
  2295. #define FLASH_CR_SNB_3 (0x08U << FLASH_CR_SNB_Pos) /*!< 0x00000040 */
  2296. #define FLASH_CR_SNB_4 (0x10U << FLASH_CR_SNB_Pos) /*!< 0x00000080 */
  2297. #define FLASH_CR_PSIZE_Pos (8U)
  2298. #define FLASH_CR_PSIZE_Msk (0x3U << FLASH_CR_PSIZE_Pos) /*!< 0x00000300 */
  2299. #define FLASH_CR_PSIZE FLASH_CR_PSIZE_Msk
  2300. #define FLASH_CR_PSIZE_0 (0x1U << FLASH_CR_PSIZE_Pos) /*!< 0x00000100 */
  2301. #define FLASH_CR_PSIZE_1 (0x2U << FLASH_CR_PSIZE_Pos) /*!< 0x00000200 */
  2302. #define FLASH_CR_STRT_Pos (16U)
  2303. #define FLASH_CR_STRT_Msk (0x1U << FLASH_CR_STRT_Pos) /*!< 0x00010000 */
  2304. #define FLASH_CR_STRT FLASH_CR_STRT_Msk
  2305. #define FLASH_CR_EOPIE_Pos (24U)
  2306. #define FLASH_CR_EOPIE_Msk (0x1U << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */
  2307. #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
  2308. #define FLASH_CR_LOCK_Pos (31U)
  2309. #define FLASH_CR_LOCK_Msk (0x1U << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */
  2310. #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
  2311. /******************* Bits definition for FLASH_OPTCR register ***************/
  2312. #define FLASH_OPTCR_OPTLOCK_Pos (0U)
  2313. #define FLASH_OPTCR_OPTLOCK_Msk (0x1U << FLASH_OPTCR_OPTLOCK_Pos) /*!< 0x00000001 */
  2314. #define FLASH_OPTCR_OPTLOCK FLASH_OPTCR_OPTLOCK_Msk
  2315. #define FLASH_OPTCR_OPTSTRT_Pos (1U)
  2316. #define FLASH_OPTCR_OPTSTRT_Msk (0x1U << FLASH_OPTCR_OPTSTRT_Pos) /*!< 0x00000002 */
  2317. #define FLASH_OPTCR_OPTSTRT FLASH_OPTCR_OPTSTRT_Msk
  2318. #define FLASH_OPTCR_BOR_LEV_0 0x00000004U
  2319. #define FLASH_OPTCR_BOR_LEV_1 0x00000008U
  2320. #define FLASH_OPTCR_BOR_LEV_Pos (2U)
  2321. #define FLASH_OPTCR_BOR_LEV_Msk (0x3U << FLASH_OPTCR_BOR_LEV_Pos) /*!< 0x0000000C */
  2322. #define FLASH_OPTCR_BOR_LEV FLASH_OPTCR_BOR_LEV_Msk
  2323. #define FLASH_OPTCR_WDG_SW_Pos (5U)
  2324. #define FLASH_OPTCR_WDG_SW_Msk (0x1U << FLASH_OPTCR_WDG_SW_Pos) /*!< 0x00000020 */
  2325. #define FLASH_OPTCR_WDG_SW FLASH_OPTCR_WDG_SW_Msk
  2326. #define FLASH_OPTCR_nRST_STOP_Pos (6U)
  2327. #define FLASH_OPTCR_nRST_STOP_Msk (0x1U << FLASH_OPTCR_nRST_STOP_Pos) /*!< 0x00000040 */
  2328. #define FLASH_OPTCR_nRST_STOP FLASH_OPTCR_nRST_STOP_Msk
  2329. #define FLASH_OPTCR_nRST_STDBY_Pos (7U)
  2330. #define FLASH_OPTCR_nRST_STDBY_Msk (0x1U << FLASH_OPTCR_nRST_STDBY_Pos) /*!< 0x00000080 */
  2331. #define FLASH_OPTCR_nRST_STDBY FLASH_OPTCR_nRST_STDBY_Msk
  2332. #define FLASH_OPTCR_RDP_Pos (8U)
  2333. #define FLASH_OPTCR_RDP_Msk (0xFFU << FLASH_OPTCR_RDP_Pos) /*!< 0x0000FF00 */
  2334. #define FLASH_OPTCR_RDP FLASH_OPTCR_RDP_Msk
  2335. #define FLASH_OPTCR_RDP_0 (0x01U << FLASH_OPTCR_RDP_Pos) /*!< 0x00000100 */
  2336. #define FLASH_OPTCR_RDP_1 (0x02U << FLASH_OPTCR_RDP_Pos) /*!< 0x00000200 */
  2337. #define FLASH_OPTCR_RDP_2 (0x04U << FLASH_OPTCR_RDP_Pos) /*!< 0x00000400 */
  2338. #define FLASH_OPTCR_RDP_3 (0x08U << FLASH_OPTCR_RDP_Pos) /*!< 0x00000800 */
  2339. #define FLASH_OPTCR_RDP_4 (0x10U << FLASH_OPTCR_RDP_Pos) /*!< 0x00001000 */
  2340. #define FLASH_OPTCR_RDP_5 (0x20U << FLASH_OPTCR_RDP_Pos) /*!< 0x00002000 */
  2341. #define FLASH_OPTCR_RDP_6 (0x40U << FLASH_OPTCR_RDP_Pos) /*!< 0x00004000 */
  2342. #define FLASH_OPTCR_RDP_7 (0x80U << FLASH_OPTCR_RDP_Pos) /*!< 0x00008000 */
  2343. #define FLASH_OPTCR_nWRP_Pos (16U)
  2344. #define FLASH_OPTCR_nWRP_Msk (0xFFFU << FLASH_OPTCR_nWRP_Pos) /*!< 0x0FFF0000 */
  2345. #define FLASH_OPTCR_nWRP FLASH_OPTCR_nWRP_Msk
  2346. #define FLASH_OPTCR_nWRP_0 0x00010000U
  2347. #define FLASH_OPTCR_nWRP_1 0x00020000U
  2348. #define FLASH_OPTCR_nWRP_2 0x00040000U
  2349. #define FLASH_OPTCR_nWRP_3 0x00080000U
  2350. #define FLASH_OPTCR_nWRP_4 0x00100000U
  2351. #define FLASH_OPTCR_nWRP_5 0x00200000U
  2352. #define FLASH_OPTCR_nWRP_6 0x00400000U
  2353. #define FLASH_OPTCR_nWRP_7 0x00800000U
  2354. #define FLASH_OPTCR_nWRP_8 0x01000000U
  2355. #define FLASH_OPTCR_nWRP_9 0x02000000U
  2356. #define FLASH_OPTCR_nWRP_10 0x04000000U
  2357. #define FLASH_OPTCR_nWRP_11 0x08000000U
  2358. /****************** Bits definition for FLASH_OPTCR1 register ***************/
  2359. #define FLASH_OPTCR1_nWRP_Pos (16U)
  2360. #define FLASH_OPTCR1_nWRP_Msk (0xFFFU << FLASH_OPTCR1_nWRP_Pos) /*!< 0x0FFF0000 */
  2361. #define FLASH_OPTCR1_nWRP FLASH_OPTCR1_nWRP_Msk
  2362. #define FLASH_OPTCR1_nWRP_0 (0x001U << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00010000 */
  2363. #define FLASH_OPTCR1_nWRP_1 (0x002U << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00020000 */
  2364. #define FLASH_OPTCR1_nWRP_2 (0x004U << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00040000 */
  2365. #define FLASH_OPTCR1_nWRP_3 (0x008U << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00080000 */
  2366. #define FLASH_OPTCR1_nWRP_4 (0x010U << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00100000 */
  2367. #define FLASH_OPTCR1_nWRP_5 (0x020U << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00200000 */
  2368. #define FLASH_OPTCR1_nWRP_6 (0x040U << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00400000 */
  2369. #define FLASH_OPTCR1_nWRP_7 (0x080U << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00800000 */
  2370. #define FLASH_OPTCR1_nWRP_8 (0x100U << FLASH_OPTCR1_nWRP_Pos) /*!< 0x01000000 */
  2371. #define FLASH_OPTCR1_nWRP_9 (0x200U << FLASH_OPTCR1_nWRP_Pos) /*!< 0x02000000 */
  2372. #define FLASH_OPTCR1_nWRP_10 (0x400U << FLASH_OPTCR1_nWRP_Pos) /*!< 0x04000000 */
  2373. #define FLASH_OPTCR1_nWRP_11 (0x800U << FLASH_OPTCR1_nWRP_Pos) /*!< 0x08000000 */
  2374. /******************************************************************************/
  2375. /* */
  2376. /* General Purpose I/O */
  2377. /* */
  2378. /******************************************************************************/
  2379. /****************** Bits definition for GPIO_MODER register *****************/
  2380. #define GPIO_MODER_MODE0_Pos (0U)
  2381. #define GPIO_MODER_MODE0_Msk (0x3U << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
  2382. #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
  2383. #define GPIO_MODER_MODE0_0 (0x1U << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
  2384. #define GPIO_MODER_MODE0_1 (0x2U << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
  2385. #define GPIO_MODER_MODE1_Pos (2U)
  2386. #define GPIO_MODER_MODE1_Msk (0x3U << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
  2387. #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
  2388. #define GPIO_MODER_MODE1_0 (0x1U << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
  2389. #define GPIO_MODER_MODE1_1 (0x2U << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
  2390. #define GPIO_MODER_MODE2_Pos (4U)
  2391. #define GPIO_MODER_MODE2_Msk (0x3U << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
  2392. #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
  2393. #define GPIO_MODER_MODE2_0 (0x1U << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
  2394. #define GPIO_MODER_MODE2_1 (0x2U << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
  2395. #define GPIO_MODER_MODE3_Pos (6U)
  2396. #define GPIO_MODER_MODE3_Msk (0x3U << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
  2397. #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
  2398. #define GPIO_MODER_MODE3_0 (0x1U << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
  2399. #define GPIO_MODER_MODE3_1 (0x2U << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
  2400. #define GPIO_MODER_MODE4_Pos (8U)
  2401. #define GPIO_MODER_MODE4_Msk (0x3U << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
  2402. #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
  2403. #define GPIO_MODER_MODE4_0 (0x1U << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
  2404. #define GPIO_MODER_MODE4_1 (0x2U << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
  2405. #define GPIO_MODER_MODE5_Pos (10U)
  2406. #define GPIO_MODER_MODE5_Msk (0x3U << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
  2407. #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
  2408. #define GPIO_MODER_MODE5_0 (0x1U << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
  2409. #define GPIO_MODER_MODE5_1 (0x2U << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
  2410. #define GPIO_MODER_MODE6_Pos (12U)
  2411. #define GPIO_MODER_MODE6_Msk (0x3U << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
  2412. #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
  2413. #define GPIO_MODER_MODE6_0 (0x1U << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
  2414. #define GPIO_MODER_MODE6_1 (0x2U << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
  2415. #define GPIO_MODER_MODE7_Pos (14U)
  2416. #define GPIO_MODER_MODE7_Msk (0x3U << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
  2417. #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
  2418. #define GPIO_MODER_MODE7_0 (0x1U << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
  2419. #define GPIO_MODER_MODE7_1 (0x2U << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
  2420. #define GPIO_MODER_MODE8_Pos (16U)
  2421. #define GPIO_MODER_MODE8_Msk (0x3U << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
  2422. #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
  2423. #define GPIO_MODER_MODE8_0 (0x1U << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
  2424. #define GPIO_MODER_MODE8_1 (0x2U << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
  2425. #define GPIO_MODER_MODE9_Pos (18U)
  2426. #define GPIO_MODER_MODE9_Msk (0x3U << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
  2427. #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
  2428. #define GPIO_MODER_MODE9_0 (0x1U << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
  2429. #define GPIO_MODER_MODE9_1 (0x2U << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
  2430. #define GPIO_MODER_MODE10_Pos (20U)
  2431. #define GPIO_MODER_MODE10_Msk (0x3U << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
  2432. #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
  2433. #define GPIO_MODER_MODE10_0 (0x1U << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
  2434. #define GPIO_MODER_MODE10_1 (0x2U << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
  2435. #define GPIO_MODER_MODE11_Pos (22U)
  2436. #define GPIO_MODER_MODE11_Msk (0x3U << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
  2437. #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
  2438. #define GPIO_MODER_MODE11_0 (0x1U << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
  2439. #define GPIO_MODER_MODE11_1 (0x2U << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
  2440. #define GPIO_MODER_MODE12_Pos (24U)
  2441. #define GPIO_MODER_MODE12_Msk (0x3U << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
  2442. #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
  2443. #define GPIO_MODER_MODE12_0 (0x1U << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
  2444. #define GPIO_MODER_MODE12_1 (0x2U << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
  2445. #define GPIO_MODER_MODE13_Pos (26U)
  2446. #define GPIO_MODER_MODE13_Msk (0x3U << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
  2447. #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
  2448. #define GPIO_MODER_MODE13_0 (0x1U << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
  2449. #define GPIO_MODER_MODE13_1 (0x2U << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
  2450. #define GPIO_MODER_MODE14_Pos (28U)
  2451. #define GPIO_MODER_MODE14_Msk (0x3U << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
  2452. #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
  2453. #define GPIO_MODER_MODE14_0 (0x1U << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
  2454. #define GPIO_MODER_MODE14_1 (0x2U << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
  2455. #define GPIO_MODER_MODE15_Pos (30U)
  2456. #define GPIO_MODER_MODE15_Msk (0x3U << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
  2457. #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
  2458. #define GPIO_MODER_MODE15_0 (0x1U << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
  2459. #define GPIO_MODER_MODE15_1 (0x2U << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
  2460. /* Legacy defines */
  2461. #define GPIO_MODER_MODER0_Pos (0U)
  2462. #define GPIO_MODER_MODER0_Msk (0x3U << GPIO_MODER_MODER0_Pos) /*!< 0x00000003 */
  2463. #define GPIO_MODER_MODER0 GPIO_MODER_MODER0_Msk
  2464. #define GPIO_MODER_MODER0_0 (0x1U << GPIO_MODER_MODER0_Pos) /*!< 0x00000001 */
  2465. #define GPIO_MODER_MODER0_1 (0x2U << GPIO_MODER_MODER0_Pos) /*!< 0x00000002 */
  2466. #define GPIO_MODER_MODER1_Pos (2U)
  2467. #define GPIO_MODER_MODER1_Msk (0x3U << GPIO_MODER_MODER1_Pos) /*!< 0x0000000C */
  2468. #define GPIO_MODER_MODER1 GPIO_MODER_MODER1_Msk
  2469. #define GPIO_MODER_MODER1_0 (0x1U << GPIO_MODER_MODER1_Pos) /*!< 0x00000004 */
  2470. #define GPIO_MODER_MODER1_1 (0x2U << GPIO_MODER_MODER1_Pos) /*!< 0x00000008 */
  2471. #define GPIO_MODER_MODER2_Pos (4U)
  2472. #define GPIO_MODER_MODER2_Msk (0x3U << GPIO_MODER_MODER2_Pos) /*!< 0x00000030 */
  2473. #define GPIO_MODER_MODER2 GPIO_MODER_MODER2_Msk
  2474. #define GPIO_MODER_MODER2_0 (0x1U << GPIO_MODER_MODER2_Pos) /*!< 0x00000010 */
  2475. #define GPIO_MODER_MODER2_1 (0x2U << GPIO_MODER_MODER2_Pos) /*!< 0x00000020 */
  2476. #define GPIO_MODER_MODER3_Pos (6U)
  2477. #define GPIO_MODER_MODER3_Msk (0x3U << GPIO_MODER_MODER3_Pos) /*!< 0x000000C0 */
  2478. #define GPIO_MODER_MODER3 GPIO_MODER_MODER3_Msk
  2479. #define GPIO_MODER_MODER3_0 (0x1U << GPIO_MODER_MODER3_Pos) /*!< 0x00000040 */
  2480. #define GPIO_MODER_MODER3_1 (0x2U << GPIO_MODER_MODER3_Pos) /*!< 0x00000080 */
  2481. #define GPIO_MODER_MODER4_Pos (8U)
  2482. #define GPIO_MODER_MODER4_Msk (0x3U << GPIO_MODER_MODER4_Pos) /*!< 0x00000300 */
  2483. #define GPIO_MODER_MODER4 GPIO_MODER_MODER4_Msk
  2484. #define GPIO_MODER_MODER4_0 (0x1U << GPIO_MODER_MODER4_Pos) /*!< 0x00000100 */
  2485. #define GPIO_MODER_MODER4_1 (0x2U << GPIO_MODER_MODER4_Pos) /*!< 0x00000200 */
  2486. #define GPIO_MODER_MODER5_Pos (10U)
  2487. #define GPIO_MODER_MODER5_Msk (0x3U << GPIO_MODER_MODER5_Pos) /*!< 0x00000C00 */
  2488. #define GPIO_MODER_MODER5 GPIO_MODER_MODER5_Msk
  2489. #define GPIO_MODER_MODER5_0 (0x1U << GPIO_MODER_MODER5_Pos) /*!< 0x00000400 */
  2490. #define GPIO_MODER_MODER5_1 (0x2U << GPIO_MODER_MODER5_Pos) /*!< 0x00000800 */
  2491. #define GPIO_MODER_MODER6_Pos (12U)
  2492. #define GPIO_MODER_MODER6_Msk (0x3U << GPIO_MODER_MODER6_Pos) /*!< 0x00003000 */
  2493. #define GPIO_MODER_MODER6 GPIO_MODER_MODER6_Msk
  2494. #define GPIO_MODER_MODER6_0 (0x1U << GPIO_MODER_MODER6_Pos) /*!< 0x00001000 */
  2495. #define GPIO_MODER_MODER6_1 (0x2U << GPIO_MODER_MODER6_Pos) /*!< 0x00002000 */
  2496. #define GPIO_MODER_MODER7_Pos (14U)
  2497. #define GPIO_MODER_MODER7_Msk (0x3U << GPIO_MODER_MODER7_Pos) /*!< 0x0000C000 */
  2498. #define GPIO_MODER_MODER7 GPIO_MODER_MODER7_Msk
  2499. #define GPIO_MODER_MODER7_0 (0x1U << GPIO_MODER_MODER7_Pos) /*!< 0x00004000 */
  2500. #define GPIO_MODER_MODER7_1 (0x2U << GPIO_MODER_MODER7_Pos) /*!< 0x00008000 */
  2501. #define GPIO_MODER_MODER8_Pos (16U)
  2502. #define GPIO_MODER_MODER8_Msk (0x3U << GPIO_MODER_MODER8_Pos) /*!< 0x00030000 */
  2503. #define GPIO_MODER_MODER8 GPIO_MODER_MODER8_Msk
  2504. #define GPIO_MODER_MODER8_0 (0x1U << GPIO_MODER_MODER8_Pos) /*!< 0x00010000 */
  2505. #define GPIO_MODER_MODER8_1 (0x2U << GPIO_MODER_MODER8_Pos) /*!< 0x00020000 */
  2506. #define GPIO_MODER_MODER9_Pos (18U)
  2507. #define GPIO_MODER_MODER9_Msk (0x3U << GPIO_MODER_MODER9_Pos) /*!< 0x000C0000 */
  2508. #define GPIO_MODER_MODER9 GPIO_MODER_MODER9_Msk
  2509. #define GPIO_MODER_MODER9_0 (0x1U << GPIO_MODER_MODER9_Pos) /*!< 0x00040000 */
  2510. #define GPIO_MODER_MODER9_1 (0x2U << GPIO_MODER_MODER9_Pos) /*!< 0x00080000 */
  2511. #define GPIO_MODER_MODER10_Pos (20U)
  2512. #define GPIO_MODER_MODER10_Msk (0x3U << GPIO_MODER_MODER10_Pos) /*!< 0x00300000 */
  2513. #define GPIO_MODER_MODER10 GPIO_MODER_MODER10_Msk
  2514. #define GPIO_MODER_MODER10_0 (0x1U << GPIO_MODER_MODER10_Pos) /*!< 0x00100000 */
  2515. #define GPIO_MODER_MODER10_1 (0x2U << GPIO_MODER_MODER10_Pos) /*!< 0x00200000 */
  2516. #define GPIO_MODER_MODER11_Pos (22U)
  2517. #define GPIO_MODER_MODER11_Msk (0x3U << GPIO_MODER_MODER11_Pos) /*!< 0x00C00000 */
  2518. #define GPIO_MODER_MODER11 GPIO_MODER_MODER11_Msk
  2519. #define GPIO_MODER_MODER11_0 (0x1U << GPIO_MODER_MODER11_Pos) /*!< 0x00400000 */
  2520. #define GPIO_MODER_MODER11_1 (0x2U << GPIO_MODER_MODER11_Pos) /*!< 0x00800000 */
  2521. #define GPIO_MODER_MODER12_Pos (24U)
  2522. #define GPIO_MODER_MODER12_Msk (0x3U << GPIO_MODER_MODER12_Pos) /*!< 0x03000000 */
  2523. #define GPIO_MODER_MODER12 GPIO_MODER_MODER12_Msk
  2524. #define GPIO_MODER_MODER12_0 (0x1U << GPIO_MODER_MODER12_Pos) /*!< 0x01000000 */
  2525. #define GPIO_MODER_MODER12_1 (0x2U << GPIO_MODER_MODER12_Pos) /*!< 0x02000000 */
  2526. #define GPIO_MODER_MODER13_Pos (26U)
  2527. #define GPIO_MODER_MODER13_Msk (0x3U << GPIO_MODER_MODER13_Pos) /*!< 0x0C000000 */
  2528. #define GPIO_MODER_MODER13 GPIO_MODER_MODER13_Msk
  2529. #define GPIO_MODER_MODER13_0 (0x1U << GPIO_MODER_MODER13_Pos) /*!< 0x04000000 */
  2530. #define GPIO_MODER_MODER13_1 (0x2U << GPIO_MODER_MODER13_Pos) /*!< 0x08000000 */
  2531. #define GPIO_MODER_MODER14_Pos (28U)
  2532. #define GPIO_MODER_MODER14_Msk (0x3U << GPIO_MODER_MODER14_Pos) /*!< 0x30000000 */
  2533. #define GPIO_MODER_MODER14 GPIO_MODER_MODER14_Msk
  2534. #define GPIO_MODER_MODER14_0 (0x1U << GPIO_MODER_MODER14_Pos) /*!< 0x10000000 */
  2535. #define GPIO_MODER_MODER14_1 (0x2U << GPIO_MODER_MODER14_Pos) /*!< 0x20000000 */
  2536. #define GPIO_MODER_MODER15_Pos (30U)
  2537. #define GPIO_MODER_MODER15_Msk (0x3U << GPIO_MODER_MODER15_Pos) /*!< 0xC0000000 */
  2538. #define GPIO_MODER_MODER15 GPIO_MODER_MODER15_Msk
  2539. #define GPIO_MODER_MODER15_0 (0x1U << GPIO_MODER_MODER15_Pos) /*!< 0x40000000 */
  2540. #define GPIO_MODER_MODER15_1 (0x2U << GPIO_MODER_MODER15_Pos) /*!< 0x80000000 */
  2541. /****************** Bits definition for GPIO_OTYPER register ****************/
  2542. #define GPIO_OTYPER_OT0_Pos (0U)
  2543. #define GPIO_OTYPER_OT0_Msk (0x1U << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */
  2544. #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
  2545. #define GPIO_OTYPER_OT1_Pos (1U)
  2546. #define GPIO_OTYPER_OT1_Msk (0x1U << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */
  2547. #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
  2548. #define GPIO_OTYPER_OT2_Pos (2U)
  2549. #define GPIO_OTYPER_OT2_Msk (0x1U << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */
  2550. #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
  2551. #define GPIO_OTYPER_OT3_Pos (3U)
  2552. #define GPIO_OTYPER_OT3_Msk (0x1U << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */
  2553. #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
  2554. #define GPIO_OTYPER_OT4_Pos (4U)
  2555. #define GPIO_OTYPER_OT4_Msk (0x1U << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */
  2556. #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
  2557. #define GPIO_OTYPER_OT5_Pos (5U)
  2558. #define GPIO_OTYPER_OT5_Msk (0x1U << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */
  2559. #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
  2560. #define GPIO_OTYPER_OT6_Pos (6U)
  2561. #define GPIO_OTYPER_OT6_Msk (0x1U << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */
  2562. #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
  2563. #define GPIO_OTYPER_OT7_Pos (7U)
  2564. #define GPIO_OTYPER_OT7_Msk (0x1U << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */
  2565. #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
  2566. #define GPIO_OTYPER_OT8_Pos (8U)
  2567. #define GPIO_OTYPER_OT8_Msk (0x1U << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */
  2568. #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
  2569. #define GPIO_OTYPER_OT9_Pos (9U)
  2570. #define GPIO_OTYPER_OT9_Msk (0x1U << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */
  2571. #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
  2572. #define GPIO_OTYPER_OT10_Pos (10U)
  2573. #define GPIO_OTYPER_OT10_Msk (0x1U << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */
  2574. #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
  2575. #define GPIO_OTYPER_OT11_Pos (11U)
  2576. #define GPIO_OTYPER_OT11_Msk (0x1U << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */
  2577. #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
  2578. #define GPIO_OTYPER_OT12_Pos (12U)
  2579. #define GPIO_OTYPER_OT12_Msk (0x1U << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */
  2580. #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
  2581. #define GPIO_OTYPER_OT13_Pos (13U)
  2582. #define GPIO_OTYPER_OT13_Msk (0x1U << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */
  2583. #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
  2584. #define GPIO_OTYPER_OT14_Pos (14U)
  2585. #define GPIO_OTYPER_OT14_Msk (0x1U << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */
  2586. #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
  2587. #define GPIO_OTYPER_OT15_Pos (15U)
  2588. #define GPIO_OTYPER_OT15_Msk (0x1U << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */
  2589. #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
  2590. /* Legacy defines */
  2591. #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0
  2592. #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1
  2593. #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2
  2594. #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3
  2595. #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4
  2596. #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5
  2597. #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6
  2598. #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7
  2599. #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8
  2600. #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9
  2601. #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10
  2602. #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11
  2603. #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12
  2604. #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13
  2605. #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14
  2606. #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15
  2607. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  2608. #define GPIO_OSPEEDR_OSPEED0_Pos (0U)
  2609. #define GPIO_OSPEEDR_OSPEED0_Msk (0x3U << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */
  2610. #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
  2611. #define GPIO_OSPEEDR_OSPEED0_0 (0x1U << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */
  2612. #define GPIO_OSPEEDR_OSPEED0_1 (0x2U << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */
  2613. #define GPIO_OSPEEDR_OSPEED1_Pos (2U)
  2614. #define GPIO_OSPEEDR_OSPEED1_Msk (0x3U << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */
  2615. #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
  2616. #define GPIO_OSPEEDR_OSPEED1_0 (0x1U << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */
  2617. #define GPIO_OSPEEDR_OSPEED1_1 (0x2U << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */
  2618. #define GPIO_OSPEEDR_OSPEED2_Pos (4U)
  2619. #define GPIO_OSPEEDR_OSPEED2_Msk (0x3U << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */
  2620. #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
  2621. #define GPIO_OSPEEDR_OSPEED2_0 (0x1U << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */
  2622. #define GPIO_OSPEEDR_OSPEED2_1 (0x2U << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */
  2623. #define GPIO_OSPEEDR_OSPEED3_Pos (6U)
  2624. #define GPIO_OSPEEDR_OSPEED3_Msk (0x3U << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */
  2625. #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
  2626. #define GPIO_OSPEEDR_OSPEED3_0 (0x1U << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */
  2627. #define GPIO_OSPEEDR_OSPEED3_1 (0x2U << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */
  2628. #define GPIO_OSPEEDR_OSPEED4_Pos (8U)
  2629. #define GPIO_OSPEEDR_OSPEED4_Msk (0x3U << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */
  2630. #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
  2631. #define GPIO_OSPEEDR_OSPEED4_0 (0x1U << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */
  2632. #define GPIO_OSPEEDR_OSPEED4_1 (0x2U << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */
  2633. #define GPIO_OSPEEDR_OSPEED5_Pos (10U)
  2634. #define GPIO_OSPEEDR_OSPEED5_Msk (0x3U << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */
  2635. #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
  2636. #define GPIO_OSPEEDR_OSPEED5_0 (0x1U << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */
  2637. #define GPIO_OSPEEDR_OSPEED5_1 (0x2U << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */
  2638. #define GPIO_OSPEEDR_OSPEED6_Pos (12U)
  2639. #define GPIO_OSPEEDR_OSPEED6_Msk (0x3U << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */
  2640. #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
  2641. #define GPIO_OSPEEDR_OSPEED6_0 (0x1U << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */
  2642. #define GPIO_OSPEEDR_OSPEED6_1 (0x2U << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */
  2643. #define GPIO_OSPEEDR_OSPEED7_Pos (14U)
  2644. #define GPIO_OSPEEDR_OSPEED7_Msk (0x3U << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */
  2645. #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
  2646. #define GPIO_OSPEEDR_OSPEED7_0 (0x1U << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */
  2647. #define GPIO_OSPEEDR_OSPEED7_1 (0x2U << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */
  2648. #define GPIO_OSPEEDR_OSPEED8_Pos (16U)
  2649. #define GPIO_OSPEEDR_OSPEED8_Msk (0x3U << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */
  2650. #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
  2651. #define GPIO_OSPEEDR_OSPEED8_0 (0x1U << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */
  2652. #define GPIO_OSPEEDR_OSPEED8_1 (0x2U << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */
  2653. #define GPIO_OSPEEDR_OSPEED9_Pos (18U)
  2654. #define GPIO_OSPEEDR_OSPEED9_Msk (0x3U << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */
  2655. #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
  2656. #define GPIO_OSPEEDR_OSPEED9_0 (0x1U << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */
  2657. #define GPIO_OSPEEDR_OSPEED9_1 (0x2U << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */
  2658. #define GPIO_OSPEEDR_OSPEED10_Pos (20U)
  2659. #define GPIO_OSPEEDR_OSPEED10_Msk (0x3U << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */
  2660. #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
  2661. #define GPIO_OSPEEDR_OSPEED10_0 (0x1U << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */
  2662. #define GPIO_OSPEEDR_OSPEED10_1 (0x2U << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */
  2663. #define GPIO_OSPEEDR_OSPEED11_Pos (22U)
  2664. #define GPIO_OSPEEDR_OSPEED11_Msk (0x3U << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */
  2665. #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
  2666. #define GPIO_OSPEEDR_OSPEED11_0 (0x1U << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */
  2667. #define GPIO_OSPEEDR_OSPEED11_1 (0x2U << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */
  2668. #define GPIO_OSPEEDR_OSPEED12_Pos (24U)
  2669. #define GPIO_OSPEEDR_OSPEED12_Msk (0x3U << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */
  2670. #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
  2671. #define GPIO_OSPEEDR_OSPEED12_0 (0x1U << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */
  2672. #define GPIO_OSPEEDR_OSPEED12_1 (0x2U << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */
  2673. #define GPIO_OSPEEDR_OSPEED13_Pos (26U)
  2674. #define GPIO_OSPEEDR_OSPEED13_Msk (0x3U << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */
  2675. #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
  2676. #define GPIO_OSPEEDR_OSPEED13_0 (0x1U << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */
  2677. #define GPIO_OSPEEDR_OSPEED13_1 (0x2U << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */
  2678. #define GPIO_OSPEEDR_OSPEED14_Pos (28U)
  2679. #define GPIO_OSPEEDR_OSPEED14_Msk (0x3U << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */
  2680. #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
  2681. #define GPIO_OSPEEDR_OSPEED14_0 (0x1U << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */
  2682. #define GPIO_OSPEEDR_OSPEED14_1 (0x2U << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */
  2683. #define GPIO_OSPEEDR_OSPEED15_Pos (30U)
  2684. #define GPIO_OSPEEDR_OSPEED15_Msk (0x3U << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */
  2685. #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
  2686. #define GPIO_OSPEEDR_OSPEED15_0 (0x1U << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */
  2687. #define GPIO_OSPEEDR_OSPEED15_1 (0x2U << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */
  2688. /* Legacy defines */
  2689. #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEED0
  2690. #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEED0_0
  2691. #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEED0_1
  2692. #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEED1
  2693. #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEED1_0
  2694. #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEED1_1
  2695. #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEED2
  2696. #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEED2_0
  2697. #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEED2_1
  2698. #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEED3
  2699. #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEED3_0
  2700. #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEED3_1
  2701. #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEED4
  2702. #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEED4_0
  2703. #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEED4_1
  2704. #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEED5
  2705. #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEED5_0
  2706. #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEED5_1
  2707. #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEED6
  2708. #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEED6_0
  2709. #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEED6_1
  2710. #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEED7
  2711. #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEED7_0
  2712. #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEED7_1
  2713. #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEED8
  2714. #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEED8_0
  2715. #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEED8_1
  2716. #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEED9
  2717. #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEED9_0
  2718. #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEED9_1
  2719. #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEED10
  2720. #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEED10_0
  2721. #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEED10_1
  2722. #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEED11
  2723. #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEED11_0
  2724. #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEED11_1
  2725. #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEED12
  2726. #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEED12_0
  2727. #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEED12_1
  2728. #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEED13
  2729. #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEED13_0
  2730. #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEED13_1
  2731. #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEED14
  2732. #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEED14_0
  2733. #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEED14_1
  2734. #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEED15
  2735. #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEED15_0
  2736. #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEED15_1
  2737. /****************** Bits definition for GPIO_PUPDR register *****************/
  2738. #define GPIO_PUPDR_PUPD0_Pos (0U)
  2739. #define GPIO_PUPDR_PUPD0_Msk (0x3U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
  2740. #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
  2741. #define GPIO_PUPDR_PUPD0_0 (0x1U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
  2742. #define GPIO_PUPDR_PUPD0_1 (0x2U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
  2743. #define GPIO_PUPDR_PUPD1_Pos (2U)
  2744. #define GPIO_PUPDR_PUPD1_Msk (0x3U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
  2745. #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
  2746. #define GPIO_PUPDR_PUPD1_0 (0x1U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
  2747. #define GPIO_PUPDR_PUPD1_1 (0x2U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
  2748. #define GPIO_PUPDR_PUPD2_Pos (4U)
  2749. #define GPIO_PUPDR_PUPD2_Msk (0x3U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
  2750. #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
  2751. #define GPIO_PUPDR_PUPD2_0 (0x1U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
  2752. #define GPIO_PUPDR_PUPD2_1 (0x2U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
  2753. #define GPIO_PUPDR_PUPD3_Pos (6U)
  2754. #define GPIO_PUPDR_PUPD3_Msk (0x3U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
  2755. #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
  2756. #define GPIO_PUPDR_PUPD3_0 (0x1U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
  2757. #define GPIO_PUPDR_PUPD3_1 (0x2U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
  2758. #define GPIO_PUPDR_PUPD4_Pos (8U)
  2759. #define GPIO_PUPDR_PUPD4_Msk (0x3U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
  2760. #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
  2761. #define GPIO_PUPDR_PUPD4_0 (0x1U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
  2762. #define GPIO_PUPDR_PUPD4_1 (0x2U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
  2763. #define GPIO_PUPDR_PUPD5_Pos (10U)
  2764. #define GPIO_PUPDR_PUPD5_Msk (0x3U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
  2765. #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
  2766. #define GPIO_PUPDR_PUPD5_0 (0x1U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
  2767. #define GPIO_PUPDR_PUPD5_1 (0x2U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
  2768. #define GPIO_PUPDR_PUPD6_Pos (12U)
  2769. #define GPIO_PUPDR_PUPD6_Msk (0x3U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
  2770. #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
  2771. #define GPIO_PUPDR_PUPD6_0 (0x1U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
  2772. #define GPIO_PUPDR_PUPD6_1 (0x2U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
  2773. #define GPIO_PUPDR_PUPD7_Pos (14U)
  2774. #define GPIO_PUPDR_PUPD7_Msk (0x3U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
  2775. #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
  2776. #define GPIO_PUPDR_PUPD7_0 (0x1U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
  2777. #define GPIO_PUPDR_PUPD7_1 (0x2U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
  2778. #define GPIO_PUPDR_PUPD8_Pos (16U)
  2779. #define GPIO_PUPDR_PUPD8_Msk (0x3U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
  2780. #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
  2781. #define GPIO_PUPDR_PUPD8_0 (0x1U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
  2782. #define GPIO_PUPDR_PUPD8_1 (0x2U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
  2783. #define GPIO_PUPDR_PUPD9_Pos (18U)
  2784. #define GPIO_PUPDR_PUPD9_Msk (0x3U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
  2785. #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
  2786. #define GPIO_PUPDR_PUPD9_0 (0x1U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
  2787. #define GPIO_PUPDR_PUPD9_1 (0x2U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
  2788. #define GPIO_PUPDR_PUPD10_Pos (20U)
  2789. #define GPIO_PUPDR_PUPD10_Msk (0x3U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
  2790. #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
  2791. #define GPIO_PUPDR_PUPD10_0 (0x1U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
  2792. #define GPIO_PUPDR_PUPD10_1 (0x2U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
  2793. #define GPIO_PUPDR_PUPD11_Pos (22U)
  2794. #define GPIO_PUPDR_PUPD11_Msk (0x3U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
  2795. #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
  2796. #define GPIO_PUPDR_PUPD11_0 (0x1U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
  2797. #define GPIO_PUPDR_PUPD11_1 (0x2U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
  2798. #define GPIO_PUPDR_PUPD12_Pos (24U)
  2799. #define GPIO_PUPDR_PUPD12_Msk (0x3U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
  2800. #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
  2801. #define GPIO_PUPDR_PUPD12_0 (0x1U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
  2802. #define GPIO_PUPDR_PUPD12_1 (0x2U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
  2803. #define GPIO_PUPDR_PUPD13_Pos (26U)
  2804. #define GPIO_PUPDR_PUPD13_Msk (0x3U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
  2805. #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
  2806. #define GPIO_PUPDR_PUPD13_0 (0x1U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
  2807. #define GPIO_PUPDR_PUPD13_1 (0x2U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
  2808. #define GPIO_PUPDR_PUPD14_Pos (28U)
  2809. #define GPIO_PUPDR_PUPD14_Msk (0x3U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
  2810. #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
  2811. #define GPIO_PUPDR_PUPD14_0 (0x1U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
  2812. #define GPIO_PUPDR_PUPD14_1 (0x2U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
  2813. #define GPIO_PUPDR_PUPD15_Pos (30U)
  2814. #define GPIO_PUPDR_PUPD15_Msk (0x3U << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
  2815. #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
  2816. #define GPIO_PUPDR_PUPD15_0 (0x1U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
  2817. #define GPIO_PUPDR_PUPD15_1 (0x2U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
  2818. /* Legacy defines */
  2819. #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPD0
  2820. #define GPIO_PUPDR_PUPDR0_0 GPIO_PUPDR_PUPD0_0
  2821. #define GPIO_PUPDR_PUPDR0_1 GPIO_PUPDR_PUPD0_1
  2822. #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPD1
  2823. #define GPIO_PUPDR_PUPDR1_0 GPIO_PUPDR_PUPD1_0
  2824. #define GPIO_PUPDR_PUPDR1_1 GPIO_PUPDR_PUPD1_1
  2825. #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPD2
  2826. #define GPIO_PUPDR_PUPDR2_0 GPIO_PUPDR_PUPD2_0
  2827. #define GPIO_PUPDR_PUPDR2_1 GPIO_PUPDR_PUPD2_1
  2828. #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPD3
  2829. #define GPIO_PUPDR_PUPDR3_0 GPIO_PUPDR_PUPD3_0
  2830. #define GPIO_PUPDR_PUPDR3_1 GPIO_PUPDR_PUPD3_1
  2831. #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPD4
  2832. #define GPIO_PUPDR_PUPDR4_0 GPIO_PUPDR_PUPD4_0
  2833. #define GPIO_PUPDR_PUPDR4_1 GPIO_PUPDR_PUPD4_1
  2834. #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPD5
  2835. #define GPIO_PUPDR_PUPDR5_0 GPIO_PUPDR_PUPD5_0
  2836. #define GPIO_PUPDR_PUPDR5_1 GPIO_PUPDR_PUPD5_1
  2837. #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPD6
  2838. #define GPIO_PUPDR_PUPDR6_0 GPIO_PUPDR_PUPD6_0
  2839. #define GPIO_PUPDR_PUPDR6_1 GPIO_PUPDR_PUPD6_1
  2840. #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPD7
  2841. #define GPIO_PUPDR_PUPDR7_0 GPIO_PUPDR_PUPD7_0
  2842. #define GPIO_PUPDR_PUPDR7_1 GPIO_PUPDR_PUPD7_1
  2843. #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPD8
  2844. #define GPIO_PUPDR_PUPDR8_0 GPIO_PUPDR_PUPD8_0
  2845. #define GPIO_PUPDR_PUPDR8_1 GPIO_PUPDR_PUPD8_1
  2846. #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPD9
  2847. #define GPIO_PUPDR_PUPDR9_0 GPIO_PUPDR_PUPD9_0
  2848. #define GPIO_PUPDR_PUPDR9_1 GPIO_PUPDR_PUPD9_1
  2849. #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPD10
  2850. #define GPIO_PUPDR_PUPDR10_0 GPIO_PUPDR_PUPD10_0
  2851. #define GPIO_PUPDR_PUPDR10_1 GPIO_PUPDR_PUPD10_1
  2852. #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPD11
  2853. #define GPIO_PUPDR_PUPDR11_0 GPIO_PUPDR_PUPD11_0
  2854. #define GPIO_PUPDR_PUPDR11_1 GPIO_PUPDR_PUPD11_1
  2855. #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPD12
  2856. #define GPIO_PUPDR_PUPDR12_0 GPIO_PUPDR_PUPD12_0
  2857. #define GPIO_PUPDR_PUPDR12_1 GPIO_PUPDR_PUPD12_1
  2858. #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPD13
  2859. #define GPIO_PUPDR_PUPDR13_0 GPIO_PUPDR_PUPD13_0
  2860. #define GPIO_PUPDR_PUPDR13_1 GPIO_PUPDR_PUPD13_1
  2861. #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPD14
  2862. #define GPIO_PUPDR_PUPDR14_0 GPIO_PUPDR_PUPD14_0
  2863. #define GPIO_PUPDR_PUPDR14_1 GPIO_PUPDR_PUPD14_1
  2864. #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPD15
  2865. #define GPIO_PUPDR_PUPDR15_0 GPIO_PUPDR_PUPD15_0
  2866. #define GPIO_PUPDR_PUPDR15_1 GPIO_PUPDR_PUPD15_1
  2867. /****************** Bits definition for GPIO_IDR register *******************/
  2868. #define GPIO_IDR_ID0_Pos (0U)
  2869. #define GPIO_IDR_ID0_Msk (0x1U << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
  2870. #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
  2871. #define GPIO_IDR_ID1_Pos (1U)
  2872. #define GPIO_IDR_ID1_Msk (0x1U << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
  2873. #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
  2874. #define GPIO_IDR_ID2_Pos (2U)
  2875. #define GPIO_IDR_ID2_Msk (0x1U << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
  2876. #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
  2877. #define GPIO_IDR_ID3_Pos (3U)
  2878. #define GPIO_IDR_ID3_Msk (0x1U << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
  2879. #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
  2880. #define GPIO_IDR_ID4_Pos (4U)
  2881. #define GPIO_IDR_ID4_Msk (0x1U << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
  2882. #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
  2883. #define GPIO_IDR_ID5_Pos (5U)
  2884. #define GPIO_IDR_ID5_Msk (0x1U << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
  2885. #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
  2886. #define GPIO_IDR_ID6_Pos (6U)
  2887. #define GPIO_IDR_ID6_Msk (0x1U << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
  2888. #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
  2889. #define GPIO_IDR_ID7_Pos (7U)
  2890. #define GPIO_IDR_ID7_Msk (0x1U << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
  2891. #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
  2892. #define GPIO_IDR_ID8_Pos (8U)
  2893. #define GPIO_IDR_ID8_Msk (0x1U << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
  2894. #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
  2895. #define GPIO_IDR_ID9_Pos (9U)
  2896. #define GPIO_IDR_ID9_Msk (0x1U << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
  2897. #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
  2898. #define GPIO_IDR_ID10_Pos (10U)
  2899. #define GPIO_IDR_ID10_Msk (0x1U << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
  2900. #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
  2901. #define GPIO_IDR_ID11_Pos (11U)
  2902. #define GPIO_IDR_ID11_Msk (0x1U << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
  2903. #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
  2904. #define GPIO_IDR_ID12_Pos (12U)
  2905. #define GPIO_IDR_ID12_Msk (0x1U << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
  2906. #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
  2907. #define GPIO_IDR_ID13_Pos (13U)
  2908. #define GPIO_IDR_ID13_Msk (0x1U << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
  2909. #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
  2910. #define GPIO_IDR_ID14_Pos (14U)
  2911. #define GPIO_IDR_ID14_Msk (0x1U << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
  2912. #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
  2913. #define GPIO_IDR_ID15_Pos (15U)
  2914. #define GPIO_IDR_ID15_Msk (0x1U << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
  2915. #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
  2916. /* Legacy defines */
  2917. #define GPIO_IDR_IDR_0 GPIO_IDR_ID0
  2918. #define GPIO_IDR_IDR_1 GPIO_IDR_ID1
  2919. #define GPIO_IDR_IDR_2 GPIO_IDR_ID2
  2920. #define GPIO_IDR_IDR_3 GPIO_IDR_ID3
  2921. #define GPIO_IDR_IDR_4 GPIO_IDR_ID4
  2922. #define GPIO_IDR_IDR_5 GPIO_IDR_ID5
  2923. #define GPIO_IDR_IDR_6 GPIO_IDR_ID6
  2924. #define GPIO_IDR_IDR_7 GPIO_IDR_ID7
  2925. #define GPIO_IDR_IDR_8 GPIO_IDR_ID8
  2926. #define GPIO_IDR_IDR_9 GPIO_IDR_ID9
  2927. #define GPIO_IDR_IDR_10 GPIO_IDR_ID10
  2928. #define GPIO_IDR_IDR_11 GPIO_IDR_ID11
  2929. #define GPIO_IDR_IDR_12 GPIO_IDR_ID12
  2930. #define GPIO_IDR_IDR_13 GPIO_IDR_ID13
  2931. #define GPIO_IDR_IDR_14 GPIO_IDR_ID14
  2932. #define GPIO_IDR_IDR_15 GPIO_IDR_ID15
  2933. /****************** Bits definition for GPIO_ODR register *******************/
  2934. #define GPIO_ODR_OD0_Pos (0U)
  2935. #define GPIO_ODR_OD0_Msk (0x1U << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
  2936. #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
  2937. #define GPIO_ODR_OD1_Pos (1U)
  2938. #define GPIO_ODR_OD1_Msk (0x1U << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
  2939. #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
  2940. #define GPIO_ODR_OD2_Pos (2U)
  2941. #define GPIO_ODR_OD2_Msk (0x1U << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
  2942. #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
  2943. #define GPIO_ODR_OD3_Pos (3U)
  2944. #define GPIO_ODR_OD3_Msk (0x1U << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
  2945. #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
  2946. #define GPIO_ODR_OD4_Pos (4U)
  2947. #define GPIO_ODR_OD4_Msk (0x1U << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
  2948. #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
  2949. #define GPIO_ODR_OD5_Pos (5U)
  2950. #define GPIO_ODR_OD5_Msk (0x1U << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
  2951. #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
  2952. #define GPIO_ODR_OD6_Pos (6U)
  2953. #define GPIO_ODR_OD6_Msk (0x1U << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
  2954. #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
  2955. #define GPIO_ODR_OD7_Pos (7U)
  2956. #define GPIO_ODR_OD7_Msk (0x1U << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
  2957. #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
  2958. #define GPIO_ODR_OD8_Pos (8U)
  2959. #define GPIO_ODR_OD8_Msk (0x1U << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
  2960. #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
  2961. #define GPIO_ODR_OD9_Pos (9U)
  2962. #define GPIO_ODR_OD9_Msk (0x1U << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
  2963. #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
  2964. #define GPIO_ODR_OD10_Pos (10U)
  2965. #define GPIO_ODR_OD10_Msk (0x1U << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
  2966. #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
  2967. #define GPIO_ODR_OD11_Pos (11U)
  2968. #define GPIO_ODR_OD11_Msk (0x1U << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
  2969. #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
  2970. #define GPIO_ODR_OD12_Pos (12U)
  2971. #define GPIO_ODR_OD12_Msk (0x1U << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
  2972. #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
  2973. #define GPIO_ODR_OD13_Pos (13U)
  2974. #define GPIO_ODR_OD13_Msk (0x1U << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
  2975. #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
  2976. #define GPIO_ODR_OD14_Pos (14U)
  2977. #define GPIO_ODR_OD14_Msk (0x1U << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
  2978. #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
  2979. #define GPIO_ODR_OD15_Pos (15U)
  2980. #define GPIO_ODR_OD15_Msk (0x1U << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
  2981. #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
  2982. /* Legacy defines */
  2983. #define GPIO_ODR_ODR_0 GPIO_ODR_OD0
  2984. #define GPIO_ODR_ODR_1 GPIO_ODR_OD1
  2985. #define GPIO_ODR_ODR_2 GPIO_ODR_OD2
  2986. #define GPIO_ODR_ODR_3 GPIO_ODR_OD3
  2987. #define GPIO_ODR_ODR_4 GPIO_ODR_OD4
  2988. #define GPIO_ODR_ODR_5 GPIO_ODR_OD5
  2989. #define GPIO_ODR_ODR_6 GPIO_ODR_OD6
  2990. #define GPIO_ODR_ODR_7 GPIO_ODR_OD7
  2991. #define GPIO_ODR_ODR_8 GPIO_ODR_OD8
  2992. #define GPIO_ODR_ODR_9 GPIO_ODR_OD9
  2993. #define GPIO_ODR_ODR_10 GPIO_ODR_OD10
  2994. #define GPIO_ODR_ODR_11 GPIO_ODR_OD11
  2995. #define GPIO_ODR_ODR_12 GPIO_ODR_OD12
  2996. #define GPIO_ODR_ODR_13 GPIO_ODR_OD13
  2997. #define GPIO_ODR_ODR_14 GPIO_ODR_OD14
  2998. #define GPIO_ODR_ODR_15 GPIO_ODR_OD15
  2999. /****************** Bits definition for GPIO_BSRR register ******************/
  3000. #define GPIO_BSRR_BS0_Pos (0U)
  3001. #define GPIO_BSRR_BS0_Msk (0x1U << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
  3002. #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
  3003. #define GPIO_BSRR_BS1_Pos (1U)
  3004. #define GPIO_BSRR_BS1_Msk (0x1U << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
  3005. #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
  3006. #define GPIO_BSRR_BS2_Pos (2U)
  3007. #define GPIO_BSRR_BS2_Msk (0x1U << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
  3008. #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
  3009. #define GPIO_BSRR_BS3_Pos (3U)
  3010. #define GPIO_BSRR_BS3_Msk (0x1U << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
  3011. #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
  3012. #define GPIO_BSRR_BS4_Pos (4U)
  3013. #define GPIO_BSRR_BS4_Msk (0x1U << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
  3014. #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
  3015. #define GPIO_BSRR_BS5_Pos (5U)
  3016. #define GPIO_BSRR_BS5_Msk (0x1U << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
  3017. #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
  3018. #define GPIO_BSRR_BS6_Pos (6U)
  3019. #define GPIO_BSRR_BS6_Msk (0x1U << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
  3020. #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
  3021. #define GPIO_BSRR_BS7_Pos (7U)
  3022. #define GPIO_BSRR_BS7_Msk (0x1U << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
  3023. #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
  3024. #define GPIO_BSRR_BS8_Pos (8U)
  3025. #define GPIO_BSRR_BS8_Msk (0x1U << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
  3026. #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
  3027. #define GPIO_BSRR_BS9_Pos (9U)
  3028. #define GPIO_BSRR_BS9_Msk (0x1U << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
  3029. #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
  3030. #define GPIO_BSRR_BS10_Pos (10U)
  3031. #define GPIO_BSRR_BS10_Msk (0x1U << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
  3032. #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
  3033. #define GPIO_BSRR_BS11_Pos (11U)
  3034. #define GPIO_BSRR_BS11_Msk (0x1U << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
  3035. #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
  3036. #define GPIO_BSRR_BS12_Pos (12U)
  3037. #define GPIO_BSRR_BS12_Msk (0x1U << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
  3038. #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
  3039. #define GPIO_BSRR_BS13_Pos (13U)
  3040. #define GPIO_BSRR_BS13_Msk (0x1U << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
  3041. #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
  3042. #define GPIO_BSRR_BS14_Pos (14U)
  3043. #define GPIO_BSRR_BS14_Msk (0x1U << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
  3044. #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
  3045. #define GPIO_BSRR_BS15_Pos (15U)
  3046. #define GPIO_BSRR_BS15_Msk (0x1U << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
  3047. #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
  3048. #define GPIO_BSRR_BR0_Pos (16U)
  3049. #define GPIO_BSRR_BR0_Msk (0x1U << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
  3050. #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
  3051. #define GPIO_BSRR_BR1_Pos (17U)
  3052. #define GPIO_BSRR_BR1_Msk (0x1U << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
  3053. #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
  3054. #define GPIO_BSRR_BR2_Pos (18U)
  3055. #define GPIO_BSRR_BR2_Msk (0x1U << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
  3056. #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
  3057. #define GPIO_BSRR_BR3_Pos (19U)
  3058. #define GPIO_BSRR_BR3_Msk (0x1U << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
  3059. #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
  3060. #define GPIO_BSRR_BR4_Pos (20U)
  3061. #define GPIO_BSRR_BR4_Msk (0x1U << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
  3062. #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
  3063. #define GPIO_BSRR_BR5_Pos (21U)
  3064. #define GPIO_BSRR_BR5_Msk (0x1U << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
  3065. #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
  3066. #define GPIO_BSRR_BR6_Pos (22U)
  3067. #define GPIO_BSRR_BR6_Msk (0x1U << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
  3068. #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
  3069. #define GPIO_BSRR_BR7_Pos (23U)
  3070. #define GPIO_BSRR_BR7_Msk (0x1U << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
  3071. #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
  3072. #define GPIO_BSRR_BR8_Pos (24U)
  3073. #define GPIO_BSRR_BR8_Msk (0x1U << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
  3074. #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
  3075. #define GPIO_BSRR_BR9_Pos (25U)
  3076. #define GPIO_BSRR_BR9_Msk (0x1U << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
  3077. #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
  3078. #define GPIO_BSRR_BR10_Pos (26U)
  3079. #define GPIO_BSRR_BR10_Msk (0x1U << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
  3080. #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
  3081. #define GPIO_BSRR_BR11_Pos (27U)
  3082. #define GPIO_BSRR_BR11_Msk (0x1U << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
  3083. #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
  3084. #define GPIO_BSRR_BR12_Pos (28U)
  3085. #define GPIO_BSRR_BR12_Msk (0x1U << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
  3086. #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
  3087. #define GPIO_BSRR_BR13_Pos (29U)
  3088. #define GPIO_BSRR_BR13_Msk (0x1U << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
  3089. #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
  3090. #define GPIO_BSRR_BR14_Pos (30U)
  3091. #define GPIO_BSRR_BR14_Msk (0x1U << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
  3092. #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
  3093. #define GPIO_BSRR_BR15_Pos (31U)
  3094. #define GPIO_BSRR_BR15_Msk (0x1U << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
  3095. #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
  3096. /* Legacy defines */
  3097. #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0
  3098. #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1
  3099. #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2
  3100. #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3
  3101. #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4
  3102. #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5
  3103. #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6
  3104. #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7
  3105. #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8
  3106. #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9
  3107. #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10
  3108. #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11
  3109. #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12
  3110. #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13
  3111. #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14
  3112. #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15
  3113. #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0
  3114. #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1
  3115. #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2
  3116. #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3
  3117. #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4
  3118. #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5
  3119. #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6
  3120. #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7
  3121. #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8
  3122. #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9
  3123. #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10
  3124. #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11
  3125. #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12
  3126. #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13
  3127. #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14
  3128. #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15
  3129. /****************** Bit definition for GPIO_LCKR register *********************/
  3130. #define GPIO_LCKR_LCK0_Pos (0U)
  3131. #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  3132. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  3133. #define GPIO_LCKR_LCK1_Pos (1U)
  3134. #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  3135. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  3136. #define GPIO_LCKR_LCK2_Pos (2U)
  3137. #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  3138. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  3139. #define GPIO_LCKR_LCK3_Pos (3U)
  3140. #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  3141. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  3142. #define GPIO_LCKR_LCK4_Pos (4U)
  3143. #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  3144. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  3145. #define GPIO_LCKR_LCK5_Pos (5U)
  3146. #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  3147. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  3148. #define GPIO_LCKR_LCK6_Pos (6U)
  3149. #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  3150. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  3151. #define GPIO_LCKR_LCK7_Pos (7U)
  3152. #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  3153. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  3154. #define GPIO_LCKR_LCK8_Pos (8U)
  3155. #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  3156. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  3157. #define GPIO_LCKR_LCK9_Pos (9U)
  3158. #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  3159. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  3160. #define GPIO_LCKR_LCK10_Pos (10U)
  3161. #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  3162. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  3163. #define GPIO_LCKR_LCK11_Pos (11U)
  3164. #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  3165. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  3166. #define GPIO_LCKR_LCK12_Pos (12U)
  3167. #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  3168. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  3169. #define GPIO_LCKR_LCK13_Pos (13U)
  3170. #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  3171. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  3172. #define GPIO_LCKR_LCK14_Pos (14U)
  3173. #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  3174. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  3175. #define GPIO_LCKR_LCK15_Pos (15U)
  3176. #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  3177. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  3178. #define GPIO_LCKR_LCKK_Pos (16U)
  3179. #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  3180. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  3181. /****************** Bit definition for GPIO_AFRL register *********************/
  3182. #define GPIO_AFRL_AFSEL0_Pos (0U)
  3183. #define GPIO_AFRL_AFSEL0_Msk (0xFU << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */
  3184. #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
  3185. #define GPIO_AFRL_AFSEL0_0 (0x1U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */
  3186. #define GPIO_AFRL_AFSEL0_1 (0x2U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */
  3187. #define GPIO_AFRL_AFSEL0_2 (0x4U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */
  3188. #define GPIO_AFRL_AFSEL0_3 (0x8U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */
  3189. #define GPIO_AFRL_AFSEL1_Pos (4U)
  3190. #define GPIO_AFRL_AFSEL1_Msk (0xFU << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */
  3191. #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
  3192. #define GPIO_AFRL_AFSEL1_0 (0x1U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */
  3193. #define GPIO_AFRL_AFSEL1_1 (0x2U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */
  3194. #define GPIO_AFRL_AFSEL1_2 (0x4U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */
  3195. #define GPIO_AFRL_AFSEL1_3 (0x8U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */
  3196. #define GPIO_AFRL_AFSEL2_Pos (8U)
  3197. #define GPIO_AFRL_AFSEL2_Msk (0xFU << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */
  3198. #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
  3199. #define GPIO_AFRL_AFSEL2_0 (0x1U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */
  3200. #define GPIO_AFRL_AFSEL2_1 (0x2U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */
  3201. #define GPIO_AFRL_AFSEL2_2 (0x4U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */
  3202. #define GPIO_AFRL_AFSEL2_3 (0x8U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */
  3203. #define GPIO_AFRL_AFSEL3_Pos (12U)
  3204. #define GPIO_AFRL_AFSEL3_Msk (0xFU << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */
  3205. #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
  3206. #define GPIO_AFRL_AFSEL3_0 (0x1U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */
  3207. #define GPIO_AFRL_AFSEL3_1 (0x2U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */
  3208. #define GPIO_AFRL_AFSEL3_2 (0x4U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */
  3209. #define GPIO_AFRL_AFSEL3_3 (0x8U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */
  3210. #define GPIO_AFRL_AFSEL4_Pos (16U)
  3211. #define GPIO_AFRL_AFSEL4_Msk (0xFU << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */
  3212. #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
  3213. #define GPIO_AFRL_AFSEL4_0 (0x1U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */
  3214. #define GPIO_AFRL_AFSEL4_1 (0x2U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */
  3215. #define GPIO_AFRL_AFSEL4_2 (0x4U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */
  3216. #define GPIO_AFRL_AFSEL4_3 (0x8U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */
  3217. #define GPIO_AFRL_AFSEL5_Pos (20U)
  3218. #define GPIO_AFRL_AFSEL5_Msk (0xFU << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */
  3219. #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
  3220. #define GPIO_AFRL_AFSEL5_0 (0x1U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */
  3221. #define GPIO_AFRL_AFSEL5_1 (0x2U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */
  3222. #define GPIO_AFRL_AFSEL5_2 (0x4U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */
  3223. #define GPIO_AFRL_AFSEL5_3 (0x8U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */
  3224. #define GPIO_AFRL_AFSEL6_Pos (24U)
  3225. #define GPIO_AFRL_AFSEL6_Msk (0xFU << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */
  3226. #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
  3227. #define GPIO_AFRL_AFSEL6_0 (0x1U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */
  3228. #define GPIO_AFRL_AFSEL6_1 (0x2U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */
  3229. #define GPIO_AFRL_AFSEL6_2 (0x4U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */
  3230. #define GPIO_AFRL_AFSEL6_3 (0x8U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */
  3231. #define GPIO_AFRL_AFSEL7_Pos (28U)
  3232. #define GPIO_AFRL_AFSEL7_Msk (0xFU << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */
  3233. #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
  3234. #define GPIO_AFRL_AFSEL7_0 (0x1U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */
  3235. #define GPIO_AFRL_AFSEL7_1 (0x2U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */
  3236. #define GPIO_AFRL_AFSEL7_2 (0x4U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */
  3237. #define GPIO_AFRL_AFSEL7_3 (0x8U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */
  3238. /* Legacy defines */
  3239. #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0
  3240. #define GPIO_AFRL_AFRL0_0 GPIO_AFRL_AFSEL0_0
  3241. #define GPIO_AFRL_AFRL0_1 GPIO_AFRL_AFSEL0_1
  3242. #define GPIO_AFRL_AFRL0_2 GPIO_AFRL_AFSEL0_2
  3243. #define GPIO_AFRL_AFRL0_3 GPIO_AFRL_AFSEL0_3
  3244. #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1
  3245. #define GPIO_AFRL_AFRL1_0 GPIO_AFRL_AFSEL1_0
  3246. #define GPIO_AFRL_AFRL1_1 GPIO_AFRL_AFSEL1_1
  3247. #define GPIO_AFRL_AFRL1_2 GPIO_AFRL_AFSEL1_2
  3248. #define GPIO_AFRL_AFRL1_3 GPIO_AFRL_AFSEL1_3
  3249. #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2
  3250. #define GPIO_AFRL_AFRL2_0 GPIO_AFRL_AFSEL2_0
  3251. #define GPIO_AFRL_AFRL2_1 GPIO_AFRL_AFSEL2_1
  3252. #define GPIO_AFRL_AFRL2_2 GPIO_AFRL_AFSEL2_2
  3253. #define GPIO_AFRL_AFRL2_3 GPIO_AFRL_AFSEL2_3
  3254. #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3
  3255. #define GPIO_AFRL_AFRL3_0 GPIO_AFRL_AFSEL3_0
  3256. #define GPIO_AFRL_AFRL3_1 GPIO_AFRL_AFSEL3_1
  3257. #define GPIO_AFRL_AFRL3_2 GPIO_AFRL_AFSEL3_2
  3258. #define GPIO_AFRL_AFRL3_3 GPIO_AFRL_AFSEL3_3
  3259. #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4
  3260. #define GPIO_AFRL_AFRL4_0 GPIO_AFRL_AFSEL4_0
  3261. #define GPIO_AFRL_AFRL4_1 GPIO_AFRL_AFSEL4_1
  3262. #define GPIO_AFRL_AFRL4_2 GPIO_AFRL_AFSEL4_2
  3263. #define GPIO_AFRL_AFRL4_3 GPIO_AFRL_AFSEL4_3
  3264. #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5
  3265. #define GPIO_AFRL_AFRL5_0 GPIO_AFRL_AFSEL5_0
  3266. #define GPIO_AFRL_AFRL5_1 GPIO_AFRL_AFSEL5_1
  3267. #define GPIO_AFRL_AFRL5_2 GPIO_AFRL_AFSEL5_2
  3268. #define GPIO_AFRL_AFRL5_3 GPIO_AFRL_AFSEL5_3
  3269. #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6
  3270. #define GPIO_AFRL_AFRL6_0 GPIO_AFRL_AFSEL6_0
  3271. #define GPIO_AFRL_AFRL6_1 GPIO_AFRL_AFSEL6_1
  3272. #define GPIO_AFRL_AFRL6_2 GPIO_AFRL_AFSEL6_2
  3273. #define GPIO_AFRL_AFRL6_3 GPIO_AFRL_AFSEL6_3
  3274. #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7
  3275. #define GPIO_AFRL_AFRL7_0 GPIO_AFRL_AFSEL7_0
  3276. #define GPIO_AFRL_AFRL7_1 GPIO_AFRL_AFSEL7_1
  3277. #define GPIO_AFRL_AFRL7_2 GPIO_AFRL_AFSEL7_2
  3278. #define GPIO_AFRL_AFRL7_3 GPIO_AFRL_AFSEL7_3
  3279. /****************** Bit definition for GPIO_AFRH register *********************/
  3280. #define GPIO_AFRH_AFSEL8_Pos (0U)
  3281. #define GPIO_AFRH_AFSEL8_Msk (0xFU << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */
  3282. #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
  3283. #define GPIO_AFRH_AFSEL8_0 (0x1U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */
  3284. #define GPIO_AFRH_AFSEL8_1 (0x2U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */
  3285. #define GPIO_AFRH_AFSEL8_2 (0x4U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */
  3286. #define GPIO_AFRH_AFSEL8_3 (0x8U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */
  3287. #define GPIO_AFRH_AFSEL9_Pos (4U)
  3288. #define GPIO_AFRH_AFSEL9_Msk (0xFU << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */
  3289. #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
  3290. #define GPIO_AFRH_AFSEL9_0 (0x1U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */
  3291. #define GPIO_AFRH_AFSEL9_1 (0x2U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */
  3292. #define GPIO_AFRH_AFSEL9_2 (0x4U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */
  3293. #define GPIO_AFRH_AFSEL9_3 (0x8U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */
  3294. #define GPIO_AFRH_AFSEL10_Pos (8U)
  3295. #define GPIO_AFRH_AFSEL10_Msk (0xFU << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */
  3296. #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
  3297. #define GPIO_AFRH_AFSEL10_0 (0x1U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */
  3298. #define GPIO_AFRH_AFSEL10_1 (0x2U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */
  3299. #define GPIO_AFRH_AFSEL10_2 (0x4U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */
  3300. #define GPIO_AFRH_AFSEL10_3 (0x8U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */
  3301. #define GPIO_AFRH_AFSEL11_Pos (12U)
  3302. #define GPIO_AFRH_AFSEL11_Msk (0xFU << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */
  3303. #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
  3304. #define GPIO_AFRH_AFSEL11_0 (0x1U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */
  3305. #define GPIO_AFRH_AFSEL11_1 (0x2U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */
  3306. #define GPIO_AFRH_AFSEL11_2 (0x4U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */
  3307. #define GPIO_AFRH_AFSEL11_3 (0x8U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */
  3308. #define GPIO_AFRH_AFSEL12_Pos (16U)
  3309. #define GPIO_AFRH_AFSEL12_Msk (0xFU << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */
  3310. #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
  3311. #define GPIO_AFRH_AFSEL12_0 (0x1U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */
  3312. #define GPIO_AFRH_AFSEL12_1 (0x2U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */
  3313. #define GPIO_AFRH_AFSEL12_2 (0x4U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */
  3314. #define GPIO_AFRH_AFSEL12_3 (0x8U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */
  3315. #define GPIO_AFRH_AFSEL13_Pos (20U)
  3316. #define GPIO_AFRH_AFSEL13_Msk (0xFU << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */
  3317. #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
  3318. #define GPIO_AFRH_AFSEL13_0 (0x1U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */
  3319. #define GPIO_AFRH_AFSEL13_1 (0x2U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */
  3320. #define GPIO_AFRH_AFSEL13_2 (0x4U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */
  3321. #define GPIO_AFRH_AFSEL13_3 (0x8U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */
  3322. #define GPIO_AFRH_AFSEL14_Pos (24U)
  3323. #define GPIO_AFRH_AFSEL14_Msk (0xFU << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */
  3324. #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
  3325. #define GPIO_AFRH_AFSEL14_0 (0x1U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */
  3326. #define GPIO_AFRH_AFSEL14_1 (0x2U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */
  3327. #define GPIO_AFRH_AFSEL14_2 (0x4U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */
  3328. #define GPIO_AFRH_AFSEL14_3 (0x8U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */
  3329. #define GPIO_AFRH_AFSEL15_Pos (28U)
  3330. #define GPIO_AFRH_AFSEL15_Msk (0xFU << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */
  3331. #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
  3332. #define GPIO_AFRH_AFSEL15_0 (0x1U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */
  3333. #define GPIO_AFRH_AFSEL15_1 (0x2U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */
  3334. #define GPIO_AFRH_AFSEL15_2 (0x4U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */
  3335. #define GPIO_AFRH_AFSEL15_3 (0x8U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */
  3336. /* Legacy defines */
  3337. #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8
  3338. #define GPIO_AFRH_AFRH0_0 GPIO_AFRH_AFSEL8_0
  3339. #define GPIO_AFRH_AFRH0_1 GPIO_AFRH_AFSEL8_1
  3340. #define GPIO_AFRH_AFRH0_2 GPIO_AFRH_AFSEL8_2
  3341. #define GPIO_AFRH_AFRH0_3 GPIO_AFRH_AFSEL8_3
  3342. #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9
  3343. #define GPIO_AFRH_AFRH1_0 GPIO_AFRH_AFSEL9_0
  3344. #define GPIO_AFRH_AFRH1_1 GPIO_AFRH_AFSEL9_1
  3345. #define GPIO_AFRH_AFRH1_2 GPIO_AFRH_AFSEL9_2
  3346. #define GPIO_AFRH_AFRH1_3 GPIO_AFRH_AFSEL9_3
  3347. #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10
  3348. #define GPIO_AFRH_AFRH2_0 GPIO_AFRH_AFSEL10_0
  3349. #define GPIO_AFRH_AFRH2_1 GPIO_AFRH_AFSEL10_1
  3350. #define GPIO_AFRH_AFRH2_2 GPIO_AFRH_AFSEL10_2
  3351. #define GPIO_AFRH_AFRH2_3 GPIO_AFRH_AFSEL10_3
  3352. #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11
  3353. #define GPIO_AFRH_AFRH3_0 GPIO_AFRH_AFSEL11_0
  3354. #define GPIO_AFRH_AFRH3_1 GPIO_AFRH_AFSEL11_1
  3355. #define GPIO_AFRH_AFRH3_2 GPIO_AFRH_AFSEL11_2
  3356. #define GPIO_AFRH_AFRH3_3 GPIO_AFRH_AFSEL11_3
  3357. #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12
  3358. #define GPIO_AFRH_AFRH4_0 GPIO_AFRH_AFSEL12_0
  3359. #define GPIO_AFRH_AFRH4_1 GPIO_AFRH_AFSEL12_1
  3360. #define GPIO_AFRH_AFRH4_2 GPIO_AFRH_AFSEL12_2
  3361. #define GPIO_AFRH_AFRH4_3 GPIO_AFRH_AFSEL12_3
  3362. #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13
  3363. #define GPIO_AFRH_AFRH5_0 GPIO_AFRH_AFSEL13_0
  3364. #define GPIO_AFRH_AFRH5_1 GPIO_AFRH_AFSEL13_1
  3365. #define GPIO_AFRH_AFRH5_2 GPIO_AFRH_AFSEL13_2
  3366. #define GPIO_AFRH_AFRH5_3 GPIO_AFRH_AFSEL13_3
  3367. #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14
  3368. #define GPIO_AFRH_AFRH6_0 GPIO_AFRH_AFSEL14_0
  3369. #define GPIO_AFRH_AFRH6_1 GPIO_AFRH_AFSEL14_1
  3370. #define GPIO_AFRH_AFRH6_2 GPIO_AFRH_AFSEL14_2
  3371. #define GPIO_AFRH_AFRH6_3 GPIO_AFRH_AFSEL14_3
  3372. #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15
  3373. #define GPIO_AFRH_AFRH7_0 GPIO_AFRH_AFSEL15_0
  3374. #define GPIO_AFRH_AFRH7_1 GPIO_AFRH_AFSEL15_1
  3375. #define GPIO_AFRH_AFRH7_2 GPIO_AFRH_AFSEL15_2
  3376. #define GPIO_AFRH_AFRH7_3 GPIO_AFRH_AFSEL15_3
  3377. /****************** Bits definition for GPIO_BRR register ******************/
  3378. #define GPIO_BRR_BR0_Pos (0U)
  3379. #define GPIO_BRR_BR0_Msk (0x1U << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */
  3380. #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk
  3381. #define GPIO_BRR_BR1_Pos (1U)
  3382. #define GPIO_BRR_BR1_Msk (0x1U << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */
  3383. #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk
  3384. #define GPIO_BRR_BR2_Pos (2U)
  3385. #define GPIO_BRR_BR2_Msk (0x1U << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */
  3386. #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk
  3387. #define GPIO_BRR_BR3_Pos (3U)
  3388. #define GPIO_BRR_BR3_Msk (0x1U << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */
  3389. #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk
  3390. #define GPIO_BRR_BR4_Pos (4U)
  3391. #define GPIO_BRR_BR4_Msk (0x1U << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */
  3392. #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk
  3393. #define GPIO_BRR_BR5_Pos (5U)
  3394. #define GPIO_BRR_BR5_Msk (0x1U << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */
  3395. #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk
  3396. #define GPIO_BRR_BR6_Pos (6U)
  3397. #define GPIO_BRR_BR6_Msk (0x1U << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */
  3398. #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk
  3399. #define GPIO_BRR_BR7_Pos (7U)
  3400. #define GPIO_BRR_BR7_Msk (0x1U << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */
  3401. #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk
  3402. #define GPIO_BRR_BR8_Pos (8U)
  3403. #define GPIO_BRR_BR8_Msk (0x1U << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */
  3404. #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk
  3405. #define GPIO_BRR_BR9_Pos (9U)
  3406. #define GPIO_BRR_BR9_Msk (0x1U << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */
  3407. #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk
  3408. #define GPIO_BRR_BR10_Pos (10U)
  3409. #define GPIO_BRR_BR10_Msk (0x1U << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */
  3410. #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk
  3411. #define GPIO_BRR_BR11_Pos (11U)
  3412. #define GPIO_BRR_BR11_Msk (0x1U << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */
  3413. #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk
  3414. #define GPIO_BRR_BR12_Pos (12U)
  3415. #define GPIO_BRR_BR12_Msk (0x1U << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */
  3416. #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk
  3417. #define GPIO_BRR_BR13_Pos (13U)
  3418. #define GPIO_BRR_BR13_Msk (0x1U << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */
  3419. #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk
  3420. #define GPIO_BRR_BR14_Pos (14U)
  3421. #define GPIO_BRR_BR14_Msk (0x1U << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */
  3422. #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk
  3423. #define GPIO_BRR_BR15_Pos (15U)
  3424. #define GPIO_BRR_BR15_Msk (0x1U << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */
  3425. #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk
  3426. /******************************************************************************/
  3427. /* */
  3428. /* Inter-integrated Circuit Interface */
  3429. /* */
  3430. /******************************************************************************/
  3431. /******************* Bit definition for I2C_CR1 register ********************/
  3432. #define I2C_CR1_PE_Pos (0U)
  3433. #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  3434. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!<Peripheral Enable */
  3435. #define I2C_CR1_SMBUS_Pos (1U)
  3436. #define I2C_CR1_SMBUS_Msk (0x1U << I2C_CR1_SMBUS_Pos) /*!< 0x00000002 */
  3437. #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk /*!<SMBus Mode */
  3438. #define I2C_CR1_SMBTYPE_Pos (3U)
  3439. #define I2C_CR1_SMBTYPE_Msk (0x1U << I2C_CR1_SMBTYPE_Pos) /*!< 0x00000008 */
  3440. #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk /*!<SMBus Type */
  3441. #define I2C_CR1_ENARP_Pos (4U)
  3442. #define I2C_CR1_ENARP_Msk (0x1U << I2C_CR1_ENARP_Pos) /*!< 0x00000010 */
  3443. #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk /*!<ARP Enable */
  3444. #define I2C_CR1_ENPEC_Pos (5U)
  3445. #define I2C_CR1_ENPEC_Msk (0x1U << I2C_CR1_ENPEC_Pos) /*!< 0x00000020 */
  3446. #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk /*!<PEC Enable */
  3447. #define I2C_CR1_ENGC_Pos (6U)
  3448. #define I2C_CR1_ENGC_Msk (0x1U << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */
  3449. #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!<General Call Enable */
  3450. #define I2C_CR1_NOSTRETCH_Pos (7U)
  3451. #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */
  3452. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!<Clock Stretching Disable (Slave mode) */
  3453. #define I2C_CR1_START_Pos (8U)
  3454. #define I2C_CR1_START_Msk (0x1U << I2C_CR1_START_Pos) /*!< 0x00000100 */
  3455. #define I2C_CR1_START I2C_CR1_START_Msk /*!<Start Generation */
  3456. #define I2C_CR1_STOP_Pos (9U)
  3457. #define I2C_CR1_STOP_Msk (0x1U << I2C_CR1_STOP_Pos) /*!< 0x00000200 */
  3458. #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!<Stop Generation */
  3459. #define I2C_CR1_ACK_Pos (10U)
  3460. #define I2C_CR1_ACK_Msk (0x1U << I2C_CR1_ACK_Pos) /*!< 0x00000400 */
  3461. #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!<Acknowledge Enable */
  3462. #define I2C_CR1_POS_Pos (11U)
  3463. #define I2C_CR1_POS_Msk (0x1U << I2C_CR1_POS_Pos) /*!< 0x00000800 */
  3464. #define I2C_CR1_POS I2C_CR1_POS_Msk /*!<Acknowledge/PEC Position (for data reception) */
  3465. #define I2C_CR1_PEC_Pos (12U)
  3466. #define I2C_CR1_PEC_Msk (0x1U << I2C_CR1_PEC_Pos) /*!< 0x00001000 */
  3467. #define I2C_CR1_PEC I2C_CR1_PEC_Msk /*!<Packet Error Checking */
  3468. #define I2C_CR1_ALERT_Pos (13U)
  3469. #define I2C_CR1_ALERT_Msk (0x1U << I2C_CR1_ALERT_Pos) /*!< 0x00002000 */
  3470. #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk /*!<SMBus Alert */
  3471. #define I2C_CR1_SWRST_Pos (15U)
  3472. #define I2C_CR1_SWRST_Msk (0x1U << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */
  3473. #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!<Software Reset */
  3474. /******************* Bit definition for I2C_CR2 register ********************/
  3475. #define I2C_CR2_FREQ_Pos (0U)
  3476. #define I2C_CR2_FREQ_Msk (0x3FU << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */
  3477. #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!<FREQ[5:0] bits (Peripheral Clock Frequency) */
  3478. #define I2C_CR2_FREQ_0 (0x01U << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */
  3479. #define I2C_CR2_FREQ_1 (0x02U << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */
  3480. #define I2C_CR2_FREQ_2 (0x04U << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */
  3481. #define I2C_CR2_FREQ_3 (0x08U << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */
  3482. #define I2C_CR2_FREQ_4 (0x10U << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */
  3483. #define I2C_CR2_FREQ_5 (0x20U << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */
  3484. #define I2C_CR2_ITERREN_Pos (8U)
  3485. #define I2C_CR2_ITERREN_Msk (0x1U << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */
  3486. #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!<Error Interrupt Enable */
  3487. #define I2C_CR2_ITEVTEN_Pos (9U)
  3488. #define I2C_CR2_ITEVTEN_Msk (0x1U << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */
  3489. #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!<Event Interrupt Enable */
  3490. #define I2C_CR2_ITBUFEN_Pos (10U)
  3491. #define I2C_CR2_ITBUFEN_Msk (0x1U << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */
  3492. #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!<Buffer Interrupt Enable */
  3493. #define I2C_CR2_DMAEN_Pos (11U)
  3494. #define I2C_CR2_DMAEN_Msk (0x1U << I2C_CR2_DMAEN_Pos) /*!< 0x00000800 */
  3495. #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk /*!<DMA Requests Enable */
  3496. #define I2C_CR2_LAST_Pos (12U)
  3497. #define I2C_CR2_LAST_Msk (0x1U << I2C_CR2_LAST_Pos) /*!< 0x00001000 */
  3498. #define I2C_CR2_LAST I2C_CR2_LAST_Msk /*!<DMA Last Transfer */
  3499. /******************* Bit definition for I2C_OAR1 register *******************/
  3500. #define I2C_OAR1_ADD1_7 0x000000FEU /*!<Interface Address */
  3501. #define I2C_OAR1_ADD8_9 0x00000300U /*!<Interface Address */
  3502. #define I2C_OAR1_ADD0_Pos (0U)
  3503. #define I2C_OAR1_ADD0_Msk (0x1U << I2C_OAR1_ADD0_Pos) /*!< 0x00000001 */
  3504. #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk /*!<Bit 0 */
  3505. #define I2C_OAR1_ADD1_Pos (1U)
  3506. #define I2C_OAR1_ADD1_Msk (0x1U << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */
  3507. #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!<Bit 1 */
  3508. #define I2C_OAR1_ADD2_Pos (2U)
  3509. #define I2C_OAR1_ADD2_Msk (0x1U << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */
  3510. #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!<Bit 2 */
  3511. #define I2C_OAR1_ADD3_Pos (3U)
  3512. #define I2C_OAR1_ADD3_Msk (0x1U << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */
  3513. #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!<Bit 3 */
  3514. #define I2C_OAR1_ADD4_Pos (4U)
  3515. #define I2C_OAR1_ADD4_Msk (0x1U << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */
  3516. #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!<Bit 4 */
  3517. #define I2C_OAR1_ADD5_Pos (5U)
  3518. #define I2C_OAR1_ADD5_Msk (0x1U << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */
  3519. #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!<Bit 5 */
  3520. #define I2C_OAR1_ADD6_Pos (6U)
  3521. #define I2C_OAR1_ADD6_Msk (0x1U << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */
  3522. #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!<Bit 6 */
  3523. #define I2C_OAR1_ADD7_Pos (7U)
  3524. #define I2C_OAR1_ADD7_Msk (0x1U << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */
  3525. #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!<Bit 7 */
  3526. #define I2C_OAR1_ADD8_Pos (8U)
  3527. #define I2C_OAR1_ADD8_Msk (0x1U << I2C_OAR1_ADD8_Pos) /*!< 0x00000100 */
  3528. #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk /*!<Bit 8 */
  3529. #define I2C_OAR1_ADD9_Pos (9U)
  3530. #define I2C_OAR1_ADD9_Msk (0x1U << I2C_OAR1_ADD9_Pos) /*!< 0x00000200 */
  3531. #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk /*!<Bit 9 */
  3532. #define I2C_OAR1_ADDMODE_Pos (15U)
  3533. #define I2C_OAR1_ADDMODE_Msk (0x1U << I2C_OAR1_ADDMODE_Pos) /*!< 0x00008000 */
  3534. #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk /*!<Addressing Mode (Slave mode) */
  3535. /******************* Bit definition for I2C_OAR2 register *******************/
  3536. #define I2C_OAR2_ENDUAL_Pos (0U)
  3537. #define I2C_OAR2_ENDUAL_Msk (0x1U << I2C_OAR2_ENDUAL_Pos) /*!< 0x00000001 */
  3538. #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk /*!<Dual addressing mode enable */
  3539. #define I2C_OAR2_ADD2_Pos (1U)
  3540. #define I2C_OAR2_ADD2_Msk (0x7FU << I2C_OAR2_ADD2_Pos) /*!< 0x000000FE */
  3541. #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk /*!<Interface address */
  3542. /******************** Bit definition for I2C_DR register ********************/
  3543. #define I2C_DR_DR_Pos (0U)
  3544. #define I2C_DR_DR_Msk (0xFFU << I2C_DR_DR_Pos) /*!< 0x000000FF */
  3545. #define I2C_DR_DR I2C_DR_DR_Msk /*!<8-bit Data Register */
  3546. /******************* Bit definition for I2C_SR1 register ********************/
  3547. #define I2C_SR1_SB_Pos (0U)
  3548. #define I2C_SR1_SB_Msk (0x1U << I2C_SR1_SB_Pos) /*!< 0x00000001 */
  3549. #define I2C_SR1_SB I2C_SR1_SB_Msk /*!<Start Bit (Master mode) */
  3550. #define I2C_SR1_ADDR_Pos (1U)
  3551. #define I2C_SR1_ADDR_Msk (0x1U << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */
  3552. #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!<Address sent (master mode)/matched (slave mode) */
  3553. #define I2C_SR1_BTF_Pos (2U)
  3554. #define I2C_SR1_BTF_Msk (0x1U << I2C_SR1_BTF_Pos) /*!< 0x00000004 */
  3555. #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!<Byte Transfer Finished */
  3556. #define I2C_SR1_ADD10_Pos (3U)
  3557. #define I2C_SR1_ADD10_Msk (0x1U << I2C_SR1_ADD10_Pos) /*!< 0x00000008 */
  3558. #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk /*!<10-bit header sent (Master mode) */
  3559. #define I2C_SR1_STOPF_Pos (4U)
  3560. #define I2C_SR1_STOPF_Msk (0x1U << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */
  3561. #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!<Stop detection (Slave mode) */
  3562. #define I2C_SR1_RXNE_Pos (6U)
  3563. #define I2C_SR1_RXNE_Msk (0x1U << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */
  3564. #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!<Data Register not Empty (receivers) */
  3565. #define I2C_SR1_TXE_Pos (7U)
  3566. #define I2C_SR1_TXE_Msk (0x1U << I2C_SR1_TXE_Pos) /*!< 0x00000080 */
  3567. #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!<Data Register Empty (transmitters) */
  3568. #define I2C_SR1_BERR_Pos (8U)
  3569. #define I2C_SR1_BERR_Msk (0x1U << I2C_SR1_BERR_Pos) /*!< 0x00000100 */
  3570. #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!<Bus Error */
  3571. #define I2C_SR1_ARLO_Pos (9U)
  3572. #define I2C_SR1_ARLO_Msk (0x1U << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */
  3573. #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!<Arbitration Lost (master mode) */
  3574. #define I2C_SR1_AF_Pos (10U)
  3575. #define I2C_SR1_AF_Msk (0x1U << I2C_SR1_AF_Pos) /*!< 0x00000400 */
  3576. #define I2C_SR1_AF I2C_SR1_AF_Msk /*!<Acknowledge Failure */
  3577. #define I2C_SR1_OVR_Pos (11U)
  3578. #define I2C_SR1_OVR_Msk (0x1U << I2C_SR1_OVR_Pos) /*!< 0x00000800 */
  3579. #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!<Overrun/Underrun */
  3580. #define I2C_SR1_PECERR_Pos (12U)
  3581. #define I2C_SR1_PECERR_Msk (0x1U << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */
  3582. #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!<PEC Error in reception */
  3583. #define I2C_SR1_TIMEOUT_Pos (14U)
  3584. #define I2C_SR1_TIMEOUT_Msk (0x1U << I2C_SR1_TIMEOUT_Pos) /*!< 0x00004000 */
  3585. #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk /*!<Timeout or Tlow Error */
  3586. #define I2C_SR1_SMBALERT_Pos (15U)
  3587. #define I2C_SR1_SMBALERT_Msk (0x1U << I2C_SR1_SMBALERT_Pos) /*!< 0x00008000 */
  3588. #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk /*!<SMBus Alert */
  3589. /******************* Bit definition for I2C_SR2 register ********************/
  3590. #define I2C_SR2_MSL_Pos (0U)
  3591. #define I2C_SR2_MSL_Msk (0x1U << I2C_SR2_MSL_Pos) /*!< 0x00000001 */
  3592. #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!<Master/Slave */
  3593. #define I2C_SR2_BUSY_Pos (1U)
  3594. #define I2C_SR2_BUSY_Msk (0x1U << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */
  3595. #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!<Bus Busy */
  3596. #define I2C_SR2_TRA_Pos (2U)
  3597. #define I2C_SR2_TRA_Msk (0x1U << I2C_SR2_TRA_Pos) /*!< 0x00000004 */
  3598. #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!<Transmitter/Receiver */
  3599. #define I2C_SR2_GENCALL_Pos (4U)
  3600. #define I2C_SR2_GENCALL_Msk (0x1U << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */
  3601. #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!<General Call Address (Slave mode) */
  3602. #define I2C_SR2_SMBDEFAULT_Pos (5U)
  3603. #define I2C_SR2_SMBDEFAULT_Msk (0x1U << I2C_SR2_SMBDEFAULT_Pos) /*!< 0x00000020 */
  3604. #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk /*!<SMBus Device Default Address (Slave mode) */
  3605. #define I2C_SR2_SMBHOST_Pos (6U)
  3606. #define I2C_SR2_SMBHOST_Msk (0x1U << I2C_SR2_SMBHOST_Pos) /*!< 0x00000040 */
  3607. #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk /*!<SMBus Host Header (Slave mode) */
  3608. #define I2C_SR2_DUALF_Pos (7U)
  3609. #define I2C_SR2_DUALF_Msk (0x1U << I2C_SR2_DUALF_Pos) /*!< 0x00000080 */
  3610. #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk /*!<Dual Flag (Slave mode) */
  3611. #define I2C_SR2_PEC_Pos (8U)
  3612. #define I2C_SR2_PEC_Msk (0xFFU << I2C_SR2_PEC_Pos) /*!< 0x0000FF00 */
  3613. #define I2C_SR2_PEC I2C_SR2_PEC_Msk /*!<Packet Error Checking Register */
  3614. /******************* Bit definition for I2C_CCR register ********************/
  3615. #define I2C_CCR_CCR_Pos (0U)
  3616. #define I2C_CCR_CCR_Msk (0xFFFU << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */
  3617. #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!<Clock Control Register in Fast/Standard mode (Master mode) */
  3618. #define I2C_CCR_DUTY_Pos (14U)
  3619. #define I2C_CCR_DUTY_Msk (0x1U << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */
  3620. #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!<Fast Mode Duty Cycle */
  3621. #define I2C_CCR_FS_Pos (15U)
  3622. #define I2C_CCR_FS_Msk (0x1U << I2C_CCR_FS_Pos) /*!< 0x00008000 */
  3623. #define I2C_CCR_FS I2C_CCR_FS_Msk /*!<I2C Master Mode Selection */
  3624. /****************** Bit definition for I2C_TRISE register *******************/
  3625. #define I2C_TRISE_TRISE_Pos (0U)
  3626. #define I2C_TRISE_TRISE_Msk (0x3FU << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */
  3627. #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!<Maximum Rise Time in Fast/Standard mode (Master mode) */
  3628. /****************** Bit definition for I2C_FLTR register *******************/
  3629. #define I2C_FLTR_DNF_Pos (0U)
  3630. #define I2C_FLTR_DNF_Msk (0xFU << I2C_FLTR_DNF_Pos) /*!< 0x0000000F */
  3631. #define I2C_FLTR_DNF I2C_FLTR_DNF_Msk /*!<Digital Noise Filter */
  3632. #define I2C_FLTR_ANOFF_Pos (4U)
  3633. #define I2C_FLTR_ANOFF_Msk (0x1U << I2C_FLTR_ANOFF_Pos) /*!< 0x00000010 */
  3634. #define I2C_FLTR_ANOFF I2C_FLTR_ANOFF_Msk /*!<Analog Noise Filter OFF */
  3635. /******************************************************************************/
  3636. /* */
  3637. /* Fast Mode Plus Inter-integrated Circuit Interface (I2C) */
  3638. /* */
  3639. /******************************************************************************/
  3640. /******************* Bit definition for I2C_CR1 register *******************/
  3641. #define FMPI2C_CR1_PE_Pos (0U)
  3642. #define FMPI2C_CR1_PE_Msk (0x1U << FMPI2C_CR1_PE_Pos) /*!< 0x00000001 */
  3643. #define FMPI2C_CR1_PE FMPI2C_CR1_PE_Msk /*!< Peripheral enable */
  3644. #define FMPI2C_CR1_TXIE_Pos (1U)
  3645. #define FMPI2C_CR1_TXIE_Msk (0x1U << FMPI2C_CR1_TXIE_Pos) /*!< 0x00000002 */
  3646. #define FMPI2C_CR1_TXIE FMPI2C_CR1_TXIE_Msk /*!< TX interrupt enable */
  3647. #define FMPI2C_CR1_RXIE_Pos (2U)
  3648. #define FMPI2C_CR1_RXIE_Msk (0x1U << FMPI2C_CR1_RXIE_Pos) /*!< 0x00000004 */
  3649. #define FMPI2C_CR1_RXIE FMPI2C_CR1_RXIE_Msk /*!< RX interrupt enable */
  3650. #define FMPI2C_CR1_ADDRIE_Pos (3U)
  3651. #define FMPI2C_CR1_ADDRIE_Msk (0x1U << FMPI2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
  3652. #define FMPI2C_CR1_ADDRIE FMPI2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
  3653. #define FMPI2C_CR1_NACKIE_Pos (4U)
  3654. #define FMPI2C_CR1_NACKIE_Msk (0x1U << FMPI2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
  3655. #define FMPI2C_CR1_NACKIE FMPI2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
  3656. #define FMPI2C_CR1_STOPIE_Pos (5U)
  3657. #define FMPI2C_CR1_STOPIE_Msk (0x1U << FMPI2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
  3658. #define FMPI2C_CR1_STOPIE FMPI2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
  3659. #define FMPI2C_CR1_TCIE_Pos (6U)
  3660. #define FMPI2C_CR1_TCIE_Msk (0x1U << FMPI2C_CR1_TCIE_Pos) /*!< 0x00000040 */
  3661. #define FMPI2C_CR1_TCIE FMPI2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
  3662. #define FMPI2C_CR1_ERRIE_Pos (7U)
  3663. #define FMPI2C_CR1_ERRIE_Msk (0x1U << FMPI2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
  3664. #define FMPI2C_CR1_ERRIE FMPI2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
  3665. #define FMPI2C_CR1_DFN_Pos (8U)
  3666. #define FMPI2C_CR1_DFN_Msk (0xFU << FMPI2C_CR1_DFN_Pos) /*!< 0x00000F00 */
  3667. #define FMPI2C_CR1_DFN FMPI2C_CR1_DFN_Msk /*!< Digital noise filter */
  3668. #define FMPI2C_CR1_ANFOFF_Pos (12U)
  3669. #define FMPI2C_CR1_ANFOFF_Msk (0x1U << FMPI2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
  3670. #define FMPI2C_CR1_ANFOFF FMPI2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
  3671. #define FMPI2C_CR1_TXDMAEN_Pos (14U)
  3672. #define FMPI2C_CR1_TXDMAEN_Msk (0x1U << FMPI2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
  3673. #define FMPI2C_CR1_TXDMAEN FMPI2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  3674. #define FMPI2C_CR1_RXDMAEN_Pos (15U)
  3675. #define FMPI2C_CR1_RXDMAEN_Msk (0x1U << FMPI2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
  3676. #define FMPI2C_CR1_RXDMAEN FMPI2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
  3677. #define FMPI2C_CR1_SBC_Pos (16U)
  3678. #define FMPI2C_CR1_SBC_Msk (0x1U << FMPI2C_CR1_SBC_Pos) /*!< 0x00010000 */
  3679. #define FMPI2C_CR1_SBC FMPI2C_CR1_SBC_Msk /*!< Slave byte control */
  3680. #define FMPI2C_CR1_NOSTRETCH_Pos (17U)
  3681. #define FMPI2C_CR1_NOSTRETCH_Msk (0x1U << FMPI2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
  3682. #define FMPI2C_CR1_NOSTRETCH FMPI2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
  3683. #define FMPI2C_CR1_GCEN_Pos (19U)
  3684. #define FMPI2C_CR1_GCEN_Msk (0x1U << FMPI2C_CR1_GCEN_Pos) /*!< 0x00080000 */
  3685. #define FMPI2C_CR1_GCEN FMPI2C_CR1_GCEN_Msk /*!< General call enable */
  3686. #define FMPI2C_CR1_ALERTEN_Pos (22U)
  3687. #define FMPI2C_CR1_ALERTEN_Msk (0x1U << FMPI2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
  3688. #define FMPI2C_CR1_ALERTEN FMPI2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
  3689. #define FMPI2C_CR1_PECEN_Pos (23U)
  3690. #define FMPI2C_CR1_PECEN_Msk (0x1U << FMPI2C_CR1_PECEN_Pos) /*!< 0x00800000 */
  3691. #define FMPI2C_CR1_PECEN FMPI2C_CR1_PECEN_Msk /*!< PEC enable */
  3692. /****************** Bit definition for I2C_CR2 register ********************/
  3693. #define FMPI2C_CR2_SADD_Pos (0U)
  3694. #define FMPI2C_CR2_SADD_Msk (0x3FFU << FMPI2C_CR2_SADD_Pos) /*!< 0x000003FF */
  3695. #define FMPI2C_CR2_SADD FMPI2C_CR2_SADD_Msk /*!< Slave address (master mode) */
  3696. #define FMPI2C_CR2_RD_WRN_Pos (10U)
  3697. #define FMPI2C_CR2_RD_WRN_Msk (0x1U << FMPI2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
  3698. #define FMPI2C_CR2_RD_WRN FMPI2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
  3699. #define FMPI2C_CR2_ADD10_Pos (11U)
  3700. #define FMPI2C_CR2_ADD10_Msk (0x1U << FMPI2C_CR2_ADD10_Pos) /*!< 0x00000800 */
  3701. #define FMPI2C_CR2_ADD10 FMPI2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
  3702. #define FMPI2C_CR2_HEAD10R_Pos (12U)
  3703. #define FMPI2C_CR2_HEAD10R_Msk (0x1U << FMPI2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
  3704. #define FMPI2C_CR2_HEAD10R FMPI2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
  3705. #define FMPI2C_CR2_START_Pos (13U)
  3706. #define FMPI2C_CR2_START_Msk (0x1U << FMPI2C_CR2_START_Pos) /*!< 0x00002000 */
  3707. #define FMPI2C_CR2_START FMPI2C_CR2_START_Msk /*!< START generation */
  3708. #define FMPI2C_CR2_STOP_Pos (14U)
  3709. #define FMPI2C_CR2_STOP_Msk (0x1U << FMPI2C_CR2_STOP_Pos) /*!< 0x00004000 */
  3710. #define FMPI2C_CR2_STOP FMPI2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
  3711. #define FMPI2C_CR2_NACK_Pos (15U)
  3712. #define FMPI2C_CR2_NACK_Msk (0x1U << FMPI2C_CR2_NACK_Pos) /*!< 0x00008000 */
  3713. #define FMPI2C_CR2_NACK FMPI2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
  3714. #define FMPI2C_CR2_NBYTES_Pos (16U)
  3715. #define FMPI2C_CR2_NBYTES_Msk (0xFFU << FMPI2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
  3716. #define FMPI2C_CR2_NBYTES FMPI2C_CR2_NBYTES_Msk /*!< Number of bytes */
  3717. #define FMPI2C_CR2_RELOAD_Pos (24U)
  3718. #define FMPI2C_CR2_RELOAD_Msk (0x1U << FMPI2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
  3719. #define FMPI2C_CR2_RELOAD FMPI2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
  3720. #define FMPI2C_CR2_AUTOEND_Pos (25U)
  3721. #define FMPI2C_CR2_AUTOEND_Msk (0x1U << FMPI2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
  3722. #define FMPI2C_CR2_AUTOEND FMPI2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
  3723. #define FMPI2C_CR2_PECBYTE_Pos (26U)
  3724. #define FMPI2C_CR2_PECBYTE_Msk (0x1U << FMPI2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
  3725. #define FMPI2C_CR2_PECBYTE FMPI2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
  3726. /******************* Bit definition for I2C_OAR1 register ******************/
  3727. #define FMPI2C_OAR1_OA1_Pos (0U)
  3728. #define FMPI2C_OAR1_OA1_Msk (0x3FFU << FMPI2C_OAR1_OA1_Pos) /*!< 0x000003FF */
  3729. #define FMPI2C_OAR1_OA1 FMPI2C_OAR1_OA1_Msk /*!< Interface own address 1 */
  3730. #define FMPI2C_OAR1_OA1MODE_Pos (10U)
  3731. #define FMPI2C_OAR1_OA1MODE_Msk (0x1U << FMPI2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
  3732. #define FMPI2C_OAR1_OA1MODE FMPI2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
  3733. #define FMPI2C_OAR1_OA1EN_Pos (15U)
  3734. #define FMPI2C_OAR1_OA1EN_Msk (0x1U << FMPI2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
  3735. #define FMPI2C_OAR1_OA1EN FMPI2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
  3736. /******************* Bit definition for I2C_OAR2 register ******************/
  3737. #define FMPI2C_OAR2_OA2_Pos (1U)
  3738. #define FMPI2C_OAR2_OA2_Msk (0x7FU << FMPI2C_OAR2_OA2_Pos) /*!< 0x000000FE */
  3739. #define FMPI2C_OAR2_OA2 FMPI2C_OAR2_OA2_Msk /*!< Interface own address 2 */
  3740. #define FMPI2C_OAR2_OA2MSK_Pos (8U)
  3741. #define FMPI2C_OAR2_OA2MSK_Msk (0x7U << FMPI2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
  3742. #define FMPI2C_OAR2_OA2MSK FMPI2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
  3743. #define FMPI2C_OAR2_OA2EN_Pos (15U)
  3744. #define FMPI2C_OAR2_OA2EN_Msk (0x1U << FMPI2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
  3745. #define FMPI2C_OAR2_OA2EN FMPI2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
  3746. /******************* Bit definition for I2C_TIMINGR register *******************/
  3747. #define FMPI2C_TIMINGR_SCLL_Pos (0U)
  3748. #define FMPI2C_TIMINGR_SCLL_Msk (0xFFU << FMPI2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
  3749. #define FMPI2C_TIMINGR_SCLL FMPI2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
  3750. #define FMPI2C_TIMINGR_SCLH_Pos (8U)
  3751. #define FMPI2C_TIMINGR_SCLH_Msk (0xFFU << FMPI2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
  3752. #define FMPI2C_TIMINGR_SCLH FMPI2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
  3753. #define FMPI2C_TIMINGR_SDADEL_Pos (16U)
  3754. #define FMPI2C_TIMINGR_SDADEL_Msk (0xFU << FMPI2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
  3755. #define FMPI2C_TIMINGR_SDADEL FMPI2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
  3756. #define FMPI2C_TIMINGR_SCLDEL_Pos (20U)
  3757. #define FMPI2C_TIMINGR_SCLDEL_Msk (0xFU << FMPI2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
  3758. #define FMPI2C_TIMINGR_SCLDEL FMPI2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
  3759. #define FMPI2C_TIMINGR_PRESC_Pos (28U)
  3760. #define FMPI2C_TIMINGR_PRESC_Msk (0xFU << FMPI2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
  3761. #define FMPI2C_TIMINGR_PRESC FMPI2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
  3762. /******************* Bit definition for I2C_TIMEOUTR register *******************/
  3763. #define FMPI2C_TIMEOUTR_TIMEOUTA_Pos (0U)
  3764. #define FMPI2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFU << FMPI2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
  3765. #define FMPI2C_TIMEOUTR_TIMEOUTA FMPI2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
  3766. #define FMPI2C_TIMEOUTR_TIDLE_Pos (12U)
  3767. #define FMPI2C_TIMEOUTR_TIDLE_Msk (0x1U << FMPI2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
  3768. #define FMPI2C_TIMEOUTR_TIDLE FMPI2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
  3769. #define FMPI2C_TIMEOUTR_TIMOUTEN_Pos (15U)
  3770. #define FMPI2C_TIMEOUTR_TIMOUTEN_Msk (0x1U << FMPI2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
  3771. #define FMPI2C_TIMEOUTR_TIMOUTEN FMPI2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
  3772. #define FMPI2C_TIMEOUTR_TIMEOUTB_Pos (16U)
  3773. #define FMPI2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFU << FMPI2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
  3774. #define FMPI2C_TIMEOUTR_TIMEOUTB FMPI2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B */
  3775. #define FMPI2C_TIMEOUTR_TEXTEN_Pos (31U)
  3776. #define FMPI2C_TIMEOUTR_TEXTEN_Msk (0x1U << FMPI2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
  3777. #define FMPI2C_TIMEOUTR_TEXTEN FMPI2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
  3778. /****************** Bit definition for I2C_ISR register *********************/
  3779. #define FMPI2C_ISR_TXE_Pos (0U)
  3780. #define FMPI2C_ISR_TXE_Msk (0x1U << FMPI2C_ISR_TXE_Pos) /*!< 0x00000001 */
  3781. #define FMPI2C_ISR_TXE FMPI2C_ISR_TXE_Msk /*!< Transmit data register empty */
  3782. #define FMPI2C_ISR_TXIS_Pos (1U)
  3783. #define FMPI2C_ISR_TXIS_Msk (0x1U << FMPI2C_ISR_TXIS_Pos) /*!< 0x00000002 */
  3784. #define FMPI2C_ISR_TXIS FMPI2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
  3785. #define FMPI2C_ISR_RXNE_Pos (2U)
  3786. #define FMPI2C_ISR_RXNE_Msk (0x1U << FMPI2C_ISR_RXNE_Pos) /*!< 0x00000004 */
  3787. #define FMPI2C_ISR_RXNE FMPI2C_ISR_RXNE_Msk /*!< Receive data register not empty */
  3788. #define FMPI2C_ISR_ADDR_Pos (3U)
  3789. #define FMPI2C_ISR_ADDR_Msk (0x1U << FMPI2C_ISR_ADDR_Pos) /*!< 0x00000008 */
  3790. #define FMPI2C_ISR_ADDR FMPI2C_ISR_ADDR_Msk /*!< Address matched (slave mode) */
  3791. #define FMPI2C_ISR_NACKF_Pos (4U)
  3792. #define FMPI2C_ISR_NACKF_Msk (0x1U << FMPI2C_ISR_NACKF_Pos) /*!< 0x00000010 */
  3793. #define FMPI2C_ISR_NACKF FMPI2C_ISR_NACKF_Msk /*!< NACK received flag */
  3794. #define FMPI2C_ISR_STOPF_Pos (5U)
  3795. #define FMPI2C_ISR_STOPF_Msk (0x1U << FMPI2C_ISR_STOPF_Pos) /*!< 0x00000020 */
  3796. #define FMPI2C_ISR_STOPF FMPI2C_ISR_STOPF_Msk /*!< STOP detection flag */
  3797. #define FMPI2C_ISR_TC_Pos (6U)
  3798. #define FMPI2C_ISR_TC_Msk (0x1U << FMPI2C_ISR_TC_Pos) /*!< 0x00000040 */
  3799. #define FMPI2C_ISR_TC FMPI2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
  3800. #define FMPI2C_ISR_TCR_Pos (7U)
  3801. #define FMPI2C_ISR_TCR_Msk (0x1U << FMPI2C_ISR_TCR_Pos) /*!< 0x00000080 */
  3802. #define FMPI2C_ISR_TCR FMPI2C_ISR_TCR_Msk /*!< Transfer complete reload */
  3803. #define FMPI2C_ISR_BERR_Pos (8U)
  3804. #define FMPI2C_ISR_BERR_Msk (0x1U << FMPI2C_ISR_BERR_Pos) /*!< 0x00000100 */
  3805. #define FMPI2C_ISR_BERR FMPI2C_ISR_BERR_Msk /*!< Bus error */
  3806. #define FMPI2C_ISR_ARLO_Pos (9U)
  3807. #define FMPI2C_ISR_ARLO_Msk (0x1U << FMPI2C_ISR_ARLO_Pos) /*!< 0x00000200 */
  3808. #define FMPI2C_ISR_ARLO FMPI2C_ISR_ARLO_Msk /*!< Arbitration lost */
  3809. #define FMPI2C_ISR_OVR_Pos (10U)
  3810. #define FMPI2C_ISR_OVR_Msk (0x1U << FMPI2C_ISR_OVR_Pos) /*!< 0x00000400 */
  3811. #define FMPI2C_ISR_OVR FMPI2C_ISR_OVR_Msk /*!< Overrun/Underrun */
  3812. #define FMPI2C_ISR_PECERR_Pos (11U)
  3813. #define FMPI2C_ISR_PECERR_Msk (0x1U << FMPI2C_ISR_PECERR_Pos) /*!< 0x00000800 */
  3814. #define FMPI2C_ISR_PECERR FMPI2C_ISR_PECERR_Msk /*!< PEC error in reception */
  3815. #define FMPI2C_ISR_TIMEOUT_Pos (12U)
  3816. #define FMPI2C_ISR_TIMEOUT_Msk (0x1U << FMPI2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
  3817. #define FMPI2C_ISR_TIMEOUT FMPI2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
  3818. #define FMPI2C_ISR_ALERT_Pos (13U)
  3819. #define FMPI2C_ISR_ALERT_Msk (0x1U << FMPI2C_ISR_ALERT_Pos) /*!< 0x00002000 */
  3820. #define FMPI2C_ISR_ALERT FMPI2C_ISR_ALERT_Msk /*!< SMBus alert */
  3821. #define FMPI2C_ISR_BUSY_Pos (15U)
  3822. #define FMPI2C_ISR_BUSY_Msk (0x1U << FMPI2C_ISR_BUSY_Pos) /*!< 0x00008000 */
  3823. #define FMPI2C_ISR_BUSY FMPI2C_ISR_BUSY_Msk /*!< Bus busy */
  3824. #define FMPI2C_ISR_DIR_Pos (16U)
  3825. #define FMPI2C_ISR_DIR_Msk (0x1U << FMPI2C_ISR_DIR_Pos) /*!< 0x00010000 */
  3826. #define FMPI2C_ISR_DIR FMPI2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
  3827. #define FMPI2C_ISR_ADDCODE_Pos (17U)
  3828. #define FMPI2C_ISR_ADDCODE_Msk (0x7FU << FMPI2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
  3829. #define FMPI2C_ISR_ADDCODE FMPI2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
  3830. /****************** Bit definition for I2C_ICR register *********************/
  3831. #define FMPI2C_ICR_ADDRCF_Pos (3U)
  3832. #define FMPI2C_ICR_ADDRCF_Msk (0x1U << FMPI2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
  3833. #define FMPI2C_ICR_ADDRCF FMPI2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
  3834. #define FMPI2C_ICR_NACKCF_Pos (4U)
  3835. #define FMPI2C_ICR_NACKCF_Msk (0x1U << FMPI2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
  3836. #define FMPI2C_ICR_NACKCF FMPI2C_ICR_NACKCF_Msk /*!< NACK clear flag */
  3837. #define FMPI2C_ICR_STOPCF_Pos (5U)
  3838. #define FMPI2C_ICR_STOPCF_Msk (0x1U << FMPI2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
  3839. #define FMPI2C_ICR_STOPCF FMPI2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
  3840. #define FMPI2C_ICR_BERRCF_Pos (8U)
  3841. #define FMPI2C_ICR_BERRCF_Msk (0x1U << FMPI2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
  3842. #define FMPI2C_ICR_BERRCF FMPI2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
  3843. #define FMPI2C_ICR_ARLOCF_Pos (9U)
  3844. #define FMPI2C_ICR_ARLOCF_Msk (0x1U << FMPI2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
  3845. #define FMPI2C_ICR_ARLOCF FMPI2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
  3846. #define FMPI2C_ICR_OVRCF_Pos (10U)
  3847. #define FMPI2C_ICR_OVRCF_Msk (0x1U << FMPI2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
  3848. #define FMPI2C_ICR_OVRCF FMPI2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
  3849. #define FMPI2C_ICR_PECCF_Pos (11U)
  3850. #define FMPI2C_ICR_PECCF_Msk (0x1U << FMPI2C_ICR_PECCF_Pos) /*!< 0x00000800 */
  3851. #define FMPI2C_ICR_PECCF FMPI2C_ICR_PECCF_Msk /*!< PAC error clear flag */
  3852. #define FMPI2C_ICR_TIMOUTCF_Pos (12U)
  3853. #define FMPI2C_ICR_TIMOUTCF_Msk (0x1U << FMPI2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
  3854. #define FMPI2C_ICR_TIMOUTCF FMPI2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
  3855. #define FMPI2C_ICR_ALERTCF_Pos (13U)
  3856. #define FMPI2C_ICR_ALERTCF_Msk (0x1U << FMPI2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
  3857. #define FMPI2C_ICR_ALERTCF FMPI2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
  3858. /****************** Bit definition for I2C_PECR register *********************/
  3859. #define FMPI2C_PECR_PEC_Pos (0U)
  3860. #define FMPI2C_PECR_PEC_Msk (0xFFU << FMPI2C_PECR_PEC_Pos) /*!< 0x000000FF */
  3861. #define FMPI2C_PECR_PEC FMPI2C_PECR_PEC_Msk /*!< PEC register */
  3862. /****************** Bit definition for I2C_RXDR register *********************/
  3863. #define FMPI2C_RXDR_RXDATA_Pos (0U)
  3864. #define FMPI2C_RXDR_RXDATA_Msk (0xFFU << FMPI2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  3865. #define FMPI2C_RXDR_RXDATA FMPI2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  3866. /****************** Bit definition for I2C_TXDR register *********************/
  3867. #define FMPI2C_TXDR_TXDATA_Pos (0U)
  3868. #define FMPI2C_TXDR_TXDATA_Msk (0xFFU << FMPI2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  3869. #define FMPI2C_TXDR_TXDATA FMPI2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
  3870. /******************************************************************************/
  3871. /* */
  3872. /* Independent WATCHDOG */
  3873. /* */
  3874. /******************************************************************************/
  3875. /******************* Bit definition for IWDG_KR register ********************/
  3876. #define IWDG_KR_KEY_Pos (0U)
  3877. #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  3878. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */
  3879. /******************* Bit definition for IWDG_PR register ********************/
  3880. #define IWDG_PR_PR_Pos (0U)
  3881. #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  3882. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */
  3883. #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x01 */
  3884. #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x02 */
  3885. #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x04 */
  3886. /******************* Bit definition for IWDG_RLR register *******************/
  3887. #define IWDG_RLR_RL_Pos (0U)
  3888. #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  3889. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */
  3890. /******************* Bit definition for IWDG_SR register ********************/
  3891. #define IWDG_SR_PVU_Pos (0U)
  3892. #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  3893. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!<Watchdog prescaler value update */
  3894. #define IWDG_SR_RVU_Pos (1U)
  3895. #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  3896. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!<Watchdog counter reload value update */
  3897. /******************************************************************************/
  3898. /* */
  3899. /* Power Control */
  3900. /* */
  3901. /******************************************************************************/
  3902. /******************** Bit definition for PWR_CR register ********************/
  3903. #define PWR_CR_LPDS_Pos (0U)
  3904. #define PWR_CR_LPDS_Msk (0x1U << PWR_CR_LPDS_Pos) /*!< 0x00000001 */
  3905. #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< Low-Power Deepsleep */
  3906. #define PWR_CR_PDDS_Pos (1U)
  3907. #define PWR_CR_PDDS_Msk (0x1U << PWR_CR_PDDS_Pos) /*!< 0x00000002 */
  3908. #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */
  3909. #define PWR_CR_CWUF_Pos (2U)
  3910. #define PWR_CR_CWUF_Msk (0x1U << PWR_CR_CWUF_Pos) /*!< 0x00000004 */
  3911. #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */
  3912. #define PWR_CR_CSBF_Pos (3U)
  3913. #define PWR_CR_CSBF_Msk (0x1U << PWR_CR_CSBF_Pos) /*!< 0x00000008 */
  3914. #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */
  3915. #define PWR_CR_PVDE_Pos (4U)
  3916. #define PWR_CR_PVDE_Msk (0x1U << PWR_CR_PVDE_Pos) /*!< 0x00000010 */
  3917. #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */
  3918. #define PWR_CR_PLS_Pos (5U)
  3919. #define PWR_CR_PLS_Msk (0x7U << PWR_CR_PLS_Pos) /*!< 0x000000E0 */
  3920. #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */
  3921. #define PWR_CR_PLS_0 (0x1U << PWR_CR_PLS_Pos) /*!< 0x00000020 */
  3922. #define PWR_CR_PLS_1 (0x2U << PWR_CR_PLS_Pos) /*!< 0x00000040 */
  3923. #define PWR_CR_PLS_2 (0x4U << PWR_CR_PLS_Pos) /*!< 0x00000080 */
  3924. /*!< PVD level configuration */
  3925. #define PWR_CR_PLS_LEV0 0x00000000U /*!< PVD level 0 */
  3926. #define PWR_CR_PLS_LEV1 0x00000020U /*!< PVD level 1 */
  3927. #define PWR_CR_PLS_LEV2 0x00000040U /*!< PVD level 2 */
  3928. #define PWR_CR_PLS_LEV3 0x00000060U /*!< PVD level 3 */
  3929. #define PWR_CR_PLS_LEV4 0x00000080U /*!< PVD level 4 */
  3930. #define PWR_CR_PLS_LEV5 0x000000A0U /*!< PVD level 5 */
  3931. #define PWR_CR_PLS_LEV6 0x000000C0U /*!< PVD level 6 */
  3932. #define PWR_CR_PLS_LEV7 0x000000E0U /*!< PVD level 7 */
  3933. #define PWR_CR_DBP_Pos (8U)
  3934. #define PWR_CR_DBP_Msk (0x1U << PWR_CR_DBP_Pos) /*!< 0x00000100 */
  3935. #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */
  3936. #define PWR_CR_FPDS_Pos (9U)
  3937. #define PWR_CR_FPDS_Msk (0x1U << PWR_CR_FPDS_Pos) /*!< 0x00000200 */
  3938. #define PWR_CR_FPDS PWR_CR_FPDS_Msk /*!< Flash power down in Stop mode */
  3939. #define PWR_CR_LPLVDS_Pos (10U)
  3940. #define PWR_CR_LPLVDS_Msk (0x1U << PWR_CR_LPLVDS_Pos) /*!< 0x00000400 */
  3941. #define PWR_CR_LPLVDS PWR_CR_LPLVDS_Msk /*!< Low Power Regulator Low Voltage in Deep Sleep mode */
  3942. #define PWR_CR_MRLVDS_Pos (11U)
  3943. #define PWR_CR_MRLVDS_Msk (0x1U << PWR_CR_MRLVDS_Pos) /*!< 0x00000800 */
  3944. #define PWR_CR_MRLVDS PWR_CR_MRLVDS_Msk /*!< Main Regulator Low Voltage in Deep Sleep mode */
  3945. #define PWR_CR_ADCDC1_Pos (13U)
  3946. #define PWR_CR_ADCDC1_Msk (0x1U << PWR_CR_ADCDC1_Pos) /*!< 0x00002000 */
  3947. #define PWR_CR_ADCDC1 PWR_CR_ADCDC1_Msk /*!< Refer to AN4073 on how to use this bit */
  3948. #define PWR_CR_VOS_Pos (14U)
  3949. #define PWR_CR_VOS_Msk (0x3U << PWR_CR_VOS_Pos) /*!< 0x0000C000 */
  3950. #define PWR_CR_VOS PWR_CR_VOS_Msk /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
  3951. #define PWR_CR_VOS_0 0x00004000U /*!< Bit 0 */
  3952. #define PWR_CR_VOS_1 0x00008000U /*!< Bit 1 */
  3953. #define PWR_CR_FMSSR_Pos (20U)
  3954. #define PWR_CR_FMSSR_Msk (0x1U << PWR_CR_FMSSR_Pos) /*!< 0x00100000 */
  3955. #define PWR_CR_FMSSR PWR_CR_FMSSR_Msk /*!< Flash Memory Sleep System Run */
  3956. #define PWR_CR_FISSR_Pos (21U)
  3957. #define PWR_CR_FISSR_Msk (0x1U << PWR_CR_FISSR_Pos) /*!< 0x00200000 */
  3958. #define PWR_CR_FISSR PWR_CR_FISSR_Msk /*!< Flash Interface Stop while System Run */
  3959. /* Legacy define */
  3960. #define PWR_CR_PMODE PWR_CR_VOS
  3961. /******************* Bit definition for PWR_CSR register ********************/
  3962. #define PWR_CSR_WUF_Pos (0U)
  3963. #define PWR_CSR_WUF_Msk (0x1U << PWR_CSR_WUF_Pos) /*!< 0x00000001 */
  3964. #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */
  3965. #define PWR_CSR_SBF_Pos (1U)
  3966. #define PWR_CSR_SBF_Msk (0x1U << PWR_CSR_SBF_Pos) /*!< 0x00000002 */
  3967. #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */
  3968. #define PWR_CSR_PVDO_Pos (2U)
  3969. #define PWR_CSR_PVDO_Msk (0x1U << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */
  3970. #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */
  3971. #define PWR_CSR_BRR_Pos (3U)
  3972. #define PWR_CSR_BRR_Msk (0x1U << PWR_CSR_BRR_Pos) /*!< 0x00000008 */
  3973. #define PWR_CSR_BRR PWR_CSR_BRR_Msk /*!< Backup regulator ready */
  3974. #define PWR_CSR_EWUP_Pos (8U)
  3975. #define PWR_CSR_EWUP_Msk (0x1U << PWR_CSR_EWUP_Pos) /*!< 0x00000100 */
  3976. #define PWR_CSR_EWUP PWR_CSR_EWUP_Msk /*!< Enable WKUP pin */
  3977. #define PWR_CSR_BRE_Pos (9U)
  3978. #define PWR_CSR_BRE_Msk (0x1U << PWR_CSR_BRE_Pos) /*!< 0x00000200 */
  3979. #define PWR_CSR_BRE PWR_CSR_BRE_Msk /*!< Backup regulator enable */
  3980. #define PWR_CSR_VOSRDY_Pos (14U)
  3981. #define PWR_CSR_VOSRDY_Msk (0x1U << PWR_CSR_VOSRDY_Pos) /*!< 0x00004000 */
  3982. #define PWR_CSR_VOSRDY PWR_CSR_VOSRDY_Msk /*!< Regulator voltage scaling output selection ready */
  3983. /* Legacy define */
  3984. #define PWR_CSR_REGRDY PWR_CSR_VOSRDY
  3985. /******************************************************************************/
  3986. /* */
  3987. /* Reset and Clock Control */
  3988. /* */
  3989. /******************************************************************************/
  3990. /******************** Bit definition for RCC_CR register ********************/
  3991. #define RCC_CR_HSION_Pos (0U)
  3992. #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000001 */
  3993. #define RCC_CR_HSION RCC_CR_HSION_Msk
  3994. #define RCC_CR_HSIRDY_Pos (1U)
  3995. #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */
  3996. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk
  3997. #define RCC_CR_HSITRIM_Pos (3U)
  3998. #define RCC_CR_HSITRIM_Msk (0x1FU << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */
  3999. #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk
  4000. #define RCC_CR_HSITRIM_0 (0x01U << RCC_CR_HSITRIM_Pos) /*!< 0x00000008 */
  4001. #define RCC_CR_HSITRIM_1 (0x02U << RCC_CR_HSITRIM_Pos) /*!< 0x00000010 */
  4002. #define RCC_CR_HSITRIM_2 (0x04U << RCC_CR_HSITRIM_Pos) /*!< 0x00000020 */
  4003. #define RCC_CR_HSITRIM_3 (0x08U << RCC_CR_HSITRIM_Pos) /*!< 0x00000040 */
  4004. #define RCC_CR_HSITRIM_4 (0x10U << RCC_CR_HSITRIM_Pos) /*!< 0x00000080 */
  4005. #define RCC_CR_HSICAL_Pos (8U)
  4006. #define RCC_CR_HSICAL_Msk (0xFFU << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */
  4007. #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk
  4008. #define RCC_CR_HSICAL_0 (0x01U << RCC_CR_HSICAL_Pos) /*!< 0x00000100 */
  4009. #define RCC_CR_HSICAL_1 (0x02U << RCC_CR_HSICAL_Pos) /*!< 0x00000200 */
  4010. #define RCC_CR_HSICAL_2 (0x04U << RCC_CR_HSICAL_Pos) /*!< 0x00000400 */
  4011. #define RCC_CR_HSICAL_3 (0x08U << RCC_CR_HSICAL_Pos) /*!< 0x00000800 */
  4012. #define RCC_CR_HSICAL_4 (0x10U << RCC_CR_HSICAL_Pos) /*!< 0x00001000 */
  4013. #define RCC_CR_HSICAL_5 (0x20U << RCC_CR_HSICAL_Pos) /*!< 0x00002000 */
  4014. #define RCC_CR_HSICAL_6 (0x40U << RCC_CR_HSICAL_Pos) /*!< 0x00004000 */
  4015. #define RCC_CR_HSICAL_7 (0x80U << RCC_CR_HSICAL_Pos) /*!< 0x00008000 */
  4016. #define RCC_CR_HSEON_Pos (16U)
  4017. #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  4018. #define RCC_CR_HSEON RCC_CR_HSEON_Msk
  4019. #define RCC_CR_HSERDY_Pos (17U)
  4020. #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  4021. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk
  4022. #define RCC_CR_HSEBYP_Pos (18U)
  4023. #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  4024. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk
  4025. #define RCC_CR_CSSON_Pos (19U)
  4026. #define RCC_CR_CSSON_Msk (0x1U << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
  4027. #define RCC_CR_CSSON RCC_CR_CSSON_Msk
  4028. #define RCC_CR_PLLON_Pos (24U)
  4029. #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  4030. #define RCC_CR_PLLON RCC_CR_PLLON_Msk
  4031. #define RCC_CR_PLLRDY_Pos (25U)
  4032. #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  4033. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk
  4034. /******************** Bit definition for RCC_PLLCFGR register ***************/
  4035. #define RCC_PLLCFGR_PLLM_Pos (0U)
  4036. #define RCC_PLLCFGR_PLLM_Msk (0x3FU << RCC_PLLCFGR_PLLM_Pos) /*!< 0x0000003F */
  4037. #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk
  4038. #define RCC_PLLCFGR_PLLM_0 (0x01U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000001 */
  4039. #define RCC_PLLCFGR_PLLM_1 (0x02U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000002 */
  4040. #define RCC_PLLCFGR_PLLM_2 (0x04U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000004 */
  4041. #define RCC_PLLCFGR_PLLM_3 (0x08U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000008 */
  4042. #define RCC_PLLCFGR_PLLM_4 (0x10U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */
  4043. #define RCC_PLLCFGR_PLLM_5 (0x20U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */
  4044. #define RCC_PLLCFGR_PLLN_Pos (6U)
  4045. #define RCC_PLLCFGR_PLLN_Msk (0x1FFU << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007FC0 */
  4046. #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk
  4047. #define RCC_PLLCFGR_PLLN_0 (0x001U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000040 */
  4048. #define RCC_PLLCFGR_PLLN_1 (0x002U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000080 */
  4049. #define RCC_PLLCFGR_PLLN_2 (0x004U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */
  4050. #define RCC_PLLCFGR_PLLN_3 (0x008U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */
  4051. #define RCC_PLLCFGR_PLLN_4 (0x010U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */
  4052. #define RCC_PLLCFGR_PLLN_5 (0x020U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */
  4053. #define RCC_PLLCFGR_PLLN_6 (0x040U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */
  4054. #define RCC_PLLCFGR_PLLN_7 (0x080U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */
  4055. #define RCC_PLLCFGR_PLLN_8 (0x100U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */
  4056. #define RCC_PLLCFGR_PLLP_Pos (16U)
  4057. #define RCC_PLLCFGR_PLLP_Msk (0x3U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00030000 */
  4058. #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk
  4059. #define RCC_PLLCFGR_PLLP_0 (0x1U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00010000 */
  4060. #define RCC_PLLCFGR_PLLP_1 (0x2U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */
  4061. #define RCC_PLLCFGR_PLLSRC_Pos (22U)
  4062. #define RCC_PLLCFGR_PLLSRC_Msk (0x1U << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00400000 */
  4063. #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk
  4064. #define RCC_PLLCFGR_PLLSRC_HSE_Pos (22U)
  4065. #define RCC_PLLCFGR_PLLSRC_HSE_Msk (0x1U << RCC_PLLCFGR_PLLSRC_HSE_Pos) /*!< 0x00400000 */
  4066. #define RCC_PLLCFGR_PLLSRC_HSE RCC_PLLCFGR_PLLSRC_HSE_Msk
  4067. #define RCC_PLLCFGR_PLLSRC_HSI 0x00000000U
  4068. #define RCC_PLLCFGR_PLLQ_Pos (24U)
  4069. #define RCC_PLLCFGR_PLLQ_Msk (0xFU << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x0F000000 */
  4070. #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk
  4071. #define RCC_PLLCFGR_PLLQ_0 (0x1U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x01000000 */
  4072. #define RCC_PLLCFGR_PLLQ_1 (0x2U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x02000000 */
  4073. #define RCC_PLLCFGR_PLLQ_2 (0x4U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x04000000 */
  4074. #define RCC_PLLCFGR_PLLQ_3 (0x8U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x08000000 */
  4075. /*
  4076. * @brief Specific device feature definitions (not present on all devices in the STM32F4 serie)
  4077. */
  4078. #define RCC_PLLR_I2S_CLKSOURCE_SUPPORT /*!< Support PLLR clock as I2S clock source */
  4079. #define RCC_PLLCFGR_PLLR_Pos (28U)
  4080. #define RCC_PLLCFGR_PLLR_Msk (0x7U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x70000000 */
  4081. #define RCC_PLLCFGR_PLLR RCC_PLLCFGR_PLLR_Msk
  4082. #define RCC_PLLCFGR_PLLR_0 (0x1U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x10000000 */
  4083. #define RCC_PLLCFGR_PLLR_1 (0x2U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x20000000 */
  4084. #define RCC_PLLCFGR_PLLR_2 (0x4U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x40000000 */
  4085. /******************** Bit definition for RCC_CFGR register ******************/
  4086. /*!< SW configuration */
  4087. #define RCC_CFGR_SW_Pos (0U)
  4088. #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
  4089. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
  4090. #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  4091. #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  4092. #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */
  4093. #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */
  4094. #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL selected as system clock */
  4095. /*!< SWS configuration */
  4096. #define RCC_CFGR_SWS_Pos (2U)
  4097. #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
  4098. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
  4099. #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
  4100. #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  4101. #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */
  4102. #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */
  4103. #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL used as system clock */
  4104. /*!< HPRE configuration */
  4105. #define RCC_CFGR_HPRE_Pos (4U)
  4106. #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
  4107. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  4108. #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
  4109. #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
  4110. #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
  4111. #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
  4112. #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */
  4113. #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */
  4114. #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */
  4115. #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */
  4116. #define RCC_CFGR_HPRE_DIV16 0x000000B0U /*!< SYSCLK divided by 16 */
  4117. #define RCC_CFGR_HPRE_DIV64 0x000000C0U /*!< SYSCLK divided by 64 */
  4118. #define RCC_CFGR_HPRE_DIV128 0x000000D0U /*!< SYSCLK divided by 128 */
  4119. #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */
  4120. #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */
  4121. /*!< MCO1EN configuration */
  4122. #define RCC_CFGR_MCO1EN_Pos (8U)
  4123. #define RCC_CFGR_MCO1EN_Msk (0x1U << RCC_CFGR_MCO1EN_Pos) /*!< 0x00000100 */
  4124. #define RCC_CFGR_MCO1EN RCC_CFGR_MCO1EN_Msk /*!< MCO1EN bit */
  4125. /*!< PPRE1 configuration */
  4126. #define RCC_CFGR_PPRE1_Pos (10U)
  4127. #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos) /*!< 0x00001C00 */
  4128. #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */
  4129. #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
  4130. #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000800 */
  4131. #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00001000 */
  4132. #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */
  4133. #define RCC_CFGR_PPRE1_DIV2 0x00001000U /*!< HCLK divided by 2 */
  4134. #define RCC_CFGR_PPRE1_DIV4 0x00001400U /*!< HCLK divided by 4 */
  4135. #define RCC_CFGR_PPRE1_DIV8 0x00001800U /*!< HCLK divided by 8 */
  4136. #define RCC_CFGR_PPRE1_DIV16 0x00001C00U /*!< HCLK divided by 16 */
  4137. /*!< PPRE2 configuration */
  4138. #define RCC_CFGR_PPRE2_Pos (13U)
  4139. #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos) /*!< 0x0000E000 */
  4140. #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
  4141. #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
  4142. #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00004000 */
  4143. #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00008000 */
  4144. #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */
  4145. #define RCC_CFGR_PPRE2_DIV2 0x00008000U /*!< HCLK divided by 2 */
  4146. #define RCC_CFGR_PPRE2_DIV4 0x0000A000U /*!< HCLK divided by 4 */
  4147. #define RCC_CFGR_PPRE2_DIV8 0x0000C000U /*!< HCLK divided by 8 */
  4148. #define RCC_CFGR_PPRE2_DIV16 0x0000E000U /*!< HCLK divided by 16 */
  4149. /*!< RTCPRE configuration */
  4150. #define RCC_CFGR_RTCPRE_Pos (16U)
  4151. #define RCC_CFGR_RTCPRE_Msk (0x1FU << RCC_CFGR_RTCPRE_Pos) /*!< 0x001F0000 */
  4152. #define RCC_CFGR_RTCPRE RCC_CFGR_RTCPRE_Msk
  4153. #define RCC_CFGR_RTCPRE_0 (0x01U << RCC_CFGR_RTCPRE_Pos) /*!< 0x00010000 */
  4154. #define RCC_CFGR_RTCPRE_1 (0x02U << RCC_CFGR_RTCPRE_Pos) /*!< 0x00020000 */
  4155. #define RCC_CFGR_RTCPRE_2 (0x04U << RCC_CFGR_RTCPRE_Pos) /*!< 0x00040000 */
  4156. #define RCC_CFGR_RTCPRE_3 (0x08U << RCC_CFGR_RTCPRE_Pos) /*!< 0x00080000 */
  4157. #define RCC_CFGR_RTCPRE_4 (0x10U << RCC_CFGR_RTCPRE_Pos) /*!< 0x00100000 */
  4158. /*!< MCO1 configuration */
  4159. #define RCC_CFGR_MCO1_Pos (21U)
  4160. #define RCC_CFGR_MCO1_Msk (0x3U << RCC_CFGR_MCO1_Pos) /*!< 0x00600000 */
  4161. #define RCC_CFGR_MCO1 RCC_CFGR_MCO1_Msk
  4162. #define RCC_CFGR_MCO1_0 (0x1U << RCC_CFGR_MCO1_Pos) /*!< 0x00200000 */
  4163. #define RCC_CFGR_MCO1_1 (0x2U << RCC_CFGR_MCO1_Pos) /*!< 0x00400000 */
  4164. #define RCC_CFGR_MCO1PRE_Pos (24U)
  4165. #define RCC_CFGR_MCO1PRE_Msk (0x7U << RCC_CFGR_MCO1PRE_Pos) /*!< 0x07000000 */
  4166. #define RCC_CFGR_MCO1PRE RCC_CFGR_MCO1PRE_Msk
  4167. #define RCC_CFGR_MCO1PRE_0 (0x1U << RCC_CFGR_MCO1PRE_Pos) /*!< 0x01000000 */
  4168. #define RCC_CFGR_MCO1PRE_1 (0x2U << RCC_CFGR_MCO1PRE_Pos) /*!< 0x02000000 */
  4169. #define RCC_CFGR_MCO1PRE_2 (0x4U << RCC_CFGR_MCO1PRE_Pos) /*!< 0x04000000 */
  4170. #define RCC_CFGR_MCO2PRE_Pos (27U)
  4171. #define RCC_CFGR_MCO2PRE_Msk (0x7U << RCC_CFGR_MCO2PRE_Pos) /*!< 0x38000000 */
  4172. #define RCC_CFGR_MCO2PRE RCC_CFGR_MCO2PRE_Msk
  4173. #define RCC_CFGR_MCO2PRE_0 (0x1U << RCC_CFGR_MCO2PRE_Pos) /*!< 0x08000000 */
  4174. #define RCC_CFGR_MCO2PRE_1 (0x2U << RCC_CFGR_MCO2PRE_Pos) /*!< 0x10000000 */
  4175. #define RCC_CFGR_MCO2PRE_2 (0x4U << RCC_CFGR_MCO2PRE_Pos) /*!< 0x20000000 */
  4176. #define RCC_CFGR_MCO2_Pos (30U)
  4177. #define RCC_CFGR_MCO2_Msk (0x3U << RCC_CFGR_MCO2_Pos) /*!< 0xC0000000 */
  4178. #define RCC_CFGR_MCO2 RCC_CFGR_MCO2_Msk
  4179. #define RCC_CFGR_MCO2_0 (0x1U << RCC_CFGR_MCO2_Pos) /*!< 0x40000000 */
  4180. #define RCC_CFGR_MCO2_1 (0x2U << RCC_CFGR_MCO2_Pos) /*!< 0x80000000 */
  4181. /******************** Bit definition for RCC_CIR register *******************/
  4182. #define RCC_CIR_LSIRDYF_Pos (0U)
  4183. #define RCC_CIR_LSIRDYF_Msk (0x1U << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */
  4184. #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk
  4185. #define RCC_CIR_LSERDYF_Pos (1U)
  4186. #define RCC_CIR_LSERDYF_Msk (0x1U << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */
  4187. #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk
  4188. #define RCC_CIR_HSIRDYF_Pos (2U)
  4189. #define RCC_CIR_HSIRDYF_Msk (0x1U << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */
  4190. #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk
  4191. #define RCC_CIR_HSERDYF_Pos (3U)
  4192. #define RCC_CIR_HSERDYF_Msk (0x1U << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */
  4193. #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk
  4194. #define RCC_CIR_PLLRDYF_Pos (4U)
  4195. #define RCC_CIR_PLLRDYF_Msk (0x1U << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */
  4196. #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk
  4197. #define RCC_CIR_CSSF_Pos (7U)
  4198. #define RCC_CIR_CSSF_Msk (0x1U << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */
  4199. #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk
  4200. #define RCC_CIR_LSIRDYIE_Pos (8U)
  4201. #define RCC_CIR_LSIRDYIE_Msk (0x1U << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */
  4202. #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk
  4203. #define RCC_CIR_LSERDYIE_Pos (9U)
  4204. #define RCC_CIR_LSERDYIE_Msk (0x1U << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */
  4205. #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk
  4206. #define RCC_CIR_HSIRDYIE_Pos (10U)
  4207. #define RCC_CIR_HSIRDYIE_Msk (0x1U << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */
  4208. #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk
  4209. #define RCC_CIR_HSERDYIE_Pos (11U)
  4210. #define RCC_CIR_HSERDYIE_Msk (0x1U << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */
  4211. #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk
  4212. #define RCC_CIR_PLLRDYIE_Pos (12U)
  4213. #define RCC_CIR_PLLRDYIE_Msk (0x1U << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */
  4214. #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk
  4215. #define RCC_CIR_LSIRDYC_Pos (16U)
  4216. #define RCC_CIR_LSIRDYC_Msk (0x1U << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */
  4217. #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk
  4218. #define RCC_CIR_LSERDYC_Pos (17U)
  4219. #define RCC_CIR_LSERDYC_Msk (0x1U << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */
  4220. #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk
  4221. #define RCC_CIR_HSIRDYC_Pos (18U)
  4222. #define RCC_CIR_HSIRDYC_Msk (0x1U << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */
  4223. #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk
  4224. #define RCC_CIR_HSERDYC_Pos (19U)
  4225. #define RCC_CIR_HSERDYC_Msk (0x1U << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */
  4226. #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk
  4227. #define RCC_CIR_PLLRDYC_Pos (20U)
  4228. #define RCC_CIR_PLLRDYC_Msk (0x1U << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */
  4229. #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk
  4230. #define RCC_CIR_CSSC_Pos (23U)
  4231. #define RCC_CIR_CSSC_Msk (0x1U << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */
  4232. #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk
  4233. /******************** Bit definition for RCC_AHB1RSTR register **************/
  4234. #define RCC_AHB1RSTR_GPIOARST_Pos (0U)
  4235. #define RCC_AHB1RSTR_GPIOARST_Msk (0x1U << RCC_AHB1RSTR_GPIOARST_Pos) /*!< 0x00000001 */
  4236. #define RCC_AHB1RSTR_GPIOARST RCC_AHB1RSTR_GPIOARST_Msk
  4237. #define RCC_AHB1RSTR_GPIOBRST_Pos (1U)
  4238. #define RCC_AHB1RSTR_GPIOBRST_Msk (0x1U << RCC_AHB1RSTR_GPIOBRST_Pos) /*!< 0x00000002 */
  4239. #define RCC_AHB1RSTR_GPIOBRST RCC_AHB1RSTR_GPIOBRST_Msk
  4240. #define RCC_AHB1RSTR_GPIOCRST_Pos (2U)
  4241. #define RCC_AHB1RSTR_GPIOCRST_Msk (0x1U << RCC_AHB1RSTR_GPIOCRST_Pos) /*!< 0x00000004 */
  4242. #define RCC_AHB1RSTR_GPIOCRST RCC_AHB1RSTR_GPIOCRST_Msk
  4243. #define RCC_AHB1RSTR_GPIOHRST_Pos (7U)
  4244. #define RCC_AHB1RSTR_GPIOHRST_Msk (0x1U << RCC_AHB1RSTR_GPIOHRST_Pos) /*!< 0x00000080 */
  4245. #define RCC_AHB1RSTR_GPIOHRST RCC_AHB1RSTR_GPIOHRST_Msk
  4246. #define RCC_AHB1RSTR_CRCRST_Pos (12U)
  4247. #define RCC_AHB1RSTR_CRCRST_Msk (0x1U << RCC_AHB1RSTR_CRCRST_Pos) /*!< 0x00001000 */
  4248. #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk
  4249. #define RCC_AHB1RSTR_DMA1RST_Pos (21U)
  4250. #define RCC_AHB1RSTR_DMA1RST_Msk (0x1U << RCC_AHB1RSTR_DMA1RST_Pos) /*!< 0x00200000 */
  4251. #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk
  4252. #define RCC_AHB1RSTR_DMA2RST_Pos (22U)
  4253. #define RCC_AHB1RSTR_DMA2RST_Msk (0x1U << RCC_AHB1RSTR_DMA2RST_Pos) /*!< 0x00400000 */
  4254. #define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk
  4255. #define RCC_AHB1RSTR_RNGRST_Pos (31U)
  4256. #define RCC_AHB1RSTR_RNGRST_Msk (0x1U << RCC_AHB1RSTR_RNGRST_Pos) /*!< 0x80000000 */
  4257. #define RCC_AHB1RSTR_RNGRST RCC_AHB1RSTR_RNGRST_Msk
  4258. /******************** Bit definition for RCC_APB1RSTR register **************/
  4259. #define RCC_APB1RSTR_TIM5RST_Pos (3U)
  4260. #define RCC_APB1RSTR_TIM5RST_Msk (0x1U << RCC_APB1RSTR_TIM5RST_Pos) /*!< 0x00000008 */
  4261. #define RCC_APB1RSTR_TIM5RST RCC_APB1RSTR_TIM5RST_Msk
  4262. #define RCC_APB1RSTR_TIM6RST_Pos (4U)
  4263. #define RCC_APB1RSTR_TIM6RST_Msk (0x1U << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */
  4264. #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk
  4265. #define RCC_APB1RSTR_LPTIM1RST_Pos (9U)
  4266. #define RCC_APB1RSTR_LPTIM1RST_Msk (0x1U << RCC_APB1RSTR_LPTIM1RST_Pos) /*!< 0x00000200 */
  4267. #define RCC_APB1RSTR_LPTIM1RST RCC_APB1RSTR_LPTIM1RST_Msk
  4268. #define RCC_APB1RSTR_WWDGRST_Pos (11U)
  4269. #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */
  4270. #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk
  4271. #define RCC_APB1RSTR_USART2RST_Pos (17U)
  4272. #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */
  4273. #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk
  4274. #define RCC_APB1RSTR_I2C1RST_Pos (21U)
  4275. #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */
  4276. #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk
  4277. #define RCC_APB1RSTR_I2C2RST_Pos (22U)
  4278. #define RCC_APB1RSTR_I2C2RST_Msk (0x1U << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */
  4279. #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk
  4280. #define RCC_APB1RSTR_FMPI2C1RST_Pos (24U)
  4281. #define RCC_APB1RSTR_FMPI2C1RST_Msk (0x1U << RCC_APB1RSTR_FMPI2C1RST_Pos) /*!< 0x01000000 */
  4282. #define RCC_APB1RSTR_FMPI2C1RST RCC_APB1RSTR_FMPI2C1RST_Msk
  4283. #define RCC_APB1RSTR_PWRRST_Pos (28U)
  4284. #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */
  4285. #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk
  4286. #define RCC_APB1RSTR_DACRST_Pos (29U)
  4287. #define RCC_APB1RSTR_DACRST_Msk (0x1U << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */
  4288. #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk
  4289. /******************** Bit definition for RCC_APB2RSTR register **************/
  4290. #define RCC_APB2RSTR_TIM1RST_Pos (0U)
  4291. #define RCC_APB2RSTR_TIM1RST_Msk (0x1U << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000001 */
  4292. #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk
  4293. #define RCC_APB2RSTR_USART1RST_Pos (4U)
  4294. #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00000010 */
  4295. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk
  4296. #define RCC_APB2RSTR_ADCRST_Pos (8U)
  4297. #define RCC_APB2RSTR_ADCRST_Msk (0x1U << RCC_APB2RSTR_ADCRST_Pos) /*!< 0x00000100 */
  4298. #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk
  4299. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  4300. #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
  4301. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk
  4302. #define RCC_APB2RSTR_SYSCFGRST_Pos (14U)
  4303. #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1U << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00004000 */
  4304. #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk
  4305. #define RCC_APB2RSTR_TIM9RST_Pos (16U)
  4306. #define RCC_APB2RSTR_TIM9RST_Msk (0x1U << RCC_APB2RSTR_TIM9RST_Pos) /*!< 0x00010000 */
  4307. #define RCC_APB2RSTR_TIM9RST RCC_APB2RSTR_TIM9RST_Msk
  4308. #define RCC_APB2RSTR_TIM11RST_Pos (18U)
  4309. #define RCC_APB2RSTR_TIM11RST_Msk (0x1U << RCC_APB2RSTR_TIM11RST_Pos) /*!< 0x00040000 */
  4310. #define RCC_APB2RSTR_TIM11RST RCC_APB2RSTR_TIM11RST_Msk
  4311. /******************** Bit definition for RCC_AHB1ENR register ***************/
  4312. #define RCC_AHB1ENR_GPIOAEN_Pos (0U)
  4313. #define RCC_AHB1ENR_GPIOAEN_Msk (0x1U << RCC_AHB1ENR_GPIOAEN_Pos) /*!< 0x00000001 */
  4314. #define RCC_AHB1ENR_GPIOAEN RCC_AHB1ENR_GPIOAEN_Msk
  4315. #define RCC_AHB1ENR_GPIOBEN_Pos (1U)
  4316. #define RCC_AHB1ENR_GPIOBEN_Msk (0x1U << RCC_AHB1ENR_GPIOBEN_Pos) /*!< 0x00000002 */
  4317. #define RCC_AHB1ENR_GPIOBEN RCC_AHB1ENR_GPIOBEN_Msk
  4318. #define RCC_AHB1ENR_GPIOCEN_Pos (2U)
  4319. #define RCC_AHB1ENR_GPIOCEN_Msk (0x1U << RCC_AHB1ENR_GPIOCEN_Pos) /*!< 0x00000004 */
  4320. #define RCC_AHB1ENR_GPIOCEN RCC_AHB1ENR_GPIOCEN_Msk
  4321. #define RCC_AHB1ENR_GPIOHEN_Pos (7U)
  4322. #define RCC_AHB1ENR_GPIOHEN_Msk (0x1U << RCC_AHB1ENR_GPIOHEN_Pos) /*!< 0x00000080 */
  4323. #define RCC_AHB1ENR_GPIOHEN RCC_AHB1ENR_GPIOHEN_Msk
  4324. #define RCC_AHB1ENR_CRCEN_Pos (12U)
  4325. #define RCC_AHB1ENR_CRCEN_Msk (0x1U << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */
  4326. #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk
  4327. #define RCC_AHB1ENR_DMA1EN_Pos (21U)
  4328. #define RCC_AHB1ENR_DMA1EN_Msk (0x1U << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00200000 */
  4329. #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk
  4330. #define RCC_AHB1ENR_DMA2EN_Pos (22U)
  4331. #define RCC_AHB1ENR_DMA2EN_Msk (0x1U << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00400000 */
  4332. #define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk
  4333. #define RCC_AHB1ENR_RNGEN_Pos (31U)
  4334. #define RCC_AHB1ENR_RNGEN_Msk (0x1U << RCC_AHB1ENR_RNGEN_Pos) /*!< 0x80000000 */
  4335. #define RCC_AHB1ENR_RNGEN RCC_AHB1ENR_RNGEN_Msk
  4336. /******************** Bit definition for RCC_APB1ENR register ***************/
  4337. #define RCC_APB1ENR_TIM5EN_Pos (3U)
  4338. #define RCC_APB1ENR_TIM5EN_Msk (0x1U << RCC_APB1ENR_TIM5EN_Pos) /*!< 0x00000008 */
  4339. #define RCC_APB1ENR_TIM5EN RCC_APB1ENR_TIM5EN_Msk
  4340. #define RCC_APB1ENR_TIM6EN_Pos (4U)
  4341. #define RCC_APB1ENR_TIM6EN_Msk (0x1U << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */
  4342. #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk
  4343. #define RCC_APB1ENR_LPTIM1EN_Pos (9U)
  4344. #define RCC_APB1ENR_LPTIM1EN_Msk (0x1U << RCC_APB1ENR_LPTIM1EN_Pos) /*!< 0x00000200 */
  4345. #define RCC_APB1ENR_LPTIM1EN RCC_APB1ENR_LPTIM1EN_Msk
  4346. #define RCC_APB1ENR_RTCAPBEN_Pos (10U)
  4347. #define RCC_APB1ENR_RTCAPBEN_Msk (0x1U << RCC_APB1ENR_RTCAPBEN_Pos) /*!< 0x00000400 */
  4348. #define RCC_APB1ENR_RTCAPBEN RCC_APB1ENR_RTCAPBEN_Msk
  4349. #define RCC_APB1ENR_WWDGEN_Pos (11U)
  4350. #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */
  4351. #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk
  4352. #define RCC_APB1ENR_USART2EN_Pos (17U)
  4353. #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */
  4354. #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk
  4355. #define RCC_APB1ENR_I2C1EN_Pos (21U)
  4356. #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */
  4357. #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk
  4358. #define RCC_APB1ENR_I2C2EN_Pos (22U)
  4359. #define RCC_APB1ENR_I2C2EN_Msk (0x1U << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */
  4360. #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk
  4361. #define RCC_APB1ENR_FMPI2C1EN_Pos (24U)
  4362. #define RCC_APB1ENR_FMPI2C1EN_Msk (0x1U << RCC_APB1ENR_FMPI2C1EN_Pos) /*!< 0x01000000 */
  4363. #define RCC_APB1ENR_FMPI2C1EN RCC_APB1ENR_FMPI2C1EN_Msk
  4364. #define RCC_APB1ENR_PWREN_Pos (28U)
  4365. #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */
  4366. #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk
  4367. #define RCC_APB1ENR_DACEN_Pos (29U)
  4368. #define RCC_APB1ENR_DACEN_Msk (0x1U << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */
  4369. #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk
  4370. /******************** Bit definition for RCC_APB2ENR register ***************/
  4371. #define RCC_APB2ENR_TIM1EN_Pos (0U)
  4372. #define RCC_APB2ENR_TIM1EN_Msk (0x1U << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000001 */
  4373. #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk
  4374. #define RCC_APB2ENR_USART1EN_Pos (4U)
  4375. #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00000010 */
  4376. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk
  4377. #define RCC_APB2ENR_ADC1EN_Pos (8U)
  4378. #define RCC_APB2ENR_ADC1EN_Msk (0x1U << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000100 */
  4379. #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk
  4380. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  4381. #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  4382. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk
  4383. #define RCC_APB2ENR_SYSCFGEN_Pos (14U)
  4384. #define RCC_APB2ENR_SYSCFGEN_Msk (0x1U << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00004000 */
  4385. #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk
  4386. #define RCC_APB2ENR_EXTITEN_Pos (15U)
  4387. #define RCC_APB2ENR_EXTITEN_Msk (0x1U << RCC_APB2ENR_EXTITEN_Pos) /*!< 0x00008000 */
  4388. #define RCC_APB2ENR_EXTITEN RCC_APB2ENR_EXTITEN_Msk
  4389. #define RCC_APB2ENR_TIM9EN_Pos (16U)
  4390. #define RCC_APB2ENR_TIM9EN_Msk (0x1U << RCC_APB2ENR_TIM9EN_Pos) /*!< 0x00010000 */
  4391. #define RCC_APB2ENR_TIM9EN RCC_APB2ENR_TIM9EN_Msk
  4392. #define RCC_APB2ENR_TIM11EN_Pos (18U)
  4393. #define RCC_APB2ENR_TIM11EN_Msk (0x1U << RCC_APB2ENR_TIM11EN_Pos) /*!< 0x00040000 */
  4394. #define RCC_APB2ENR_TIM11EN RCC_APB2ENR_TIM11EN_Msk
  4395. /******************** Bit definition for RCC_AHB1LPENR register *************/
  4396. #define RCC_AHB1LPENR_GPIOALPEN_Pos (0U)
  4397. #define RCC_AHB1LPENR_GPIOALPEN_Msk (0x1U << RCC_AHB1LPENR_GPIOALPEN_Pos) /*!< 0x00000001 */
  4398. #define RCC_AHB1LPENR_GPIOALPEN RCC_AHB1LPENR_GPIOALPEN_Msk
  4399. #define RCC_AHB1LPENR_GPIOBLPEN_Pos (1U)
  4400. #define RCC_AHB1LPENR_GPIOBLPEN_Msk (0x1U << RCC_AHB1LPENR_GPIOBLPEN_Pos) /*!< 0x00000002 */
  4401. #define RCC_AHB1LPENR_GPIOBLPEN RCC_AHB1LPENR_GPIOBLPEN_Msk
  4402. #define RCC_AHB1LPENR_GPIOCLPEN_Pos (2U)
  4403. #define RCC_AHB1LPENR_GPIOCLPEN_Msk (0x1U << RCC_AHB1LPENR_GPIOCLPEN_Pos) /*!< 0x00000004 */
  4404. #define RCC_AHB1LPENR_GPIOCLPEN RCC_AHB1LPENR_GPIOCLPEN_Msk
  4405. #define RCC_AHB1LPENR_GPIOHLPEN_Pos (7U)
  4406. #define RCC_AHB1LPENR_GPIOHLPEN_Msk (0x1U << RCC_AHB1LPENR_GPIOHLPEN_Pos) /*!< 0x00000080 */
  4407. #define RCC_AHB1LPENR_GPIOHLPEN RCC_AHB1LPENR_GPIOHLPEN_Msk
  4408. #define RCC_AHB1LPENR_CRCLPEN_Pos (12U)
  4409. #define RCC_AHB1LPENR_CRCLPEN_Msk (0x1U << RCC_AHB1LPENR_CRCLPEN_Pos) /*!< 0x00001000 */
  4410. #define RCC_AHB1LPENR_CRCLPEN RCC_AHB1LPENR_CRCLPEN_Msk
  4411. #define RCC_AHB1LPENR_FLITFLPEN_Pos (15U)
  4412. #define RCC_AHB1LPENR_FLITFLPEN_Msk (0x1U << RCC_AHB1LPENR_FLITFLPEN_Pos) /*!< 0x00008000 */
  4413. #define RCC_AHB1LPENR_FLITFLPEN RCC_AHB1LPENR_FLITFLPEN_Msk
  4414. #define RCC_AHB1LPENR_SRAM1LPEN_Pos (16U)
  4415. #define RCC_AHB1LPENR_SRAM1LPEN_Msk (0x1U << RCC_AHB1LPENR_SRAM1LPEN_Pos) /*!< 0x00010000 */
  4416. #define RCC_AHB1LPENR_SRAM1LPEN RCC_AHB1LPENR_SRAM1LPEN_Msk
  4417. #define RCC_AHB1LPENR_DMA1LPEN_Pos (21U)
  4418. #define RCC_AHB1LPENR_DMA1LPEN_Msk (0x1U << RCC_AHB1LPENR_DMA1LPEN_Pos) /*!< 0x00200000 */
  4419. #define RCC_AHB1LPENR_DMA1LPEN RCC_AHB1LPENR_DMA1LPEN_Msk
  4420. #define RCC_AHB1LPENR_DMA2LPEN_Pos (22U)
  4421. #define RCC_AHB1LPENR_DMA2LPEN_Msk (0x1U << RCC_AHB1LPENR_DMA2LPEN_Pos) /*!< 0x00400000 */
  4422. #define RCC_AHB1LPENR_DMA2LPEN RCC_AHB1LPENR_DMA2LPEN_Msk
  4423. #define RCC_AHB1LPENR_RNGLPEN_Pos (31U)
  4424. #define RCC_AHB1LPENR_RNGLPEN_Msk (0x1U << RCC_AHB1LPENR_RNGLPEN_Pos) /*!< 0x80000000 */
  4425. #define RCC_AHB1LPENR_RNGLPEN RCC_AHB1LPENR_RNGLPEN_Msk
  4426. /******************** Bit definition for RCC_APB1LPENR register *************/
  4427. #define RCC_APB1LPENR_TIM5LPEN_Pos (3U)
  4428. #define RCC_APB1LPENR_TIM5LPEN_Msk (0x1U << RCC_APB1LPENR_TIM5LPEN_Pos) /*!< 0x00000008 */
  4429. #define RCC_APB1LPENR_TIM5LPEN RCC_APB1LPENR_TIM5LPEN_Msk
  4430. #define RCC_APB1LPENR_TIM6LPEN_Pos (4U)
  4431. #define RCC_APB1LPENR_TIM6LPEN_Msk (0x1U << RCC_APB1LPENR_TIM6LPEN_Pos) /*!< 0x00000010 */
  4432. #define RCC_APB1LPENR_TIM6LPEN RCC_APB1LPENR_TIM6LPEN_Msk
  4433. #define RCC_APB1LPENR_LPTIM1LPEN_Pos (9U)
  4434. #define RCC_APB1LPENR_LPTIM1LPEN_Msk (0x1U << RCC_APB1LPENR_LPTIM1LPEN_Pos) /*!< 0x00000200 */
  4435. #define RCC_APB1LPENR_LPTIM1LPEN RCC_APB1LPENR_LPTIM1LPEN_Msk
  4436. #define RCC_APB1LPENR_RTCAPBLPEN_Pos (10U)
  4437. #define RCC_APB1LPENR_RTCAPBLPEN_Msk (0x1U << RCC_APB1LPENR_RTCAPBLPEN_Pos) /*!< 0x00000400 */
  4438. #define RCC_APB1LPENR_RTCAPBLPEN RCC_APB1LPENR_RTCAPBLPEN_Msk
  4439. #define RCC_APB1LPENR_WWDGLPEN_Pos (11U)
  4440. #define RCC_APB1LPENR_WWDGLPEN_Msk (0x1U << RCC_APB1LPENR_WWDGLPEN_Pos) /*!< 0x00000800 */
  4441. #define RCC_APB1LPENR_WWDGLPEN RCC_APB1LPENR_WWDGLPEN_Msk
  4442. #define RCC_APB1LPENR_USART2LPEN_Pos (17U)
  4443. #define RCC_APB1LPENR_USART2LPEN_Msk (0x1U << RCC_APB1LPENR_USART2LPEN_Pos) /*!< 0x00020000 */
  4444. #define RCC_APB1LPENR_USART2LPEN RCC_APB1LPENR_USART2LPEN_Msk
  4445. #define RCC_APB1LPENR_I2C1LPEN_Pos (21U)
  4446. #define RCC_APB1LPENR_I2C1LPEN_Msk (0x1U << RCC_APB1LPENR_I2C1LPEN_Pos) /*!< 0x00200000 */
  4447. #define RCC_APB1LPENR_I2C1LPEN RCC_APB1LPENR_I2C1LPEN_Msk
  4448. #define RCC_APB1LPENR_I2C2LPEN_Pos (22U)
  4449. #define RCC_APB1LPENR_I2C2LPEN_Msk (0x1U << RCC_APB1LPENR_I2C2LPEN_Pos) /*!< 0x00400000 */
  4450. #define RCC_APB1LPENR_I2C2LPEN RCC_APB1LPENR_I2C2LPEN_Msk
  4451. #define RCC_APB1LPENR_PWRLPEN_Pos (28U)
  4452. #define RCC_APB1LPENR_PWRLPEN_Msk (0x1U << RCC_APB1LPENR_PWRLPEN_Pos) /*!< 0x10000000 */
  4453. #define RCC_APB1LPENR_PWRLPEN RCC_APB1LPENR_PWRLPEN_Msk
  4454. #define RCC_APB1LPENR_DACLPEN_Pos (29U)
  4455. #define RCC_APB1LPENR_DACLPEN_Msk (0x1U << RCC_APB1LPENR_DACLPEN_Pos) /*!< 0x20000000 */
  4456. #define RCC_APB1LPENR_DACLPEN RCC_APB1LPENR_DACLPEN_Msk
  4457. /******************** Bit definition for RCC_APB2LPENR register *************/
  4458. #define RCC_APB2LPENR_TIM1LPEN_Pos (0U)
  4459. #define RCC_APB2LPENR_TIM1LPEN_Msk (0x1U << RCC_APB2LPENR_TIM1LPEN_Pos) /*!< 0x00000001 */
  4460. #define RCC_APB2LPENR_TIM1LPEN RCC_APB2LPENR_TIM1LPEN_Msk
  4461. #define RCC_APB2LPENR_USART1LPEN_Pos (4U)
  4462. #define RCC_APB2LPENR_USART1LPEN_Msk (0x1U << RCC_APB2LPENR_USART1LPEN_Pos) /*!< 0x00000010 */
  4463. #define RCC_APB2LPENR_USART1LPEN RCC_APB2LPENR_USART1LPEN_Msk
  4464. #define RCC_APB2LPENR_ADC1LPEN_Pos (8U)
  4465. #define RCC_APB2LPENR_ADC1LPEN_Msk (0x1U << RCC_APB2LPENR_ADC1LPEN_Pos) /*!< 0x00000100 */
  4466. #define RCC_APB2LPENR_ADC1LPEN RCC_APB2LPENR_ADC1LPEN_Msk
  4467. #define RCC_APB2LPENR_SPI1LPEN_Pos (12U)
  4468. #define RCC_APB2LPENR_SPI1LPEN_Msk (0x1U << RCC_APB2LPENR_SPI1LPEN_Pos) /*!< 0x00001000 */
  4469. #define RCC_APB2LPENR_SPI1LPEN RCC_APB2LPENR_SPI1LPEN_Msk
  4470. #define RCC_APB2LPENR_SYSCFGLPEN_Pos (14U)
  4471. #define RCC_APB2LPENR_SYSCFGLPEN_Msk (0x1U << RCC_APB2LPENR_SYSCFGLPEN_Pos) /*!< 0x00004000 */
  4472. #define RCC_APB2LPENR_SYSCFGLPEN RCC_APB2LPENR_SYSCFGLPEN_Msk
  4473. #define RCC_APB2LPENR_EXTITLPEN_Pos (15U)
  4474. #define RCC_APB2LPENR_EXTITLPEN_Msk (0x1U << RCC_APB2LPENR_EXTITLPEN_Pos) /*!< 0x00008000 */
  4475. #define RCC_APB2LPENR_EXTITLPEN RCC_APB2LPENR_EXTITLPEN_Msk
  4476. #define RCC_APB2LPENR_TIM9LPEN_Pos (16U)
  4477. #define RCC_APB2LPENR_TIM9LPEN_Msk (0x1U << RCC_APB2LPENR_TIM9LPEN_Pos) /*!< 0x00010000 */
  4478. #define RCC_APB2LPENR_TIM9LPEN RCC_APB2LPENR_TIM9LPEN_Msk
  4479. #define RCC_APB2LPENR_TIM11LPEN_Pos (18U)
  4480. #define RCC_APB2LPENR_TIM11LPEN_Msk (0x1U << RCC_APB2LPENR_TIM11LPEN_Pos) /*!< 0x00040000 */
  4481. #define RCC_APB2LPENR_TIM11LPEN RCC_APB2LPENR_TIM11LPEN_Msk
  4482. /******************** Bit definition for RCC_BDCR register ******************/
  4483. #define RCC_BDCR_LSEON_Pos (0U)
  4484. #define RCC_BDCR_LSEON_Msk (0x1U << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  4485. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
  4486. #define RCC_BDCR_LSERDY_Pos (1U)
  4487. #define RCC_BDCR_LSERDY_Msk (0x1U << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  4488. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
  4489. #define RCC_BDCR_LSEBYP_Pos (2U)
  4490. #define RCC_BDCR_LSEBYP_Msk (0x1U << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  4491. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
  4492. #define RCC_BDCR_LSEMOD_Pos (3U)
  4493. #define RCC_BDCR_LSEMOD_Msk (0x1U << RCC_BDCR_LSEMOD_Pos) /*!< 0x00000008 */
  4494. #define RCC_BDCR_LSEMOD RCC_BDCR_LSEMOD_Msk
  4495. #define RCC_BDCR_RTCSEL_Pos (8U)
  4496. #define RCC_BDCR_RTCSEL_Msk (0x3U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
  4497. #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
  4498. #define RCC_BDCR_RTCSEL_0 (0x1U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
  4499. #define RCC_BDCR_RTCSEL_1 (0x2U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
  4500. #define RCC_BDCR_RTCEN_Pos (15U)
  4501. #define RCC_BDCR_RTCEN_Msk (0x1U << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
  4502. #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
  4503. #define RCC_BDCR_BDRST_Pos (16U)
  4504. #define RCC_BDCR_BDRST_Msk (0x1U << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
  4505. #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk
  4506. /******************** Bit definition for RCC_CSR register *******************/
  4507. #define RCC_CSR_LSION_Pos (0U)
  4508. #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  4509. #define RCC_CSR_LSION RCC_CSR_LSION_Msk
  4510. #define RCC_CSR_LSIRDY_Pos (1U)
  4511. #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  4512. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
  4513. #define RCC_CSR_RMVF_Pos (24U)
  4514. #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */
  4515. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
  4516. #define RCC_CSR_BORRSTF_Pos (25U)
  4517. #define RCC_CSR_BORRSTF_Msk (0x1U << RCC_CSR_BORRSTF_Pos) /*!< 0x02000000 */
  4518. #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk
  4519. #define RCC_CSR_PINRSTF_Pos (26U)
  4520. #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  4521. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
  4522. #define RCC_CSR_PORRSTF_Pos (27U)
  4523. #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */
  4524. #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk
  4525. #define RCC_CSR_SFTRSTF_Pos (28U)
  4526. #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  4527. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
  4528. #define RCC_CSR_IWDGRSTF_Pos (29U)
  4529. #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  4530. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
  4531. #define RCC_CSR_WWDGRSTF_Pos (30U)
  4532. #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  4533. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk
  4534. #define RCC_CSR_LPWRRSTF_Pos (31U)
  4535. #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  4536. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk
  4537. /* Legacy defines */
  4538. #define RCC_CSR_PADRSTF RCC_CSR_PINRSTF
  4539. #define RCC_CSR_WDGRSTF RCC_CSR_IWDGRSTF
  4540. /******************** Bit definition for RCC_SSCGR register *****************/
  4541. #define RCC_SSCGR_MODPER_Pos (0U)
  4542. #define RCC_SSCGR_MODPER_Msk (0x1FFFU << RCC_SSCGR_MODPER_Pos) /*!< 0x00001FFF */
  4543. #define RCC_SSCGR_MODPER RCC_SSCGR_MODPER_Msk
  4544. #define RCC_SSCGR_INCSTEP_Pos (13U)
  4545. #define RCC_SSCGR_INCSTEP_Msk (0x7FFFU << RCC_SSCGR_INCSTEP_Pos) /*!< 0x0FFFE000 */
  4546. #define RCC_SSCGR_INCSTEP RCC_SSCGR_INCSTEP_Msk
  4547. #define RCC_SSCGR_SPREADSEL_Pos (30U)
  4548. #define RCC_SSCGR_SPREADSEL_Msk (0x1U << RCC_SSCGR_SPREADSEL_Pos) /*!< 0x40000000 */
  4549. #define RCC_SSCGR_SPREADSEL RCC_SSCGR_SPREADSEL_Msk
  4550. #define RCC_SSCGR_SSCGEN_Pos (31U)
  4551. #define RCC_SSCGR_SSCGEN_Msk (0x1U << RCC_SSCGR_SSCGEN_Pos) /*!< 0x80000000 */
  4552. #define RCC_SSCGR_SSCGEN RCC_SSCGR_SSCGEN_Msk
  4553. /******************** Bit definition for RCC_DCKCFGR register ***************/
  4554. #define RCC_DCKCFGR_TIMPRE_Pos (24U)
  4555. #define RCC_DCKCFGR_TIMPRE_Msk (0x1U << RCC_DCKCFGR_TIMPRE_Pos) /*!< 0x01000000 */
  4556. #define RCC_DCKCFGR_TIMPRE RCC_DCKCFGR_TIMPRE_Msk
  4557. #define RCC_DCKCFGR_I2SSRC_Pos (25U)
  4558. #define RCC_DCKCFGR_I2SSRC_Msk (0x3U << RCC_DCKCFGR_I2SSRC_Pos) /*!< 0x06000000 */
  4559. #define RCC_DCKCFGR_I2SSRC RCC_DCKCFGR_I2SSRC_Msk
  4560. #define RCC_DCKCFGR_I2SSRC_0 (0x1U << RCC_DCKCFGR_I2SSRC_Pos) /*!< 0x02000000 */
  4561. #define RCC_DCKCFGR_I2SSRC_1 (0x2U << RCC_DCKCFGR_I2SSRC_Pos) /*!< 0x04000000 */
  4562. /******************** Bit definition for RCC_DCKCFGR2 register ***************/
  4563. #define RCC_DCKCFGR2_FMPI2C1SEL_Pos (22U)
  4564. #define RCC_DCKCFGR2_FMPI2C1SEL_Msk (0x3U << RCC_DCKCFGR2_FMPI2C1SEL_Pos) /*!< 0x00C00000 */
  4565. #define RCC_DCKCFGR2_FMPI2C1SEL RCC_DCKCFGR2_FMPI2C1SEL_Msk
  4566. #define RCC_DCKCFGR2_FMPI2C1SEL_0 (0x1U << RCC_DCKCFGR2_FMPI2C1SEL_Pos) /*!< 0x00400000 */
  4567. #define RCC_DCKCFGR2_FMPI2C1SEL_1 (0x2U << RCC_DCKCFGR2_FMPI2C1SEL_Pos) /*!< 0x00800000 */
  4568. #define RCC_DCKCFGR2_LPTIM1SEL_Pos (30U)
  4569. #define RCC_DCKCFGR2_LPTIM1SEL_Msk (0x3U << RCC_DCKCFGR2_LPTIM1SEL_Pos) /*!< 0xC0000000 */
  4570. #define RCC_DCKCFGR2_LPTIM1SEL RCC_DCKCFGR2_LPTIM1SEL_Msk
  4571. #define RCC_DCKCFGR2_LPTIM1SEL_0 (0x1U << RCC_DCKCFGR2_LPTIM1SEL_Pos) /*!< 0x40000000 */
  4572. #define RCC_DCKCFGR2_LPTIM1SEL_1 (0x2U << RCC_DCKCFGR2_LPTIM1SEL_Pos) /*!< 0x80000000 */
  4573. /******************************************************************************/
  4574. /* */
  4575. /* RNG */
  4576. /* */
  4577. /******************************************************************************/
  4578. /******************** Bits definition for RNG_CR register *******************/
  4579. #define RNG_CR_RNGEN_Pos (2U)
  4580. #define RNG_CR_RNGEN_Msk (0x1U << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */
  4581. #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
  4582. #define RNG_CR_IE_Pos (3U)
  4583. #define RNG_CR_IE_Msk (0x1U << RNG_CR_IE_Pos) /*!< 0x00000008 */
  4584. #define RNG_CR_IE RNG_CR_IE_Msk
  4585. /******************** Bits definition for RNG_SR register *******************/
  4586. #define RNG_SR_DRDY_Pos (0U)
  4587. #define RNG_SR_DRDY_Msk (0x1U << RNG_SR_DRDY_Pos) /*!< 0x00000001 */
  4588. #define RNG_SR_DRDY RNG_SR_DRDY_Msk
  4589. #define RNG_SR_CECS_Pos (1U)
  4590. #define RNG_SR_CECS_Msk (0x1U << RNG_SR_CECS_Pos) /*!< 0x00000002 */
  4591. #define RNG_SR_CECS RNG_SR_CECS_Msk
  4592. #define RNG_SR_SECS_Pos (2U)
  4593. #define RNG_SR_SECS_Msk (0x1U << RNG_SR_SECS_Pos) /*!< 0x00000004 */
  4594. #define RNG_SR_SECS RNG_SR_SECS_Msk
  4595. #define RNG_SR_CEIS_Pos (5U)
  4596. #define RNG_SR_CEIS_Msk (0x1U << RNG_SR_CEIS_Pos) /*!< 0x00000020 */
  4597. #define RNG_SR_CEIS RNG_SR_CEIS_Msk
  4598. #define RNG_SR_SEIS_Pos (6U)
  4599. #define RNG_SR_SEIS_Msk (0x1U << RNG_SR_SEIS_Pos) /*!< 0x00000040 */
  4600. #define RNG_SR_SEIS RNG_SR_SEIS_Msk
  4601. /******************************************************************************/
  4602. /* */
  4603. /* Real-Time Clock (RTC) */
  4604. /* */
  4605. /******************************************************************************/
  4606. /*
  4607. * @brief Specific device feature definitions (not present on all devices in the STM32F4 serie)
  4608. */
  4609. #define RTC_TAMPER2_SUPPORT /*!< TAMPER 2 feature support */
  4610. /******************** Bits definition for RTC_TR register *******************/
  4611. #define RTC_TR_PM_Pos (22U)
  4612. #define RTC_TR_PM_Msk (0x1U << RTC_TR_PM_Pos) /*!< 0x00400000 */
  4613. #define RTC_TR_PM RTC_TR_PM_Msk
  4614. #define RTC_TR_HT_Pos (20U)
  4615. #define RTC_TR_HT_Msk (0x3U << RTC_TR_HT_Pos) /*!< 0x00300000 */
  4616. #define RTC_TR_HT RTC_TR_HT_Msk
  4617. #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos) /*!< 0x00100000 */
  4618. #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos) /*!< 0x00200000 */
  4619. #define RTC_TR_HU_Pos (16U)
  4620. #define RTC_TR_HU_Msk (0xFU << RTC_TR_HU_Pos) /*!< 0x000F0000 */
  4621. #define RTC_TR_HU RTC_TR_HU_Msk
  4622. #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos) /*!< 0x00010000 */
  4623. #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos) /*!< 0x00020000 */
  4624. #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos) /*!< 0x00040000 */
  4625. #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos) /*!< 0x00080000 */
  4626. #define RTC_TR_MNT_Pos (12U)
  4627. #define RTC_TR_MNT_Msk (0x7U << RTC_TR_MNT_Pos) /*!< 0x00007000 */
  4628. #define RTC_TR_MNT RTC_TR_MNT_Msk
  4629. #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos) /*!< 0x00001000 */
  4630. #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos) /*!< 0x00002000 */
  4631. #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos) /*!< 0x00004000 */
  4632. #define RTC_TR_MNU_Pos (8U)
  4633. #define RTC_TR_MNU_Msk (0xFU << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
  4634. #define RTC_TR_MNU RTC_TR_MNU_Msk
  4635. #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos) /*!< 0x00000100 */
  4636. #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos) /*!< 0x00000200 */
  4637. #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos) /*!< 0x00000400 */
  4638. #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos) /*!< 0x00000800 */
  4639. #define RTC_TR_ST_Pos (4U)
  4640. #define RTC_TR_ST_Msk (0x7U << RTC_TR_ST_Pos) /*!< 0x00000070 */
  4641. #define RTC_TR_ST RTC_TR_ST_Msk
  4642. #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos) /*!< 0x00000010 */
  4643. #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos) /*!< 0x00000020 */
  4644. #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos) /*!< 0x00000040 */
  4645. #define RTC_TR_SU_Pos (0U)
  4646. #define RTC_TR_SU_Msk (0xFU << RTC_TR_SU_Pos) /*!< 0x0000000F */
  4647. #define RTC_TR_SU RTC_TR_SU_Msk
  4648. #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos) /*!< 0x00000001 */
  4649. #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos) /*!< 0x00000002 */
  4650. #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos) /*!< 0x00000004 */
  4651. #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos) /*!< 0x00000008 */
  4652. /******************** Bits definition for RTC_DR register *******************/
  4653. #define RTC_DR_YT_Pos (20U)
  4654. #define RTC_DR_YT_Msk (0xFU << RTC_DR_YT_Pos) /*!< 0x00F00000 */
  4655. #define RTC_DR_YT RTC_DR_YT_Msk
  4656. #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos) /*!< 0x00100000 */
  4657. #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos) /*!< 0x00200000 */
  4658. #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos) /*!< 0x00400000 */
  4659. #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos) /*!< 0x00800000 */
  4660. #define RTC_DR_YU_Pos (16U)
  4661. #define RTC_DR_YU_Msk (0xFU << RTC_DR_YU_Pos) /*!< 0x000F0000 */
  4662. #define RTC_DR_YU RTC_DR_YU_Msk
  4663. #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos) /*!< 0x00010000 */
  4664. #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos) /*!< 0x00020000 */
  4665. #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos) /*!< 0x00040000 */
  4666. #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos) /*!< 0x00080000 */
  4667. #define RTC_DR_WDU_Pos (13U)
  4668. #define RTC_DR_WDU_Msk (0x7U << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
  4669. #define RTC_DR_WDU RTC_DR_WDU_Msk
  4670. #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos) /*!< 0x00002000 */
  4671. #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos) /*!< 0x00004000 */
  4672. #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos) /*!< 0x00008000 */
  4673. #define RTC_DR_MT_Pos (12U)
  4674. #define RTC_DR_MT_Msk (0x1U << RTC_DR_MT_Pos) /*!< 0x00001000 */
  4675. #define RTC_DR_MT RTC_DR_MT_Msk
  4676. #define RTC_DR_MU_Pos (8U)
  4677. #define RTC_DR_MU_Msk (0xFU << RTC_DR_MU_Pos) /*!< 0x00000F00 */
  4678. #define RTC_DR_MU RTC_DR_MU_Msk
  4679. #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos) /*!< 0x00000100 */
  4680. #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos) /*!< 0x00000200 */
  4681. #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos) /*!< 0x00000400 */
  4682. #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos) /*!< 0x00000800 */
  4683. #define RTC_DR_DT_Pos (4U)
  4684. #define RTC_DR_DT_Msk (0x3U << RTC_DR_DT_Pos) /*!< 0x00000030 */
  4685. #define RTC_DR_DT RTC_DR_DT_Msk
  4686. #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos) /*!< 0x00000010 */
  4687. #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos) /*!< 0x00000020 */
  4688. #define RTC_DR_DU_Pos (0U)
  4689. #define RTC_DR_DU_Msk (0xFU << RTC_DR_DU_Pos) /*!< 0x0000000F */
  4690. #define RTC_DR_DU RTC_DR_DU_Msk
  4691. #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos) /*!< 0x00000001 */
  4692. #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos) /*!< 0x00000002 */
  4693. #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos) /*!< 0x00000004 */
  4694. #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos) /*!< 0x00000008 */
  4695. /******************** Bits definition for RTC_CR register *******************/
  4696. #define RTC_CR_COE_Pos (23U)
  4697. #define RTC_CR_COE_Msk (0x1U << RTC_CR_COE_Pos) /*!< 0x00800000 */
  4698. #define RTC_CR_COE RTC_CR_COE_Msk
  4699. #define RTC_CR_OSEL_Pos (21U)
  4700. #define RTC_CR_OSEL_Msk (0x3U << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
  4701. #define RTC_CR_OSEL RTC_CR_OSEL_Msk
  4702. #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
  4703. #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
  4704. #define RTC_CR_POL_Pos (20U)
  4705. #define RTC_CR_POL_Msk (0x1U << RTC_CR_POL_Pos) /*!< 0x00100000 */
  4706. #define RTC_CR_POL RTC_CR_POL_Msk
  4707. #define RTC_CR_COSEL_Pos (19U)
  4708. #define RTC_CR_COSEL_Msk (0x1U << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
  4709. #define RTC_CR_COSEL RTC_CR_COSEL_Msk
  4710. #define RTC_CR_BKP_Pos (18U)
  4711. #define RTC_CR_BKP_Msk (0x1U << RTC_CR_BKP_Pos) /*!< 0x00040000 */
  4712. #define RTC_CR_BKP RTC_CR_BKP_Msk
  4713. #define RTC_CR_SUB1H_Pos (17U)
  4714. #define RTC_CR_SUB1H_Msk (0x1U << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
  4715. #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
  4716. #define RTC_CR_ADD1H_Pos (16U)
  4717. #define RTC_CR_ADD1H_Msk (0x1U << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
  4718. #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
  4719. #define RTC_CR_TSIE_Pos (15U)
  4720. #define RTC_CR_TSIE_Msk (0x1U << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
  4721. #define RTC_CR_TSIE RTC_CR_TSIE_Msk
  4722. #define RTC_CR_WUTIE_Pos (14U)
  4723. #define RTC_CR_WUTIE_Msk (0x1U << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
  4724. #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk
  4725. #define RTC_CR_ALRBIE_Pos (13U)
  4726. #define RTC_CR_ALRBIE_Msk (0x1U << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
  4727. #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
  4728. #define RTC_CR_ALRAIE_Pos (12U)
  4729. #define RTC_CR_ALRAIE_Msk (0x1U << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
  4730. #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
  4731. #define RTC_CR_TSE_Pos (11U)
  4732. #define RTC_CR_TSE_Msk (0x1U << RTC_CR_TSE_Pos) /*!< 0x00000800 */
  4733. #define RTC_CR_TSE RTC_CR_TSE_Msk
  4734. #define RTC_CR_WUTE_Pos (10U)
  4735. #define RTC_CR_WUTE_Msk (0x1U << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
  4736. #define RTC_CR_WUTE RTC_CR_WUTE_Msk
  4737. #define RTC_CR_ALRBE_Pos (9U)
  4738. #define RTC_CR_ALRBE_Msk (0x1U << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
  4739. #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
  4740. #define RTC_CR_ALRAE_Pos (8U)
  4741. #define RTC_CR_ALRAE_Msk (0x1U << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
  4742. #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
  4743. #define RTC_CR_DCE_Pos (7U)
  4744. #define RTC_CR_DCE_Msk (0x1U << RTC_CR_DCE_Pos) /*!< 0x00000080 */
  4745. #define RTC_CR_DCE RTC_CR_DCE_Msk
  4746. #define RTC_CR_FMT_Pos (6U)
  4747. #define RTC_CR_FMT_Msk (0x1U << RTC_CR_FMT_Pos) /*!< 0x00000040 */
  4748. #define RTC_CR_FMT RTC_CR_FMT_Msk
  4749. #define RTC_CR_BYPSHAD_Pos (5U)
  4750. #define RTC_CR_BYPSHAD_Msk (0x1U << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
  4751. #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
  4752. #define RTC_CR_REFCKON_Pos (4U)
  4753. #define RTC_CR_REFCKON_Msk (0x1U << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
  4754. #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
  4755. #define RTC_CR_TSEDGE_Pos (3U)
  4756. #define RTC_CR_TSEDGE_Msk (0x1U << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
  4757. #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
  4758. #define RTC_CR_WUCKSEL_Pos (0U)
  4759. #define RTC_CR_WUCKSEL_Msk (0x7U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
  4760. #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk
  4761. #define RTC_CR_WUCKSEL_0 (0x1U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
  4762. #define RTC_CR_WUCKSEL_1 (0x2U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
  4763. #define RTC_CR_WUCKSEL_2 (0x4U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
  4764. /* Legacy defines */
  4765. #define RTC_CR_BCK RTC_CR_BKP
  4766. /******************** Bits definition for RTC_ISR register ******************/
  4767. #define RTC_ISR_RECALPF_Pos (16U)
  4768. #define RTC_ISR_RECALPF_Msk (0x1U << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */
  4769. #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk
  4770. #define RTC_ISR_TAMP1F_Pos (13U)
  4771. #define RTC_ISR_TAMP1F_Msk (0x1U << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */
  4772. #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk
  4773. #define RTC_ISR_TAMP2F_Pos (14U)
  4774. #define RTC_ISR_TAMP2F_Msk (0x1U << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */
  4775. #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk
  4776. #define RTC_ISR_TSOVF_Pos (12U)
  4777. #define RTC_ISR_TSOVF_Msk (0x1U << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */
  4778. #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk
  4779. #define RTC_ISR_TSF_Pos (11U)
  4780. #define RTC_ISR_TSF_Msk (0x1U << RTC_ISR_TSF_Pos) /*!< 0x00000800 */
  4781. #define RTC_ISR_TSF RTC_ISR_TSF_Msk
  4782. #define RTC_ISR_WUTF_Pos (10U)
  4783. #define RTC_ISR_WUTF_Msk (0x1U << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */
  4784. #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk
  4785. #define RTC_ISR_ALRBF_Pos (9U)
  4786. #define RTC_ISR_ALRBF_Msk (0x1U << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */
  4787. #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk
  4788. #define RTC_ISR_ALRAF_Pos (8U)
  4789. #define RTC_ISR_ALRAF_Msk (0x1U << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */
  4790. #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk
  4791. #define RTC_ISR_INIT_Pos (7U)
  4792. #define RTC_ISR_INIT_Msk (0x1U << RTC_ISR_INIT_Pos) /*!< 0x00000080 */
  4793. #define RTC_ISR_INIT RTC_ISR_INIT_Msk
  4794. #define RTC_ISR_INITF_Pos (6U)
  4795. #define RTC_ISR_INITF_Msk (0x1U << RTC_ISR_INITF_Pos) /*!< 0x00000040 */
  4796. #define RTC_ISR_INITF RTC_ISR_INITF_Msk
  4797. #define RTC_ISR_RSF_Pos (5U)
  4798. #define RTC_ISR_RSF_Msk (0x1U << RTC_ISR_RSF_Pos) /*!< 0x00000020 */
  4799. #define RTC_ISR_RSF RTC_ISR_RSF_Msk
  4800. #define RTC_ISR_INITS_Pos (4U)
  4801. #define RTC_ISR_INITS_Msk (0x1U << RTC_ISR_INITS_Pos) /*!< 0x00000010 */
  4802. #define RTC_ISR_INITS RTC_ISR_INITS_Msk
  4803. #define RTC_ISR_SHPF_Pos (3U)
  4804. #define RTC_ISR_SHPF_Msk (0x1U << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */
  4805. #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk
  4806. #define RTC_ISR_WUTWF_Pos (2U)
  4807. #define RTC_ISR_WUTWF_Msk (0x1U << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */
  4808. #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk
  4809. #define RTC_ISR_ALRBWF_Pos (1U)
  4810. #define RTC_ISR_ALRBWF_Msk (0x1U << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */
  4811. #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk
  4812. #define RTC_ISR_ALRAWF_Pos (0U)
  4813. #define RTC_ISR_ALRAWF_Msk (0x1U << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */
  4814. #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk
  4815. /******************** Bits definition for RTC_PRER register *****************/
  4816. #define RTC_PRER_PREDIV_A_Pos (16U)
  4817. #define RTC_PRER_PREDIV_A_Msk (0x7FU << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
  4818. #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
  4819. #define RTC_PRER_PREDIV_S_Pos (0U)
  4820. #define RTC_PRER_PREDIV_S_Msk (0x7FFFU << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
  4821. #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
  4822. /******************** Bits definition for RTC_WUTR register *****************/
  4823. #define RTC_WUTR_WUT_Pos (0U)
  4824. #define RTC_WUTR_WUT_Msk (0xFFFFU << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
  4825. #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
  4826. /******************** Bits definition for RTC_CALIBR register ***************/
  4827. #define RTC_CALIBR_DCS_Pos (7U)
  4828. #define RTC_CALIBR_DCS_Msk (0x1U << RTC_CALIBR_DCS_Pos) /*!< 0x00000080 */
  4829. #define RTC_CALIBR_DCS RTC_CALIBR_DCS_Msk
  4830. #define RTC_CALIBR_DC_Pos (0U)
  4831. #define RTC_CALIBR_DC_Msk (0x1FU << RTC_CALIBR_DC_Pos) /*!< 0x0000001F */
  4832. #define RTC_CALIBR_DC RTC_CALIBR_DC_Msk
  4833. /******************** Bits definition for RTC_ALRMAR register ***************/
  4834. #define RTC_ALRMAR_MSK4_Pos (31U)
  4835. #define RTC_ALRMAR_MSK4_Msk (0x1U << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
  4836. #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
  4837. #define RTC_ALRMAR_WDSEL_Pos (30U)
  4838. #define RTC_ALRMAR_WDSEL_Msk (0x1U << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
  4839. #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
  4840. #define RTC_ALRMAR_DT_Pos (28U)
  4841. #define RTC_ALRMAR_DT_Msk (0x3U << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
  4842. #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
  4843. #define RTC_ALRMAR_DT_0 (0x1U << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
  4844. #define RTC_ALRMAR_DT_1 (0x2U << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
  4845. #define RTC_ALRMAR_DU_Pos (24U)
  4846. #define RTC_ALRMAR_DU_Msk (0xFU << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
  4847. #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
  4848. #define RTC_ALRMAR_DU_0 (0x1U << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
  4849. #define RTC_ALRMAR_DU_1 (0x2U << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
  4850. #define RTC_ALRMAR_DU_2 (0x4U << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
  4851. #define RTC_ALRMAR_DU_3 (0x8U << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
  4852. #define RTC_ALRMAR_MSK3_Pos (23U)
  4853. #define RTC_ALRMAR_MSK3_Msk (0x1U << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
  4854. #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
  4855. #define RTC_ALRMAR_PM_Pos (22U)
  4856. #define RTC_ALRMAR_PM_Msk (0x1U << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
  4857. #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
  4858. #define RTC_ALRMAR_HT_Pos (20U)
  4859. #define RTC_ALRMAR_HT_Msk (0x3U << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
  4860. #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
  4861. #define RTC_ALRMAR_HT_0 (0x1U << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
  4862. #define RTC_ALRMAR_HT_1 (0x2U << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
  4863. #define RTC_ALRMAR_HU_Pos (16U)
  4864. #define RTC_ALRMAR_HU_Msk (0xFU << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
  4865. #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
  4866. #define RTC_ALRMAR_HU_0 (0x1U << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
  4867. #define RTC_ALRMAR_HU_1 (0x2U << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
  4868. #define RTC_ALRMAR_HU_2 (0x4U << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
  4869. #define RTC_ALRMAR_HU_3 (0x8U << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
  4870. #define RTC_ALRMAR_MSK2_Pos (15U)
  4871. #define RTC_ALRMAR_MSK2_Msk (0x1U << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
  4872. #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
  4873. #define RTC_ALRMAR_MNT_Pos (12U)
  4874. #define RTC_ALRMAR_MNT_Msk (0x7U << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
  4875. #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
  4876. #define RTC_ALRMAR_MNT_0 (0x1U << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
  4877. #define RTC_ALRMAR_MNT_1 (0x2U << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
  4878. #define RTC_ALRMAR_MNT_2 (0x4U << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
  4879. #define RTC_ALRMAR_MNU_Pos (8U)
  4880. #define RTC_ALRMAR_MNU_Msk (0xFU << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
  4881. #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
  4882. #define RTC_ALRMAR_MNU_0 (0x1U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
  4883. #define RTC_ALRMAR_MNU_1 (0x2U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
  4884. #define RTC_ALRMAR_MNU_2 (0x4U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
  4885. #define RTC_ALRMAR_MNU_3 (0x8U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
  4886. #define RTC_ALRMAR_MSK1_Pos (7U)
  4887. #define RTC_ALRMAR_MSK1_Msk (0x1U << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
  4888. #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
  4889. #define RTC_ALRMAR_ST_Pos (4U)
  4890. #define RTC_ALRMAR_ST_Msk (0x7U << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
  4891. #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
  4892. #define RTC_ALRMAR_ST_0 (0x1U << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
  4893. #define RTC_ALRMAR_ST_1 (0x2U << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
  4894. #define RTC_ALRMAR_ST_2 (0x4U << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
  4895. #define RTC_ALRMAR_SU_Pos (0U)
  4896. #define RTC_ALRMAR_SU_Msk (0xFU << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
  4897. #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
  4898. #define RTC_ALRMAR_SU_0 (0x1U << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
  4899. #define RTC_ALRMAR_SU_1 (0x2U << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
  4900. #define RTC_ALRMAR_SU_2 (0x4U << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
  4901. #define RTC_ALRMAR_SU_3 (0x8U << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
  4902. /******************** Bits definition for RTC_ALRMBR register ***************/
  4903. #define RTC_ALRMBR_MSK4_Pos (31U)
  4904. #define RTC_ALRMBR_MSK4_Msk (0x1U << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
  4905. #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
  4906. #define RTC_ALRMBR_WDSEL_Pos (30U)
  4907. #define RTC_ALRMBR_WDSEL_Msk (0x1U << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
  4908. #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
  4909. #define RTC_ALRMBR_DT_Pos (28U)
  4910. #define RTC_ALRMBR_DT_Msk (0x3U << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
  4911. #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
  4912. #define RTC_ALRMBR_DT_0 (0x1U << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
  4913. #define RTC_ALRMBR_DT_1 (0x2U << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
  4914. #define RTC_ALRMBR_DU_Pos (24U)
  4915. #define RTC_ALRMBR_DU_Msk (0xFU << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
  4916. #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
  4917. #define RTC_ALRMBR_DU_0 (0x1U << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
  4918. #define RTC_ALRMBR_DU_1 (0x2U << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
  4919. #define RTC_ALRMBR_DU_2 (0x4U << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
  4920. #define RTC_ALRMBR_DU_3 (0x8U << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
  4921. #define RTC_ALRMBR_MSK3_Pos (23U)
  4922. #define RTC_ALRMBR_MSK3_Msk (0x1U << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
  4923. #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
  4924. #define RTC_ALRMBR_PM_Pos (22U)
  4925. #define RTC_ALRMBR_PM_Msk (0x1U << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
  4926. #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
  4927. #define RTC_ALRMBR_HT_Pos (20U)
  4928. #define RTC_ALRMBR_HT_Msk (0x3U << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
  4929. #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
  4930. #define RTC_ALRMBR_HT_0 (0x1U << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
  4931. #define RTC_ALRMBR_HT_1 (0x2U << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
  4932. #define RTC_ALRMBR_HU_Pos (16U)
  4933. #define RTC_ALRMBR_HU_Msk (0xFU << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
  4934. #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
  4935. #define RTC_ALRMBR_HU_0 (0x1U << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
  4936. #define RTC_ALRMBR_HU_1 (0x2U << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
  4937. #define RTC_ALRMBR_HU_2 (0x4U << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
  4938. #define RTC_ALRMBR_HU_3 (0x8U << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
  4939. #define RTC_ALRMBR_MSK2_Pos (15U)
  4940. #define RTC_ALRMBR_MSK2_Msk (0x1U << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
  4941. #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
  4942. #define RTC_ALRMBR_MNT_Pos (12U)
  4943. #define RTC_ALRMBR_MNT_Msk (0x7U << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
  4944. #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
  4945. #define RTC_ALRMBR_MNT_0 (0x1U << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
  4946. #define RTC_ALRMBR_MNT_1 (0x2U << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
  4947. #define RTC_ALRMBR_MNT_2 (0x4U << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
  4948. #define RTC_ALRMBR_MNU_Pos (8U)
  4949. #define RTC_ALRMBR_MNU_Msk (0xFU << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
  4950. #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
  4951. #define RTC_ALRMBR_MNU_0 (0x1U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
  4952. #define RTC_ALRMBR_MNU_1 (0x2U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
  4953. #define RTC_ALRMBR_MNU_2 (0x4U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
  4954. #define RTC_ALRMBR_MNU_3 (0x8U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
  4955. #define RTC_ALRMBR_MSK1_Pos (7U)
  4956. #define RTC_ALRMBR_MSK1_Msk (0x1U << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
  4957. #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
  4958. #define RTC_ALRMBR_ST_Pos (4U)
  4959. #define RTC_ALRMBR_ST_Msk (0x7U << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
  4960. #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
  4961. #define RTC_ALRMBR_ST_0 (0x1U << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
  4962. #define RTC_ALRMBR_ST_1 (0x2U << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
  4963. #define RTC_ALRMBR_ST_2 (0x4U << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
  4964. #define RTC_ALRMBR_SU_Pos (0U)
  4965. #define RTC_ALRMBR_SU_Msk (0xFU << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
  4966. #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
  4967. #define RTC_ALRMBR_SU_0 (0x1U << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
  4968. #define RTC_ALRMBR_SU_1 (0x2U << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
  4969. #define RTC_ALRMBR_SU_2 (0x4U << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
  4970. #define RTC_ALRMBR_SU_3 (0x8U << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
  4971. /******************** Bits definition for RTC_WPR register ******************/
  4972. #define RTC_WPR_KEY_Pos (0U)
  4973. #define RTC_WPR_KEY_Msk (0xFFU << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
  4974. #define RTC_WPR_KEY RTC_WPR_KEY_Msk
  4975. /******************** Bits definition for RTC_SSR register ******************/
  4976. #define RTC_SSR_SS_Pos (0U)
  4977. #define RTC_SSR_SS_Msk (0xFFFFU << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
  4978. #define RTC_SSR_SS RTC_SSR_SS_Msk
  4979. /******************** Bits definition for RTC_SHIFTR register ***************/
  4980. #define RTC_SHIFTR_SUBFS_Pos (0U)
  4981. #define RTC_SHIFTR_SUBFS_Msk (0x7FFFU << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
  4982. #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
  4983. #define RTC_SHIFTR_ADD1S_Pos (31U)
  4984. #define RTC_SHIFTR_ADD1S_Msk (0x1U << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
  4985. #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
  4986. /******************** Bits definition for RTC_TSTR register *****************/
  4987. #define RTC_TSTR_PM_Pos (22U)
  4988. #define RTC_TSTR_PM_Msk (0x1U << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
  4989. #define RTC_TSTR_PM RTC_TSTR_PM_Msk
  4990. #define RTC_TSTR_HT_Pos (20U)
  4991. #define RTC_TSTR_HT_Msk (0x3U << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
  4992. #define RTC_TSTR_HT RTC_TSTR_HT_Msk
  4993. #define RTC_TSTR_HT_0 (0x1U << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
  4994. #define RTC_TSTR_HT_1 (0x2U << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
  4995. #define RTC_TSTR_HU_Pos (16U)
  4996. #define RTC_TSTR_HU_Msk (0xFU << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
  4997. #define RTC_TSTR_HU RTC_TSTR_HU_Msk
  4998. #define RTC_TSTR_HU_0 (0x1U << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
  4999. #define RTC_TSTR_HU_1 (0x2U << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
  5000. #define RTC_TSTR_HU_2 (0x4U << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
  5001. #define RTC_TSTR_HU_3 (0x8U << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
  5002. #define RTC_TSTR_MNT_Pos (12U)
  5003. #define RTC_TSTR_MNT_Msk (0x7U << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
  5004. #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
  5005. #define RTC_TSTR_MNT_0 (0x1U << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
  5006. #define RTC_TSTR_MNT_1 (0x2U << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
  5007. #define RTC_TSTR_MNT_2 (0x4U << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
  5008. #define RTC_TSTR_MNU_Pos (8U)
  5009. #define RTC_TSTR_MNU_Msk (0xFU << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
  5010. #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
  5011. #define RTC_TSTR_MNU_0 (0x1U << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
  5012. #define RTC_TSTR_MNU_1 (0x2U << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
  5013. #define RTC_TSTR_MNU_2 (0x4U << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
  5014. #define RTC_TSTR_MNU_3 (0x8U << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
  5015. #define RTC_TSTR_ST_Pos (4U)
  5016. #define RTC_TSTR_ST_Msk (0x7U << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
  5017. #define RTC_TSTR_ST RTC_TSTR_ST_Msk
  5018. #define RTC_TSTR_ST_0 (0x1U << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
  5019. #define RTC_TSTR_ST_1 (0x2U << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
  5020. #define RTC_TSTR_ST_2 (0x4U << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
  5021. #define RTC_TSTR_SU_Pos (0U)
  5022. #define RTC_TSTR_SU_Msk (0xFU << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
  5023. #define RTC_TSTR_SU RTC_TSTR_SU_Msk
  5024. #define RTC_TSTR_SU_0 (0x1U << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
  5025. #define RTC_TSTR_SU_1 (0x2U << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
  5026. #define RTC_TSTR_SU_2 (0x4U << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
  5027. #define RTC_TSTR_SU_3 (0x8U << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
  5028. /******************** Bits definition for RTC_TSDR register *****************/
  5029. #define RTC_TSDR_WDU_Pos (13U)
  5030. #define RTC_TSDR_WDU_Msk (0x7U << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
  5031. #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
  5032. #define RTC_TSDR_WDU_0 (0x1U << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
  5033. #define RTC_TSDR_WDU_1 (0x2U << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
  5034. #define RTC_TSDR_WDU_2 (0x4U << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
  5035. #define RTC_TSDR_MT_Pos (12U)
  5036. #define RTC_TSDR_MT_Msk (0x1U << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
  5037. #define RTC_TSDR_MT RTC_TSDR_MT_Msk
  5038. #define RTC_TSDR_MU_Pos (8U)
  5039. #define RTC_TSDR_MU_Msk (0xFU << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
  5040. #define RTC_TSDR_MU RTC_TSDR_MU_Msk
  5041. #define RTC_TSDR_MU_0 (0x1U << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
  5042. #define RTC_TSDR_MU_1 (0x2U << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
  5043. #define RTC_TSDR_MU_2 (0x4U << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
  5044. #define RTC_TSDR_MU_3 (0x8U << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
  5045. #define RTC_TSDR_DT_Pos (4U)
  5046. #define RTC_TSDR_DT_Msk (0x3U << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
  5047. #define RTC_TSDR_DT RTC_TSDR_DT_Msk
  5048. #define RTC_TSDR_DT_0 (0x1U << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
  5049. #define RTC_TSDR_DT_1 (0x2U << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
  5050. #define RTC_TSDR_DU_Pos (0U)
  5051. #define RTC_TSDR_DU_Msk (0xFU << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
  5052. #define RTC_TSDR_DU RTC_TSDR_DU_Msk
  5053. #define RTC_TSDR_DU_0 (0x1U << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
  5054. #define RTC_TSDR_DU_1 (0x2U << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
  5055. #define RTC_TSDR_DU_2 (0x4U << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
  5056. #define RTC_TSDR_DU_3 (0x8U << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
  5057. /******************** Bits definition for RTC_TSSSR register ****************/
  5058. #define RTC_TSSSR_SS_Pos (0U)
  5059. #define RTC_TSSSR_SS_Msk (0xFFFFU << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
  5060. #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
  5061. /******************** Bits definition for RTC_CAL register *****************/
  5062. #define RTC_CALR_CALP_Pos (15U)
  5063. #define RTC_CALR_CALP_Msk (0x1U << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
  5064. #define RTC_CALR_CALP RTC_CALR_CALP_Msk
  5065. #define RTC_CALR_CALW8_Pos (14U)
  5066. #define RTC_CALR_CALW8_Msk (0x1U << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
  5067. #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
  5068. #define RTC_CALR_CALW16_Pos (13U)
  5069. #define RTC_CALR_CALW16_Msk (0x1U << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
  5070. #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
  5071. #define RTC_CALR_CALM_Pos (0U)
  5072. #define RTC_CALR_CALM_Msk (0x1FFU << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
  5073. #define RTC_CALR_CALM RTC_CALR_CALM_Msk
  5074. #define RTC_CALR_CALM_0 (0x001U << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
  5075. #define RTC_CALR_CALM_1 (0x002U << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
  5076. #define RTC_CALR_CALM_2 (0x004U << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
  5077. #define RTC_CALR_CALM_3 (0x008U << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
  5078. #define RTC_CALR_CALM_4 (0x010U << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
  5079. #define RTC_CALR_CALM_5 (0x020U << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
  5080. #define RTC_CALR_CALM_6 (0x040U << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
  5081. #define RTC_CALR_CALM_7 (0x080U << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
  5082. #define RTC_CALR_CALM_8 (0x100U << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
  5083. /******************** Bits definition for RTC_TAFCR register ****************/
  5084. #define RTC_TAFCR_ALARMOUTTYPE_Pos (18U)
  5085. #define RTC_TAFCR_ALARMOUTTYPE_Msk (0x1U << RTC_TAFCR_ALARMOUTTYPE_Pos) /*!< 0x00040000 */
  5086. #define RTC_TAFCR_ALARMOUTTYPE RTC_TAFCR_ALARMOUTTYPE_Msk
  5087. #define RTC_TAFCR_TSINSEL_Pos (17U)
  5088. #define RTC_TAFCR_TSINSEL_Msk (0x1U << RTC_TAFCR_TSINSEL_Pos) /*!< 0x00020000 */
  5089. #define RTC_TAFCR_TSINSEL RTC_TAFCR_TSINSEL_Msk
  5090. #define RTC_TAFCR_TAMP1INSEL_Pos (16U)
  5091. #define RTC_TAFCR_TAMP1INSEL_Msk (0x1U << RTC_TAFCR_TAMP1INSEL_Pos) /*!< 0x00010000 */
  5092. #define RTC_TAFCR_TAMP1INSEL RTC_TAFCR_TAMP1INSEL_Msk
  5093. #define RTC_TAFCR_TAMPPUDIS_Pos (15U)
  5094. #define RTC_TAFCR_TAMPPUDIS_Msk (0x1U << RTC_TAFCR_TAMPPUDIS_Pos) /*!< 0x00008000 */
  5095. #define RTC_TAFCR_TAMPPUDIS RTC_TAFCR_TAMPPUDIS_Msk
  5096. #define RTC_TAFCR_TAMPPRCH_Pos (13U)
  5097. #define RTC_TAFCR_TAMPPRCH_Msk (0x3U << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00006000 */
  5098. #define RTC_TAFCR_TAMPPRCH RTC_TAFCR_TAMPPRCH_Msk
  5099. #define RTC_TAFCR_TAMPPRCH_0 (0x1U << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00002000 */
  5100. #define RTC_TAFCR_TAMPPRCH_1 (0x2U << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00004000 */
  5101. #define RTC_TAFCR_TAMPFLT_Pos (11U)
  5102. #define RTC_TAFCR_TAMPFLT_Msk (0x3U << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001800 */
  5103. #define RTC_TAFCR_TAMPFLT RTC_TAFCR_TAMPFLT_Msk
  5104. #define RTC_TAFCR_TAMPFLT_0 (0x1U << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00000800 */
  5105. #define RTC_TAFCR_TAMPFLT_1 (0x2U << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001000 */
  5106. #define RTC_TAFCR_TAMPFREQ_Pos (8U)
  5107. #define RTC_TAFCR_TAMPFREQ_Msk (0x7U << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000700 */
  5108. #define RTC_TAFCR_TAMPFREQ RTC_TAFCR_TAMPFREQ_Msk
  5109. #define RTC_TAFCR_TAMPFREQ_0 (0x1U << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000100 */
  5110. #define RTC_TAFCR_TAMPFREQ_1 (0x2U << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000200 */
  5111. #define RTC_TAFCR_TAMPFREQ_2 (0x4U << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000400 */
  5112. #define RTC_TAFCR_TAMPTS_Pos (7U)
  5113. #define RTC_TAFCR_TAMPTS_Msk (0x1U << RTC_TAFCR_TAMPTS_Pos) /*!< 0x00000080 */
  5114. #define RTC_TAFCR_TAMPTS RTC_TAFCR_TAMPTS_Msk
  5115. #define RTC_TAFCR_TAMP2TRG_Pos (4U)
  5116. #define RTC_TAFCR_TAMP2TRG_Msk (0x1U << RTC_TAFCR_TAMP2TRG_Pos) /*!< 0x00000010 */
  5117. #define RTC_TAFCR_TAMP2TRG RTC_TAFCR_TAMP2TRG_Msk
  5118. #define RTC_TAFCR_TAMP2E_Pos (3U)
  5119. #define RTC_TAFCR_TAMP2E_Msk (0x1U << RTC_TAFCR_TAMP2E_Pos) /*!< 0x00000008 */
  5120. #define RTC_TAFCR_TAMP2E RTC_TAFCR_TAMP2E_Msk
  5121. #define RTC_TAFCR_TAMPIE_Pos (2U)
  5122. #define RTC_TAFCR_TAMPIE_Msk (0x1U << RTC_TAFCR_TAMPIE_Pos) /*!< 0x00000004 */
  5123. #define RTC_TAFCR_TAMPIE RTC_TAFCR_TAMPIE_Msk
  5124. #define RTC_TAFCR_TAMP1TRG_Pos (1U)
  5125. #define RTC_TAFCR_TAMP1TRG_Msk (0x1U << RTC_TAFCR_TAMP1TRG_Pos) /*!< 0x00000002 */
  5126. #define RTC_TAFCR_TAMP1TRG RTC_TAFCR_TAMP1TRG_Msk
  5127. #define RTC_TAFCR_TAMP1E_Pos (0U)
  5128. #define RTC_TAFCR_TAMP1E_Msk (0x1U << RTC_TAFCR_TAMP1E_Pos) /*!< 0x00000001 */
  5129. #define RTC_TAFCR_TAMP1E RTC_TAFCR_TAMP1E_Msk
  5130. /* Legacy defines */
  5131. #define RTC_TAFCR_TAMPINSEL RTC_TAFCR_TAMP1INSEL
  5132. /******************** Bits definition for RTC_ALRMASSR register *************/
  5133. #define RTC_ALRMASSR_MASKSS_Pos (24U)
  5134. #define RTC_ALRMASSR_MASKSS_Msk (0xFU << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
  5135. #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
  5136. #define RTC_ALRMASSR_MASKSS_0 (0x1U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
  5137. #define RTC_ALRMASSR_MASKSS_1 (0x2U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
  5138. #define RTC_ALRMASSR_MASKSS_2 (0x4U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
  5139. #define RTC_ALRMASSR_MASKSS_3 (0x8U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
  5140. #define RTC_ALRMASSR_SS_Pos (0U)
  5141. #define RTC_ALRMASSR_SS_Msk (0x7FFFU << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
  5142. #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
  5143. /******************** Bits definition for RTC_ALRMBSSR register *************/
  5144. #define RTC_ALRMBSSR_MASKSS_Pos (24U)
  5145. #define RTC_ALRMBSSR_MASKSS_Msk (0xFU << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
  5146. #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
  5147. #define RTC_ALRMBSSR_MASKSS_0 (0x1U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
  5148. #define RTC_ALRMBSSR_MASKSS_1 (0x2U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
  5149. #define RTC_ALRMBSSR_MASKSS_2 (0x4U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
  5150. #define RTC_ALRMBSSR_MASKSS_3 (0x8U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
  5151. #define RTC_ALRMBSSR_SS_Pos (0U)
  5152. #define RTC_ALRMBSSR_SS_Msk (0x7FFFU << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
  5153. #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
  5154. /******************** Bits definition for RTC_BKP0R register ****************/
  5155. #define RTC_BKP0R_Pos (0U)
  5156. #define RTC_BKP0R_Msk (0xFFFFFFFFU << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */
  5157. #define RTC_BKP0R RTC_BKP0R_Msk
  5158. /******************** Bits definition for RTC_BKP1R register ****************/
  5159. #define RTC_BKP1R_Pos (0U)
  5160. #define RTC_BKP1R_Msk (0xFFFFFFFFU << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */
  5161. #define RTC_BKP1R RTC_BKP1R_Msk
  5162. /******************** Bits definition for RTC_BKP2R register ****************/
  5163. #define RTC_BKP2R_Pos (0U)
  5164. #define RTC_BKP2R_Msk (0xFFFFFFFFU << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */
  5165. #define RTC_BKP2R RTC_BKP2R_Msk
  5166. /******************** Bits definition for RTC_BKP3R register ****************/
  5167. #define RTC_BKP3R_Pos (0U)
  5168. #define RTC_BKP3R_Msk (0xFFFFFFFFU << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */
  5169. #define RTC_BKP3R RTC_BKP3R_Msk
  5170. /******************** Bits definition for RTC_BKP4R register ****************/
  5171. #define RTC_BKP4R_Pos (0U)
  5172. #define RTC_BKP4R_Msk (0xFFFFFFFFU << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */
  5173. #define RTC_BKP4R RTC_BKP4R_Msk
  5174. /******************** Bits definition for RTC_BKP5R register ****************/
  5175. #define RTC_BKP5R_Pos (0U)
  5176. #define RTC_BKP5R_Msk (0xFFFFFFFFU << RTC_BKP5R_Pos) /*!< 0xFFFFFFFF */
  5177. #define RTC_BKP5R RTC_BKP5R_Msk
  5178. /******************** Bits definition for RTC_BKP6R register ****************/
  5179. #define RTC_BKP6R_Pos (0U)
  5180. #define RTC_BKP6R_Msk (0xFFFFFFFFU << RTC_BKP6R_Pos) /*!< 0xFFFFFFFF */
  5181. #define RTC_BKP6R RTC_BKP6R_Msk
  5182. /******************** Bits definition for RTC_BKP7R register ****************/
  5183. #define RTC_BKP7R_Pos (0U)
  5184. #define RTC_BKP7R_Msk (0xFFFFFFFFU << RTC_BKP7R_Pos) /*!< 0xFFFFFFFF */
  5185. #define RTC_BKP7R RTC_BKP7R_Msk
  5186. /******************** Bits definition for RTC_BKP8R register ****************/
  5187. #define RTC_BKP8R_Pos (0U)
  5188. #define RTC_BKP8R_Msk (0xFFFFFFFFU << RTC_BKP8R_Pos) /*!< 0xFFFFFFFF */
  5189. #define RTC_BKP8R RTC_BKP8R_Msk
  5190. /******************** Bits definition for RTC_BKP9R register ****************/
  5191. #define RTC_BKP9R_Pos (0U)
  5192. #define RTC_BKP9R_Msk (0xFFFFFFFFU << RTC_BKP9R_Pos) /*!< 0xFFFFFFFF */
  5193. #define RTC_BKP9R RTC_BKP9R_Msk
  5194. /******************** Bits definition for RTC_BKP10R register ***************/
  5195. #define RTC_BKP10R_Pos (0U)
  5196. #define RTC_BKP10R_Msk (0xFFFFFFFFU << RTC_BKP10R_Pos) /*!< 0xFFFFFFFF */
  5197. #define RTC_BKP10R RTC_BKP10R_Msk
  5198. /******************** Bits definition for RTC_BKP11R register ***************/
  5199. #define RTC_BKP11R_Pos (0U)
  5200. #define RTC_BKP11R_Msk (0xFFFFFFFFU << RTC_BKP11R_Pos) /*!< 0xFFFFFFFF */
  5201. #define RTC_BKP11R RTC_BKP11R_Msk
  5202. /******************** Bits definition for RTC_BKP12R register ***************/
  5203. #define RTC_BKP12R_Pos (0U)
  5204. #define RTC_BKP12R_Msk (0xFFFFFFFFU << RTC_BKP12R_Pos) /*!< 0xFFFFFFFF */
  5205. #define RTC_BKP12R RTC_BKP12R_Msk
  5206. /******************** Bits definition for RTC_BKP13R register ***************/
  5207. #define RTC_BKP13R_Pos (0U)
  5208. #define RTC_BKP13R_Msk (0xFFFFFFFFU << RTC_BKP13R_Pos) /*!< 0xFFFFFFFF */
  5209. #define RTC_BKP13R RTC_BKP13R_Msk
  5210. /******************** Bits definition for RTC_BKP14R register ***************/
  5211. #define RTC_BKP14R_Pos (0U)
  5212. #define RTC_BKP14R_Msk (0xFFFFFFFFU << RTC_BKP14R_Pos) /*!< 0xFFFFFFFF */
  5213. #define RTC_BKP14R RTC_BKP14R_Msk
  5214. /******************** Bits definition for RTC_BKP15R register ***************/
  5215. #define RTC_BKP15R_Pos (0U)
  5216. #define RTC_BKP15R_Msk (0xFFFFFFFFU << RTC_BKP15R_Pos) /*!< 0xFFFFFFFF */
  5217. #define RTC_BKP15R RTC_BKP15R_Msk
  5218. /******************** Bits definition for RTC_BKP16R register ***************/
  5219. #define RTC_BKP16R_Pos (0U)
  5220. #define RTC_BKP16R_Msk (0xFFFFFFFFU << RTC_BKP16R_Pos) /*!< 0xFFFFFFFF */
  5221. #define RTC_BKP16R RTC_BKP16R_Msk
  5222. /******************** Bits definition for RTC_BKP17R register ***************/
  5223. #define RTC_BKP17R_Pos (0U)
  5224. #define RTC_BKP17R_Msk (0xFFFFFFFFU << RTC_BKP17R_Pos) /*!< 0xFFFFFFFF */
  5225. #define RTC_BKP17R RTC_BKP17R_Msk
  5226. /******************** Bits definition for RTC_BKP18R register ***************/
  5227. #define RTC_BKP18R_Pos (0U)
  5228. #define RTC_BKP18R_Msk (0xFFFFFFFFU << RTC_BKP18R_Pos) /*!< 0xFFFFFFFF */
  5229. #define RTC_BKP18R RTC_BKP18R_Msk
  5230. /******************** Bits definition for RTC_BKP19R register ***************/
  5231. #define RTC_BKP19R_Pos (0U)
  5232. #define RTC_BKP19R_Msk (0xFFFFFFFFU << RTC_BKP19R_Pos) /*!< 0xFFFFFFFF */
  5233. #define RTC_BKP19R RTC_BKP19R_Msk
  5234. /******************** Number of backup registers ******************************/
  5235. #define RTC_BKP_NUMBER 0x000000014U
  5236. /******************************************************************************/
  5237. /* */
  5238. /* Serial Peripheral Interface */
  5239. /* */
  5240. /******************************************************************************/
  5241. /******************* Bit definition for SPI_CR1 register ********************/
  5242. #define SPI_CR1_CPHA_Pos (0U)
  5243. #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  5244. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!<Clock Phase */
  5245. #define SPI_CR1_CPOL_Pos (1U)
  5246. #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  5247. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!<Clock Polarity */
  5248. #define SPI_CR1_MSTR_Pos (2U)
  5249. #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  5250. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!<Master Selection */
  5251. #define SPI_CR1_BR_Pos (3U)
  5252. #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  5253. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!<BR[2:0] bits (Baud Rate Control) */
  5254. #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  5255. #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  5256. #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  5257. #define SPI_CR1_SPE_Pos (6U)
  5258. #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  5259. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<SPI Enable */
  5260. #define SPI_CR1_LSBFIRST_Pos (7U)
  5261. #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  5262. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!<Frame Format */
  5263. #define SPI_CR1_SSI_Pos (8U)
  5264. #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  5265. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal slave select */
  5266. #define SPI_CR1_SSM_Pos (9U)
  5267. #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  5268. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!<Software slave management */
  5269. #define SPI_CR1_RXONLY_Pos (10U)
  5270. #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  5271. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!<Receive only */
  5272. #define SPI_CR1_DFF_Pos (11U)
  5273. #define SPI_CR1_DFF_Msk (0x1U << SPI_CR1_DFF_Pos) /*!< 0x00000800 */
  5274. #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!<Data Frame Format */
  5275. #define SPI_CR1_CRCNEXT_Pos (12U)
  5276. #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  5277. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!<Transmit CRC next */
  5278. #define SPI_CR1_CRCEN_Pos (13U)
  5279. #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  5280. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!<Hardware CRC calculation enable */
  5281. #define SPI_CR1_BIDIOE_Pos (14U)
  5282. #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  5283. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!<Output enable in bidirectional mode */
  5284. #define SPI_CR1_BIDIMODE_Pos (15U)
  5285. #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  5286. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!<Bidirectional data mode enable */
  5287. /******************* Bit definition for SPI_CR2 register ********************/
  5288. #define SPI_CR2_RXDMAEN_Pos (0U)
  5289. #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  5290. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!<Rx Buffer DMA Enable */
  5291. #define SPI_CR2_TXDMAEN_Pos (1U)
  5292. #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  5293. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!<Tx Buffer DMA Enable */
  5294. #define SPI_CR2_SSOE_Pos (2U)
  5295. #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  5296. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!<SS Output Enable */
  5297. #define SPI_CR2_FRF_Pos (4U)
  5298. #define SPI_CR2_FRF_Msk (0x1U << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
  5299. #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!<Frame Format */
  5300. #define SPI_CR2_ERRIE_Pos (5U)
  5301. #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  5302. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!<Error Interrupt Enable */
  5303. #define SPI_CR2_RXNEIE_Pos (6U)
  5304. #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  5305. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!<RX buffer Not Empty Interrupt Enable */
  5306. #define SPI_CR2_TXEIE_Pos (7U)
  5307. #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  5308. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!<Tx buffer Empty Interrupt Enable */
  5309. /******************** Bit definition for SPI_SR register ********************/
  5310. #define SPI_SR_RXNE_Pos (0U)
  5311. #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  5312. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!<Receive buffer Not Empty */
  5313. #define SPI_SR_TXE_Pos (1U)
  5314. #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  5315. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!<Transmit buffer Empty */
  5316. #define SPI_SR_CHSIDE_Pos (2U)
  5317. #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
  5318. #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!<Channel side */
  5319. #define SPI_SR_UDR_Pos (3U)
  5320. #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */
  5321. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!<Underrun flag */
  5322. #define SPI_SR_CRCERR_Pos (4U)
  5323. #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  5324. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!<CRC Error flag */
  5325. #define SPI_SR_MODF_Pos (5U)
  5326. #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  5327. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!<Mode fault */
  5328. #define SPI_SR_OVR_Pos (6U)
  5329. #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  5330. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!<Overrun flag */
  5331. #define SPI_SR_BSY_Pos (7U)
  5332. #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  5333. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!<Busy flag */
  5334. #define SPI_SR_FRE_Pos (8U)
  5335. #define SPI_SR_FRE_Msk (0x1U << SPI_SR_FRE_Pos) /*!< 0x00000100 */
  5336. #define SPI_SR_FRE SPI_SR_FRE_Msk /*!<Frame format error flag */
  5337. /******************** Bit definition for SPI_DR register ********************/
  5338. #define SPI_DR_DR_Pos (0U)
  5339. #define SPI_DR_DR_Msk (0xFFFFU << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
  5340. #define SPI_DR_DR SPI_DR_DR_Msk /*!<Data Register */
  5341. /******************* Bit definition for SPI_CRCPR register ******************/
  5342. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  5343. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
  5344. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!<CRC polynomial register */
  5345. /****************** Bit definition for SPI_RXCRCR register ******************/
  5346. #define SPI_RXCRCR_RXCRC_Pos (0U)
  5347. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
  5348. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!<Rx CRC Register */
  5349. /****************** Bit definition for SPI_TXCRCR register ******************/
  5350. #define SPI_TXCRCR_TXCRC_Pos (0U)
  5351. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
  5352. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!<Tx CRC Register */
  5353. /****************** Bit definition for SPI_I2SCFGR register *****************/
  5354. #define SPI_I2SCFGR_CHLEN_Pos (0U)
  5355. #define SPI_I2SCFGR_CHLEN_Msk (0x1U << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */
  5356. #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */
  5357. #define SPI_I2SCFGR_DATLEN_Pos (1U)
  5358. #define SPI_I2SCFGR_DATLEN_Msk (0x3U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */
  5359. #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */
  5360. #define SPI_I2SCFGR_DATLEN_0 (0x1U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */
  5361. #define SPI_I2SCFGR_DATLEN_1 (0x2U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */
  5362. #define SPI_I2SCFGR_CKPOL_Pos (3U)
  5363. #define SPI_I2SCFGR_CKPOL_Msk (0x1U << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */
  5364. #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */
  5365. #define SPI_I2SCFGR_I2SSTD_Pos (4U)
  5366. #define SPI_I2SCFGR_I2SSTD_Msk (0x3U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */
  5367. #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */
  5368. #define SPI_I2SCFGR_I2SSTD_0 (0x1U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */
  5369. #define SPI_I2SCFGR_I2SSTD_1 (0x2U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */
  5370. #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
  5371. #define SPI_I2SCFGR_PCMSYNC_Msk (0x1U << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */
  5372. #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */
  5373. #define SPI_I2SCFGR_I2SCFG_Pos (8U)
  5374. #define SPI_I2SCFGR_I2SCFG_Msk (0x3U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */
  5375. #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  5376. #define SPI_I2SCFGR_I2SCFG_0 (0x1U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */
  5377. #define SPI_I2SCFGR_I2SCFG_1 (0x2U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */
  5378. #define SPI_I2SCFGR_I2SE_Pos (10U)
  5379. #define SPI_I2SCFGR_I2SE_Msk (0x1U << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */
  5380. #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */
  5381. #define SPI_I2SCFGR_I2SMOD_Pos (11U)
  5382. #define SPI_I2SCFGR_I2SMOD_Msk (0x1U << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */
  5383. #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */
  5384. /****************** Bit definition for SPI_I2SPR register *******************/
  5385. #define SPI_I2SPR_I2SDIV_Pos (0U)
  5386. #define SPI_I2SPR_I2SDIV_Msk (0xFFU << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */
  5387. #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */
  5388. #define SPI_I2SPR_ODD_Pos (8U)
  5389. #define SPI_I2SPR_ODD_Msk (0x1U << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */
  5390. #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */
  5391. #define SPI_I2SPR_MCKOE_Pos (9U)
  5392. #define SPI_I2SPR_MCKOE_Msk (0x1U << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */
  5393. #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */
  5394. /******************************************************************************/
  5395. /* */
  5396. /* SYSCFG */
  5397. /* */
  5398. /******************************************************************************/
  5399. /****************** Bit definition for SYSCFG_MEMRMP register ***************/
  5400. #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U)
  5401. #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x3U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000003 */
  5402. #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
  5403. #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */
  5404. #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */
  5405. /****************** Bit definition for SYSCFG_PMC register ******************/
  5406. #define SYSCFG_PMC_ADC1DC2_Pos (16U)
  5407. #define SYSCFG_PMC_ADC1DC2_Msk (0x1U << SYSCFG_PMC_ADC1DC2_Pos) /*!< 0x00010000 */
  5408. #define SYSCFG_PMC_ADC1DC2 SYSCFG_PMC_ADC1DC2_Msk /*!< Refer to AN4073 on how to use this bit */
  5409. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  5410. #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
  5411. #define SYSCFG_EXTICR1_EXTI0_Msk (0xFU << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
  5412. #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!<EXTI 0 configuration */
  5413. #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
  5414. #define SYSCFG_EXTICR1_EXTI1_Msk (0xFU << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
  5415. #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!<EXTI 1 configuration */
  5416. #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
  5417. #define SYSCFG_EXTICR1_EXTI2_Msk (0xFU << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
  5418. #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!<EXTI 2 configuration */
  5419. #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
  5420. #define SYSCFG_EXTICR1_EXTI3_Msk (0xFU << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
  5421. #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!<EXTI 3 configuration */
  5422. /**
  5423. * @brief EXTI0 configuration
  5424. */
  5425. #define SYSCFG_EXTICR1_EXTI0_PA 0x0000U /*!<PA[0] pin */
  5426. #define SYSCFG_EXTICR1_EXTI0_PB 0x0001U /*!<PB[0] pin */
  5427. #define SYSCFG_EXTICR1_EXTI0_PC 0x0002U /*!<PC[0] pin */
  5428. #define SYSCFG_EXTICR1_EXTI0_PH 0x0007U /*!<PH[0] pin */
  5429. /**
  5430. * @brief EXTI1 configuration
  5431. */
  5432. #define SYSCFG_EXTICR1_EXTI1_PA 0x0000U /*!<PA[1] pin */
  5433. #define SYSCFG_EXTICR1_EXTI1_PB 0x0010U /*!<PB[1] pin */
  5434. #define SYSCFG_EXTICR1_EXTI1_PC 0x0020U /*!<PC[1] pin */
  5435. #define SYSCFG_EXTICR1_EXTI1_PH 0x0070U /*!<PH[1] pin */
  5436. /**
  5437. * @brief EXTI2 configuration
  5438. */
  5439. #define SYSCFG_EXTICR1_EXTI2_PA 0x0000U /*!<PA[2] pin */
  5440. #define SYSCFG_EXTICR1_EXTI2_PB 0x0100U /*!<PB[2] pin */
  5441. #define SYSCFG_EXTICR1_EXTI2_PC 0x0200U /*!<PC[2] pin */
  5442. #define SYSCFG_EXTICR1_EXTI2_PH 0x0700U /*!<PH[2] pin */
  5443. /**
  5444. * @brief EXTI3 configuration
  5445. */
  5446. #define SYSCFG_EXTICR1_EXTI3_PA 0x0000U /*!<PA[3] pin */
  5447. #define SYSCFG_EXTICR1_EXTI3_PB 0x1000U /*!<PB[3] pin */
  5448. #define SYSCFG_EXTICR1_EXTI3_PC 0x2000U /*!<PC[3] pin */
  5449. #define SYSCFG_EXTICR1_EXTI3_PH 0x7000U /*!<PH[3] pin */
  5450. /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
  5451. #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
  5452. #define SYSCFG_EXTICR2_EXTI4_Msk (0xFU << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
  5453. #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!<EXTI 4 configuration */
  5454. #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
  5455. #define SYSCFG_EXTICR2_EXTI5_Msk (0xFU << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
  5456. #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!<EXTI 5 configuration */
  5457. #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
  5458. #define SYSCFG_EXTICR2_EXTI6_Msk (0xFU << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
  5459. #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!<EXTI 6 configuration */
  5460. #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
  5461. #define SYSCFG_EXTICR2_EXTI7_Msk (0xFU << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
  5462. #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!<EXTI 7 configuration */
  5463. /**
  5464. * @brief EXTI4 configuration
  5465. */
  5466. #define SYSCFG_EXTICR2_EXTI4_PA 0x0000U /*!<PA[4] pin */
  5467. #define SYSCFG_EXTICR2_EXTI4_PB 0x0001U /*!<PB[4] pin */
  5468. #define SYSCFG_EXTICR2_EXTI4_PC 0x0002U /*!<PC[4] pin */
  5469. #define SYSCFG_EXTICR2_EXTI4_PH 0x0007U /*!<PH[4] pin */
  5470. /**
  5471. * @brief EXTI5 configuration
  5472. */
  5473. #define SYSCFG_EXTICR2_EXTI5_PA 0x0000U /*!<PA[5] pin */
  5474. #define SYSCFG_EXTICR2_EXTI5_PB 0x0010U /*!<PB[5] pin */
  5475. #define SYSCFG_EXTICR2_EXTI5_PC 0x0020U /*!<PC[5] pin */
  5476. #define SYSCFG_EXTICR2_EXTI5_PH 0x0070U /*!<PH[5] pin */
  5477. /**
  5478. * @brief EXTI6 configuration
  5479. */
  5480. #define SYSCFG_EXTICR2_EXTI6_PA 0x0000U /*!<PA[6] pin */
  5481. #define SYSCFG_EXTICR2_EXTI6_PB 0x0100U /*!<PB[6] pin */
  5482. #define SYSCFG_EXTICR2_EXTI6_PC 0x0200U /*!<PC[6] pin */
  5483. #define SYSCFG_EXTICR2_EXTI6_PH 0x0700U /*!<PH[6] pin */
  5484. /**
  5485. * @brief EXTI7 configuration
  5486. */
  5487. #define SYSCFG_EXTICR2_EXTI7_PA 0x0000U /*!<PA[7] pin */
  5488. #define SYSCFG_EXTICR2_EXTI7_PB 0x1000U /*!<PB[7] pin */
  5489. #define SYSCFG_EXTICR2_EXTI7_PC 0x2000U /*!<PC[7] pin */
  5490. #define SYSCFG_EXTICR2_EXTI7_PH 0x7000U /*!<PH[7] pin */
  5491. /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
  5492. #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
  5493. #define SYSCFG_EXTICR3_EXTI8_Msk (0xFU << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
  5494. #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!<EXTI 8 configuration */
  5495. #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
  5496. #define SYSCFG_EXTICR3_EXTI9_Msk (0xFU << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
  5497. #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!<EXTI 9 configuration */
  5498. #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
  5499. #define SYSCFG_EXTICR3_EXTI10_Msk (0xFU << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
  5500. #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!<EXTI 10 configuration */
  5501. #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
  5502. #define SYSCFG_EXTICR3_EXTI11_Msk (0xFU << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
  5503. #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!<EXTI 11 configuration */
  5504. /**
  5505. * @brief EXTI8 configuration
  5506. */
  5507. #define SYSCFG_EXTICR3_EXTI8_PA 0x0000U /*!<PA[8] pin */
  5508. #define SYSCFG_EXTICR3_EXTI8_PB 0x0001U /*!<PB[8] pin */
  5509. #define SYSCFG_EXTICR3_EXTI8_PC 0x0002U /*!<PC[8] pin */
  5510. #define SYSCFG_EXTICR3_EXTI8_PH 0x0007U /*!<PH[8] pin */
  5511. /**
  5512. * @brief EXTI9 configuration
  5513. */
  5514. #define SYSCFG_EXTICR3_EXTI9_PA 0x0000U /*!<PA[9] pin */
  5515. #define SYSCFG_EXTICR3_EXTI9_PB 0x0010U /*!<PB[9] pin */
  5516. #define SYSCFG_EXTICR3_EXTI9_PC 0x0020U /*!<PC[9] pin */
  5517. #define SYSCFG_EXTICR3_EXTI9_PH 0x0070U /*!<PH[9] pin */
  5518. /**
  5519. * @brief EXTI10 configuration
  5520. */
  5521. #define SYSCFG_EXTICR3_EXTI10_PA 0x0000U /*!<PA[10] pin */
  5522. #define SYSCFG_EXTICR3_EXTI10_PB 0x0100U /*!<PB[10] pin */
  5523. #define SYSCFG_EXTICR3_EXTI10_PC 0x0200U /*!<PC[10] pin */
  5524. #define SYSCFG_EXTICR3_EXTI10_PH 0x0700U /*!<PH[10] pin */
  5525. /**
  5526. * @brief EXTI11 configuration
  5527. */
  5528. #define SYSCFG_EXTICR3_EXTI11_PA 0x0000U /*!<PA[11] pin */
  5529. #define SYSCFG_EXTICR3_EXTI11_PB 0x1000U /*!<PB[11] pin */
  5530. #define SYSCFG_EXTICR3_EXTI11_PC 0x2000U /*!<PC[11] pin */
  5531. #define SYSCFG_EXTICR3_EXTI11_PH 0x7000U /*!<PH[11] pin */
  5532. /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
  5533. #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
  5534. #define SYSCFG_EXTICR4_EXTI12_Msk (0xFU << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
  5535. #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!<EXTI 12 configuration */
  5536. #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
  5537. #define SYSCFG_EXTICR4_EXTI13_Msk (0xFU << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
  5538. #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!<EXTI 13 configuration */
  5539. #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
  5540. #define SYSCFG_EXTICR4_EXTI14_Msk (0xFU << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
  5541. #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!<EXTI 14 configuration */
  5542. #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
  5543. #define SYSCFG_EXTICR4_EXTI15_Msk (0xFU << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
  5544. #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!<EXTI 15 configuration */
  5545. /**
  5546. * @brief EXTI12 configuration
  5547. */
  5548. #define SYSCFG_EXTICR4_EXTI12_PA 0x0000U /*!<PA[12] pin */
  5549. #define SYSCFG_EXTICR4_EXTI12_PB 0x0001U /*!<PB[12] pin */
  5550. #define SYSCFG_EXTICR4_EXTI12_PC 0x0002U /*!<PC[12] pin */
  5551. #define SYSCFG_EXTICR4_EXTI12_PH 0x0007U /*!<PH[12] pin */
  5552. /**
  5553. * @brief EXTI13 configuration
  5554. */
  5555. #define SYSCFG_EXTICR4_EXTI13_PA 0x0000U /*!<PA[13] pin */
  5556. #define SYSCFG_EXTICR4_EXTI13_PB 0x0010U /*!<PB[13] pin */
  5557. #define SYSCFG_EXTICR4_EXTI13_PC 0x0020U /*!<PC[13] pin */
  5558. #define SYSCFG_EXTICR4_EXTI13_PH 0x0070U /*!<PH[13] pin */
  5559. /**
  5560. * @brief EXTI14 configuration
  5561. */
  5562. #define SYSCFG_EXTICR4_EXTI14_PA 0x0000U /*!<PA[14] pin */
  5563. #define SYSCFG_EXTICR4_EXTI14_PB 0x0100U /*!<PB[14] pin */
  5564. #define SYSCFG_EXTICR4_EXTI14_PC 0x0200U /*!<PC[14] pin */
  5565. #define SYSCFG_EXTICR4_EXTI14_PH 0x0700U /*!<PH[14] pin */
  5566. /**
  5567. * @brief EXTI15 configuration
  5568. */
  5569. #define SYSCFG_EXTICR4_EXTI15_PA 0x0000U /*!<PA[15] pin */
  5570. #define SYSCFG_EXTICR4_EXTI15_PB 0x1000U /*!<PB[15] pin */
  5571. #define SYSCFG_EXTICR4_EXTI15_PC 0x2000U /*!<PC[15] pin */
  5572. #define SYSCFG_EXTICR4_EXTI15_PH 0x7000U /*!<PH[15] pin */
  5573. /****************** Bit definition for SYSCFG_CMPCR register ****************/
  5574. #define SYSCFG_CMPCR_CMP_PD_Pos (0U)
  5575. #define SYSCFG_CMPCR_CMP_PD_Msk (0x1U << SYSCFG_CMPCR_CMP_PD_Pos) /*!< 0x00000001 */
  5576. #define SYSCFG_CMPCR_CMP_PD SYSCFG_CMPCR_CMP_PD_Msk /*!<Compensation cell ready flag */
  5577. #define SYSCFG_CMPCR_READY_Pos (8U)
  5578. #define SYSCFG_CMPCR_READY_Msk (0x1U << SYSCFG_CMPCR_READY_Pos) /*!< 0x00000100 */
  5579. #define SYSCFG_CMPCR_READY SYSCFG_CMPCR_READY_Msk /*!<Compensation cell power-down */
  5580. /****************** Bit definition for SYSCFG_CFGR register *****************/
  5581. #define SYSCFG_CFGR_FMPI2C1_SCL_Pos (0U)
  5582. #define SYSCFG_CFGR_FMPI2C1_SCL_Msk (0x1U << SYSCFG_CFGR_FMPI2C1_SCL_Pos) /*!< 0x00000001 */
  5583. #define SYSCFG_CFGR_FMPI2C1_SCL SYSCFG_CFGR_FMPI2C1_SCL_Msk /*!<FM+ drive capability for FMPI2C1_SCL pin */
  5584. #define SYSCFG_CFGR_FMPI2C1_SDA_Pos (1U)
  5585. #define SYSCFG_CFGR_FMPI2C1_SDA_Msk (0x1U << SYSCFG_CFGR_FMPI2C1_SDA_Pos) /*!< 0x00000002 */
  5586. #define SYSCFG_CFGR_FMPI2C1_SDA SYSCFG_CFGR_FMPI2C1_SDA_Msk /*!<FM+ drive capability for FMPI2C1_SDA pin */
  5587. /****************** Bit definition for SYSCFG_CFGR2 register *****************/
  5588. #define SYSCFG_CFGR2_LOCKUP_LOCK_Pos (0U)
  5589. #define SYSCFG_CFGR2_LOCKUP_LOCK_Msk (0x1U << SYSCFG_CFGR2_LOCKUP_LOCK_Pos) /*!< 0x00000001 */
  5590. #define SYSCFG_CFGR2_LOCKUP_LOCK SYSCFG_CFGR2_LOCKUP_LOCK_Msk /*!<Core Lockup lock */
  5591. #define SYSCFG_CFGR2_PVD_LOCK_Pos (2U)
  5592. #define SYSCFG_CFGR2_PVD_LOCK_Msk (0x1U << SYSCFG_CFGR2_PVD_LOCK_Pos) /*!< 0x00000004 */
  5593. #define SYSCFG_CFGR2_PVD_LOCK SYSCFG_CFGR2_PVD_LOCK_Msk /*!<PVD Lock */
  5594. /******************************************************************************/
  5595. /* */
  5596. /* TIM */
  5597. /* */
  5598. /******************************************************************************/
  5599. /******************* Bit definition for TIM_CR1 register ********************/
  5600. #define TIM_CR1_CEN_Pos (0U)
  5601. #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  5602. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  5603. #define TIM_CR1_UDIS_Pos (1U)
  5604. #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  5605. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  5606. #define TIM_CR1_URS_Pos (2U)
  5607. #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  5608. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  5609. #define TIM_CR1_OPM_Pos (3U)
  5610. #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  5611. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  5612. #define TIM_CR1_DIR_Pos (4U)
  5613. #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  5614. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  5615. #define TIM_CR1_CMS_Pos (5U)
  5616. #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  5617. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  5618. #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x0020 */
  5619. #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x0040 */
  5620. #define TIM_CR1_ARPE_Pos (7U)
  5621. #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  5622. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  5623. #define TIM_CR1_CKD_Pos (8U)
  5624. #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  5625. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  5626. #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x0100 */
  5627. #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x0200 */
  5628. /******************* Bit definition for TIM_CR2 register ********************/
  5629. #define TIM_CR2_CCPC_Pos (0U)
  5630. #define TIM_CR2_CCPC_Msk (0x1U << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  5631. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  5632. #define TIM_CR2_CCUS_Pos (2U)
  5633. #define TIM_CR2_CCUS_Msk (0x1U << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  5634. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  5635. #define TIM_CR2_CCDS_Pos (3U)
  5636. #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  5637. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  5638. #define TIM_CR2_MMS_Pos (4U)
  5639. #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  5640. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  5641. #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x0010 */
  5642. #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x0020 */
  5643. #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x0040 */
  5644. #define TIM_CR2_TI1S_Pos (7U)
  5645. #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  5646. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  5647. #define TIM_CR2_OIS1_Pos (8U)
  5648. #define TIM_CR2_OIS1_Msk (0x1U << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  5649. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  5650. #define TIM_CR2_OIS1N_Pos (9U)
  5651. #define TIM_CR2_OIS1N_Msk (0x1U << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  5652. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  5653. #define TIM_CR2_OIS2_Pos (10U)
  5654. #define TIM_CR2_OIS2_Msk (0x1U << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  5655. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  5656. #define TIM_CR2_OIS2N_Pos (11U)
  5657. #define TIM_CR2_OIS2N_Msk (0x1U << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  5658. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  5659. #define TIM_CR2_OIS3_Pos (12U)
  5660. #define TIM_CR2_OIS3_Msk (0x1U << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  5661. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  5662. #define TIM_CR2_OIS3N_Pos (13U)
  5663. #define TIM_CR2_OIS3N_Msk (0x1U << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  5664. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  5665. #define TIM_CR2_OIS4_Pos (14U)
  5666. #define TIM_CR2_OIS4_Msk (0x1U << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  5667. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  5668. /******************* Bit definition for TIM_SMCR register *******************/
  5669. #define TIM_SMCR_SMS_Pos (0U)
  5670. #define TIM_SMCR_SMS_Msk (0x7U << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */
  5671. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  5672. #define TIM_SMCR_SMS_0 (0x1U << TIM_SMCR_SMS_Pos) /*!< 0x0001 */
  5673. #define TIM_SMCR_SMS_1 (0x2U << TIM_SMCR_SMS_Pos) /*!< 0x0002 */
  5674. #define TIM_SMCR_SMS_2 (0x4U << TIM_SMCR_SMS_Pos) /*!< 0x0004 */
  5675. #define TIM_SMCR_TS_Pos (4U)
  5676. #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
  5677. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  5678. #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x0010 */
  5679. #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x0020 */
  5680. #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x0040 */
  5681. #define TIM_SMCR_MSM_Pos (7U)
  5682. #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  5683. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  5684. #define TIM_SMCR_ETF_Pos (8U)
  5685. #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  5686. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  5687. #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x0100 */
  5688. #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x0200 */
  5689. #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x0400 */
  5690. #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x0800 */
  5691. #define TIM_SMCR_ETPS_Pos (12U)
  5692. #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  5693. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  5694. #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x1000 */
  5695. #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x2000 */
  5696. #define TIM_SMCR_ECE_Pos (14U)
  5697. #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  5698. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  5699. #define TIM_SMCR_ETP_Pos (15U)
  5700. #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  5701. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  5702. /******************* Bit definition for TIM_DIER register *******************/
  5703. #define TIM_DIER_UIE_Pos (0U)
  5704. #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  5705. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  5706. #define TIM_DIER_CC1IE_Pos (1U)
  5707. #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  5708. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  5709. #define TIM_DIER_CC2IE_Pos (2U)
  5710. #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  5711. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  5712. #define TIM_DIER_CC3IE_Pos (3U)
  5713. #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  5714. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  5715. #define TIM_DIER_CC4IE_Pos (4U)
  5716. #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  5717. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  5718. #define TIM_DIER_COMIE_Pos (5U)
  5719. #define TIM_DIER_COMIE_Msk (0x1U << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  5720. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  5721. #define TIM_DIER_TIE_Pos (6U)
  5722. #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  5723. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  5724. #define TIM_DIER_BIE_Pos (7U)
  5725. #define TIM_DIER_BIE_Msk (0x1U << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  5726. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  5727. #define TIM_DIER_UDE_Pos (8U)
  5728. #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  5729. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  5730. #define TIM_DIER_CC1DE_Pos (9U)
  5731. #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  5732. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  5733. #define TIM_DIER_CC2DE_Pos (10U)
  5734. #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  5735. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  5736. #define TIM_DIER_CC3DE_Pos (11U)
  5737. #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  5738. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  5739. #define TIM_DIER_CC4DE_Pos (12U)
  5740. #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  5741. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  5742. #define TIM_DIER_COMDE_Pos (13U)
  5743. #define TIM_DIER_COMDE_Msk (0x1U << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
  5744. #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
  5745. #define TIM_DIER_TDE_Pos (14U)
  5746. #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  5747. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  5748. /******************** Bit definition for TIM_SR register ********************/
  5749. #define TIM_SR_UIF_Pos (0U)
  5750. #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  5751. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  5752. #define TIM_SR_CC1IF_Pos (1U)
  5753. #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  5754. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  5755. #define TIM_SR_CC2IF_Pos (2U)
  5756. #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  5757. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  5758. #define TIM_SR_CC3IF_Pos (3U)
  5759. #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  5760. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  5761. #define TIM_SR_CC4IF_Pos (4U)
  5762. #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  5763. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  5764. #define TIM_SR_COMIF_Pos (5U)
  5765. #define TIM_SR_COMIF_Msk (0x1U << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  5766. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  5767. #define TIM_SR_TIF_Pos (6U)
  5768. #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  5769. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  5770. #define TIM_SR_BIF_Pos (7U)
  5771. #define TIM_SR_BIF_Msk (0x1U << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  5772. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  5773. #define TIM_SR_CC1OF_Pos (9U)
  5774. #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  5775. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  5776. #define TIM_SR_CC2OF_Pos (10U)
  5777. #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  5778. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  5779. #define TIM_SR_CC3OF_Pos (11U)
  5780. #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  5781. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  5782. #define TIM_SR_CC4OF_Pos (12U)
  5783. #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  5784. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  5785. /******************* Bit definition for TIM_EGR register ********************/
  5786. #define TIM_EGR_UG_Pos (0U)
  5787. #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  5788. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  5789. #define TIM_EGR_CC1G_Pos (1U)
  5790. #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  5791. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  5792. #define TIM_EGR_CC2G_Pos (2U)
  5793. #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  5794. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  5795. #define TIM_EGR_CC3G_Pos (3U)
  5796. #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  5797. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  5798. #define TIM_EGR_CC4G_Pos (4U)
  5799. #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  5800. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  5801. #define TIM_EGR_COMG_Pos (5U)
  5802. #define TIM_EGR_COMG_Msk (0x1U << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  5803. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  5804. #define TIM_EGR_TG_Pos (6U)
  5805. #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  5806. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  5807. #define TIM_EGR_BG_Pos (7U)
  5808. #define TIM_EGR_BG_Msk (0x1U << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  5809. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  5810. /****************** Bit definition for TIM_CCMR1 register *******************/
  5811. #define TIM_CCMR1_CC1S_Pos (0U)
  5812. #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  5813. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  5814. #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x0001 */
  5815. #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x0002 */
  5816. #define TIM_CCMR1_OC1FE_Pos (2U)
  5817. #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  5818. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  5819. #define TIM_CCMR1_OC1PE_Pos (3U)
  5820. #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  5821. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  5822. #define TIM_CCMR1_OC1M_Pos (4U)
  5823. #define TIM_CCMR1_OC1M_Msk (0x7U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */
  5824. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  5825. #define TIM_CCMR1_OC1M_0 (0x1U << TIM_CCMR1_OC1M_Pos) /*!< 0x0010 */
  5826. #define TIM_CCMR1_OC1M_1 (0x2U << TIM_CCMR1_OC1M_Pos) /*!< 0x0020 */
  5827. #define TIM_CCMR1_OC1M_2 (0x4U << TIM_CCMR1_OC1M_Pos) /*!< 0x0040 */
  5828. #define TIM_CCMR1_OC1CE_Pos (7U)
  5829. #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  5830. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
  5831. #define TIM_CCMR1_CC2S_Pos (8U)
  5832. #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  5833. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  5834. #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x0100 */
  5835. #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x0200 */
  5836. #define TIM_CCMR1_OC2FE_Pos (10U)
  5837. #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  5838. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  5839. #define TIM_CCMR1_OC2PE_Pos (11U)
  5840. #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  5841. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  5842. #define TIM_CCMR1_OC2M_Pos (12U)
  5843. #define TIM_CCMR1_OC2M_Msk (0x7U << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */
  5844. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  5845. #define TIM_CCMR1_OC2M_0 (0x1U << TIM_CCMR1_OC2M_Pos) /*!< 0x1000 */
  5846. #define TIM_CCMR1_OC2M_1 (0x2U << TIM_CCMR1_OC2M_Pos) /*!< 0x2000 */
  5847. #define TIM_CCMR1_OC2M_2 (0x4U << TIM_CCMR1_OC2M_Pos) /*!< 0x4000 */
  5848. #define TIM_CCMR1_OC2CE_Pos (15U)
  5849. #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  5850. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  5851. /*----------------------------------------------------------------------------*/
  5852. #define TIM_CCMR1_IC1PSC_Pos (2U)
  5853. #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  5854. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  5855. #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0004 */
  5856. #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0008 */
  5857. #define TIM_CCMR1_IC1F_Pos (4U)
  5858. #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  5859. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  5860. #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x0010 */
  5861. #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x0020 */
  5862. #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x0040 */
  5863. #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x0080 */
  5864. #define TIM_CCMR1_IC2PSC_Pos (10U)
  5865. #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  5866. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  5867. #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x0400 */
  5868. #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x0800 */
  5869. #define TIM_CCMR1_IC2F_Pos (12U)
  5870. #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  5871. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  5872. #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x1000 */
  5873. #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x2000 */
  5874. #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x4000 */
  5875. #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x8000 */
  5876. /****************** Bit definition for TIM_CCMR2 register *******************/
  5877. #define TIM_CCMR2_CC3S_Pos (0U)
  5878. #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  5879. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  5880. #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x0001 */
  5881. #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x0002 */
  5882. #define TIM_CCMR2_OC3FE_Pos (2U)
  5883. #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  5884. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  5885. #define TIM_CCMR2_OC3PE_Pos (3U)
  5886. #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  5887. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  5888. #define TIM_CCMR2_OC3M_Pos (4U)
  5889. #define TIM_CCMR2_OC3M_Msk (0x7U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */
  5890. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  5891. #define TIM_CCMR2_OC3M_0 (0x1U << TIM_CCMR2_OC3M_Pos) /*!< 0x0010 */
  5892. #define TIM_CCMR2_OC3M_1 (0x2U << TIM_CCMR2_OC3M_Pos) /*!< 0x0020 */
  5893. #define TIM_CCMR2_OC3M_2 (0x4U << TIM_CCMR2_OC3M_Pos) /*!< 0x0040 */
  5894. #define TIM_CCMR2_OC3CE_Pos (7U)
  5895. #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  5896. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  5897. #define TIM_CCMR2_CC4S_Pos (8U)
  5898. #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  5899. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  5900. #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x0100 */
  5901. #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x0200 */
  5902. #define TIM_CCMR2_OC4FE_Pos (10U)
  5903. #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  5904. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  5905. #define TIM_CCMR2_OC4PE_Pos (11U)
  5906. #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  5907. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  5908. #define TIM_CCMR2_OC4M_Pos (12U)
  5909. #define TIM_CCMR2_OC4M_Msk (0x7U << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */
  5910. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  5911. #define TIM_CCMR2_OC4M_0 (0x1U << TIM_CCMR2_OC4M_Pos) /*!< 0x1000 */
  5912. #define TIM_CCMR2_OC4M_1 (0x2U << TIM_CCMR2_OC4M_Pos) /*!< 0x2000 */
  5913. #define TIM_CCMR2_OC4M_2 (0x4U << TIM_CCMR2_OC4M_Pos) /*!< 0x4000 */
  5914. #define TIM_CCMR2_OC4CE_Pos (15U)
  5915. #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  5916. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  5917. /*----------------------------------------------------------------------------*/
  5918. #define TIM_CCMR2_IC3PSC_Pos (2U)
  5919. #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  5920. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  5921. #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0004 */
  5922. #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0008 */
  5923. #define TIM_CCMR2_IC3F_Pos (4U)
  5924. #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  5925. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  5926. #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x0010 */
  5927. #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x0020 */
  5928. #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x0040 */
  5929. #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x0080 */
  5930. #define TIM_CCMR2_IC4PSC_Pos (10U)
  5931. #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  5932. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  5933. #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x0400 */
  5934. #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x0800 */
  5935. #define TIM_CCMR2_IC4F_Pos (12U)
  5936. #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  5937. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  5938. #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x1000 */
  5939. #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x2000 */
  5940. #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x4000 */
  5941. #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x8000 */
  5942. /******************* Bit definition for TIM_CCER register *******************/
  5943. #define TIM_CCER_CC1E_Pos (0U)
  5944. #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  5945. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  5946. #define TIM_CCER_CC1P_Pos (1U)
  5947. #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  5948. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  5949. #define TIM_CCER_CC1NE_Pos (2U)
  5950. #define TIM_CCER_CC1NE_Msk (0x1U << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  5951. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  5952. #define TIM_CCER_CC1NP_Pos (3U)
  5953. #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  5954. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  5955. #define TIM_CCER_CC2E_Pos (4U)
  5956. #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  5957. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  5958. #define TIM_CCER_CC2P_Pos (5U)
  5959. #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  5960. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  5961. #define TIM_CCER_CC2NE_Pos (6U)
  5962. #define TIM_CCER_CC2NE_Msk (0x1U << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  5963. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  5964. #define TIM_CCER_CC2NP_Pos (7U)
  5965. #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  5966. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  5967. #define TIM_CCER_CC3E_Pos (8U)
  5968. #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  5969. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  5970. #define TIM_CCER_CC3P_Pos (9U)
  5971. #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  5972. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  5973. #define TIM_CCER_CC3NE_Pos (10U)
  5974. #define TIM_CCER_CC3NE_Msk (0x1U << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  5975. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  5976. #define TIM_CCER_CC3NP_Pos (11U)
  5977. #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  5978. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  5979. #define TIM_CCER_CC4E_Pos (12U)
  5980. #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  5981. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  5982. #define TIM_CCER_CC4P_Pos (13U)
  5983. #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  5984. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  5985. #define TIM_CCER_CC4NP_Pos (15U)
  5986. #define TIM_CCER_CC4NP_Msk (0x1U << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  5987. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  5988. /******************* Bit definition for TIM_CNT register ********************/
  5989. #define TIM_CNT_CNT_Pos (0U)
  5990. #define TIM_CNT_CNT_Msk (0xFFFFFFFFU << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  5991. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  5992. /******************* Bit definition for TIM_PSC register ********************/
  5993. #define TIM_PSC_PSC_Pos (0U)
  5994. #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  5995. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  5996. /******************* Bit definition for TIM_ARR register ********************/
  5997. #define TIM_ARR_ARR_Pos (0U)
  5998. #define TIM_ARR_ARR_Msk (0xFFFFFFFFU << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  5999. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
  6000. /******************* Bit definition for TIM_RCR register ********************/
  6001. #define TIM_RCR_REP_Pos (0U)
  6002. #define TIM_RCR_REP_Msk (0xFFU << TIM_RCR_REP_Pos) /*!< 0x000000FF */
  6003. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  6004. /******************* Bit definition for TIM_CCR1 register *******************/
  6005. #define TIM_CCR1_CCR1_Pos (0U)
  6006. #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  6007. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  6008. /******************* Bit definition for TIM_CCR2 register *******************/
  6009. #define TIM_CCR2_CCR2_Pos (0U)
  6010. #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  6011. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  6012. /******************* Bit definition for TIM_CCR3 register *******************/
  6013. #define TIM_CCR3_CCR3_Pos (0U)
  6014. #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  6015. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  6016. /******************* Bit definition for TIM_CCR4 register *******************/
  6017. #define TIM_CCR4_CCR4_Pos (0U)
  6018. #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  6019. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  6020. /******************* Bit definition for TIM_BDTR register *******************/
  6021. #define TIM_BDTR_DTG_Pos (0U)
  6022. #define TIM_BDTR_DTG_Msk (0xFFU << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  6023. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  6024. #define TIM_BDTR_DTG_0 (0x01U << TIM_BDTR_DTG_Pos) /*!< 0x0001 */
  6025. #define TIM_BDTR_DTG_1 (0x02U << TIM_BDTR_DTG_Pos) /*!< 0x0002 */
  6026. #define TIM_BDTR_DTG_2 (0x04U << TIM_BDTR_DTG_Pos) /*!< 0x0004 */
  6027. #define TIM_BDTR_DTG_3 (0x08U << TIM_BDTR_DTG_Pos) /*!< 0x0008 */
  6028. #define TIM_BDTR_DTG_4 (0x10U << TIM_BDTR_DTG_Pos) /*!< 0x0010 */
  6029. #define TIM_BDTR_DTG_5 (0x20U << TIM_BDTR_DTG_Pos) /*!< 0x0020 */
  6030. #define TIM_BDTR_DTG_6 (0x40U << TIM_BDTR_DTG_Pos) /*!< 0x0040 */
  6031. #define TIM_BDTR_DTG_7 (0x80U << TIM_BDTR_DTG_Pos) /*!< 0x0080 */
  6032. #define TIM_BDTR_LOCK_Pos (8U)
  6033. #define TIM_BDTR_LOCK_Msk (0x3U << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  6034. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  6035. #define TIM_BDTR_LOCK_0 (0x1U << TIM_BDTR_LOCK_Pos) /*!< 0x0100 */
  6036. #define TIM_BDTR_LOCK_1 (0x2U << TIM_BDTR_LOCK_Pos) /*!< 0x0200 */
  6037. #define TIM_BDTR_OSSI_Pos (10U)
  6038. #define TIM_BDTR_OSSI_Msk (0x1U << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  6039. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  6040. #define TIM_BDTR_OSSR_Pos (11U)
  6041. #define TIM_BDTR_OSSR_Msk (0x1U << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  6042. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  6043. #define TIM_BDTR_BKE_Pos (12U)
  6044. #define TIM_BDTR_BKE_Msk (0x1U << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  6045. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */
  6046. #define TIM_BDTR_BKP_Pos (13U)
  6047. #define TIM_BDTR_BKP_Msk (0x1U << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  6048. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */
  6049. #define TIM_BDTR_AOE_Pos (14U)
  6050. #define TIM_BDTR_AOE_Msk (0x1U << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  6051. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  6052. #define TIM_BDTR_MOE_Pos (15U)
  6053. #define TIM_BDTR_MOE_Msk (0x1U << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  6054. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  6055. /******************* Bit definition for TIM_DCR register ********************/
  6056. #define TIM_DCR_DBA_Pos (0U)
  6057. #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  6058. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  6059. #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x0001 */
  6060. #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x0002 */
  6061. #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x0004 */
  6062. #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x0008 */
  6063. #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x0010 */
  6064. #define TIM_DCR_DBL_Pos (8U)
  6065. #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  6066. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  6067. #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x0100 */
  6068. #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x0200 */
  6069. #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x0400 */
  6070. #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x0800 */
  6071. #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x1000 */
  6072. /******************* Bit definition for TIM_DMAR register *******************/
  6073. #define TIM_DMAR_DMAB_Pos (0U)
  6074. #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
  6075. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  6076. /******************* Bit definition for TIM_OR register *********************/
  6077. #define TIM_OR_TI1_RMP_Pos (0U)
  6078. #define TIM_OR_TI1_RMP_Msk (0x3U << TIM_OR_TI1_RMP_Pos) /*!< 0x00000003 */
  6079. #define TIM_OR_TI1_RMP TIM_OR_TI1_RMP_Msk /*!< TI1_RMP[1:0] bits (TIM11 Input Capture 1 remap) */
  6080. #define TIM_OR_TI1_RMP_0 (0x1U << TIM_OR_TI1_RMP_Pos) /*!< 0x00000001 */
  6081. #define TIM_OR_TI1_RMP_1 (0x2U << TIM_OR_TI1_RMP_Pos) /*!< 0x00000002 */
  6082. #define TIM_OR_TI4_RMP_Pos (6U)
  6083. #define TIM_OR_TI4_RMP_Msk (0x3U << TIM_OR_TI4_RMP_Pos) /*!< 0x000000C0 */
  6084. #define TIM_OR_TI4_RMP TIM_OR_TI4_RMP_Msk /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */
  6085. #define TIM_OR_TI4_RMP_0 (0x1U << TIM_OR_TI4_RMP_Pos) /*!< 0x0040 */
  6086. #define TIM_OR_TI4_RMP_1 (0x2U << TIM_OR_TI4_RMP_Pos) /*!< 0x0080 */
  6087. /******************************************************************************/
  6088. /* */
  6089. /* Low Power Timer (LPTIM) */
  6090. /* */
  6091. /******************************************************************************/
  6092. /****************** Bit definition for LPTIM_ISR register *******************/
  6093. #define LPTIM_ISR_CMPM_Pos (0U)
  6094. #define LPTIM_ISR_CMPM_Msk (0x1U << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */
  6095. #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */
  6096. #define LPTIM_ISR_ARRM_Pos (1U)
  6097. #define LPTIM_ISR_ARRM_Msk (0x1U << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
  6098. #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
  6099. #define LPTIM_ISR_EXTTRIG_Pos (2U)
  6100. #define LPTIM_ISR_EXTTRIG_Msk (0x1U << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */
  6101. #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */
  6102. #define LPTIM_ISR_CMPOK_Pos (3U)
  6103. #define LPTIM_ISR_CMPOK_Msk (0x1U << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */
  6104. #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */
  6105. #define LPTIM_ISR_ARROK_Pos (4U)
  6106. #define LPTIM_ISR_ARROK_Msk (0x1U << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
  6107. #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */
  6108. #define LPTIM_ISR_UP_Pos (5U)
  6109. #define LPTIM_ISR_UP_Msk (0x1U << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */
  6110. #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */
  6111. #define LPTIM_ISR_DOWN_Pos (6U)
  6112. #define LPTIM_ISR_DOWN_Msk (0x1U << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */
  6113. #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */
  6114. /****************** Bit definition for LPTIM_ICR register *******************/
  6115. #define LPTIM_ICR_CMPMCF_Pos (0U)
  6116. #define LPTIM_ICR_CMPMCF_Msk (0x1U << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */
  6117. #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */
  6118. #define LPTIM_ICR_ARRMCF_Pos (1U)
  6119. #define LPTIM_ICR_ARRMCF_Msk (0x1U << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
  6120. #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */
  6121. #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
  6122. #define LPTIM_ICR_EXTTRIGCF_Msk (0x1U << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */
  6123. #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */
  6124. #define LPTIM_ICR_CMPOKCF_Pos (3U)
  6125. #define LPTIM_ICR_CMPOKCF_Msk (0x1U << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */
  6126. #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */
  6127. #define LPTIM_ICR_ARROKCF_Pos (4U)
  6128. #define LPTIM_ICR_ARROKCF_Msk (0x1U << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
  6129. #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */
  6130. #define LPTIM_ICR_UPCF_Pos (5U)
  6131. #define LPTIM_ICR_UPCF_Msk (0x1U << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */
  6132. #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */
  6133. #define LPTIM_ICR_DOWNCF_Pos (6U)
  6134. #define LPTIM_ICR_DOWNCF_Msk (0x1U << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */
  6135. #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */
  6136. /****************** Bit definition for LPTIM_IER register ********************/
  6137. #define LPTIM_IER_CMPMIE_Pos (0U)
  6138. #define LPTIM_IER_CMPMIE_Msk (0x1U << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */
  6139. #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */
  6140. #define LPTIM_IER_ARRMIE_Pos (1U)
  6141. #define LPTIM_IER_ARRMIE_Msk (0x1U << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */
  6142. #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */
  6143. #define LPTIM_IER_EXTTRIGIE_Pos (2U)
  6144. #define LPTIM_IER_EXTTRIGIE_Msk (0x1U << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */
  6145. #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */
  6146. #define LPTIM_IER_CMPOKIE_Pos (3U)
  6147. #define LPTIM_IER_CMPOKIE_Msk (0x1U << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */
  6148. #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */
  6149. #define LPTIM_IER_ARROKIE_Pos (4U)
  6150. #define LPTIM_IER_ARROKIE_Msk (0x1U << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */
  6151. #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */
  6152. #define LPTIM_IER_UPIE_Pos (5U)
  6153. #define LPTIM_IER_UPIE_Msk (0x1U << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */
  6154. #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */
  6155. #define LPTIM_IER_DOWNIE_Pos (6U)
  6156. #define LPTIM_IER_DOWNIE_Msk (0x1U << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */
  6157. #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */
  6158. /****************** Bit definition for LPTIM_CFGR register *******************/
  6159. #define LPTIM_CFGR_CKSEL_Pos (0U)
  6160. #define LPTIM_CFGR_CKSEL_Msk (0x1U << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */
  6161. #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */
  6162. #define LPTIM_CFGR_CKPOL_Pos (1U)
  6163. #define LPTIM_CFGR_CKPOL_Msk (0x3U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */
  6164. #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */
  6165. #define LPTIM_CFGR_CKPOL_0 (0x1U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */
  6166. #define LPTIM_CFGR_CKPOL_1 (0x2U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */
  6167. #define LPTIM_CFGR_CKFLT_Pos (3U)
  6168. #define LPTIM_CFGR_CKFLT_Msk (0x3U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */
  6169. #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
  6170. #define LPTIM_CFGR_CKFLT_0 (0x1U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */
  6171. #define LPTIM_CFGR_CKFLT_1 (0x2U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */
  6172. #define LPTIM_CFGR_TRGFLT_Pos (6U)
  6173. #define LPTIM_CFGR_TRGFLT_Msk (0x3U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */
  6174. #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
  6175. #define LPTIM_CFGR_TRGFLT_0 (0x1U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */
  6176. #define LPTIM_CFGR_TRGFLT_1 (0x2U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */
  6177. #define LPTIM_CFGR_PRESC_Pos (9U)
  6178. #define LPTIM_CFGR_PRESC_Msk (0x7U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
  6179. #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
  6180. #define LPTIM_CFGR_PRESC_0 (0x1U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
  6181. #define LPTIM_CFGR_PRESC_1 (0x2U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
  6182. #define LPTIM_CFGR_PRESC_2 (0x4U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
  6183. #define LPTIM_CFGR_TRIGSEL_Pos (13U)
  6184. #define LPTIM_CFGR_TRIGSEL_Msk (0x7U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */
  6185. #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */
  6186. #define LPTIM_CFGR_TRIGSEL_0 (0x1U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */
  6187. #define LPTIM_CFGR_TRIGSEL_1 (0x2U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */
  6188. #define LPTIM_CFGR_TRIGSEL_2 (0x4U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */
  6189. #define LPTIM_CFGR_TRIGEN_Pos (17U)
  6190. #define LPTIM_CFGR_TRIGEN_Msk (0x3U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */
  6191. #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
  6192. #define LPTIM_CFGR_TRIGEN_0 (0x1U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */
  6193. #define LPTIM_CFGR_TRIGEN_1 (0x2U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */
  6194. #define LPTIM_CFGR_TIMOUT_Pos (19U)
  6195. #define LPTIM_CFGR_TIMOUT_Msk (0x1U << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */
  6196. #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */
  6197. #define LPTIM_CFGR_WAVE_Pos (20U)
  6198. #define LPTIM_CFGR_WAVE_Msk (0x1U << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */
  6199. #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */
  6200. #define LPTIM_CFGR_WAVPOL_Pos (21U)
  6201. #define LPTIM_CFGR_WAVPOL_Msk (0x1U << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */
  6202. #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */
  6203. #define LPTIM_CFGR_PRELOAD_Pos (22U)
  6204. #define LPTIM_CFGR_PRELOAD_Msk (0x1U << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
  6205. #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
  6206. #define LPTIM_CFGR_COUNTMODE_Pos (23U)
  6207. #define LPTIM_CFGR_COUNTMODE_Msk (0x1U << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */
  6208. #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */
  6209. #define LPTIM_CFGR_ENC_Pos (24U)
  6210. #define LPTIM_CFGR_ENC_Msk (0x1U << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */
  6211. #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */
  6212. /****************** Bit definition for LPTIM_CR register ********************/
  6213. #define LPTIM_CR_ENABLE_Pos (0U)
  6214. #define LPTIM_CR_ENABLE_Msk (0x1U << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
  6215. #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
  6216. #define LPTIM_CR_SNGSTRT_Pos (1U)
  6217. #define LPTIM_CR_SNGSTRT_Msk (0x1U << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */
  6218. #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
  6219. #define LPTIM_CR_CNTSTRT_Pos (2U)
  6220. #define LPTIM_CR_CNTSTRT_Msk (0x1U << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
  6221. #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */
  6222. /****************** Bit definition for LPTIM_CMP register *******************/
  6223. #define LPTIM_CMP_CMP_Pos (0U)
  6224. #define LPTIM_CMP_CMP_Msk (0xFFFFU << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */
  6225. #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */
  6226. /****************** Bit definition for LPTIM_ARR register *******************/
  6227. #define LPTIM_ARR_ARR_Pos (0U)
  6228. #define LPTIM_ARR_ARR_Msk (0xFFFFU << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
  6229. #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
  6230. /****************** Bit definition for LPTIM_CNT register *******************/
  6231. #define LPTIM_CNT_CNT_Pos (0U)
  6232. #define LPTIM_CNT_CNT_Msk (0xFFFFU << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
  6233. #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
  6234. /****************** Bit definition for LPTIM_OR register *******************/
  6235. #define LPTIM_OR_LPT_IN1_RMP_Pos (0U)
  6236. #define LPTIM_OR_LPT_IN1_RMP_Msk (0x3U << LPTIM_OR_LPT_IN1_RMP_Pos) /*!< 0x00000003 */
  6237. #define LPTIM_OR_LPT_IN1_RMP LPTIM_OR_LPT_IN1_RMP_Msk /*!< LPTIMER[1:0] bits (Remap selection) */
  6238. #define LPTIM_OR_LPT_IN1_RMP_0 (0x1U << LPTIM_OR_LPT_IN1_RMP_Pos) /*!< 0x00000001 */
  6239. #define LPTIM_OR_LPT_IN1_RMP_1 (0x2U << LPTIM_OR_LPT_IN1_RMP_Pos) /*!< 0x00000002 */
  6240. /* Legacy Defines */
  6241. #define LPTIM_OR_OR LPTIM_OR_LPT_IN1_RMP
  6242. #define LPTIM_OR_OR_0 LPTIM_OR_LPT_IN1_RMP_0
  6243. #define LPTIM_OR_OR_1 LPTIM_OR_LPT_IN1_RMP_1
  6244. /******************************************************************************/
  6245. /* */
  6246. /* Universal Synchronous Asynchronous Receiver Transmitter */
  6247. /* */
  6248. /******************************************************************************/
  6249. /******************* Bit definition for USART_SR register *******************/
  6250. #define USART_SR_PE_Pos (0U)
  6251. #define USART_SR_PE_Msk (0x1U << USART_SR_PE_Pos) /*!< 0x00000001 */
  6252. #define USART_SR_PE USART_SR_PE_Msk /*!<Parity Error */
  6253. #define USART_SR_FE_Pos (1U)
  6254. #define USART_SR_FE_Msk (0x1U << USART_SR_FE_Pos) /*!< 0x00000002 */
  6255. #define USART_SR_FE USART_SR_FE_Msk /*!<Framing Error */
  6256. #define USART_SR_NE_Pos (2U)
  6257. #define USART_SR_NE_Msk (0x1U << USART_SR_NE_Pos) /*!< 0x00000004 */
  6258. #define USART_SR_NE USART_SR_NE_Msk /*!<Noise Error Flag */
  6259. #define USART_SR_ORE_Pos (3U)
  6260. #define USART_SR_ORE_Msk (0x1U << USART_SR_ORE_Pos) /*!< 0x00000008 */
  6261. #define USART_SR_ORE USART_SR_ORE_Msk /*!<OverRun Error */
  6262. #define USART_SR_IDLE_Pos (4U)
  6263. #define USART_SR_IDLE_Msk (0x1U << USART_SR_IDLE_Pos) /*!< 0x00000010 */
  6264. #define USART_SR_IDLE USART_SR_IDLE_Msk /*!<IDLE line detected */
  6265. #define USART_SR_RXNE_Pos (5U)
  6266. #define USART_SR_RXNE_Msk (0x1U << USART_SR_RXNE_Pos) /*!< 0x00000020 */
  6267. #define USART_SR_RXNE USART_SR_RXNE_Msk /*!<Read Data Register Not Empty */
  6268. #define USART_SR_TC_Pos (6U)
  6269. #define USART_SR_TC_Msk (0x1U << USART_SR_TC_Pos) /*!< 0x00000040 */
  6270. #define USART_SR_TC USART_SR_TC_Msk /*!<Transmission Complete */
  6271. #define USART_SR_TXE_Pos (7U)
  6272. #define USART_SR_TXE_Msk (0x1U << USART_SR_TXE_Pos) /*!< 0x00000080 */
  6273. #define USART_SR_TXE USART_SR_TXE_Msk /*!<Transmit Data Register Empty */
  6274. #define USART_SR_LBD_Pos (8U)
  6275. #define USART_SR_LBD_Msk (0x1U << USART_SR_LBD_Pos) /*!< 0x00000100 */
  6276. #define USART_SR_LBD USART_SR_LBD_Msk /*!<LIN Break Detection Flag */
  6277. #define USART_SR_CTS_Pos (9U)
  6278. #define USART_SR_CTS_Msk (0x1U << USART_SR_CTS_Pos) /*!< 0x00000200 */
  6279. #define USART_SR_CTS USART_SR_CTS_Msk /*!<CTS Flag */
  6280. /******************* Bit definition for USART_DR register *******************/
  6281. #define USART_DR_DR_Pos (0U)
  6282. #define USART_DR_DR_Msk (0x1FFU << USART_DR_DR_Pos) /*!< 0x000001FF */
  6283. #define USART_DR_DR USART_DR_DR_Msk /*!<Data value */
  6284. /****************** Bit definition for USART_BRR register *******************/
  6285. #define USART_BRR_DIV_Fraction_Pos (0U)
  6286. #define USART_BRR_DIV_Fraction_Msk (0xFU << USART_BRR_DIV_Fraction_Pos) /*!< 0x0000000F */
  6287. #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk /*!<Fraction of USARTDIV */
  6288. #define USART_BRR_DIV_Mantissa_Pos (4U)
  6289. #define USART_BRR_DIV_Mantissa_Msk (0xFFFU << USART_BRR_DIV_Mantissa_Pos) /*!< 0x0000FFF0 */
  6290. #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk /*!<Mantissa of USARTDIV */
  6291. /****************** Bit definition for USART_CR1 register *******************/
  6292. #define USART_CR1_SBK_Pos (0U)
  6293. #define USART_CR1_SBK_Msk (0x1U << USART_CR1_SBK_Pos) /*!< 0x00000001 */
  6294. #define USART_CR1_SBK USART_CR1_SBK_Msk /*!<Send Break */
  6295. #define USART_CR1_RWU_Pos (1U)
  6296. #define USART_CR1_RWU_Msk (0x1U << USART_CR1_RWU_Pos) /*!< 0x00000002 */
  6297. #define USART_CR1_RWU USART_CR1_RWU_Msk /*!<Receiver wakeup */
  6298. #define USART_CR1_RE_Pos (2U)
  6299. #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */
  6300. #define USART_CR1_RE USART_CR1_RE_Msk /*!<Receiver Enable */
  6301. #define USART_CR1_TE_Pos (3U)
  6302. #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */
  6303. #define USART_CR1_TE USART_CR1_TE_Msk /*!<Transmitter Enable */
  6304. #define USART_CR1_IDLEIE_Pos (4U)
  6305. #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  6306. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!<IDLE Interrupt Enable */
  6307. #define USART_CR1_RXNEIE_Pos (5U)
  6308. #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  6309. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!<RXNE Interrupt Enable */
  6310. #define USART_CR1_TCIE_Pos (6U)
  6311. #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  6312. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!<Transmission Complete Interrupt Enable */
  6313. #define USART_CR1_TXEIE_Pos (7U)
  6314. #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  6315. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!<PE Interrupt Enable */
  6316. #define USART_CR1_PEIE_Pos (8U)
  6317. #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  6318. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!<PE Interrupt Enable */
  6319. #define USART_CR1_PS_Pos (9U)
  6320. #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */
  6321. #define USART_CR1_PS USART_CR1_PS_Msk /*!<Parity Selection */
  6322. #define USART_CR1_PCE_Pos (10U)
  6323. #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  6324. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!<Parity Control Enable */
  6325. #define USART_CR1_WAKE_Pos (11U)
  6326. #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  6327. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!<Wakeup method */
  6328. #define USART_CR1_M_Pos (12U)
  6329. #define USART_CR1_M_Msk (0x1U << USART_CR1_M_Pos) /*!< 0x00001000 */
  6330. #define USART_CR1_M USART_CR1_M_Msk /*!<Word length */
  6331. #define USART_CR1_UE_Pos (13U)
  6332. #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00002000 */
  6333. #define USART_CR1_UE USART_CR1_UE_Msk /*!<USART Enable */
  6334. #define USART_CR1_OVER8_Pos (15U)
  6335. #define USART_CR1_OVER8_Msk (0x1U << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
  6336. #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!<USART Oversampling by 8 enable */
  6337. /****************** Bit definition for USART_CR2 register *******************/
  6338. #define USART_CR2_ADD_Pos (0U)
  6339. #define USART_CR2_ADD_Msk (0xFU << USART_CR2_ADD_Pos) /*!< 0x0000000F */
  6340. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!<Address of the USART node */
  6341. #define USART_CR2_LBDL_Pos (5U)
  6342. #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  6343. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!<LIN Break Detection Length */
  6344. #define USART_CR2_LBDIE_Pos (6U)
  6345. #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  6346. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!<LIN Break Detection Interrupt Enable */
  6347. #define USART_CR2_LBCL_Pos (8U)
  6348. #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  6349. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!<Last Bit Clock pulse */
  6350. #define USART_CR2_CPHA_Pos (9U)
  6351. #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  6352. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!<Clock Phase */
  6353. #define USART_CR2_CPOL_Pos (10U)
  6354. #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  6355. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!<Clock Polarity */
  6356. #define USART_CR2_CLKEN_Pos (11U)
  6357. #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  6358. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!<Clock Enable */
  6359. #define USART_CR2_STOP_Pos (12U)
  6360. #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  6361. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!<STOP[1:0] bits (STOP bits) */
  6362. #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x1000 */
  6363. #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x2000 */
  6364. #define USART_CR2_LINEN_Pos (14U)
  6365. #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  6366. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!<LIN mode enable */
  6367. /****************** Bit definition for USART_CR3 register *******************/
  6368. #define USART_CR3_EIE_Pos (0U)
  6369. #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  6370. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!<Error Interrupt Enable */
  6371. #define USART_CR3_IREN_Pos (1U)
  6372. #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  6373. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!<IrDA mode Enable */
  6374. #define USART_CR3_IRLP_Pos (2U)
  6375. #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  6376. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!<IrDA Low-Power */
  6377. #define USART_CR3_HDSEL_Pos (3U)
  6378. #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  6379. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!<Half-Duplex Selection */
  6380. #define USART_CR3_NACK_Pos (4U)
  6381. #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  6382. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!<Smartcard NACK enable */
  6383. #define USART_CR3_SCEN_Pos (5U)
  6384. #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  6385. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!<Smartcard mode enable */
  6386. #define USART_CR3_DMAR_Pos (6U)
  6387. #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  6388. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!<DMA Enable Receiver */
  6389. #define USART_CR3_DMAT_Pos (7U)
  6390. #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  6391. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!<DMA Enable Transmitter */
  6392. #define USART_CR3_RTSE_Pos (8U)
  6393. #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  6394. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!<RTS Enable */
  6395. #define USART_CR3_CTSE_Pos (9U)
  6396. #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  6397. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!<CTS Enable */
  6398. #define USART_CR3_CTSIE_Pos (10U)
  6399. #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  6400. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!<CTS Interrupt Enable */
  6401. #define USART_CR3_ONEBIT_Pos (11U)
  6402. #define USART_CR3_ONEBIT_Msk (0x1U << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
  6403. #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!<USART One bit method enable */
  6404. /****************** Bit definition for USART_GTPR register ******************/
  6405. #define USART_GTPR_PSC_Pos (0U)
  6406. #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  6407. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!<PSC[7:0] bits (Prescaler value) */
  6408. #define USART_GTPR_PSC_0 (0x01U << USART_GTPR_PSC_Pos) /*!< 0x0001 */
  6409. #define USART_GTPR_PSC_1 (0x02U << USART_GTPR_PSC_Pos) /*!< 0x0002 */
  6410. #define USART_GTPR_PSC_2 (0x04U << USART_GTPR_PSC_Pos) /*!< 0x0004 */
  6411. #define USART_GTPR_PSC_3 (0x08U << USART_GTPR_PSC_Pos) /*!< 0x0008 */
  6412. #define USART_GTPR_PSC_4 (0x10U << USART_GTPR_PSC_Pos) /*!< 0x0010 */
  6413. #define USART_GTPR_PSC_5 (0x20U << USART_GTPR_PSC_Pos) /*!< 0x0020 */
  6414. #define USART_GTPR_PSC_6 (0x40U << USART_GTPR_PSC_Pos) /*!< 0x0040 */
  6415. #define USART_GTPR_PSC_7 (0x80U << USART_GTPR_PSC_Pos) /*!< 0x0080 */
  6416. #define USART_GTPR_GT_Pos (8U)
  6417. #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  6418. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!<Guard time value */
  6419. /******************************************************************************/
  6420. /* */
  6421. /* Window WATCHDOG */
  6422. /* */
  6423. /******************************************************************************/
  6424. /******************* Bit definition for WWDG_CR register ********************/
  6425. #define WWDG_CR_T_Pos (0U)
  6426. #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */
  6427. #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  6428. #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x01 */
  6429. #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x02 */
  6430. #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x04 */
  6431. #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x08 */
  6432. #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x10 */
  6433. #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x20 */
  6434. #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x40 */
  6435. /* Legacy defines */
  6436. #define WWDG_CR_T0 WWDG_CR_T_0
  6437. #define WWDG_CR_T1 WWDG_CR_T_1
  6438. #define WWDG_CR_T2 WWDG_CR_T_2
  6439. #define WWDG_CR_T3 WWDG_CR_T_3
  6440. #define WWDG_CR_T4 WWDG_CR_T_4
  6441. #define WWDG_CR_T5 WWDG_CR_T_5
  6442. #define WWDG_CR_T6 WWDG_CR_T_6
  6443. #define WWDG_CR_WDGA_Pos (7U)
  6444. #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  6445. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */
  6446. /******************* Bit definition for WWDG_CFR register *******************/
  6447. #define WWDG_CFR_W_Pos (0U)
  6448. #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  6449. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */
  6450. #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x0001 */
  6451. #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x0002 */
  6452. #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x0004 */
  6453. #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x0008 */
  6454. #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x0010 */
  6455. #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x0020 */
  6456. #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x0040 */
  6457. /* Legacy defines */
  6458. #define WWDG_CFR_W0 WWDG_CFR_W_0
  6459. #define WWDG_CFR_W1 WWDG_CFR_W_1
  6460. #define WWDG_CFR_W2 WWDG_CFR_W_2
  6461. #define WWDG_CFR_W3 WWDG_CFR_W_3
  6462. #define WWDG_CFR_W4 WWDG_CFR_W_4
  6463. #define WWDG_CFR_W5 WWDG_CFR_W_5
  6464. #define WWDG_CFR_W6 WWDG_CFR_W_6
  6465. #define WWDG_CFR_WDGTB_Pos (7U)
  6466. #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
  6467. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[1:0] bits (Timer Base) */
  6468. #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x0080 */
  6469. #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x0100 */
  6470. /* Legacy defines */
  6471. #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
  6472. #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
  6473. #define WWDG_CFR_EWI_Pos (9U)
  6474. #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  6475. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */
  6476. /******************* Bit definition for WWDG_SR register ********************/
  6477. #define WWDG_SR_EWIF_Pos (0U)
  6478. #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  6479. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */
  6480. /******************************************************************************/
  6481. /* */
  6482. /* DBG */
  6483. /* */
  6484. /******************************************************************************/
  6485. /******************** Bit definition for DBGMCU_IDCODE register *************/
  6486. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  6487. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  6488. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
  6489. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  6490. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  6491. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
  6492. /******************** Bit definition for DBGMCU_CR register *****************/
  6493. #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
  6494. #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
  6495. #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk
  6496. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  6497. #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  6498. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk
  6499. #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
  6500. #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
  6501. #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk
  6502. #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
  6503. #define DBGMCU_CR_TRACE_IOEN_Msk (0x1U << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */
  6504. #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk
  6505. #define DBGMCU_CR_TRACE_MODE_Pos (6U)
  6506. #define DBGMCU_CR_TRACE_MODE_Msk (0x3U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */
  6507. #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk
  6508. #define DBGMCU_CR_TRACE_MODE_0 (0x1U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */
  6509. #define DBGMCU_CR_TRACE_MODE_1 (0x2U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */
  6510. /******************** Bit definition for DBGMCU_APB1_FZ register ************/
  6511. #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos (3U)
  6512. #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos) /*!< 0x00000008 */
  6513. #define DBGMCU_APB1_FZ_DBG_TIM5_STOP DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk
  6514. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U)
  6515. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */
  6516. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk
  6517. #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U)
  6518. #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
  6519. #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk
  6520. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U)
  6521. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
  6522. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk
  6523. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U)
  6524. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
  6525. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk
  6526. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos (21U)
  6527. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00200000 */
  6528. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk
  6529. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos (22U)
  6530. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00400000 */
  6531. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk
  6532. #define DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT_Pos (24U)
  6533. #define DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT_Pos) /*!< 0x01000000 */
  6534. #define DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C4_SMBUS_TIMEOUT_Msk
  6535. #define DBGMCU_APB1_FZ_DBG_CAN1_STOP_Pos (25U)
  6536. #define DBGMCU_APB1_FZ_DBG_CAN1_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_CAN1_STOP_Pos) /*!< 0x02000000 */
  6537. #define DBGMCU_APB1_FZ_DBG_CAN1_STOP DBGMCU_APB1_FZ_DBG_CAN1_STOP_Msk
  6538. #define DBGMCU_APB1_FZ_DBG_CAN2_STOP_Pos (26U)
  6539. #define DBGMCU_APB1_FZ_DBG_CAN2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_CAN2_STOP_Pos) /*!< 0x04000000 */
  6540. #define DBGMCU_APB1_FZ_DBG_CAN2_STOP DBGMCU_APB1_FZ_DBG_CAN2_STOP_Msk
  6541. /******************** Bit definition for DBGMCU_APB2_FZ register ************/
  6542. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos (0U)
  6543. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos) /*!< 0x00000001 */
  6544. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk
  6545. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos (16U)
  6546. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos) /*!< 0x00010000 */
  6547. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk
  6548. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos (18U)
  6549. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos) /*!< 0x00040000 */
  6550. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk
  6551. /**
  6552. * @}
  6553. */
  6554. /**
  6555. * @}
  6556. */
  6557. /** @addtogroup Exported_macros
  6558. * @{
  6559. */
  6560. /******************************* ADC Instances ********************************/
  6561. #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  6562. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
  6563. /******************************* CRC Instances ********************************/
  6564. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  6565. /******************************* DAC Instances ********************************/
  6566. #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1)
  6567. /******************************** DMA Instances *******************************/
  6568. #define IS_DMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
  6569. ((INSTANCE) == DMA1_Stream1) || \
  6570. ((INSTANCE) == DMA1_Stream2) || \
  6571. ((INSTANCE) == DMA1_Stream3) || \
  6572. ((INSTANCE) == DMA1_Stream4) || \
  6573. ((INSTANCE) == DMA1_Stream5) || \
  6574. ((INSTANCE) == DMA1_Stream6) || \
  6575. ((INSTANCE) == DMA1_Stream7) || \
  6576. ((INSTANCE) == DMA2_Stream0) || \
  6577. ((INSTANCE) == DMA2_Stream1) || \
  6578. ((INSTANCE) == DMA2_Stream2) || \
  6579. ((INSTANCE) == DMA2_Stream3) || \
  6580. ((INSTANCE) == DMA2_Stream4) || \
  6581. ((INSTANCE) == DMA2_Stream5) || \
  6582. ((INSTANCE) == DMA2_Stream6) || \
  6583. ((INSTANCE) == DMA2_Stream7))
  6584. /******************************* GPIO Instances *******************************/
  6585. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  6586. ((INSTANCE) == GPIOB) || \
  6587. ((INSTANCE) == GPIOC) || \
  6588. ((INSTANCE) == GPIOH))
  6589. /******************************** I2C Instances *******************************/
  6590. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  6591. ((INSTANCE) == I2C2))
  6592. /******************************* SMBUS Instances ******************************/
  6593. #define IS_SMBUS_ALL_INSTANCE IS_I2C_ALL_INSTANCE
  6594. /******************************** I2S Instances *******************************/
  6595. #define IS_I2S_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI1)
  6596. /******************************* LPTIM Instances ******************************/
  6597. #define IS_LPTIM_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
  6598. /******************************* RNG Instances ********************************/
  6599. #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
  6600. /****************************** RTC Instances *********************************/
  6601. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  6602. /******************************** SPI Instances *******************************/
  6603. #define IS_SPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI1)
  6604. /*************************** SPI Extended Instances ***************************/
  6605. #define IS_SPI_ALL_INSTANCE_EXT(INSTANCE) ((INSTANCE) == SPI1)
  6606. /****************** TIM Instances : All supported instances *******************/
  6607. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6608. ((INSTANCE) == TIM5) || \
  6609. ((INSTANCE) == TIM6) || \
  6610. ((INSTANCE) == TIM9) || \
  6611. ((INSTANCE) == TIM11))
  6612. /************* TIM Instances : at least 1 capture/compare channel *************/
  6613. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6614. ((INSTANCE) == TIM5) || \
  6615. ((INSTANCE) == TIM9) || \
  6616. ((INSTANCE) == TIM11))
  6617. /************ TIM Instances : at least 2 capture/compare channels *************/
  6618. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6619. ((INSTANCE) == TIM5) || \
  6620. ((INSTANCE) == TIM9))
  6621. /************ TIM Instances : at least 3 capture/compare channels *************/
  6622. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6623. ((INSTANCE) == TIM5))
  6624. /************ TIM Instances : at least 4 capture/compare channels *************/
  6625. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6626. ((INSTANCE) == TIM5))
  6627. /******************** TIM Instances : Advanced-control timers *****************/
  6628. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  6629. /******************* TIM Instances : Timer input XOR function *****************/
  6630. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6631. ((INSTANCE) == TIM5))
  6632. /****************** TIM Instances : DMA requests generation (UDE) *************/
  6633. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6634. ((INSTANCE) == TIM5) || \
  6635. ((INSTANCE) == TIM6))
  6636. /************ TIM Instances : DMA requests generation (CCxDE) *****************/
  6637. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6638. ((INSTANCE) == TIM5))
  6639. /************ TIM Instances : DMA requests generation (COMDE) *****************/
  6640. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6641. ((INSTANCE) == TIM5))
  6642. /******************** TIM Instances : DMA burst feature ***********************/
  6643. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6644. ((INSTANCE) == TIM5))
  6645. /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
  6646. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6647. ((INSTANCE) == TIM5) || \
  6648. ((INSTANCE) == TIM6))
  6649. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  6650. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6651. ((INSTANCE) == TIM5) || \
  6652. ((INSTANCE) == TIM9))
  6653. /********************** TIM Instances : 32 bit Counter ************************/
  6654. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)((INSTANCE) == TIM5)
  6655. /***************** TIM Instances : external trigger input availabe ************/
  6656. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6657. ((INSTANCE) == TIM5))
  6658. /****************** TIM Instances : remapping capability **********************/
  6659. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM5) || \
  6660. ((INSTANCE) == TIM11))
  6661. /******************* TIM Instances : output(s) available **********************/
  6662. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  6663. ((((INSTANCE) == TIM1) && \
  6664. (((CHANNEL) == TIM_CHANNEL_1) || \
  6665. ((CHANNEL) == TIM_CHANNEL_2) || \
  6666. ((CHANNEL) == TIM_CHANNEL_3) || \
  6667. ((CHANNEL) == TIM_CHANNEL_4))) \
  6668. || \
  6669. (((INSTANCE) == TIM5) && \
  6670. (((CHANNEL) == TIM_CHANNEL_1) || \
  6671. ((CHANNEL) == TIM_CHANNEL_2) || \
  6672. ((CHANNEL) == TIM_CHANNEL_3) || \
  6673. ((CHANNEL) == TIM_CHANNEL_4))) \
  6674. || \
  6675. (((INSTANCE) == TIM9) && \
  6676. (((CHANNEL) == TIM_CHANNEL_1) || \
  6677. ((CHANNEL) == TIM_CHANNEL_2))) \
  6678. || \
  6679. (((INSTANCE) == TIM11) && \
  6680. (((CHANNEL) == TIM_CHANNEL_1))))
  6681. /************ TIM Instances : complementary output(s) available ***************/
  6682. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  6683. ((((INSTANCE) == TIM1) && \
  6684. (((CHANNEL) == TIM_CHANNEL_1) || \
  6685. ((CHANNEL) == TIM_CHANNEL_2) || \
  6686. ((CHANNEL) == TIM_CHANNEL_3))))
  6687. /****************** TIM Instances : supporting counting mode selection ********/
  6688. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6689. ((INSTANCE) == TIM5))
  6690. /****************** TIM Instances : supporting clock division *****************/
  6691. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6692. ((INSTANCE) == TIM5) || \
  6693. ((INSTANCE) == TIM9) || \
  6694. ((INSTANCE) == TIM11))
  6695. /****************** TIM Instances : supporting commutation event generation ***/
  6696. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  6697. /****************** TIM Instances : supporting OCxREF clear *******************/
  6698. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6699. ((INSTANCE) == TIM5))
  6700. /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
  6701. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6702. ((INSTANCE) == TIM5) || \
  6703. ((INSTANCE) == TIM9))
  6704. /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
  6705. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6706. ((INSTANCE) == TIM5))
  6707. /****************** TIM Instances : supporting repetition counter *************/
  6708. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1))
  6709. /****************** TIM Instances : supporting encoder interface **************/
  6710. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6711. ((INSTANCE) == TIM5) || \
  6712. ((INSTANCE) == TIM9))
  6713. /****************** TIM Instances : supporting Hall sensor interface **********/
  6714. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6715. ((INSTANCE) == TIM5))
  6716. /****************** TIM Instances : supporting the break function *************/
  6717. #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1))
  6718. /******************** USART Instances : Synchronous mode **********************/
  6719. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6720. ((INSTANCE) == USART2))
  6721. /******************** UART Instances : Half-Duplex mode **********************/
  6722. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6723. ((INSTANCE) == USART2))
  6724. /* Legacy defines */
  6725. #define IS_UART_INSTANCE IS_UART_HALFDUPLEX_INSTANCE
  6726. /****************** UART Instances : Hardware Flow control ********************/
  6727. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6728. ((INSTANCE) == USART2))
  6729. /******************** UART Instances : LIN mode **********************/
  6730. #define IS_UART_LIN_INSTANCE IS_UART_HALFDUPLEX_INSTANCE
  6731. /********************* UART Instances : Smart card mode ***********************/
  6732. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6733. ((INSTANCE) == USART2))
  6734. /*********************** UART Instances : IRDA mode ***************************/
  6735. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6736. ((INSTANCE) == USART2))
  6737. /****************************** IWDG Instances ********************************/
  6738. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  6739. /****************************** WWDG Instances ********************************/
  6740. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  6741. /***************************** FMPI2C Instances *******************************/
  6742. #define IS_FMPI2C_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == FMPI2C1)
  6743. /*
  6744. * @brief Specific devices reset values definitions
  6745. */
  6746. #define RCC_PLLCFGR_RST_VALUE 0x7F003010U
  6747. #define RCC_PLLI2SCFGR_RST_VALUE 0x24003000U
  6748. #define RCC_MAX_FREQUENCY 100000000U /*!< Max frequency of family in Hz*/
  6749. #define RCC_MAX_FREQUENCY_SCALE1 RCC_MAX_FREQUENCY /*!< Maximum frequency for system clock at power scale1, in Hz */
  6750. #define RCC_MAX_FREQUENCY_SCALE2 84000000U /*!< Maximum frequency for system clock at power scale2, in Hz */
  6751. #define RCC_MAX_FREQUENCY_SCALE3 64000000U /*!< Maximum frequency for system clock at power scale3, in Hz */
  6752. #define RCC_PLLVCO_OUTPUT_MIN 100000000U /*!< Frequency min for PLLVCO output, in Hz */
  6753. #define RCC_PLLVCO_INPUT_MIN 950000U /*!< Frequency min for PLLVCO input, in Hz */
  6754. #define RCC_PLLVCO_INPUT_MAX 2100000U /*!< Frequency max for PLLVCO input, in Hz */
  6755. #define RCC_PLLVCO_OUTPUT_MAX 432000000U /*!< Frequency max for PLLVCO output, in Hz */
  6756. #define RCC_PLLN_MIN_VALUE 50U
  6757. #define RCC_PLLN_MAX_VALUE 432U
  6758. #define FLASH_SCALE1_LATENCY1_FREQ 30000000U /*!< HCLK frequency to set FLASH latency 1 in power scale 1 */
  6759. #define FLASH_SCALE1_LATENCY2_FREQ 64000000U /*!< HCLK frequency to set FLASH latency 2 in power scale 1 */
  6760. #define FLASH_SCALE1_LATENCY3_FREQ 90000000U /*!< HCLK frequency to set FLASH latency 3 in power scale 1 */
  6761. #define FLASH_SCALE2_LATENCY1_FREQ 30000000U /*!< HCLK frequency to set FLASH latency 1 in power scale 2 */
  6762. #define FLASH_SCALE2_LATENCY2_FREQ 64000000U /*!< HCLK frequency to set FLASH latency 2 in power scale 2 */
  6763. #define FLASH_SCALE3_LATENCY1_FREQ 30000000U /*!< HCLK frequency to set FLASH latency 1 in power scale 3 */
  6764. #define FLASH_SCALE3_LATENCY2_FREQ 64000000U /*!< HCLK frequency to set FLASH latency 2 in power scale 3 */
  6765. /**
  6766. * @}
  6767. */
  6768. /**
  6769. * @}
  6770. */
  6771. /**
  6772. * @}
  6773. */
  6774. #ifdef __cplusplus
  6775. }
  6776. #endif /* __cplusplus */
  6777. #endif /* __STM32F410Tx_H */
  6778. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/