stm32f101x6.h 434 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717
  1. /**
  2. ******************************************************************************
  3. * @file stm32f101x6.h
  4. * @author MCD Application Team
  5. * @version V4.2.0
  6. * @date 31-March-2017
  7. * @brief CMSIS Cortex-M3 Device Peripheral Access Layer Header File.
  8. * This file contains all the peripheral register's definitions, bits
  9. * definitions and memory mapping for STM32F1xx devices.
  10. *
  11. * This file contains:
  12. * - Data structures and the address mapping for all peripherals
  13. * - Peripheral's registers declarations and bits definition
  14. * - Macros to access peripheral’s registers hardware
  15. *
  16. ******************************************************************************
  17. * @attention
  18. *
  19. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  20. *
  21. * Redistribution and use in source and binary forms, with or without modification,
  22. * are permitted provided that the following conditions are met:
  23. * 1. Redistributions of source code must retain the above copyright notice,
  24. * this list of conditions and the following disclaimer.
  25. * 2. Redistributions in binary form must reproduce the above copyright notice,
  26. * this list of conditions and the following disclaimer in the documentation
  27. * and/or other materials provided with the distribution.
  28. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  29. * may be used to endorse or promote products derived from this software
  30. * without specific prior written permission.
  31. *
  32. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  33. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  34. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  35. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  36. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  37. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  38. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  39. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  40. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  41. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  42. *
  43. ******************************************************************************
  44. */
  45. /** @addtogroup CMSIS
  46. * @{
  47. */
  48. /** @addtogroup stm32f101x6
  49. * @{
  50. */
  51. #ifndef __STM32F101x6_H
  52. #define __STM32F101x6_H
  53. #ifdef __cplusplus
  54. extern "C" {
  55. #endif
  56. /** @addtogroup Configuration_section_for_CMSIS
  57. * @{
  58. */
  59. /**
  60. * @brief Configuration of the Cortex-M3 Processor and Core Peripherals
  61. */
  62. #define __CM3_REV 0x0200U /*!< Core Revision r2p0 */
  63. #define __MPU_PRESENT 0U /*!< Other STM32 devices does not provide an MPU */
  64. #define __NVIC_PRIO_BITS 4U /*!< STM32 uses 4 Bits for the Priority Levels */
  65. #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */
  66. /**
  67. * @}
  68. */
  69. /** @addtogroup Peripheral_interrupt_number_definition
  70. * @{
  71. */
  72. /**
  73. * @brief STM32F10x Interrupt Number Definition, according to the selected device
  74. * in @ref Library_configuration_section
  75. */
  76. /*!< Interrupt Number Definition */
  77. typedef enum
  78. {
  79. /****** Cortex-M3 Processor Exceptions Numbers ***************************************************/
  80. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  81. HardFault_IRQn = -13, /*!< 3 Cortex-M3 Hard Fault Interrupt */
  82. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M3 Memory Management Interrupt */
  83. BusFault_IRQn = -11, /*!< 5 Cortex-M3 Bus Fault Interrupt */
  84. UsageFault_IRQn = -10, /*!< 6 Cortex-M3 Usage Fault Interrupt */
  85. SVCall_IRQn = -5, /*!< 11 Cortex-M3 SV Call Interrupt */
  86. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M3 Debug Monitor Interrupt */
  87. PendSV_IRQn = -2, /*!< 14 Cortex-M3 Pend SV Interrupt */
  88. SysTick_IRQn = -1, /*!< 15 Cortex-M3 System Tick Interrupt */
  89. /****** STM32 specific Interrupt Numbers *********************************************************/
  90. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  91. PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
  92. TAMPER_IRQn = 2, /*!< Tamper Interrupt */
  93. RTC_IRQn = 3, /*!< RTC global Interrupt */
  94. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  95. RCC_IRQn = 5, /*!< RCC global Interrupt */
  96. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  97. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  98. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  99. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  100. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  101. DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */
  102. DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */
  103. DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */
  104. DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */
  105. DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */
  106. DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */
  107. DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */
  108. ADC1_IRQn = 18, /*!< ADC1 global Interrupt */
  109. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  110. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  111. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  112. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  113. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  114. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  115. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  116. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  117. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  118. RTC_Alarm_IRQn = 41, /*!< RTC Alarm through EXTI Line Interrupt */
  119. } IRQn_Type;
  120. /**
  121. * @}
  122. */
  123. #include "core_cm3.h"
  124. #include "system_stm32f1xx.h"
  125. #include <stdint.h>
  126. /** @addtogroup Peripheral_registers_structures
  127. * @{
  128. */
  129. /**
  130. * @brief Analog to Digital Converter
  131. */
  132. typedef struct
  133. {
  134. __IO uint32_t SR;
  135. __IO uint32_t CR1;
  136. __IO uint32_t CR2;
  137. __IO uint32_t SMPR1;
  138. __IO uint32_t SMPR2;
  139. __IO uint32_t JOFR1;
  140. __IO uint32_t JOFR2;
  141. __IO uint32_t JOFR3;
  142. __IO uint32_t JOFR4;
  143. __IO uint32_t HTR;
  144. __IO uint32_t LTR;
  145. __IO uint32_t SQR1;
  146. __IO uint32_t SQR2;
  147. __IO uint32_t SQR3;
  148. __IO uint32_t JSQR;
  149. __IO uint32_t JDR1;
  150. __IO uint32_t JDR2;
  151. __IO uint32_t JDR3;
  152. __IO uint32_t JDR4;
  153. __IO uint32_t DR;
  154. } ADC_TypeDef;
  155. typedef struct
  156. {
  157. __IO uint32_t SR; /*!< ADC status register, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address */
  158. __IO uint32_t CR1; /*!< ADC control register 1, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x04 */
  159. __IO uint32_t CR2; /*!< ADC control register 2, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x08 */
  160. uint32_t RESERVED[16];
  161. __IO uint32_t DR; /*!< ADC data register, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x4C */
  162. } ADC_Common_TypeDef;
  163. /**
  164. * @brief Backup Registers
  165. */
  166. typedef struct
  167. {
  168. uint32_t RESERVED0;
  169. __IO uint32_t DR1;
  170. __IO uint32_t DR2;
  171. __IO uint32_t DR3;
  172. __IO uint32_t DR4;
  173. __IO uint32_t DR5;
  174. __IO uint32_t DR6;
  175. __IO uint32_t DR7;
  176. __IO uint32_t DR8;
  177. __IO uint32_t DR9;
  178. __IO uint32_t DR10;
  179. __IO uint32_t RTCCR;
  180. __IO uint32_t CR;
  181. __IO uint32_t CSR;
  182. } BKP_TypeDef;
  183. /**
  184. * @brief CRC calculation unit
  185. */
  186. typedef struct
  187. {
  188. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  189. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  190. uint8_t RESERVED0; /*!< Reserved, Address offset: 0x05 */
  191. uint16_t RESERVED1; /*!< Reserved, Address offset: 0x06 */
  192. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  193. } CRC_TypeDef;
  194. /**
  195. * @brief Debug MCU
  196. */
  197. typedef struct
  198. {
  199. __IO uint32_t IDCODE;
  200. __IO uint32_t CR;
  201. }DBGMCU_TypeDef;
  202. /**
  203. * @brief DMA Controller
  204. */
  205. typedef struct
  206. {
  207. __IO uint32_t CCR;
  208. __IO uint32_t CNDTR;
  209. __IO uint32_t CPAR;
  210. __IO uint32_t CMAR;
  211. } DMA_Channel_TypeDef;
  212. typedef struct
  213. {
  214. __IO uint32_t ISR;
  215. __IO uint32_t IFCR;
  216. } DMA_TypeDef;
  217. /**
  218. * @brief External Interrupt/Event Controller
  219. */
  220. typedef struct
  221. {
  222. __IO uint32_t IMR;
  223. __IO uint32_t EMR;
  224. __IO uint32_t RTSR;
  225. __IO uint32_t FTSR;
  226. __IO uint32_t SWIER;
  227. __IO uint32_t PR;
  228. } EXTI_TypeDef;
  229. /**
  230. * @brief FLASH Registers
  231. */
  232. typedef struct
  233. {
  234. __IO uint32_t ACR;
  235. __IO uint32_t KEYR;
  236. __IO uint32_t OPTKEYR;
  237. __IO uint32_t SR;
  238. __IO uint32_t CR;
  239. __IO uint32_t AR;
  240. __IO uint32_t RESERVED;
  241. __IO uint32_t OBR;
  242. __IO uint32_t WRPR;
  243. } FLASH_TypeDef;
  244. /**
  245. * @brief Option Bytes Registers
  246. */
  247. typedef struct
  248. {
  249. __IO uint16_t RDP;
  250. __IO uint16_t USER;
  251. __IO uint16_t Data0;
  252. __IO uint16_t Data1;
  253. __IO uint16_t WRP0;
  254. __IO uint16_t WRP1;
  255. __IO uint16_t WRP2;
  256. __IO uint16_t WRP3;
  257. } OB_TypeDef;
  258. /**
  259. * @brief General Purpose I/O
  260. */
  261. typedef struct
  262. {
  263. __IO uint32_t CRL;
  264. __IO uint32_t CRH;
  265. __IO uint32_t IDR;
  266. __IO uint32_t ODR;
  267. __IO uint32_t BSRR;
  268. __IO uint32_t BRR;
  269. __IO uint32_t LCKR;
  270. } GPIO_TypeDef;
  271. /**
  272. * @brief Alternate Function I/O
  273. */
  274. typedef struct
  275. {
  276. __IO uint32_t EVCR;
  277. __IO uint32_t MAPR;
  278. __IO uint32_t EXTICR[4];
  279. uint32_t RESERVED0;
  280. __IO uint32_t MAPR2;
  281. } AFIO_TypeDef;
  282. /**
  283. * @brief Inter Integrated Circuit Interface
  284. */
  285. typedef struct
  286. {
  287. __IO uint32_t CR1;
  288. __IO uint32_t CR2;
  289. __IO uint32_t OAR1;
  290. __IO uint32_t OAR2;
  291. __IO uint32_t DR;
  292. __IO uint32_t SR1;
  293. __IO uint32_t SR2;
  294. __IO uint32_t CCR;
  295. __IO uint32_t TRISE;
  296. } I2C_TypeDef;
  297. /**
  298. * @brief Independent WATCHDOG
  299. */
  300. typedef struct
  301. {
  302. __IO uint32_t KR; /*!< Key register, Address offset: 0x00 */
  303. __IO uint32_t PR; /*!< Prescaler register, Address offset: 0x04 */
  304. __IO uint32_t RLR; /*!< Reload register, Address offset: 0x08 */
  305. __IO uint32_t SR; /*!< Status register, Address offset: 0x0C */
  306. } IWDG_TypeDef;
  307. /**
  308. * @brief Power Control
  309. */
  310. typedef struct
  311. {
  312. __IO uint32_t CR;
  313. __IO uint32_t CSR;
  314. } PWR_TypeDef;
  315. /**
  316. * @brief Reset and Clock Control
  317. */
  318. typedef struct
  319. {
  320. __IO uint32_t CR;
  321. __IO uint32_t CFGR;
  322. __IO uint32_t CIR;
  323. __IO uint32_t APB2RSTR;
  324. __IO uint32_t APB1RSTR;
  325. __IO uint32_t AHBENR;
  326. __IO uint32_t APB2ENR;
  327. __IO uint32_t APB1ENR;
  328. __IO uint32_t BDCR;
  329. __IO uint32_t CSR;
  330. } RCC_TypeDef;
  331. /**
  332. * @brief Real-Time Clock
  333. */
  334. typedef struct
  335. {
  336. __IO uint32_t CRH;
  337. __IO uint32_t CRL;
  338. __IO uint32_t PRLH;
  339. __IO uint32_t PRLL;
  340. __IO uint32_t DIVH;
  341. __IO uint32_t DIVL;
  342. __IO uint32_t CNTH;
  343. __IO uint32_t CNTL;
  344. __IO uint32_t ALRH;
  345. __IO uint32_t ALRL;
  346. } RTC_TypeDef;
  347. /**
  348. * @brief SD host Interface
  349. */
  350. typedef struct
  351. {
  352. __IO uint32_t POWER;
  353. __IO uint32_t CLKCR;
  354. __IO uint32_t ARG;
  355. __IO uint32_t CMD;
  356. __I uint32_t RESPCMD;
  357. __I uint32_t RESP1;
  358. __I uint32_t RESP2;
  359. __I uint32_t RESP3;
  360. __I uint32_t RESP4;
  361. __IO uint32_t DTIMER;
  362. __IO uint32_t DLEN;
  363. __IO uint32_t DCTRL;
  364. __I uint32_t DCOUNT;
  365. __I uint32_t STA;
  366. __IO uint32_t ICR;
  367. __IO uint32_t MASK;
  368. uint32_t RESERVED0[2];
  369. __I uint32_t FIFOCNT;
  370. uint32_t RESERVED1[13];
  371. __IO uint32_t FIFO;
  372. } SDIO_TypeDef;
  373. /**
  374. * @brief Serial Peripheral Interface
  375. */
  376. typedef struct
  377. {
  378. __IO uint32_t CR1;
  379. __IO uint32_t CR2;
  380. __IO uint32_t SR;
  381. __IO uint32_t DR;
  382. __IO uint32_t CRCPR;
  383. __IO uint32_t RXCRCR;
  384. __IO uint32_t TXCRCR;
  385. __IO uint32_t I2SCFGR;
  386. } SPI_TypeDef;
  387. /**
  388. * @brief TIM Timers
  389. */
  390. typedef struct
  391. {
  392. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  393. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  394. __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */
  395. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  396. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  397. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  398. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  399. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  400. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  401. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  402. __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
  403. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  404. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  405. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  406. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  407. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  408. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  409. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  410. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  411. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
  412. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  413. }TIM_TypeDef;
  414. /**
  415. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  416. */
  417. typedef struct
  418. {
  419. __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */
  420. __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
  421. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
  422. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
  423. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
  424. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
  425. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */
  426. } USART_TypeDef;
  427. /**
  428. * @brief Window WATCHDOG
  429. */
  430. typedef struct
  431. {
  432. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  433. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  434. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  435. } WWDG_TypeDef;
  436. /**
  437. * @}
  438. */
  439. /** @addtogroup Peripheral_memory_map
  440. * @{
  441. */
  442. #define FLASH_BASE 0x08000000U /*!< FLASH base address in the alias region */
  443. #define FLASH_BANK1_END 0x08007FFFU /*!< FLASH END address of bank1 */
  444. #define SRAM_BASE 0x20000000U /*!< SRAM base address in the alias region */
  445. #define PERIPH_BASE 0x40000000U /*!< Peripheral base address in the alias region */
  446. #define SRAM_BB_BASE 0x22000000U /*!< SRAM base address in the bit-band region */
  447. #define PERIPH_BB_BASE 0x42000000U /*!< Peripheral base address in the bit-band region */
  448. /*!< Peripheral memory map */
  449. #define APB1PERIPH_BASE PERIPH_BASE
  450. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U)
  451. #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000U)
  452. #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000U)
  453. #define TIM3_BASE (APB1PERIPH_BASE + 0x00000400U)
  454. #define RTC_BASE (APB1PERIPH_BASE + 0x00002800U)
  455. #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00U)
  456. #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000U)
  457. #define USART2_BASE (APB1PERIPH_BASE + 0x00004400U)
  458. #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400U)
  459. #define BKP_BASE (APB1PERIPH_BASE + 0x00006C00U)
  460. #define PWR_BASE (APB1PERIPH_BASE + 0x00007000U)
  461. #define AFIO_BASE (APB2PERIPH_BASE + 0x00000000U)
  462. #define EXTI_BASE (APB2PERIPH_BASE + 0x00000400U)
  463. #define GPIOA_BASE (APB2PERIPH_BASE + 0x00000800U)
  464. #define GPIOB_BASE (APB2PERIPH_BASE + 0x00000C00U)
  465. #define GPIOC_BASE (APB2PERIPH_BASE + 0x00001000U)
  466. #define GPIOD_BASE (APB2PERIPH_BASE + 0x00001400U)
  467. #define ADC1_BASE (APB2PERIPH_BASE + 0x00002400U)
  468. #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000U)
  469. #define USART1_BASE (APB2PERIPH_BASE + 0x00003800U)
  470. #define SDIO_BASE (PERIPH_BASE + 0x00018000U)
  471. #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000U)
  472. #define DMA1_Channel1_BASE (AHBPERIPH_BASE + 0x00000008U)
  473. #define DMA1_Channel2_BASE (AHBPERIPH_BASE + 0x0000001CU)
  474. #define DMA1_Channel3_BASE (AHBPERIPH_BASE + 0x00000030U)
  475. #define DMA1_Channel4_BASE (AHBPERIPH_BASE + 0x00000044U)
  476. #define DMA1_Channel5_BASE (AHBPERIPH_BASE + 0x00000058U)
  477. #define DMA1_Channel6_BASE (AHBPERIPH_BASE + 0x0000006CU)
  478. #define DMA1_Channel7_BASE (AHBPERIPH_BASE + 0x00000080U)
  479. #define RCC_BASE (AHBPERIPH_BASE + 0x00001000U)
  480. #define CRC_BASE (AHBPERIPH_BASE + 0x00003000U)
  481. #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000U) /*!< Flash registers base address */
  482. #define FLASHSIZE_BASE 0x1FFFF7E0U /*!< FLASH Size register base address */
  483. #define UID_BASE 0x1FFFF7E8U /*!< Unique device ID register base address */
  484. #define OB_BASE 0x1FFFF800U /*!< Flash Option Bytes base address */
  485. #define DBGMCU_BASE 0xE0042000U /*!< Debug MCU registers base address */
  486. /**
  487. * @}
  488. */
  489. /** @addtogroup Peripheral_declaration
  490. * @{
  491. */
  492. #define TIM2 ((TIM_TypeDef *)TIM2_BASE)
  493. #define TIM3 ((TIM_TypeDef *)TIM3_BASE)
  494. #define RTC ((RTC_TypeDef *)RTC_BASE)
  495. #define WWDG ((WWDG_TypeDef *)WWDG_BASE)
  496. #define IWDG ((IWDG_TypeDef *)IWDG_BASE)
  497. #define USART2 ((USART_TypeDef *)USART2_BASE)
  498. #define I2C1 ((I2C_TypeDef *)I2C1_BASE)
  499. #define BKP ((BKP_TypeDef *)BKP_BASE)
  500. #define PWR ((PWR_TypeDef *)PWR_BASE)
  501. #define AFIO ((AFIO_TypeDef *)AFIO_BASE)
  502. #define EXTI ((EXTI_TypeDef *)EXTI_BASE)
  503. #define GPIOA ((GPIO_TypeDef *)GPIOA_BASE)
  504. #define GPIOB ((GPIO_TypeDef *)GPIOB_BASE)
  505. #define GPIOC ((GPIO_TypeDef *)GPIOC_BASE)
  506. #define GPIOD ((GPIO_TypeDef *)GPIOD_BASE)
  507. #define ADC1 ((ADC_TypeDef *)ADC1_BASE)
  508. #define ADC1_COMMON ((ADC_Common_TypeDef *)ADC1_BASE)
  509. #define SPI1 ((SPI_TypeDef *)SPI1_BASE)
  510. #define USART1 ((USART_TypeDef *)USART1_BASE)
  511. #define SDIO ((SDIO_TypeDef *)SDIO_BASE)
  512. #define DMA1 ((DMA_TypeDef *)DMA1_BASE)
  513. #define DMA1_Channel1 ((DMA_Channel_TypeDef *)DMA1_Channel1_BASE)
  514. #define DMA1_Channel2 ((DMA_Channel_TypeDef *)DMA1_Channel2_BASE)
  515. #define DMA1_Channel3 ((DMA_Channel_TypeDef *)DMA1_Channel3_BASE)
  516. #define DMA1_Channel4 ((DMA_Channel_TypeDef *)DMA1_Channel4_BASE)
  517. #define DMA1_Channel5 ((DMA_Channel_TypeDef *)DMA1_Channel5_BASE)
  518. #define DMA1_Channel6 ((DMA_Channel_TypeDef *)DMA1_Channel6_BASE)
  519. #define DMA1_Channel7 ((DMA_Channel_TypeDef *)DMA1_Channel7_BASE)
  520. #define RCC ((RCC_TypeDef *)RCC_BASE)
  521. #define CRC ((CRC_TypeDef *)CRC_BASE)
  522. #define FLASH ((FLASH_TypeDef *)FLASH_R_BASE)
  523. #define OB ((OB_TypeDef *)OB_BASE)
  524. #define DBGMCU ((DBGMCU_TypeDef *)DBGMCU_BASE)
  525. /**
  526. * @}
  527. */
  528. /** @addtogroup Exported_constants
  529. * @{
  530. */
  531. /** @addtogroup Peripheral_Registers_Bits_Definition
  532. * @{
  533. */
  534. /******************************************************************************/
  535. /* Peripheral Registers_Bits_Definition */
  536. /******************************************************************************/
  537. /******************************************************************************/
  538. /* */
  539. /* CRC calculation unit (CRC) */
  540. /* */
  541. /******************************************************************************/
  542. /******************* Bit definition for CRC_DR register *********************/
  543. #define CRC_DR_DR_Pos (0U)
  544. #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  545. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  546. /******************* Bit definition for CRC_IDR register ********************/
  547. #define CRC_IDR_IDR_Pos (0U)
  548. #define CRC_IDR_IDR_Msk (0xFFU << CRC_IDR_IDR_Pos) /*!< 0x000000FF */
  549. #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */
  550. /******************** Bit definition for CRC_CR register ********************/
  551. #define CRC_CR_RESET_Pos (0U)
  552. #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  553. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET bit */
  554. /******************************************************************************/
  555. /* */
  556. /* Power Control */
  557. /* */
  558. /******************************************************************************/
  559. /******************** Bit definition for PWR_CR register ********************/
  560. #define PWR_CR_LPDS_Pos (0U)
  561. #define PWR_CR_LPDS_Msk (0x1U << PWR_CR_LPDS_Pos) /*!< 0x00000001 */
  562. #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< Low-Power Deepsleep */
  563. #define PWR_CR_PDDS_Pos (1U)
  564. #define PWR_CR_PDDS_Msk (0x1U << PWR_CR_PDDS_Pos) /*!< 0x00000002 */
  565. #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */
  566. #define PWR_CR_CWUF_Pos (2U)
  567. #define PWR_CR_CWUF_Msk (0x1U << PWR_CR_CWUF_Pos) /*!< 0x00000004 */
  568. #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */
  569. #define PWR_CR_CSBF_Pos (3U)
  570. #define PWR_CR_CSBF_Msk (0x1U << PWR_CR_CSBF_Pos) /*!< 0x00000008 */
  571. #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */
  572. #define PWR_CR_PVDE_Pos (4U)
  573. #define PWR_CR_PVDE_Msk (0x1U << PWR_CR_PVDE_Pos) /*!< 0x00000010 */
  574. #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */
  575. #define PWR_CR_PLS_Pos (5U)
  576. #define PWR_CR_PLS_Msk (0x7U << PWR_CR_PLS_Pos) /*!< 0x000000E0 */
  577. #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */
  578. #define PWR_CR_PLS_0 (0x1U << PWR_CR_PLS_Pos) /*!< 0x00000020 */
  579. #define PWR_CR_PLS_1 (0x2U << PWR_CR_PLS_Pos) /*!< 0x00000040 */
  580. #define PWR_CR_PLS_2 (0x4U << PWR_CR_PLS_Pos) /*!< 0x00000080 */
  581. /*!< PVD level configuration */
  582. #define PWR_CR_PLS_LEV0 0x00000000U /*!< PVD level 2.2V */
  583. #define PWR_CR_PLS_LEV1 0x00000020U /*!< PVD level 2.3V */
  584. #define PWR_CR_PLS_LEV2 0x00000040U /*!< PVD level 2.4V */
  585. #define PWR_CR_PLS_LEV3 0x00000060U /*!< PVD level 2.5V */
  586. #define PWR_CR_PLS_LEV4 0x00000080U /*!< PVD level 2.6V */
  587. #define PWR_CR_PLS_LEV5 0x000000A0U /*!< PVD level 2.7V */
  588. #define PWR_CR_PLS_LEV6 0x000000C0U /*!< PVD level 2.8V */
  589. #define PWR_CR_PLS_LEV7 0x000000E0U /*!< PVD level 2.9V */
  590. /* Legacy defines */
  591. #define PWR_CR_PLS_2V2 PWR_CR_PLS_LEV0
  592. #define PWR_CR_PLS_2V3 PWR_CR_PLS_LEV1
  593. #define PWR_CR_PLS_2V4 PWR_CR_PLS_LEV2
  594. #define PWR_CR_PLS_2V5 PWR_CR_PLS_LEV3
  595. #define PWR_CR_PLS_2V6 PWR_CR_PLS_LEV4
  596. #define PWR_CR_PLS_2V7 PWR_CR_PLS_LEV5
  597. #define PWR_CR_PLS_2V8 PWR_CR_PLS_LEV6
  598. #define PWR_CR_PLS_2V9 PWR_CR_PLS_LEV7
  599. #define PWR_CR_DBP_Pos (8U)
  600. #define PWR_CR_DBP_Msk (0x1U << PWR_CR_DBP_Pos) /*!< 0x00000100 */
  601. #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */
  602. /******************* Bit definition for PWR_CSR register ********************/
  603. #define PWR_CSR_WUF_Pos (0U)
  604. #define PWR_CSR_WUF_Msk (0x1U << PWR_CSR_WUF_Pos) /*!< 0x00000001 */
  605. #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */
  606. #define PWR_CSR_SBF_Pos (1U)
  607. #define PWR_CSR_SBF_Msk (0x1U << PWR_CSR_SBF_Pos) /*!< 0x00000002 */
  608. #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */
  609. #define PWR_CSR_PVDO_Pos (2U)
  610. #define PWR_CSR_PVDO_Msk (0x1U << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */
  611. #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */
  612. #define PWR_CSR_EWUP_Pos (8U)
  613. #define PWR_CSR_EWUP_Msk (0x1U << PWR_CSR_EWUP_Pos) /*!< 0x00000100 */
  614. #define PWR_CSR_EWUP PWR_CSR_EWUP_Msk /*!< Enable WKUP pin */
  615. /******************************************************************************/
  616. /* */
  617. /* Backup registers */
  618. /* */
  619. /******************************************************************************/
  620. /******************* Bit definition for BKP_DR1 register ********************/
  621. #define BKP_DR1_D_Pos (0U)
  622. #define BKP_DR1_D_Msk (0xFFFFU << BKP_DR1_D_Pos) /*!< 0x0000FFFF */
  623. #define BKP_DR1_D BKP_DR1_D_Msk /*!< Backup data */
  624. /******************* Bit definition for BKP_DR2 register ********************/
  625. #define BKP_DR2_D_Pos (0U)
  626. #define BKP_DR2_D_Msk (0xFFFFU << BKP_DR2_D_Pos) /*!< 0x0000FFFF */
  627. #define BKP_DR2_D BKP_DR2_D_Msk /*!< Backup data */
  628. /******************* Bit definition for BKP_DR3 register ********************/
  629. #define BKP_DR3_D_Pos (0U)
  630. #define BKP_DR3_D_Msk (0xFFFFU << BKP_DR3_D_Pos) /*!< 0x0000FFFF */
  631. #define BKP_DR3_D BKP_DR3_D_Msk /*!< Backup data */
  632. /******************* Bit definition for BKP_DR4 register ********************/
  633. #define BKP_DR4_D_Pos (0U)
  634. #define BKP_DR4_D_Msk (0xFFFFU << BKP_DR4_D_Pos) /*!< 0x0000FFFF */
  635. #define BKP_DR4_D BKP_DR4_D_Msk /*!< Backup data */
  636. /******************* Bit definition for BKP_DR5 register ********************/
  637. #define BKP_DR5_D_Pos (0U)
  638. #define BKP_DR5_D_Msk (0xFFFFU << BKP_DR5_D_Pos) /*!< 0x0000FFFF */
  639. #define BKP_DR5_D BKP_DR5_D_Msk /*!< Backup data */
  640. /******************* Bit definition for BKP_DR6 register ********************/
  641. #define BKP_DR6_D_Pos (0U)
  642. #define BKP_DR6_D_Msk (0xFFFFU << BKP_DR6_D_Pos) /*!< 0x0000FFFF */
  643. #define BKP_DR6_D BKP_DR6_D_Msk /*!< Backup data */
  644. /******************* Bit definition for BKP_DR7 register ********************/
  645. #define BKP_DR7_D_Pos (0U)
  646. #define BKP_DR7_D_Msk (0xFFFFU << BKP_DR7_D_Pos) /*!< 0x0000FFFF */
  647. #define BKP_DR7_D BKP_DR7_D_Msk /*!< Backup data */
  648. /******************* Bit definition for BKP_DR8 register ********************/
  649. #define BKP_DR8_D_Pos (0U)
  650. #define BKP_DR8_D_Msk (0xFFFFU << BKP_DR8_D_Pos) /*!< 0x0000FFFF */
  651. #define BKP_DR8_D BKP_DR8_D_Msk /*!< Backup data */
  652. /******************* Bit definition for BKP_DR9 register ********************/
  653. #define BKP_DR9_D_Pos (0U)
  654. #define BKP_DR9_D_Msk (0xFFFFU << BKP_DR9_D_Pos) /*!< 0x0000FFFF */
  655. #define BKP_DR9_D BKP_DR9_D_Msk /*!< Backup data */
  656. /******************* Bit definition for BKP_DR10 register *******************/
  657. #define BKP_DR10_D_Pos (0U)
  658. #define BKP_DR10_D_Msk (0xFFFFU << BKP_DR10_D_Pos) /*!< 0x0000FFFF */
  659. #define BKP_DR10_D BKP_DR10_D_Msk /*!< Backup data */
  660. #define RTC_BKP_NUMBER 10
  661. /****************** Bit definition for BKP_RTCCR register *******************/
  662. #define BKP_RTCCR_CAL_Pos (0U)
  663. #define BKP_RTCCR_CAL_Msk (0x7FU << BKP_RTCCR_CAL_Pos) /*!< 0x0000007F */
  664. #define BKP_RTCCR_CAL BKP_RTCCR_CAL_Msk /*!< Calibration value */
  665. #define BKP_RTCCR_CCO_Pos (7U)
  666. #define BKP_RTCCR_CCO_Msk (0x1U << BKP_RTCCR_CCO_Pos) /*!< 0x00000080 */
  667. #define BKP_RTCCR_CCO BKP_RTCCR_CCO_Msk /*!< Calibration Clock Output */
  668. #define BKP_RTCCR_ASOE_Pos (8U)
  669. #define BKP_RTCCR_ASOE_Msk (0x1U << BKP_RTCCR_ASOE_Pos) /*!< 0x00000100 */
  670. #define BKP_RTCCR_ASOE BKP_RTCCR_ASOE_Msk /*!< Alarm or Second Output Enable */
  671. #define BKP_RTCCR_ASOS_Pos (9U)
  672. #define BKP_RTCCR_ASOS_Msk (0x1U << BKP_RTCCR_ASOS_Pos) /*!< 0x00000200 */
  673. #define BKP_RTCCR_ASOS BKP_RTCCR_ASOS_Msk /*!< Alarm or Second Output Selection */
  674. /******************** Bit definition for BKP_CR register ********************/
  675. #define BKP_CR_TPE_Pos (0U)
  676. #define BKP_CR_TPE_Msk (0x1U << BKP_CR_TPE_Pos) /*!< 0x00000001 */
  677. #define BKP_CR_TPE BKP_CR_TPE_Msk /*!< TAMPER pin enable */
  678. #define BKP_CR_TPAL_Pos (1U)
  679. #define BKP_CR_TPAL_Msk (0x1U << BKP_CR_TPAL_Pos) /*!< 0x00000002 */
  680. #define BKP_CR_TPAL BKP_CR_TPAL_Msk /*!< TAMPER pin active level */
  681. /******************* Bit definition for BKP_CSR register ********************/
  682. #define BKP_CSR_CTE_Pos (0U)
  683. #define BKP_CSR_CTE_Msk (0x1U << BKP_CSR_CTE_Pos) /*!< 0x00000001 */
  684. #define BKP_CSR_CTE BKP_CSR_CTE_Msk /*!< Clear Tamper event */
  685. #define BKP_CSR_CTI_Pos (1U)
  686. #define BKP_CSR_CTI_Msk (0x1U << BKP_CSR_CTI_Pos) /*!< 0x00000002 */
  687. #define BKP_CSR_CTI BKP_CSR_CTI_Msk /*!< Clear Tamper Interrupt */
  688. #define BKP_CSR_TPIE_Pos (2U)
  689. #define BKP_CSR_TPIE_Msk (0x1U << BKP_CSR_TPIE_Pos) /*!< 0x00000004 */
  690. #define BKP_CSR_TPIE BKP_CSR_TPIE_Msk /*!< TAMPER Pin interrupt enable */
  691. #define BKP_CSR_TEF_Pos (8U)
  692. #define BKP_CSR_TEF_Msk (0x1U << BKP_CSR_TEF_Pos) /*!< 0x00000100 */
  693. #define BKP_CSR_TEF BKP_CSR_TEF_Msk /*!< Tamper Event Flag */
  694. #define BKP_CSR_TIF_Pos (9U)
  695. #define BKP_CSR_TIF_Msk (0x1U << BKP_CSR_TIF_Pos) /*!< 0x00000200 */
  696. #define BKP_CSR_TIF BKP_CSR_TIF_Msk /*!< Tamper Interrupt Flag */
  697. /******************************************************************************/
  698. /* */
  699. /* Reset and Clock Control */
  700. /* */
  701. /******************************************************************************/
  702. /******************** Bit definition for RCC_CR register ********************/
  703. #define RCC_CR_HSION_Pos (0U)
  704. #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000001 */
  705. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */
  706. #define RCC_CR_HSIRDY_Pos (1U)
  707. #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */
  708. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */
  709. #define RCC_CR_HSITRIM_Pos (3U)
  710. #define RCC_CR_HSITRIM_Msk (0x1FU << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */
  711. #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk /*!< Internal High Speed clock trimming */
  712. #define RCC_CR_HSICAL_Pos (8U)
  713. #define RCC_CR_HSICAL_Msk (0xFFU << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */
  714. #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk /*!< Internal High Speed clock Calibration */
  715. #define RCC_CR_HSEON_Pos (16U)
  716. #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  717. #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */
  718. #define RCC_CR_HSERDY_Pos (17U)
  719. #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  720. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */
  721. #define RCC_CR_HSEBYP_Pos (18U)
  722. #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  723. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */
  724. #define RCC_CR_CSSON_Pos (19U)
  725. #define RCC_CR_CSSON_Msk (0x1U << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
  726. #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< Clock Security System enable */
  727. #define RCC_CR_PLLON_Pos (24U)
  728. #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  729. #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */
  730. #define RCC_CR_PLLRDY_Pos (25U)
  731. #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  732. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */
  733. /******************* Bit definition for RCC_CFGR register *******************/
  734. /*!< SW configuration */
  735. #define RCC_CFGR_SW_Pos (0U)
  736. #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
  737. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
  738. #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  739. #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  740. #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */
  741. #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */
  742. #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL selected as system clock */
  743. /*!< SWS configuration */
  744. #define RCC_CFGR_SWS_Pos (2U)
  745. #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
  746. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
  747. #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
  748. #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  749. #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */
  750. #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */
  751. #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL used as system clock */
  752. /*!< HPRE configuration */
  753. #define RCC_CFGR_HPRE_Pos (4U)
  754. #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
  755. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  756. #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
  757. #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
  758. #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
  759. #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
  760. #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */
  761. #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */
  762. #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */
  763. #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */
  764. #define RCC_CFGR_HPRE_DIV16 0x000000B0U /*!< SYSCLK divided by 16 */
  765. #define RCC_CFGR_HPRE_DIV64 0x000000C0U /*!< SYSCLK divided by 64 */
  766. #define RCC_CFGR_HPRE_DIV128 0x000000D0U /*!< SYSCLK divided by 128 */
  767. #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */
  768. #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */
  769. /*!< PPRE1 configuration */
  770. #define RCC_CFGR_PPRE1_Pos (8U)
  771. #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */
  772. #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */
  773. #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */
  774. #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */
  775. #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
  776. #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */
  777. #define RCC_CFGR_PPRE1_DIV2 0x00000400U /*!< HCLK divided by 2 */
  778. #define RCC_CFGR_PPRE1_DIV4 0x00000500U /*!< HCLK divided by 4 */
  779. #define RCC_CFGR_PPRE1_DIV8 0x00000600U /*!< HCLK divided by 8 */
  780. #define RCC_CFGR_PPRE1_DIV16 0x00000700U /*!< HCLK divided by 16 */
  781. /*!< PPRE2 configuration */
  782. #define RCC_CFGR_PPRE2_Pos (11U)
  783. #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */
  784. #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
  785. #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */
  786. #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */
  787. #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
  788. #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */
  789. #define RCC_CFGR_PPRE2_DIV2 0x00002000U /*!< HCLK divided by 2 */
  790. #define RCC_CFGR_PPRE2_DIV4 0x00002800U /*!< HCLK divided by 4 */
  791. #define RCC_CFGR_PPRE2_DIV8 0x00003000U /*!< HCLK divided by 8 */
  792. #define RCC_CFGR_PPRE2_DIV16 0x00003800U /*!< HCLK divided by 16 */
  793. /*!< ADCPPRE configuration */
  794. #define RCC_CFGR_ADCPRE_Pos (14U)
  795. #define RCC_CFGR_ADCPRE_Msk (0x3U << RCC_CFGR_ADCPRE_Pos) /*!< 0x0000C000 */
  796. #define RCC_CFGR_ADCPRE RCC_CFGR_ADCPRE_Msk /*!< ADCPRE[1:0] bits (ADC prescaler) */
  797. #define RCC_CFGR_ADCPRE_0 (0x1U << RCC_CFGR_ADCPRE_Pos) /*!< 0x00004000 */
  798. #define RCC_CFGR_ADCPRE_1 (0x2U << RCC_CFGR_ADCPRE_Pos) /*!< 0x00008000 */
  799. #define RCC_CFGR_ADCPRE_DIV2 0x00000000U /*!< PCLK2 divided by 2 */
  800. #define RCC_CFGR_ADCPRE_DIV4 0x00004000U /*!< PCLK2 divided by 4 */
  801. #define RCC_CFGR_ADCPRE_DIV6 0x00008000U /*!< PCLK2 divided by 6 */
  802. #define RCC_CFGR_ADCPRE_DIV8 0x0000C000U /*!< PCLK2 divided by 8 */
  803. #define RCC_CFGR_PLLSRC_Pos (16U)
  804. #define RCC_CFGR_PLLSRC_Msk (0x1U << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */
  805. #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */
  806. #define RCC_CFGR_PLLXTPRE_Pos (17U)
  807. #define RCC_CFGR_PLLXTPRE_Msk (0x1U << RCC_CFGR_PLLXTPRE_Pos) /*!< 0x00020000 */
  808. #define RCC_CFGR_PLLXTPRE RCC_CFGR_PLLXTPRE_Msk /*!< HSE divider for PLL entry */
  809. /*!< PLLMUL configuration */
  810. #define RCC_CFGR_PLLMULL_Pos (18U)
  811. #define RCC_CFGR_PLLMULL_Msk (0xFU << RCC_CFGR_PLLMULL_Pos) /*!< 0x003C0000 */
  812. #define RCC_CFGR_PLLMULL RCC_CFGR_PLLMULL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */
  813. #define RCC_CFGR_PLLMULL_0 (0x1U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00040000 */
  814. #define RCC_CFGR_PLLMULL_1 (0x2U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00080000 */
  815. #define RCC_CFGR_PLLMULL_2 (0x4U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00100000 */
  816. #define RCC_CFGR_PLLMULL_3 (0x8U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00200000 */
  817. #define RCC_CFGR_PLLXTPRE_HSE 0x00000000U /*!< HSE clock not divided for PLL entry */
  818. #define RCC_CFGR_PLLXTPRE_HSE_DIV2 0x00020000U /*!< HSE clock divided by 2 for PLL entry */
  819. #define RCC_CFGR_PLLMULL2 0x00000000U /*!< PLL input clock*2 */
  820. #define RCC_CFGR_PLLMULL3_Pos (18U)
  821. #define RCC_CFGR_PLLMULL3_Msk (0x1U << RCC_CFGR_PLLMULL3_Pos) /*!< 0x00040000 */
  822. #define RCC_CFGR_PLLMULL3 RCC_CFGR_PLLMULL3_Msk /*!< PLL input clock*3 */
  823. #define RCC_CFGR_PLLMULL4_Pos (19U)
  824. #define RCC_CFGR_PLLMULL4_Msk (0x1U << RCC_CFGR_PLLMULL4_Pos) /*!< 0x00080000 */
  825. #define RCC_CFGR_PLLMULL4 RCC_CFGR_PLLMULL4_Msk /*!< PLL input clock*4 */
  826. #define RCC_CFGR_PLLMULL5_Pos (18U)
  827. #define RCC_CFGR_PLLMULL5_Msk (0x3U << RCC_CFGR_PLLMULL5_Pos) /*!< 0x000C0000 */
  828. #define RCC_CFGR_PLLMULL5 RCC_CFGR_PLLMULL5_Msk /*!< PLL input clock*5 */
  829. #define RCC_CFGR_PLLMULL6_Pos (20U)
  830. #define RCC_CFGR_PLLMULL6_Msk (0x1U << RCC_CFGR_PLLMULL6_Pos) /*!< 0x00100000 */
  831. #define RCC_CFGR_PLLMULL6 RCC_CFGR_PLLMULL6_Msk /*!< PLL input clock*6 */
  832. #define RCC_CFGR_PLLMULL7_Pos (18U)
  833. #define RCC_CFGR_PLLMULL7_Msk (0x5U << RCC_CFGR_PLLMULL7_Pos) /*!< 0x00140000 */
  834. #define RCC_CFGR_PLLMULL7 RCC_CFGR_PLLMULL7_Msk /*!< PLL input clock*7 */
  835. #define RCC_CFGR_PLLMULL8_Pos (19U)
  836. #define RCC_CFGR_PLLMULL8_Msk (0x3U << RCC_CFGR_PLLMULL8_Pos) /*!< 0x00180000 */
  837. #define RCC_CFGR_PLLMULL8 RCC_CFGR_PLLMULL8_Msk /*!< PLL input clock*8 */
  838. #define RCC_CFGR_PLLMULL9_Pos (18U)
  839. #define RCC_CFGR_PLLMULL9_Msk (0x7U << RCC_CFGR_PLLMULL9_Pos) /*!< 0x001C0000 */
  840. #define RCC_CFGR_PLLMULL9 RCC_CFGR_PLLMULL9_Msk /*!< PLL input clock*9 */
  841. #define RCC_CFGR_PLLMULL10_Pos (21U)
  842. #define RCC_CFGR_PLLMULL10_Msk (0x1U << RCC_CFGR_PLLMULL10_Pos) /*!< 0x00200000 */
  843. #define RCC_CFGR_PLLMULL10 RCC_CFGR_PLLMULL10_Msk /*!< PLL input clock10 */
  844. #define RCC_CFGR_PLLMULL11_Pos (18U)
  845. #define RCC_CFGR_PLLMULL11_Msk (0x9U << RCC_CFGR_PLLMULL11_Pos) /*!< 0x00240000 */
  846. #define RCC_CFGR_PLLMULL11 RCC_CFGR_PLLMULL11_Msk /*!< PLL input clock*11 */
  847. #define RCC_CFGR_PLLMULL12_Pos (19U)
  848. #define RCC_CFGR_PLLMULL12_Msk (0x5U << RCC_CFGR_PLLMULL12_Pos) /*!< 0x00280000 */
  849. #define RCC_CFGR_PLLMULL12 RCC_CFGR_PLLMULL12_Msk /*!< PLL input clock*12 */
  850. #define RCC_CFGR_PLLMULL13_Pos (18U)
  851. #define RCC_CFGR_PLLMULL13_Msk (0xBU << RCC_CFGR_PLLMULL13_Pos) /*!< 0x002C0000 */
  852. #define RCC_CFGR_PLLMULL13 RCC_CFGR_PLLMULL13_Msk /*!< PLL input clock*13 */
  853. #define RCC_CFGR_PLLMULL14_Pos (20U)
  854. #define RCC_CFGR_PLLMULL14_Msk (0x3U << RCC_CFGR_PLLMULL14_Pos) /*!< 0x00300000 */
  855. #define RCC_CFGR_PLLMULL14 RCC_CFGR_PLLMULL14_Msk /*!< PLL input clock*14 */
  856. #define RCC_CFGR_PLLMULL15_Pos (18U)
  857. #define RCC_CFGR_PLLMULL15_Msk (0xDU << RCC_CFGR_PLLMULL15_Pos) /*!< 0x00340000 */
  858. #define RCC_CFGR_PLLMULL15 RCC_CFGR_PLLMULL15_Msk /*!< PLL input clock*15 */
  859. #define RCC_CFGR_PLLMULL16_Pos (19U)
  860. #define RCC_CFGR_PLLMULL16_Msk (0x7U << RCC_CFGR_PLLMULL16_Pos) /*!< 0x00380000 */
  861. #define RCC_CFGR_PLLMULL16 RCC_CFGR_PLLMULL16_Msk /*!< PLL input clock*16 */
  862. /*!< MCO configuration */
  863. #define RCC_CFGR_MCO_Pos (24U)
  864. #define RCC_CFGR_MCO_Msk (0x7U << RCC_CFGR_MCO_Pos) /*!< 0x07000000 */
  865. #define RCC_CFGR_MCO RCC_CFGR_MCO_Msk /*!< MCO[2:0] bits (Microcontroller Clock Output) */
  866. #define RCC_CFGR_MCO_0 (0x1U << RCC_CFGR_MCO_Pos) /*!< 0x01000000 */
  867. #define RCC_CFGR_MCO_1 (0x2U << RCC_CFGR_MCO_Pos) /*!< 0x02000000 */
  868. #define RCC_CFGR_MCO_2 (0x4U << RCC_CFGR_MCO_Pos) /*!< 0x04000000 */
  869. #define RCC_CFGR_MCO_NOCLOCK 0x00000000U /*!< No clock */
  870. #define RCC_CFGR_MCO_SYSCLK 0x04000000U /*!< System clock selected as MCO source */
  871. #define RCC_CFGR_MCO_HSI 0x05000000U /*!< HSI clock selected as MCO source */
  872. #define RCC_CFGR_MCO_HSE 0x06000000U /*!< HSE clock selected as MCO source */
  873. #define RCC_CFGR_MCO_PLLCLK_DIV2 0x07000000U /*!< PLL clock divided by 2 selected as MCO source */
  874. /* Reference defines */
  875. #define RCC_CFGR_MCOSEL RCC_CFGR_MCO
  876. #define RCC_CFGR_MCOSEL_0 RCC_CFGR_MCO_0
  877. #define RCC_CFGR_MCOSEL_1 RCC_CFGR_MCO_1
  878. #define RCC_CFGR_MCOSEL_2 RCC_CFGR_MCO_2
  879. #define RCC_CFGR_MCOSEL_NOCLOCK RCC_CFGR_MCO_NOCLOCK
  880. #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCO_SYSCLK
  881. #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCO_HSI
  882. #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCO_HSE
  883. #define RCC_CFGR_MCOSEL_PLL_DIV2 RCC_CFGR_MCO_PLLCLK_DIV2
  884. /*!<****************** Bit definition for RCC_CIR register ********************/
  885. #define RCC_CIR_LSIRDYF_Pos (0U)
  886. #define RCC_CIR_LSIRDYF_Msk (0x1U << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */
  887. #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */
  888. #define RCC_CIR_LSERDYF_Pos (1U)
  889. #define RCC_CIR_LSERDYF_Msk (0x1U << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */
  890. #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */
  891. #define RCC_CIR_HSIRDYF_Pos (2U)
  892. #define RCC_CIR_HSIRDYF_Msk (0x1U << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */
  893. #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */
  894. #define RCC_CIR_HSERDYF_Pos (3U)
  895. #define RCC_CIR_HSERDYF_Msk (0x1U << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */
  896. #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */
  897. #define RCC_CIR_PLLRDYF_Pos (4U)
  898. #define RCC_CIR_PLLRDYF_Msk (0x1U << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */
  899. #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */
  900. #define RCC_CIR_CSSF_Pos (7U)
  901. #define RCC_CIR_CSSF_Msk (0x1U << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */
  902. #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */
  903. #define RCC_CIR_LSIRDYIE_Pos (8U)
  904. #define RCC_CIR_LSIRDYIE_Msk (0x1U << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */
  905. #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */
  906. #define RCC_CIR_LSERDYIE_Pos (9U)
  907. #define RCC_CIR_LSERDYIE_Msk (0x1U << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */
  908. #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */
  909. #define RCC_CIR_HSIRDYIE_Pos (10U)
  910. #define RCC_CIR_HSIRDYIE_Msk (0x1U << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */
  911. #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */
  912. #define RCC_CIR_HSERDYIE_Pos (11U)
  913. #define RCC_CIR_HSERDYIE_Msk (0x1U << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */
  914. #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */
  915. #define RCC_CIR_PLLRDYIE_Pos (12U)
  916. #define RCC_CIR_PLLRDYIE_Msk (0x1U << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */
  917. #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */
  918. #define RCC_CIR_LSIRDYC_Pos (16U)
  919. #define RCC_CIR_LSIRDYC_Msk (0x1U << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */
  920. #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */
  921. #define RCC_CIR_LSERDYC_Pos (17U)
  922. #define RCC_CIR_LSERDYC_Msk (0x1U << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */
  923. #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */
  924. #define RCC_CIR_HSIRDYC_Pos (18U)
  925. #define RCC_CIR_HSIRDYC_Msk (0x1U << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */
  926. #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */
  927. #define RCC_CIR_HSERDYC_Pos (19U)
  928. #define RCC_CIR_HSERDYC_Msk (0x1U << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */
  929. #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */
  930. #define RCC_CIR_PLLRDYC_Pos (20U)
  931. #define RCC_CIR_PLLRDYC_Msk (0x1U << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */
  932. #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */
  933. #define RCC_CIR_CSSC_Pos (23U)
  934. #define RCC_CIR_CSSC_Msk (0x1U << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */
  935. #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */
  936. /***************** Bit definition for RCC_APB2RSTR register *****************/
  937. #define RCC_APB2RSTR_AFIORST_Pos (0U)
  938. #define RCC_APB2RSTR_AFIORST_Msk (0x1U << RCC_APB2RSTR_AFIORST_Pos) /*!< 0x00000001 */
  939. #define RCC_APB2RSTR_AFIORST RCC_APB2RSTR_AFIORST_Msk /*!< Alternate Function I/O reset */
  940. #define RCC_APB2RSTR_IOPARST_Pos (2U)
  941. #define RCC_APB2RSTR_IOPARST_Msk (0x1U << RCC_APB2RSTR_IOPARST_Pos) /*!< 0x00000004 */
  942. #define RCC_APB2RSTR_IOPARST RCC_APB2RSTR_IOPARST_Msk /*!< I/O port A reset */
  943. #define RCC_APB2RSTR_IOPBRST_Pos (3U)
  944. #define RCC_APB2RSTR_IOPBRST_Msk (0x1U << RCC_APB2RSTR_IOPBRST_Pos) /*!< 0x00000008 */
  945. #define RCC_APB2RSTR_IOPBRST RCC_APB2RSTR_IOPBRST_Msk /*!< I/O port B reset */
  946. #define RCC_APB2RSTR_IOPCRST_Pos (4U)
  947. #define RCC_APB2RSTR_IOPCRST_Msk (0x1U << RCC_APB2RSTR_IOPCRST_Pos) /*!< 0x00000010 */
  948. #define RCC_APB2RSTR_IOPCRST RCC_APB2RSTR_IOPCRST_Msk /*!< I/O port C reset */
  949. #define RCC_APB2RSTR_IOPDRST_Pos (5U)
  950. #define RCC_APB2RSTR_IOPDRST_Msk (0x1U << RCC_APB2RSTR_IOPDRST_Pos) /*!< 0x00000020 */
  951. #define RCC_APB2RSTR_IOPDRST RCC_APB2RSTR_IOPDRST_Msk /*!< I/O port D reset */
  952. #define RCC_APB2RSTR_ADC1RST_Pos (9U)
  953. #define RCC_APB2RSTR_ADC1RST_Msk (0x1U << RCC_APB2RSTR_ADC1RST_Pos) /*!< 0x00000200 */
  954. #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADC1RST_Msk /*!< ADC 1 interface reset */
  955. #define RCC_APB2RSTR_TIM1RST_Pos (11U)
  956. #define RCC_APB2RSTR_TIM1RST_Msk (0x1U << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */
  957. #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk /*!< TIM1 Timer reset */
  958. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  959. #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
  960. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI 1 reset */
  961. #define RCC_APB2RSTR_USART1RST_Pos (14U)
  962. #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
  963. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 reset */
  964. /***************** Bit definition for RCC_APB1RSTR register *****************/
  965. #define RCC_APB1RSTR_TIM2RST_Pos (0U)
  966. #define RCC_APB1RSTR_TIM2RST_Msk (0x1U << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */
  967. #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 reset */
  968. #define RCC_APB1RSTR_TIM3RST_Pos (1U)
  969. #define RCC_APB1RSTR_TIM3RST_Msk (0x1U << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */
  970. #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 reset */
  971. #define RCC_APB1RSTR_WWDGRST_Pos (11U)
  972. #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */
  973. #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog reset */
  974. #define RCC_APB1RSTR_USART2RST_Pos (17U)
  975. #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */
  976. #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 reset */
  977. #define RCC_APB1RSTR_I2C1RST_Pos (21U)
  978. #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */
  979. #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 reset */
  980. #define RCC_APB1RSTR_BKPRST_Pos (27U)
  981. #define RCC_APB1RSTR_BKPRST_Msk (0x1U << RCC_APB1RSTR_BKPRST_Pos) /*!< 0x08000000 */
  982. #define RCC_APB1RSTR_BKPRST RCC_APB1RSTR_BKPRST_Msk /*!< Backup interface reset */
  983. #define RCC_APB1RSTR_PWRRST_Pos (28U)
  984. #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */
  985. #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< Power interface reset */
  986. /****************** Bit definition for RCC_AHBENR register ******************/
  987. #define RCC_AHBENR_DMA1EN_Pos (0U)
  988. #define RCC_AHBENR_DMA1EN_Msk (0x1U << RCC_AHBENR_DMA1EN_Pos) /*!< 0x00000001 */
  989. #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk /*!< DMA1 clock enable */
  990. #define RCC_AHBENR_SRAMEN_Pos (2U)
  991. #define RCC_AHBENR_SRAMEN_Msk (0x1U << RCC_AHBENR_SRAMEN_Pos) /*!< 0x00000004 */
  992. #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk /*!< SRAM interface clock enable */
  993. #define RCC_AHBENR_FLITFEN_Pos (4U)
  994. #define RCC_AHBENR_FLITFEN_Msk (0x1U << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00000010 */
  995. #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable */
  996. #define RCC_AHBENR_CRCEN_Pos (6U)
  997. #define RCC_AHBENR_CRCEN_Msk (0x1U << RCC_AHBENR_CRCEN_Pos) /*!< 0x00000040 */
  998. #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */
  999. /****************** Bit definition for RCC_APB2ENR register *****************/
  1000. #define RCC_APB2ENR_AFIOEN_Pos (0U)
  1001. #define RCC_APB2ENR_AFIOEN_Msk (0x1U << RCC_APB2ENR_AFIOEN_Pos) /*!< 0x00000001 */
  1002. #define RCC_APB2ENR_AFIOEN RCC_APB2ENR_AFIOEN_Msk /*!< Alternate Function I/O clock enable */
  1003. #define RCC_APB2ENR_IOPAEN_Pos (2U)
  1004. #define RCC_APB2ENR_IOPAEN_Msk (0x1U << RCC_APB2ENR_IOPAEN_Pos) /*!< 0x00000004 */
  1005. #define RCC_APB2ENR_IOPAEN RCC_APB2ENR_IOPAEN_Msk /*!< I/O port A clock enable */
  1006. #define RCC_APB2ENR_IOPBEN_Pos (3U)
  1007. #define RCC_APB2ENR_IOPBEN_Msk (0x1U << RCC_APB2ENR_IOPBEN_Pos) /*!< 0x00000008 */
  1008. #define RCC_APB2ENR_IOPBEN RCC_APB2ENR_IOPBEN_Msk /*!< I/O port B clock enable */
  1009. #define RCC_APB2ENR_IOPCEN_Pos (4U)
  1010. #define RCC_APB2ENR_IOPCEN_Msk (0x1U << RCC_APB2ENR_IOPCEN_Pos) /*!< 0x00000010 */
  1011. #define RCC_APB2ENR_IOPCEN RCC_APB2ENR_IOPCEN_Msk /*!< I/O port C clock enable */
  1012. #define RCC_APB2ENR_IOPDEN_Pos (5U)
  1013. #define RCC_APB2ENR_IOPDEN_Msk (0x1U << RCC_APB2ENR_IOPDEN_Pos) /*!< 0x00000020 */
  1014. #define RCC_APB2ENR_IOPDEN RCC_APB2ENR_IOPDEN_Msk /*!< I/O port D clock enable */
  1015. #define RCC_APB2ENR_ADC1EN_Pos (9U)
  1016. #define RCC_APB2ENR_ADC1EN_Msk (0x1U << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000200 */
  1017. #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk /*!< ADC 1 interface clock enable */
  1018. #define RCC_APB2ENR_TIM1EN_Pos (11U)
  1019. #define RCC_APB2ENR_TIM1EN_Msk (0x1U << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */
  1020. #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk /*!< TIM1 Timer clock enable */
  1021. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  1022. #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  1023. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI 1 clock enable */
  1024. #define RCC_APB2ENR_USART1EN_Pos (14U)
  1025. #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
  1026. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */
  1027. /***************** Bit definition for RCC_APB1ENR register ******************/
  1028. #define RCC_APB1ENR_TIM2EN_Pos (0U)
  1029. #define RCC_APB1ENR_TIM2EN_Msk (0x1U << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */
  1030. #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enabled*/
  1031. #define RCC_APB1ENR_TIM3EN_Pos (1U)
  1032. #define RCC_APB1ENR_TIM3EN_Msk (0x1U << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */
  1033. #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */
  1034. #define RCC_APB1ENR_WWDGEN_Pos (11U)
  1035. #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */
  1036. #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */
  1037. #define RCC_APB1ENR_USART2EN_Pos (17U)
  1038. #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */
  1039. #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART 2 clock enable */
  1040. #define RCC_APB1ENR_I2C1EN_Pos (21U)
  1041. #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */
  1042. #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C 1 clock enable */
  1043. #define RCC_APB1ENR_BKPEN_Pos (27U)
  1044. #define RCC_APB1ENR_BKPEN_Msk (0x1U << RCC_APB1ENR_BKPEN_Pos) /*!< 0x08000000 */
  1045. #define RCC_APB1ENR_BKPEN RCC_APB1ENR_BKPEN_Msk /*!< Backup interface clock enable */
  1046. #define RCC_APB1ENR_PWREN_Pos (28U)
  1047. #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */
  1048. #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< Power interface clock enable */
  1049. /******************* Bit definition for RCC_BDCR register *******************/
  1050. #define RCC_BDCR_LSEON_Pos (0U)
  1051. #define RCC_BDCR_LSEON_Msk (0x1U << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  1052. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk /*!< External Low Speed oscillator enable */
  1053. #define RCC_BDCR_LSERDY_Pos (1U)
  1054. #define RCC_BDCR_LSERDY_Msk (0x1U << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  1055. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk /*!< External Low Speed oscillator Ready */
  1056. #define RCC_BDCR_LSEBYP_Pos (2U)
  1057. #define RCC_BDCR_LSEBYP_Msk (0x1U << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  1058. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */
  1059. #define RCC_BDCR_RTCSEL_Pos (8U)
  1060. #define RCC_BDCR_RTCSEL_Msk (0x3U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
  1061. #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */
  1062. #define RCC_BDCR_RTCSEL_0 (0x1U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
  1063. #define RCC_BDCR_RTCSEL_1 (0x2U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
  1064. /*!< RTC congiguration */
  1065. #define RCC_BDCR_RTCSEL_NOCLOCK 0x00000000U /*!< No clock */
  1066. #define RCC_BDCR_RTCSEL_LSE 0x00000100U /*!< LSE oscillator clock used as RTC clock */
  1067. #define RCC_BDCR_RTCSEL_LSI 0x00000200U /*!< LSI oscillator clock used as RTC clock */
  1068. #define RCC_BDCR_RTCSEL_HSE 0x00000300U /*!< HSE oscillator clock divided by 128 used as RTC clock */
  1069. #define RCC_BDCR_RTCEN_Pos (15U)
  1070. #define RCC_BDCR_RTCEN_Msk (0x1U << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
  1071. #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk /*!< RTC clock enable */
  1072. #define RCC_BDCR_BDRST_Pos (16U)
  1073. #define RCC_BDCR_BDRST_Msk (0x1U << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
  1074. #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk /*!< Backup domain software reset */
  1075. /******************* Bit definition for RCC_CSR register ********************/
  1076. #define RCC_CSR_LSION_Pos (0U)
  1077. #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  1078. #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */
  1079. #define RCC_CSR_LSIRDY_Pos (1U)
  1080. #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  1081. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */
  1082. #define RCC_CSR_RMVF_Pos (24U)
  1083. #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */
  1084. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */
  1085. #define RCC_CSR_PINRSTF_Pos (26U)
  1086. #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  1087. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */
  1088. #define RCC_CSR_PORRSTF_Pos (27U)
  1089. #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */
  1090. #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */
  1091. #define RCC_CSR_SFTRSTF_Pos (28U)
  1092. #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  1093. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */
  1094. #define RCC_CSR_IWDGRSTF_Pos (29U)
  1095. #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  1096. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */
  1097. #define RCC_CSR_WWDGRSTF_Pos (30U)
  1098. #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  1099. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */
  1100. #define RCC_CSR_LPWRRSTF_Pos (31U)
  1101. #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  1102. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */
  1103. /******************************************************************************/
  1104. /* */
  1105. /* General Purpose and Alternate Function I/O */
  1106. /* */
  1107. /******************************************************************************/
  1108. /******************* Bit definition for GPIO_CRL register *******************/
  1109. #define GPIO_CRL_MODE_Pos (0U)
  1110. #define GPIO_CRL_MODE_Msk (0x33333333U << GPIO_CRL_MODE_Pos) /*!< 0x33333333 */
  1111. #define GPIO_CRL_MODE GPIO_CRL_MODE_Msk /*!< Port x mode bits */
  1112. #define GPIO_CRL_MODE0_Pos (0U)
  1113. #define GPIO_CRL_MODE0_Msk (0x3U << GPIO_CRL_MODE0_Pos) /*!< 0x00000003 */
  1114. #define GPIO_CRL_MODE0 GPIO_CRL_MODE0_Msk /*!< MODE0[1:0] bits (Port x mode bits, pin 0) */
  1115. #define GPIO_CRL_MODE0_0 (0x1U << GPIO_CRL_MODE0_Pos) /*!< 0x00000001 */
  1116. #define GPIO_CRL_MODE0_1 (0x2U << GPIO_CRL_MODE0_Pos) /*!< 0x00000002 */
  1117. #define GPIO_CRL_MODE1_Pos (4U)
  1118. #define GPIO_CRL_MODE1_Msk (0x3U << GPIO_CRL_MODE1_Pos) /*!< 0x00000030 */
  1119. #define GPIO_CRL_MODE1 GPIO_CRL_MODE1_Msk /*!< MODE1[1:0] bits (Port x mode bits, pin 1) */
  1120. #define GPIO_CRL_MODE1_0 (0x1U << GPIO_CRL_MODE1_Pos) /*!< 0x00000010 */
  1121. #define GPIO_CRL_MODE1_1 (0x2U << GPIO_CRL_MODE1_Pos) /*!< 0x00000020 */
  1122. #define GPIO_CRL_MODE2_Pos (8U)
  1123. #define GPIO_CRL_MODE2_Msk (0x3U << GPIO_CRL_MODE2_Pos) /*!< 0x00000300 */
  1124. #define GPIO_CRL_MODE2 GPIO_CRL_MODE2_Msk /*!< MODE2[1:0] bits (Port x mode bits, pin 2) */
  1125. #define GPIO_CRL_MODE2_0 (0x1U << GPIO_CRL_MODE2_Pos) /*!< 0x00000100 */
  1126. #define GPIO_CRL_MODE2_1 (0x2U << GPIO_CRL_MODE2_Pos) /*!< 0x00000200 */
  1127. #define GPIO_CRL_MODE3_Pos (12U)
  1128. #define GPIO_CRL_MODE3_Msk (0x3U << GPIO_CRL_MODE3_Pos) /*!< 0x00003000 */
  1129. #define GPIO_CRL_MODE3 GPIO_CRL_MODE3_Msk /*!< MODE3[1:0] bits (Port x mode bits, pin 3) */
  1130. #define GPIO_CRL_MODE3_0 (0x1U << GPIO_CRL_MODE3_Pos) /*!< 0x00001000 */
  1131. #define GPIO_CRL_MODE3_1 (0x2U << GPIO_CRL_MODE3_Pos) /*!< 0x00002000 */
  1132. #define GPIO_CRL_MODE4_Pos (16U)
  1133. #define GPIO_CRL_MODE4_Msk (0x3U << GPIO_CRL_MODE4_Pos) /*!< 0x00030000 */
  1134. #define GPIO_CRL_MODE4 GPIO_CRL_MODE4_Msk /*!< MODE4[1:0] bits (Port x mode bits, pin 4) */
  1135. #define GPIO_CRL_MODE4_0 (0x1U << GPIO_CRL_MODE4_Pos) /*!< 0x00010000 */
  1136. #define GPIO_CRL_MODE4_1 (0x2U << GPIO_CRL_MODE4_Pos) /*!< 0x00020000 */
  1137. #define GPIO_CRL_MODE5_Pos (20U)
  1138. #define GPIO_CRL_MODE5_Msk (0x3U << GPIO_CRL_MODE5_Pos) /*!< 0x00300000 */
  1139. #define GPIO_CRL_MODE5 GPIO_CRL_MODE5_Msk /*!< MODE5[1:0] bits (Port x mode bits, pin 5) */
  1140. #define GPIO_CRL_MODE5_0 (0x1U << GPIO_CRL_MODE5_Pos) /*!< 0x00100000 */
  1141. #define GPIO_CRL_MODE5_1 (0x2U << GPIO_CRL_MODE5_Pos) /*!< 0x00200000 */
  1142. #define GPIO_CRL_MODE6_Pos (24U)
  1143. #define GPIO_CRL_MODE6_Msk (0x3U << GPIO_CRL_MODE6_Pos) /*!< 0x03000000 */
  1144. #define GPIO_CRL_MODE6 GPIO_CRL_MODE6_Msk /*!< MODE6[1:0] bits (Port x mode bits, pin 6) */
  1145. #define GPIO_CRL_MODE6_0 (0x1U << GPIO_CRL_MODE6_Pos) /*!< 0x01000000 */
  1146. #define GPIO_CRL_MODE6_1 (0x2U << GPIO_CRL_MODE6_Pos) /*!< 0x02000000 */
  1147. #define GPIO_CRL_MODE7_Pos (28U)
  1148. #define GPIO_CRL_MODE7_Msk (0x3U << GPIO_CRL_MODE7_Pos) /*!< 0x30000000 */
  1149. #define GPIO_CRL_MODE7 GPIO_CRL_MODE7_Msk /*!< MODE7[1:0] bits (Port x mode bits, pin 7) */
  1150. #define GPIO_CRL_MODE7_0 (0x1U << GPIO_CRL_MODE7_Pos) /*!< 0x10000000 */
  1151. #define GPIO_CRL_MODE7_1 (0x2U << GPIO_CRL_MODE7_Pos) /*!< 0x20000000 */
  1152. #define GPIO_CRL_CNF_Pos (2U)
  1153. #define GPIO_CRL_CNF_Msk (0x33333333U << GPIO_CRL_CNF_Pos) /*!< 0xCCCCCCCC */
  1154. #define GPIO_CRL_CNF GPIO_CRL_CNF_Msk /*!< Port x configuration bits */
  1155. #define GPIO_CRL_CNF0_Pos (2U)
  1156. #define GPIO_CRL_CNF0_Msk (0x3U << GPIO_CRL_CNF0_Pos) /*!< 0x0000000C */
  1157. #define GPIO_CRL_CNF0 GPIO_CRL_CNF0_Msk /*!< CNF0[1:0] bits (Port x configuration bits, pin 0) */
  1158. #define GPIO_CRL_CNF0_0 (0x1U << GPIO_CRL_CNF0_Pos) /*!< 0x00000004 */
  1159. #define GPIO_CRL_CNF0_1 (0x2U << GPIO_CRL_CNF0_Pos) /*!< 0x00000008 */
  1160. #define GPIO_CRL_CNF1_Pos (6U)
  1161. #define GPIO_CRL_CNF1_Msk (0x3U << GPIO_CRL_CNF1_Pos) /*!< 0x000000C0 */
  1162. #define GPIO_CRL_CNF1 GPIO_CRL_CNF1_Msk /*!< CNF1[1:0] bits (Port x configuration bits, pin 1) */
  1163. #define GPIO_CRL_CNF1_0 (0x1U << GPIO_CRL_CNF1_Pos) /*!< 0x00000040 */
  1164. #define GPIO_CRL_CNF1_1 (0x2U << GPIO_CRL_CNF1_Pos) /*!< 0x00000080 */
  1165. #define GPIO_CRL_CNF2_Pos (10U)
  1166. #define GPIO_CRL_CNF2_Msk (0x3U << GPIO_CRL_CNF2_Pos) /*!< 0x00000C00 */
  1167. #define GPIO_CRL_CNF2 GPIO_CRL_CNF2_Msk /*!< CNF2[1:0] bits (Port x configuration bits, pin 2) */
  1168. #define GPIO_CRL_CNF2_0 (0x1U << GPIO_CRL_CNF2_Pos) /*!< 0x00000400 */
  1169. #define GPIO_CRL_CNF2_1 (0x2U << GPIO_CRL_CNF2_Pos) /*!< 0x00000800 */
  1170. #define GPIO_CRL_CNF3_Pos (14U)
  1171. #define GPIO_CRL_CNF3_Msk (0x3U << GPIO_CRL_CNF3_Pos) /*!< 0x0000C000 */
  1172. #define GPIO_CRL_CNF3 GPIO_CRL_CNF3_Msk /*!< CNF3[1:0] bits (Port x configuration bits, pin 3) */
  1173. #define GPIO_CRL_CNF3_0 (0x1U << GPIO_CRL_CNF3_Pos) /*!< 0x00004000 */
  1174. #define GPIO_CRL_CNF3_1 (0x2U << GPIO_CRL_CNF3_Pos) /*!< 0x00008000 */
  1175. #define GPIO_CRL_CNF4_Pos (18U)
  1176. #define GPIO_CRL_CNF4_Msk (0x3U << GPIO_CRL_CNF4_Pos) /*!< 0x000C0000 */
  1177. #define GPIO_CRL_CNF4 GPIO_CRL_CNF4_Msk /*!< CNF4[1:0] bits (Port x configuration bits, pin 4) */
  1178. #define GPIO_CRL_CNF4_0 (0x1U << GPIO_CRL_CNF4_Pos) /*!< 0x00040000 */
  1179. #define GPIO_CRL_CNF4_1 (0x2U << GPIO_CRL_CNF4_Pos) /*!< 0x00080000 */
  1180. #define GPIO_CRL_CNF5_Pos (22U)
  1181. #define GPIO_CRL_CNF5_Msk (0x3U << GPIO_CRL_CNF5_Pos) /*!< 0x00C00000 */
  1182. #define GPIO_CRL_CNF5 GPIO_CRL_CNF5_Msk /*!< CNF5[1:0] bits (Port x configuration bits, pin 5) */
  1183. #define GPIO_CRL_CNF5_0 (0x1U << GPIO_CRL_CNF5_Pos) /*!< 0x00400000 */
  1184. #define GPIO_CRL_CNF5_1 (0x2U << GPIO_CRL_CNF5_Pos) /*!< 0x00800000 */
  1185. #define GPIO_CRL_CNF6_Pos (26U)
  1186. #define GPIO_CRL_CNF6_Msk (0x3U << GPIO_CRL_CNF6_Pos) /*!< 0x0C000000 */
  1187. #define GPIO_CRL_CNF6 GPIO_CRL_CNF6_Msk /*!< CNF6[1:0] bits (Port x configuration bits, pin 6) */
  1188. #define GPIO_CRL_CNF6_0 (0x1U << GPIO_CRL_CNF6_Pos) /*!< 0x04000000 */
  1189. #define GPIO_CRL_CNF6_1 (0x2U << GPIO_CRL_CNF6_Pos) /*!< 0x08000000 */
  1190. #define GPIO_CRL_CNF7_Pos (30U)
  1191. #define GPIO_CRL_CNF7_Msk (0x3U << GPIO_CRL_CNF7_Pos) /*!< 0xC0000000 */
  1192. #define GPIO_CRL_CNF7 GPIO_CRL_CNF7_Msk /*!< CNF7[1:0] bits (Port x configuration bits, pin 7) */
  1193. #define GPIO_CRL_CNF7_0 (0x1U << GPIO_CRL_CNF7_Pos) /*!< 0x40000000 */
  1194. #define GPIO_CRL_CNF7_1 (0x2U << GPIO_CRL_CNF7_Pos) /*!< 0x80000000 */
  1195. /******************* Bit definition for GPIO_CRH register *******************/
  1196. #define GPIO_CRH_MODE_Pos (0U)
  1197. #define GPIO_CRH_MODE_Msk (0x33333333U << GPIO_CRH_MODE_Pos) /*!< 0x33333333 */
  1198. #define GPIO_CRH_MODE GPIO_CRH_MODE_Msk /*!< Port x mode bits */
  1199. #define GPIO_CRH_MODE8_Pos (0U)
  1200. #define GPIO_CRH_MODE8_Msk (0x3U << GPIO_CRH_MODE8_Pos) /*!< 0x00000003 */
  1201. #define GPIO_CRH_MODE8 GPIO_CRH_MODE8_Msk /*!< MODE8[1:0] bits (Port x mode bits, pin 8) */
  1202. #define GPIO_CRH_MODE8_0 (0x1U << GPIO_CRH_MODE8_Pos) /*!< 0x00000001 */
  1203. #define GPIO_CRH_MODE8_1 (0x2U << GPIO_CRH_MODE8_Pos) /*!< 0x00000002 */
  1204. #define GPIO_CRH_MODE9_Pos (4U)
  1205. #define GPIO_CRH_MODE9_Msk (0x3U << GPIO_CRH_MODE9_Pos) /*!< 0x00000030 */
  1206. #define GPIO_CRH_MODE9 GPIO_CRH_MODE9_Msk /*!< MODE9[1:0] bits (Port x mode bits, pin 9) */
  1207. #define GPIO_CRH_MODE9_0 (0x1U << GPIO_CRH_MODE9_Pos) /*!< 0x00000010 */
  1208. #define GPIO_CRH_MODE9_1 (0x2U << GPIO_CRH_MODE9_Pos) /*!< 0x00000020 */
  1209. #define GPIO_CRH_MODE10_Pos (8U)
  1210. #define GPIO_CRH_MODE10_Msk (0x3U << GPIO_CRH_MODE10_Pos) /*!< 0x00000300 */
  1211. #define GPIO_CRH_MODE10 GPIO_CRH_MODE10_Msk /*!< MODE10[1:0] bits (Port x mode bits, pin 10) */
  1212. #define GPIO_CRH_MODE10_0 (0x1U << GPIO_CRH_MODE10_Pos) /*!< 0x00000100 */
  1213. #define GPIO_CRH_MODE10_1 (0x2U << GPIO_CRH_MODE10_Pos) /*!< 0x00000200 */
  1214. #define GPIO_CRH_MODE11_Pos (12U)
  1215. #define GPIO_CRH_MODE11_Msk (0x3U << GPIO_CRH_MODE11_Pos) /*!< 0x00003000 */
  1216. #define GPIO_CRH_MODE11 GPIO_CRH_MODE11_Msk /*!< MODE11[1:0] bits (Port x mode bits, pin 11) */
  1217. #define GPIO_CRH_MODE11_0 (0x1U << GPIO_CRH_MODE11_Pos) /*!< 0x00001000 */
  1218. #define GPIO_CRH_MODE11_1 (0x2U << GPIO_CRH_MODE11_Pos) /*!< 0x00002000 */
  1219. #define GPIO_CRH_MODE12_Pos (16U)
  1220. #define GPIO_CRH_MODE12_Msk (0x3U << GPIO_CRH_MODE12_Pos) /*!< 0x00030000 */
  1221. #define GPIO_CRH_MODE12 GPIO_CRH_MODE12_Msk /*!< MODE12[1:0] bits (Port x mode bits, pin 12) */
  1222. #define GPIO_CRH_MODE12_0 (0x1U << GPIO_CRH_MODE12_Pos) /*!< 0x00010000 */
  1223. #define GPIO_CRH_MODE12_1 (0x2U << GPIO_CRH_MODE12_Pos) /*!< 0x00020000 */
  1224. #define GPIO_CRH_MODE13_Pos (20U)
  1225. #define GPIO_CRH_MODE13_Msk (0x3U << GPIO_CRH_MODE13_Pos) /*!< 0x00300000 */
  1226. #define GPIO_CRH_MODE13 GPIO_CRH_MODE13_Msk /*!< MODE13[1:0] bits (Port x mode bits, pin 13) */
  1227. #define GPIO_CRH_MODE13_0 (0x1U << GPIO_CRH_MODE13_Pos) /*!< 0x00100000 */
  1228. #define GPIO_CRH_MODE13_1 (0x2U << GPIO_CRH_MODE13_Pos) /*!< 0x00200000 */
  1229. #define GPIO_CRH_MODE14_Pos (24U)
  1230. #define GPIO_CRH_MODE14_Msk (0x3U << GPIO_CRH_MODE14_Pos) /*!< 0x03000000 */
  1231. #define GPIO_CRH_MODE14 GPIO_CRH_MODE14_Msk /*!< MODE14[1:0] bits (Port x mode bits, pin 14) */
  1232. #define GPIO_CRH_MODE14_0 (0x1U << GPIO_CRH_MODE14_Pos) /*!< 0x01000000 */
  1233. #define GPIO_CRH_MODE14_1 (0x2U << GPIO_CRH_MODE14_Pos) /*!< 0x02000000 */
  1234. #define GPIO_CRH_MODE15_Pos (28U)
  1235. #define GPIO_CRH_MODE15_Msk (0x3U << GPIO_CRH_MODE15_Pos) /*!< 0x30000000 */
  1236. #define GPIO_CRH_MODE15 GPIO_CRH_MODE15_Msk /*!< MODE15[1:0] bits (Port x mode bits, pin 15) */
  1237. #define GPIO_CRH_MODE15_0 (0x1U << GPIO_CRH_MODE15_Pos) /*!< 0x10000000 */
  1238. #define GPIO_CRH_MODE15_1 (0x2U << GPIO_CRH_MODE15_Pos) /*!< 0x20000000 */
  1239. #define GPIO_CRH_CNF_Pos (2U)
  1240. #define GPIO_CRH_CNF_Msk (0x33333333U << GPIO_CRH_CNF_Pos) /*!< 0xCCCCCCCC */
  1241. #define GPIO_CRH_CNF GPIO_CRH_CNF_Msk /*!< Port x configuration bits */
  1242. #define GPIO_CRH_CNF8_Pos (2U)
  1243. #define GPIO_CRH_CNF8_Msk (0x3U << GPIO_CRH_CNF8_Pos) /*!< 0x0000000C */
  1244. #define GPIO_CRH_CNF8 GPIO_CRH_CNF8_Msk /*!< CNF8[1:0] bits (Port x configuration bits, pin 8) */
  1245. #define GPIO_CRH_CNF8_0 (0x1U << GPIO_CRH_CNF8_Pos) /*!< 0x00000004 */
  1246. #define GPIO_CRH_CNF8_1 (0x2U << GPIO_CRH_CNF8_Pos) /*!< 0x00000008 */
  1247. #define GPIO_CRH_CNF9_Pos (6U)
  1248. #define GPIO_CRH_CNF9_Msk (0x3U << GPIO_CRH_CNF9_Pos) /*!< 0x000000C0 */
  1249. #define GPIO_CRH_CNF9 GPIO_CRH_CNF9_Msk /*!< CNF9[1:0] bits (Port x configuration bits, pin 9) */
  1250. #define GPIO_CRH_CNF9_0 (0x1U << GPIO_CRH_CNF9_Pos) /*!< 0x00000040 */
  1251. #define GPIO_CRH_CNF9_1 (0x2U << GPIO_CRH_CNF9_Pos) /*!< 0x00000080 */
  1252. #define GPIO_CRH_CNF10_Pos (10U)
  1253. #define GPIO_CRH_CNF10_Msk (0x3U << GPIO_CRH_CNF10_Pos) /*!< 0x00000C00 */
  1254. #define GPIO_CRH_CNF10 GPIO_CRH_CNF10_Msk /*!< CNF10[1:0] bits (Port x configuration bits, pin 10) */
  1255. #define GPIO_CRH_CNF10_0 (0x1U << GPIO_CRH_CNF10_Pos) /*!< 0x00000400 */
  1256. #define GPIO_CRH_CNF10_1 (0x2U << GPIO_CRH_CNF10_Pos) /*!< 0x00000800 */
  1257. #define GPIO_CRH_CNF11_Pos (14U)
  1258. #define GPIO_CRH_CNF11_Msk (0x3U << GPIO_CRH_CNF11_Pos) /*!< 0x0000C000 */
  1259. #define GPIO_CRH_CNF11 GPIO_CRH_CNF11_Msk /*!< CNF11[1:0] bits (Port x configuration bits, pin 11) */
  1260. #define GPIO_CRH_CNF11_0 (0x1U << GPIO_CRH_CNF11_Pos) /*!< 0x00004000 */
  1261. #define GPIO_CRH_CNF11_1 (0x2U << GPIO_CRH_CNF11_Pos) /*!< 0x00008000 */
  1262. #define GPIO_CRH_CNF12_Pos (18U)
  1263. #define GPIO_CRH_CNF12_Msk (0x3U << GPIO_CRH_CNF12_Pos) /*!< 0x000C0000 */
  1264. #define GPIO_CRH_CNF12 GPIO_CRH_CNF12_Msk /*!< CNF12[1:0] bits (Port x configuration bits, pin 12) */
  1265. #define GPIO_CRH_CNF12_0 (0x1U << GPIO_CRH_CNF12_Pos) /*!< 0x00040000 */
  1266. #define GPIO_CRH_CNF12_1 (0x2U << GPIO_CRH_CNF12_Pos) /*!< 0x00080000 */
  1267. #define GPIO_CRH_CNF13_Pos (22U)
  1268. #define GPIO_CRH_CNF13_Msk (0x3U << GPIO_CRH_CNF13_Pos) /*!< 0x00C00000 */
  1269. #define GPIO_CRH_CNF13 GPIO_CRH_CNF13_Msk /*!< CNF13[1:0] bits (Port x configuration bits, pin 13) */
  1270. #define GPIO_CRH_CNF13_0 (0x1U << GPIO_CRH_CNF13_Pos) /*!< 0x00400000 */
  1271. #define GPIO_CRH_CNF13_1 (0x2U << GPIO_CRH_CNF13_Pos) /*!< 0x00800000 */
  1272. #define GPIO_CRH_CNF14_Pos (26U)
  1273. #define GPIO_CRH_CNF14_Msk (0x3U << GPIO_CRH_CNF14_Pos) /*!< 0x0C000000 */
  1274. #define GPIO_CRH_CNF14 GPIO_CRH_CNF14_Msk /*!< CNF14[1:0] bits (Port x configuration bits, pin 14) */
  1275. #define GPIO_CRH_CNF14_0 (0x1U << GPIO_CRH_CNF14_Pos) /*!< 0x04000000 */
  1276. #define GPIO_CRH_CNF14_1 (0x2U << GPIO_CRH_CNF14_Pos) /*!< 0x08000000 */
  1277. #define GPIO_CRH_CNF15_Pos (30U)
  1278. #define GPIO_CRH_CNF15_Msk (0x3U << GPIO_CRH_CNF15_Pos) /*!< 0xC0000000 */
  1279. #define GPIO_CRH_CNF15 GPIO_CRH_CNF15_Msk /*!< CNF15[1:0] bits (Port x configuration bits, pin 15) */
  1280. #define GPIO_CRH_CNF15_0 (0x1U << GPIO_CRH_CNF15_Pos) /*!< 0x40000000 */
  1281. #define GPIO_CRH_CNF15_1 (0x2U << GPIO_CRH_CNF15_Pos) /*!< 0x80000000 */
  1282. /*!<****************** Bit definition for GPIO_IDR register *******************/
  1283. #define GPIO_IDR_IDR0_Pos (0U)
  1284. #define GPIO_IDR_IDR0_Msk (0x1U << GPIO_IDR_IDR0_Pos) /*!< 0x00000001 */
  1285. #define GPIO_IDR_IDR0 GPIO_IDR_IDR0_Msk /*!< Port input data, bit 0 */
  1286. #define GPIO_IDR_IDR1_Pos (1U)
  1287. #define GPIO_IDR_IDR1_Msk (0x1U << GPIO_IDR_IDR1_Pos) /*!< 0x00000002 */
  1288. #define GPIO_IDR_IDR1 GPIO_IDR_IDR1_Msk /*!< Port input data, bit 1 */
  1289. #define GPIO_IDR_IDR2_Pos (2U)
  1290. #define GPIO_IDR_IDR2_Msk (0x1U << GPIO_IDR_IDR2_Pos) /*!< 0x00000004 */
  1291. #define GPIO_IDR_IDR2 GPIO_IDR_IDR2_Msk /*!< Port input data, bit 2 */
  1292. #define GPIO_IDR_IDR3_Pos (3U)
  1293. #define GPIO_IDR_IDR3_Msk (0x1U << GPIO_IDR_IDR3_Pos) /*!< 0x00000008 */
  1294. #define GPIO_IDR_IDR3 GPIO_IDR_IDR3_Msk /*!< Port input data, bit 3 */
  1295. #define GPIO_IDR_IDR4_Pos (4U)
  1296. #define GPIO_IDR_IDR4_Msk (0x1U << GPIO_IDR_IDR4_Pos) /*!< 0x00000010 */
  1297. #define GPIO_IDR_IDR4 GPIO_IDR_IDR4_Msk /*!< Port input data, bit 4 */
  1298. #define GPIO_IDR_IDR5_Pos (5U)
  1299. #define GPIO_IDR_IDR5_Msk (0x1U << GPIO_IDR_IDR5_Pos) /*!< 0x00000020 */
  1300. #define GPIO_IDR_IDR5 GPIO_IDR_IDR5_Msk /*!< Port input data, bit 5 */
  1301. #define GPIO_IDR_IDR6_Pos (6U)
  1302. #define GPIO_IDR_IDR6_Msk (0x1U << GPIO_IDR_IDR6_Pos) /*!< 0x00000040 */
  1303. #define GPIO_IDR_IDR6 GPIO_IDR_IDR6_Msk /*!< Port input data, bit 6 */
  1304. #define GPIO_IDR_IDR7_Pos (7U)
  1305. #define GPIO_IDR_IDR7_Msk (0x1U << GPIO_IDR_IDR7_Pos) /*!< 0x00000080 */
  1306. #define GPIO_IDR_IDR7 GPIO_IDR_IDR7_Msk /*!< Port input data, bit 7 */
  1307. #define GPIO_IDR_IDR8_Pos (8U)
  1308. #define GPIO_IDR_IDR8_Msk (0x1U << GPIO_IDR_IDR8_Pos) /*!< 0x00000100 */
  1309. #define GPIO_IDR_IDR8 GPIO_IDR_IDR8_Msk /*!< Port input data, bit 8 */
  1310. #define GPIO_IDR_IDR9_Pos (9U)
  1311. #define GPIO_IDR_IDR9_Msk (0x1U << GPIO_IDR_IDR9_Pos) /*!< 0x00000200 */
  1312. #define GPIO_IDR_IDR9 GPIO_IDR_IDR9_Msk /*!< Port input data, bit 9 */
  1313. #define GPIO_IDR_IDR10_Pos (10U)
  1314. #define GPIO_IDR_IDR10_Msk (0x1U << GPIO_IDR_IDR10_Pos) /*!< 0x00000400 */
  1315. #define GPIO_IDR_IDR10 GPIO_IDR_IDR10_Msk /*!< Port input data, bit 10 */
  1316. #define GPIO_IDR_IDR11_Pos (11U)
  1317. #define GPIO_IDR_IDR11_Msk (0x1U << GPIO_IDR_IDR11_Pos) /*!< 0x00000800 */
  1318. #define GPIO_IDR_IDR11 GPIO_IDR_IDR11_Msk /*!< Port input data, bit 11 */
  1319. #define GPIO_IDR_IDR12_Pos (12U)
  1320. #define GPIO_IDR_IDR12_Msk (0x1U << GPIO_IDR_IDR12_Pos) /*!< 0x00001000 */
  1321. #define GPIO_IDR_IDR12 GPIO_IDR_IDR12_Msk /*!< Port input data, bit 12 */
  1322. #define GPIO_IDR_IDR13_Pos (13U)
  1323. #define GPIO_IDR_IDR13_Msk (0x1U << GPIO_IDR_IDR13_Pos) /*!< 0x00002000 */
  1324. #define GPIO_IDR_IDR13 GPIO_IDR_IDR13_Msk /*!< Port input data, bit 13 */
  1325. #define GPIO_IDR_IDR14_Pos (14U)
  1326. #define GPIO_IDR_IDR14_Msk (0x1U << GPIO_IDR_IDR14_Pos) /*!< 0x00004000 */
  1327. #define GPIO_IDR_IDR14 GPIO_IDR_IDR14_Msk /*!< Port input data, bit 14 */
  1328. #define GPIO_IDR_IDR15_Pos (15U)
  1329. #define GPIO_IDR_IDR15_Msk (0x1U << GPIO_IDR_IDR15_Pos) /*!< 0x00008000 */
  1330. #define GPIO_IDR_IDR15 GPIO_IDR_IDR15_Msk /*!< Port input data, bit 15 */
  1331. /******************* Bit definition for GPIO_ODR register *******************/
  1332. #define GPIO_ODR_ODR0_Pos (0U)
  1333. #define GPIO_ODR_ODR0_Msk (0x1U << GPIO_ODR_ODR0_Pos) /*!< 0x00000001 */
  1334. #define GPIO_ODR_ODR0 GPIO_ODR_ODR0_Msk /*!< Port output data, bit 0 */
  1335. #define GPIO_ODR_ODR1_Pos (1U)
  1336. #define GPIO_ODR_ODR1_Msk (0x1U << GPIO_ODR_ODR1_Pos) /*!< 0x00000002 */
  1337. #define GPIO_ODR_ODR1 GPIO_ODR_ODR1_Msk /*!< Port output data, bit 1 */
  1338. #define GPIO_ODR_ODR2_Pos (2U)
  1339. #define GPIO_ODR_ODR2_Msk (0x1U << GPIO_ODR_ODR2_Pos) /*!< 0x00000004 */
  1340. #define GPIO_ODR_ODR2 GPIO_ODR_ODR2_Msk /*!< Port output data, bit 2 */
  1341. #define GPIO_ODR_ODR3_Pos (3U)
  1342. #define GPIO_ODR_ODR3_Msk (0x1U << GPIO_ODR_ODR3_Pos) /*!< 0x00000008 */
  1343. #define GPIO_ODR_ODR3 GPIO_ODR_ODR3_Msk /*!< Port output data, bit 3 */
  1344. #define GPIO_ODR_ODR4_Pos (4U)
  1345. #define GPIO_ODR_ODR4_Msk (0x1U << GPIO_ODR_ODR4_Pos) /*!< 0x00000010 */
  1346. #define GPIO_ODR_ODR4 GPIO_ODR_ODR4_Msk /*!< Port output data, bit 4 */
  1347. #define GPIO_ODR_ODR5_Pos (5U)
  1348. #define GPIO_ODR_ODR5_Msk (0x1U << GPIO_ODR_ODR5_Pos) /*!< 0x00000020 */
  1349. #define GPIO_ODR_ODR5 GPIO_ODR_ODR5_Msk /*!< Port output data, bit 5 */
  1350. #define GPIO_ODR_ODR6_Pos (6U)
  1351. #define GPIO_ODR_ODR6_Msk (0x1U << GPIO_ODR_ODR6_Pos) /*!< 0x00000040 */
  1352. #define GPIO_ODR_ODR6 GPIO_ODR_ODR6_Msk /*!< Port output data, bit 6 */
  1353. #define GPIO_ODR_ODR7_Pos (7U)
  1354. #define GPIO_ODR_ODR7_Msk (0x1U << GPIO_ODR_ODR7_Pos) /*!< 0x00000080 */
  1355. #define GPIO_ODR_ODR7 GPIO_ODR_ODR7_Msk /*!< Port output data, bit 7 */
  1356. #define GPIO_ODR_ODR8_Pos (8U)
  1357. #define GPIO_ODR_ODR8_Msk (0x1U << GPIO_ODR_ODR8_Pos) /*!< 0x00000100 */
  1358. #define GPIO_ODR_ODR8 GPIO_ODR_ODR8_Msk /*!< Port output data, bit 8 */
  1359. #define GPIO_ODR_ODR9_Pos (9U)
  1360. #define GPIO_ODR_ODR9_Msk (0x1U << GPIO_ODR_ODR9_Pos) /*!< 0x00000200 */
  1361. #define GPIO_ODR_ODR9 GPIO_ODR_ODR9_Msk /*!< Port output data, bit 9 */
  1362. #define GPIO_ODR_ODR10_Pos (10U)
  1363. #define GPIO_ODR_ODR10_Msk (0x1U << GPIO_ODR_ODR10_Pos) /*!< 0x00000400 */
  1364. #define GPIO_ODR_ODR10 GPIO_ODR_ODR10_Msk /*!< Port output data, bit 10 */
  1365. #define GPIO_ODR_ODR11_Pos (11U)
  1366. #define GPIO_ODR_ODR11_Msk (0x1U << GPIO_ODR_ODR11_Pos) /*!< 0x00000800 */
  1367. #define GPIO_ODR_ODR11 GPIO_ODR_ODR11_Msk /*!< Port output data, bit 11 */
  1368. #define GPIO_ODR_ODR12_Pos (12U)
  1369. #define GPIO_ODR_ODR12_Msk (0x1U << GPIO_ODR_ODR12_Pos) /*!< 0x00001000 */
  1370. #define GPIO_ODR_ODR12 GPIO_ODR_ODR12_Msk /*!< Port output data, bit 12 */
  1371. #define GPIO_ODR_ODR13_Pos (13U)
  1372. #define GPIO_ODR_ODR13_Msk (0x1U << GPIO_ODR_ODR13_Pos) /*!< 0x00002000 */
  1373. #define GPIO_ODR_ODR13 GPIO_ODR_ODR13_Msk /*!< Port output data, bit 13 */
  1374. #define GPIO_ODR_ODR14_Pos (14U)
  1375. #define GPIO_ODR_ODR14_Msk (0x1U << GPIO_ODR_ODR14_Pos) /*!< 0x00004000 */
  1376. #define GPIO_ODR_ODR14 GPIO_ODR_ODR14_Msk /*!< Port output data, bit 14 */
  1377. #define GPIO_ODR_ODR15_Pos (15U)
  1378. #define GPIO_ODR_ODR15_Msk (0x1U << GPIO_ODR_ODR15_Pos) /*!< 0x00008000 */
  1379. #define GPIO_ODR_ODR15 GPIO_ODR_ODR15_Msk /*!< Port output data, bit 15 */
  1380. /****************** Bit definition for GPIO_BSRR register *******************/
  1381. #define GPIO_BSRR_BS0_Pos (0U)
  1382. #define GPIO_BSRR_BS0_Msk (0x1U << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
  1383. #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk /*!< Port x Set bit 0 */
  1384. #define GPIO_BSRR_BS1_Pos (1U)
  1385. #define GPIO_BSRR_BS1_Msk (0x1U << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
  1386. #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk /*!< Port x Set bit 1 */
  1387. #define GPIO_BSRR_BS2_Pos (2U)
  1388. #define GPIO_BSRR_BS2_Msk (0x1U << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
  1389. #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk /*!< Port x Set bit 2 */
  1390. #define GPIO_BSRR_BS3_Pos (3U)
  1391. #define GPIO_BSRR_BS3_Msk (0x1U << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
  1392. #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk /*!< Port x Set bit 3 */
  1393. #define GPIO_BSRR_BS4_Pos (4U)
  1394. #define GPIO_BSRR_BS4_Msk (0x1U << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
  1395. #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk /*!< Port x Set bit 4 */
  1396. #define GPIO_BSRR_BS5_Pos (5U)
  1397. #define GPIO_BSRR_BS5_Msk (0x1U << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
  1398. #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk /*!< Port x Set bit 5 */
  1399. #define GPIO_BSRR_BS6_Pos (6U)
  1400. #define GPIO_BSRR_BS6_Msk (0x1U << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
  1401. #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk /*!< Port x Set bit 6 */
  1402. #define GPIO_BSRR_BS7_Pos (7U)
  1403. #define GPIO_BSRR_BS7_Msk (0x1U << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
  1404. #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk /*!< Port x Set bit 7 */
  1405. #define GPIO_BSRR_BS8_Pos (8U)
  1406. #define GPIO_BSRR_BS8_Msk (0x1U << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
  1407. #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk /*!< Port x Set bit 8 */
  1408. #define GPIO_BSRR_BS9_Pos (9U)
  1409. #define GPIO_BSRR_BS9_Msk (0x1U << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
  1410. #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk /*!< Port x Set bit 9 */
  1411. #define GPIO_BSRR_BS10_Pos (10U)
  1412. #define GPIO_BSRR_BS10_Msk (0x1U << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
  1413. #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk /*!< Port x Set bit 10 */
  1414. #define GPIO_BSRR_BS11_Pos (11U)
  1415. #define GPIO_BSRR_BS11_Msk (0x1U << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
  1416. #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk /*!< Port x Set bit 11 */
  1417. #define GPIO_BSRR_BS12_Pos (12U)
  1418. #define GPIO_BSRR_BS12_Msk (0x1U << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
  1419. #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk /*!< Port x Set bit 12 */
  1420. #define GPIO_BSRR_BS13_Pos (13U)
  1421. #define GPIO_BSRR_BS13_Msk (0x1U << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
  1422. #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk /*!< Port x Set bit 13 */
  1423. #define GPIO_BSRR_BS14_Pos (14U)
  1424. #define GPIO_BSRR_BS14_Msk (0x1U << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
  1425. #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk /*!< Port x Set bit 14 */
  1426. #define GPIO_BSRR_BS15_Pos (15U)
  1427. #define GPIO_BSRR_BS15_Msk (0x1U << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
  1428. #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk /*!< Port x Set bit 15 */
  1429. #define GPIO_BSRR_BR0_Pos (16U)
  1430. #define GPIO_BSRR_BR0_Msk (0x1U << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
  1431. #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk /*!< Port x Reset bit 0 */
  1432. #define GPIO_BSRR_BR1_Pos (17U)
  1433. #define GPIO_BSRR_BR1_Msk (0x1U << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
  1434. #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk /*!< Port x Reset bit 1 */
  1435. #define GPIO_BSRR_BR2_Pos (18U)
  1436. #define GPIO_BSRR_BR2_Msk (0x1U << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
  1437. #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk /*!< Port x Reset bit 2 */
  1438. #define GPIO_BSRR_BR3_Pos (19U)
  1439. #define GPIO_BSRR_BR3_Msk (0x1U << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
  1440. #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk /*!< Port x Reset bit 3 */
  1441. #define GPIO_BSRR_BR4_Pos (20U)
  1442. #define GPIO_BSRR_BR4_Msk (0x1U << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
  1443. #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk /*!< Port x Reset bit 4 */
  1444. #define GPIO_BSRR_BR5_Pos (21U)
  1445. #define GPIO_BSRR_BR5_Msk (0x1U << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
  1446. #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk /*!< Port x Reset bit 5 */
  1447. #define GPIO_BSRR_BR6_Pos (22U)
  1448. #define GPIO_BSRR_BR6_Msk (0x1U << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
  1449. #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk /*!< Port x Reset bit 6 */
  1450. #define GPIO_BSRR_BR7_Pos (23U)
  1451. #define GPIO_BSRR_BR7_Msk (0x1U << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
  1452. #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk /*!< Port x Reset bit 7 */
  1453. #define GPIO_BSRR_BR8_Pos (24U)
  1454. #define GPIO_BSRR_BR8_Msk (0x1U << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
  1455. #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk /*!< Port x Reset bit 8 */
  1456. #define GPIO_BSRR_BR9_Pos (25U)
  1457. #define GPIO_BSRR_BR9_Msk (0x1U << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
  1458. #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk /*!< Port x Reset bit 9 */
  1459. #define GPIO_BSRR_BR10_Pos (26U)
  1460. #define GPIO_BSRR_BR10_Msk (0x1U << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
  1461. #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk /*!< Port x Reset bit 10 */
  1462. #define GPIO_BSRR_BR11_Pos (27U)
  1463. #define GPIO_BSRR_BR11_Msk (0x1U << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
  1464. #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk /*!< Port x Reset bit 11 */
  1465. #define GPIO_BSRR_BR12_Pos (28U)
  1466. #define GPIO_BSRR_BR12_Msk (0x1U << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
  1467. #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk /*!< Port x Reset bit 12 */
  1468. #define GPIO_BSRR_BR13_Pos (29U)
  1469. #define GPIO_BSRR_BR13_Msk (0x1U << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
  1470. #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk /*!< Port x Reset bit 13 */
  1471. #define GPIO_BSRR_BR14_Pos (30U)
  1472. #define GPIO_BSRR_BR14_Msk (0x1U << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
  1473. #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk /*!< Port x Reset bit 14 */
  1474. #define GPIO_BSRR_BR15_Pos (31U)
  1475. #define GPIO_BSRR_BR15_Msk (0x1U << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
  1476. #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk /*!< Port x Reset bit 15 */
  1477. /******************* Bit definition for GPIO_BRR register *******************/
  1478. #define GPIO_BRR_BR0_Pos (0U)
  1479. #define GPIO_BRR_BR0_Msk (0x1U << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */
  1480. #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk /*!< Port x Reset bit 0 */
  1481. #define GPIO_BRR_BR1_Pos (1U)
  1482. #define GPIO_BRR_BR1_Msk (0x1U << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */
  1483. #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk /*!< Port x Reset bit 1 */
  1484. #define GPIO_BRR_BR2_Pos (2U)
  1485. #define GPIO_BRR_BR2_Msk (0x1U << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */
  1486. #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk /*!< Port x Reset bit 2 */
  1487. #define GPIO_BRR_BR3_Pos (3U)
  1488. #define GPIO_BRR_BR3_Msk (0x1U << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */
  1489. #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk /*!< Port x Reset bit 3 */
  1490. #define GPIO_BRR_BR4_Pos (4U)
  1491. #define GPIO_BRR_BR4_Msk (0x1U << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */
  1492. #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk /*!< Port x Reset bit 4 */
  1493. #define GPIO_BRR_BR5_Pos (5U)
  1494. #define GPIO_BRR_BR5_Msk (0x1U << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */
  1495. #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk /*!< Port x Reset bit 5 */
  1496. #define GPIO_BRR_BR6_Pos (6U)
  1497. #define GPIO_BRR_BR6_Msk (0x1U << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */
  1498. #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk /*!< Port x Reset bit 6 */
  1499. #define GPIO_BRR_BR7_Pos (7U)
  1500. #define GPIO_BRR_BR7_Msk (0x1U << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */
  1501. #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk /*!< Port x Reset bit 7 */
  1502. #define GPIO_BRR_BR8_Pos (8U)
  1503. #define GPIO_BRR_BR8_Msk (0x1U << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */
  1504. #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk /*!< Port x Reset bit 8 */
  1505. #define GPIO_BRR_BR9_Pos (9U)
  1506. #define GPIO_BRR_BR9_Msk (0x1U << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */
  1507. #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk /*!< Port x Reset bit 9 */
  1508. #define GPIO_BRR_BR10_Pos (10U)
  1509. #define GPIO_BRR_BR10_Msk (0x1U << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */
  1510. #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk /*!< Port x Reset bit 10 */
  1511. #define GPIO_BRR_BR11_Pos (11U)
  1512. #define GPIO_BRR_BR11_Msk (0x1U << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */
  1513. #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk /*!< Port x Reset bit 11 */
  1514. #define GPIO_BRR_BR12_Pos (12U)
  1515. #define GPIO_BRR_BR12_Msk (0x1U << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */
  1516. #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk /*!< Port x Reset bit 12 */
  1517. #define GPIO_BRR_BR13_Pos (13U)
  1518. #define GPIO_BRR_BR13_Msk (0x1U << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */
  1519. #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk /*!< Port x Reset bit 13 */
  1520. #define GPIO_BRR_BR14_Pos (14U)
  1521. #define GPIO_BRR_BR14_Msk (0x1U << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */
  1522. #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk /*!< Port x Reset bit 14 */
  1523. #define GPIO_BRR_BR15_Pos (15U)
  1524. #define GPIO_BRR_BR15_Msk (0x1U << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */
  1525. #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk /*!< Port x Reset bit 15 */
  1526. /****************** Bit definition for GPIO_LCKR register *******************/
  1527. #define GPIO_LCKR_LCK0_Pos (0U)
  1528. #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  1529. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk /*!< Port x Lock bit 0 */
  1530. #define GPIO_LCKR_LCK1_Pos (1U)
  1531. #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  1532. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk /*!< Port x Lock bit 1 */
  1533. #define GPIO_LCKR_LCK2_Pos (2U)
  1534. #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  1535. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk /*!< Port x Lock bit 2 */
  1536. #define GPIO_LCKR_LCK3_Pos (3U)
  1537. #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  1538. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk /*!< Port x Lock bit 3 */
  1539. #define GPIO_LCKR_LCK4_Pos (4U)
  1540. #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  1541. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk /*!< Port x Lock bit 4 */
  1542. #define GPIO_LCKR_LCK5_Pos (5U)
  1543. #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  1544. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk /*!< Port x Lock bit 5 */
  1545. #define GPIO_LCKR_LCK6_Pos (6U)
  1546. #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  1547. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk /*!< Port x Lock bit 6 */
  1548. #define GPIO_LCKR_LCK7_Pos (7U)
  1549. #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  1550. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk /*!< Port x Lock bit 7 */
  1551. #define GPIO_LCKR_LCK8_Pos (8U)
  1552. #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  1553. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk /*!< Port x Lock bit 8 */
  1554. #define GPIO_LCKR_LCK9_Pos (9U)
  1555. #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  1556. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk /*!< Port x Lock bit 9 */
  1557. #define GPIO_LCKR_LCK10_Pos (10U)
  1558. #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  1559. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk /*!< Port x Lock bit 10 */
  1560. #define GPIO_LCKR_LCK11_Pos (11U)
  1561. #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  1562. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk /*!< Port x Lock bit 11 */
  1563. #define GPIO_LCKR_LCK12_Pos (12U)
  1564. #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  1565. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk /*!< Port x Lock bit 12 */
  1566. #define GPIO_LCKR_LCK13_Pos (13U)
  1567. #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  1568. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk /*!< Port x Lock bit 13 */
  1569. #define GPIO_LCKR_LCK14_Pos (14U)
  1570. #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  1571. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk /*!< Port x Lock bit 14 */
  1572. #define GPIO_LCKR_LCK15_Pos (15U)
  1573. #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  1574. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk /*!< Port x Lock bit 15 */
  1575. #define GPIO_LCKR_LCKK_Pos (16U)
  1576. #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  1577. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk /*!< Lock key */
  1578. /*----------------------------------------------------------------------------*/
  1579. /****************** Bit definition for AFIO_EVCR register *******************/
  1580. #define AFIO_EVCR_PIN_Pos (0U)
  1581. #define AFIO_EVCR_PIN_Msk (0xFU << AFIO_EVCR_PIN_Pos) /*!< 0x0000000F */
  1582. #define AFIO_EVCR_PIN AFIO_EVCR_PIN_Msk /*!< PIN[3:0] bits (Pin selection) */
  1583. #define AFIO_EVCR_PIN_0 (0x1U << AFIO_EVCR_PIN_Pos) /*!< 0x00000001 */
  1584. #define AFIO_EVCR_PIN_1 (0x2U << AFIO_EVCR_PIN_Pos) /*!< 0x00000002 */
  1585. #define AFIO_EVCR_PIN_2 (0x4U << AFIO_EVCR_PIN_Pos) /*!< 0x00000004 */
  1586. #define AFIO_EVCR_PIN_3 (0x8U << AFIO_EVCR_PIN_Pos) /*!< 0x00000008 */
  1587. /*!< PIN configuration */
  1588. #define AFIO_EVCR_PIN_PX0 0x00000000U /*!< Pin 0 selected */
  1589. #define AFIO_EVCR_PIN_PX1_Pos (0U)
  1590. #define AFIO_EVCR_PIN_PX1_Msk (0x1U << AFIO_EVCR_PIN_PX1_Pos) /*!< 0x00000001 */
  1591. #define AFIO_EVCR_PIN_PX1 AFIO_EVCR_PIN_PX1_Msk /*!< Pin 1 selected */
  1592. #define AFIO_EVCR_PIN_PX2_Pos (1U)
  1593. #define AFIO_EVCR_PIN_PX2_Msk (0x1U << AFIO_EVCR_PIN_PX2_Pos) /*!< 0x00000002 */
  1594. #define AFIO_EVCR_PIN_PX2 AFIO_EVCR_PIN_PX2_Msk /*!< Pin 2 selected */
  1595. #define AFIO_EVCR_PIN_PX3_Pos (0U)
  1596. #define AFIO_EVCR_PIN_PX3_Msk (0x3U << AFIO_EVCR_PIN_PX3_Pos) /*!< 0x00000003 */
  1597. #define AFIO_EVCR_PIN_PX3 AFIO_EVCR_PIN_PX3_Msk /*!< Pin 3 selected */
  1598. #define AFIO_EVCR_PIN_PX4_Pos (2U)
  1599. #define AFIO_EVCR_PIN_PX4_Msk (0x1U << AFIO_EVCR_PIN_PX4_Pos) /*!< 0x00000004 */
  1600. #define AFIO_EVCR_PIN_PX4 AFIO_EVCR_PIN_PX4_Msk /*!< Pin 4 selected */
  1601. #define AFIO_EVCR_PIN_PX5_Pos (0U)
  1602. #define AFIO_EVCR_PIN_PX5_Msk (0x5U << AFIO_EVCR_PIN_PX5_Pos) /*!< 0x00000005 */
  1603. #define AFIO_EVCR_PIN_PX5 AFIO_EVCR_PIN_PX5_Msk /*!< Pin 5 selected */
  1604. #define AFIO_EVCR_PIN_PX6_Pos (1U)
  1605. #define AFIO_EVCR_PIN_PX6_Msk (0x3U << AFIO_EVCR_PIN_PX6_Pos) /*!< 0x00000006 */
  1606. #define AFIO_EVCR_PIN_PX6 AFIO_EVCR_PIN_PX6_Msk /*!< Pin 6 selected */
  1607. #define AFIO_EVCR_PIN_PX7_Pos (0U)
  1608. #define AFIO_EVCR_PIN_PX7_Msk (0x7U << AFIO_EVCR_PIN_PX7_Pos) /*!< 0x00000007 */
  1609. #define AFIO_EVCR_PIN_PX7 AFIO_EVCR_PIN_PX7_Msk /*!< Pin 7 selected */
  1610. #define AFIO_EVCR_PIN_PX8_Pos (3U)
  1611. #define AFIO_EVCR_PIN_PX8_Msk (0x1U << AFIO_EVCR_PIN_PX8_Pos) /*!< 0x00000008 */
  1612. #define AFIO_EVCR_PIN_PX8 AFIO_EVCR_PIN_PX8_Msk /*!< Pin 8 selected */
  1613. #define AFIO_EVCR_PIN_PX9_Pos (0U)
  1614. #define AFIO_EVCR_PIN_PX9_Msk (0x9U << AFIO_EVCR_PIN_PX9_Pos) /*!< 0x00000009 */
  1615. #define AFIO_EVCR_PIN_PX9 AFIO_EVCR_PIN_PX9_Msk /*!< Pin 9 selected */
  1616. #define AFIO_EVCR_PIN_PX10_Pos (1U)
  1617. #define AFIO_EVCR_PIN_PX10_Msk (0x5U << AFIO_EVCR_PIN_PX10_Pos) /*!< 0x0000000A */
  1618. #define AFIO_EVCR_PIN_PX10 AFIO_EVCR_PIN_PX10_Msk /*!< Pin 10 selected */
  1619. #define AFIO_EVCR_PIN_PX11_Pos (0U)
  1620. #define AFIO_EVCR_PIN_PX11_Msk (0xBU << AFIO_EVCR_PIN_PX11_Pos) /*!< 0x0000000B */
  1621. #define AFIO_EVCR_PIN_PX11 AFIO_EVCR_PIN_PX11_Msk /*!< Pin 11 selected */
  1622. #define AFIO_EVCR_PIN_PX12_Pos (2U)
  1623. #define AFIO_EVCR_PIN_PX12_Msk (0x3U << AFIO_EVCR_PIN_PX12_Pos) /*!< 0x0000000C */
  1624. #define AFIO_EVCR_PIN_PX12 AFIO_EVCR_PIN_PX12_Msk /*!< Pin 12 selected */
  1625. #define AFIO_EVCR_PIN_PX13_Pos (0U)
  1626. #define AFIO_EVCR_PIN_PX13_Msk (0xDU << AFIO_EVCR_PIN_PX13_Pos) /*!< 0x0000000D */
  1627. #define AFIO_EVCR_PIN_PX13 AFIO_EVCR_PIN_PX13_Msk /*!< Pin 13 selected */
  1628. #define AFIO_EVCR_PIN_PX14_Pos (1U)
  1629. #define AFIO_EVCR_PIN_PX14_Msk (0x7U << AFIO_EVCR_PIN_PX14_Pos) /*!< 0x0000000E */
  1630. #define AFIO_EVCR_PIN_PX14 AFIO_EVCR_PIN_PX14_Msk /*!< Pin 14 selected */
  1631. #define AFIO_EVCR_PIN_PX15_Pos (0U)
  1632. #define AFIO_EVCR_PIN_PX15_Msk (0xFU << AFIO_EVCR_PIN_PX15_Pos) /*!< 0x0000000F */
  1633. #define AFIO_EVCR_PIN_PX15 AFIO_EVCR_PIN_PX15_Msk /*!< Pin 15 selected */
  1634. #define AFIO_EVCR_PORT_Pos (4U)
  1635. #define AFIO_EVCR_PORT_Msk (0x7U << AFIO_EVCR_PORT_Pos) /*!< 0x00000070 */
  1636. #define AFIO_EVCR_PORT AFIO_EVCR_PORT_Msk /*!< PORT[2:0] bits (Port selection) */
  1637. #define AFIO_EVCR_PORT_0 (0x1U << AFIO_EVCR_PORT_Pos) /*!< 0x00000010 */
  1638. #define AFIO_EVCR_PORT_1 (0x2U << AFIO_EVCR_PORT_Pos) /*!< 0x00000020 */
  1639. #define AFIO_EVCR_PORT_2 (0x4U << AFIO_EVCR_PORT_Pos) /*!< 0x00000040 */
  1640. /*!< PORT configuration */
  1641. #define AFIO_EVCR_PORT_PA 0x00000000 /*!< Port A selected */
  1642. #define AFIO_EVCR_PORT_PB_Pos (4U)
  1643. #define AFIO_EVCR_PORT_PB_Msk (0x1U << AFIO_EVCR_PORT_PB_Pos) /*!< 0x00000010 */
  1644. #define AFIO_EVCR_PORT_PB AFIO_EVCR_PORT_PB_Msk /*!< Port B selected */
  1645. #define AFIO_EVCR_PORT_PC_Pos (5U)
  1646. #define AFIO_EVCR_PORT_PC_Msk (0x1U << AFIO_EVCR_PORT_PC_Pos) /*!< 0x00000020 */
  1647. #define AFIO_EVCR_PORT_PC AFIO_EVCR_PORT_PC_Msk /*!< Port C selected */
  1648. #define AFIO_EVCR_PORT_PD_Pos (4U)
  1649. #define AFIO_EVCR_PORT_PD_Msk (0x3U << AFIO_EVCR_PORT_PD_Pos) /*!< 0x00000030 */
  1650. #define AFIO_EVCR_PORT_PD AFIO_EVCR_PORT_PD_Msk /*!< Port D selected */
  1651. #define AFIO_EVCR_PORT_PE_Pos (6U)
  1652. #define AFIO_EVCR_PORT_PE_Msk (0x1U << AFIO_EVCR_PORT_PE_Pos) /*!< 0x00000040 */
  1653. #define AFIO_EVCR_PORT_PE AFIO_EVCR_PORT_PE_Msk /*!< Port E selected */
  1654. #define AFIO_EVCR_EVOE_Pos (7U)
  1655. #define AFIO_EVCR_EVOE_Msk (0x1U << AFIO_EVCR_EVOE_Pos) /*!< 0x00000080 */
  1656. #define AFIO_EVCR_EVOE AFIO_EVCR_EVOE_Msk /*!< Event Output Enable */
  1657. /****************** Bit definition for AFIO_MAPR register *******************/
  1658. #define AFIO_MAPR_SPI1_REMAP_Pos (0U)
  1659. #define AFIO_MAPR_SPI1_REMAP_Msk (0x1U << AFIO_MAPR_SPI1_REMAP_Pos) /*!< 0x00000001 */
  1660. #define AFIO_MAPR_SPI1_REMAP AFIO_MAPR_SPI1_REMAP_Msk /*!< SPI1 remapping */
  1661. #define AFIO_MAPR_I2C1_REMAP_Pos (1U)
  1662. #define AFIO_MAPR_I2C1_REMAP_Msk (0x1U << AFIO_MAPR_I2C1_REMAP_Pos) /*!< 0x00000002 */
  1663. #define AFIO_MAPR_I2C1_REMAP AFIO_MAPR_I2C1_REMAP_Msk /*!< I2C1 remapping */
  1664. #define AFIO_MAPR_USART1_REMAP_Pos (2U)
  1665. #define AFIO_MAPR_USART1_REMAP_Msk (0x1U << AFIO_MAPR_USART1_REMAP_Pos) /*!< 0x00000004 */
  1666. #define AFIO_MAPR_USART1_REMAP AFIO_MAPR_USART1_REMAP_Msk /*!< USART1 remapping */
  1667. #define AFIO_MAPR_USART2_REMAP_Pos (3U)
  1668. #define AFIO_MAPR_USART2_REMAP_Msk (0x1U << AFIO_MAPR_USART2_REMAP_Pos) /*!< 0x00000008 */
  1669. #define AFIO_MAPR_USART2_REMAP AFIO_MAPR_USART2_REMAP_Msk /*!< USART2 remapping */
  1670. #define AFIO_MAPR_TIM1_REMAP_Pos (6U)
  1671. #define AFIO_MAPR_TIM1_REMAP_Msk (0x3U << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x000000C0 */
  1672. #define AFIO_MAPR_TIM1_REMAP AFIO_MAPR_TIM1_REMAP_Msk /*!< TIM1_REMAP[1:0] bits (TIM1 remapping) */
  1673. #define AFIO_MAPR_TIM1_REMAP_0 (0x1U << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x00000040 */
  1674. #define AFIO_MAPR_TIM1_REMAP_1 (0x2U << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x00000080 */
  1675. /*!< TIM1_REMAP configuration */
  1676. #define AFIO_MAPR_TIM1_REMAP_NOREMAP 0x00000000U /*!< No remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PB12, CH1N/PB13, CH2N/PB14, CH3N/PB15) */
  1677. #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos (6U)
  1678. #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk (0x1U << AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos) /*!< 0x00000040 */
  1679. #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk /*!< Partial remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PA6, CH1N/PA7, CH2N/PB0, CH3N/PB1) */
  1680. #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos (6U)
  1681. #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos) /*!< 0x000000C0 */
  1682. #define AFIO_MAPR_TIM1_REMAP_FULLREMAP AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk /*!< Full remap (ETR/PE7, CH1/PE9, CH2/PE11, CH3/PE13, CH4/PE14, BKIN/PE15, CH1N/PE8, CH2N/PE10, CH3N/PE12) */
  1683. #define AFIO_MAPR_TIM2_REMAP_Pos (8U)
  1684. #define AFIO_MAPR_TIM2_REMAP_Msk (0x3U << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000300 */
  1685. #define AFIO_MAPR_TIM2_REMAP AFIO_MAPR_TIM2_REMAP_Msk /*!< TIM2_REMAP[1:0] bits (TIM2 remapping) */
  1686. #define AFIO_MAPR_TIM2_REMAP_0 (0x1U << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000100 */
  1687. #define AFIO_MAPR_TIM2_REMAP_1 (0x2U << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000200 */
  1688. /*!< TIM2_REMAP configuration */
  1689. #define AFIO_MAPR_TIM2_REMAP_NOREMAP 0x00000000U /*!< No remap (CH1/ETR/PA0, CH2/PA1, CH3/PA2, CH4/PA3) */
  1690. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos (8U)
  1691. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk (0x1U << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos) /*!< 0x00000100 */
  1692. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk /*!< Partial remap (CH1/ETR/PA15, CH2/PB3, CH3/PA2, CH4/PA3) */
  1693. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos (9U)
  1694. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk (0x1U << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos) /*!< 0x00000200 */
  1695. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk /*!< Partial remap (CH1/ETR/PA0, CH2/PA1, CH3/PB10, CH4/PB11) */
  1696. #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos (8U)
  1697. #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos) /*!< 0x00000300 */
  1698. #define AFIO_MAPR_TIM2_REMAP_FULLREMAP AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk /*!< Full remap (CH1/ETR/PA15, CH2/PB3, CH3/PB10, CH4/PB11) */
  1699. #define AFIO_MAPR_TIM3_REMAP_Pos (10U)
  1700. #define AFIO_MAPR_TIM3_REMAP_Msk (0x3U << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000C00 */
  1701. #define AFIO_MAPR_TIM3_REMAP AFIO_MAPR_TIM3_REMAP_Msk /*!< TIM3_REMAP[1:0] bits (TIM3 remapping) */
  1702. #define AFIO_MAPR_TIM3_REMAP_0 (0x1U << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000400 */
  1703. #define AFIO_MAPR_TIM3_REMAP_1 (0x2U << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000800 */
  1704. /*!< TIM3_REMAP configuration */
  1705. #define AFIO_MAPR_TIM3_REMAP_NOREMAP 0x00000000U /*!< No remap (CH1/PA6, CH2/PA7, CH3/PB0, CH4/PB1) */
  1706. #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos (11U)
  1707. #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk (0x1U << AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos) /*!< 0x00000800 */
  1708. #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk /*!< Partial remap (CH1/PB4, CH2/PB5, CH3/PB0, CH4/PB1) */
  1709. #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos (10U)
  1710. #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos) /*!< 0x00000C00 */
  1711. #define AFIO_MAPR_TIM3_REMAP_FULLREMAP AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk /*!< Full remap (CH1/PC6, CH2/PC7, CH3/PC8, CH4/PC9) */
  1712. #define AFIO_MAPR_PD01_REMAP_Pos (15U)
  1713. #define AFIO_MAPR_PD01_REMAP_Msk (0x1U << AFIO_MAPR_PD01_REMAP_Pos) /*!< 0x00008000 */
  1714. #define AFIO_MAPR_PD01_REMAP AFIO_MAPR_PD01_REMAP_Msk /*!< Port D0/Port D1 mapping on OSC_IN/OSC_OUT */
  1715. /*!< SWJ_CFG configuration */
  1716. #define AFIO_MAPR_SWJ_CFG_Pos (24U)
  1717. #define AFIO_MAPR_SWJ_CFG_Msk (0x7U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x07000000 */
  1718. #define AFIO_MAPR_SWJ_CFG AFIO_MAPR_SWJ_CFG_Msk /*!< SWJ_CFG[2:0] bits (Serial Wire JTAG configuration) */
  1719. #define AFIO_MAPR_SWJ_CFG_0 (0x1U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x01000000 */
  1720. #define AFIO_MAPR_SWJ_CFG_1 (0x2U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x02000000 */
  1721. #define AFIO_MAPR_SWJ_CFG_2 (0x4U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x04000000 */
  1722. #define AFIO_MAPR_SWJ_CFG_RESET 0x00000000U /*!< Full SWJ (JTAG-DP + SW-DP) : Reset State */
  1723. #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos (24U)
  1724. #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk (0x1U << AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos) /*!< 0x01000000 */
  1725. #define AFIO_MAPR_SWJ_CFG_NOJNTRST AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk /*!< Full SWJ (JTAG-DP + SW-DP) but without JNTRST */
  1726. #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos (25U)
  1727. #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk (0x1U << AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos) /*!< 0x02000000 */
  1728. #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk /*!< JTAG-DP Disabled and SW-DP Enabled */
  1729. #define AFIO_MAPR_SWJ_CFG_DISABLE_Pos (26U)
  1730. #define AFIO_MAPR_SWJ_CFG_DISABLE_Msk (0x1U << AFIO_MAPR_SWJ_CFG_DISABLE_Pos) /*!< 0x04000000 */
  1731. #define AFIO_MAPR_SWJ_CFG_DISABLE AFIO_MAPR_SWJ_CFG_DISABLE_Msk /*!< JTAG-DP Disabled and SW-DP Disabled */
  1732. /***************** Bit definition for AFIO_EXTICR1 register *****************/
  1733. #define AFIO_EXTICR1_EXTI0_Pos (0U)
  1734. #define AFIO_EXTICR1_EXTI0_Msk (0xFU << AFIO_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
  1735. #define AFIO_EXTICR1_EXTI0 AFIO_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */
  1736. #define AFIO_EXTICR1_EXTI1_Pos (4U)
  1737. #define AFIO_EXTICR1_EXTI1_Msk (0xFU << AFIO_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
  1738. #define AFIO_EXTICR1_EXTI1 AFIO_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */
  1739. #define AFIO_EXTICR1_EXTI2_Pos (8U)
  1740. #define AFIO_EXTICR1_EXTI2_Msk (0xFU << AFIO_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
  1741. #define AFIO_EXTICR1_EXTI2 AFIO_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */
  1742. #define AFIO_EXTICR1_EXTI3_Pos (12U)
  1743. #define AFIO_EXTICR1_EXTI3_Msk (0xFU << AFIO_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
  1744. #define AFIO_EXTICR1_EXTI3 AFIO_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */
  1745. /*!< EXTI0 configuration */
  1746. #define AFIO_EXTICR1_EXTI0_PA 0x00000000U /*!< PA[0] pin */
  1747. #define AFIO_EXTICR1_EXTI0_PB_Pos (0U)
  1748. #define AFIO_EXTICR1_EXTI0_PB_Msk (0x1U << AFIO_EXTICR1_EXTI0_PB_Pos) /*!< 0x00000001 */
  1749. #define AFIO_EXTICR1_EXTI0_PB AFIO_EXTICR1_EXTI0_PB_Msk /*!< PB[0] pin */
  1750. #define AFIO_EXTICR1_EXTI0_PC_Pos (1U)
  1751. #define AFIO_EXTICR1_EXTI0_PC_Msk (0x1U << AFIO_EXTICR1_EXTI0_PC_Pos) /*!< 0x00000002 */
  1752. #define AFIO_EXTICR1_EXTI0_PC AFIO_EXTICR1_EXTI0_PC_Msk /*!< PC[0] pin */
  1753. #define AFIO_EXTICR1_EXTI0_PD_Pos (0U)
  1754. #define AFIO_EXTICR1_EXTI0_PD_Msk (0x3U << AFIO_EXTICR1_EXTI0_PD_Pos) /*!< 0x00000003 */
  1755. #define AFIO_EXTICR1_EXTI0_PD AFIO_EXTICR1_EXTI0_PD_Msk /*!< PD[0] pin */
  1756. #define AFIO_EXTICR1_EXTI0_PE_Pos (2U)
  1757. #define AFIO_EXTICR1_EXTI0_PE_Msk (0x1U << AFIO_EXTICR1_EXTI0_PE_Pos) /*!< 0x00000004 */
  1758. #define AFIO_EXTICR1_EXTI0_PE AFIO_EXTICR1_EXTI0_PE_Msk /*!< PE[0] pin */
  1759. #define AFIO_EXTICR1_EXTI0_PF_Pos (0U)
  1760. #define AFIO_EXTICR1_EXTI0_PF_Msk (0x5U << AFIO_EXTICR1_EXTI0_PF_Pos) /*!< 0x00000005 */
  1761. #define AFIO_EXTICR1_EXTI0_PF AFIO_EXTICR1_EXTI0_PF_Msk /*!< PF[0] pin */
  1762. #define AFIO_EXTICR1_EXTI0_PG_Pos (1U)
  1763. #define AFIO_EXTICR1_EXTI0_PG_Msk (0x3U << AFIO_EXTICR1_EXTI0_PG_Pos) /*!< 0x00000006 */
  1764. #define AFIO_EXTICR1_EXTI0_PG AFIO_EXTICR1_EXTI0_PG_Msk /*!< PG[0] pin */
  1765. /*!< EXTI1 configuration */
  1766. #define AFIO_EXTICR1_EXTI1_PA 0x00000000U /*!< PA[1] pin */
  1767. #define AFIO_EXTICR1_EXTI1_PB_Pos (4U)
  1768. #define AFIO_EXTICR1_EXTI1_PB_Msk (0x1U << AFIO_EXTICR1_EXTI1_PB_Pos) /*!< 0x00000010 */
  1769. #define AFIO_EXTICR1_EXTI1_PB AFIO_EXTICR1_EXTI1_PB_Msk /*!< PB[1] pin */
  1770. #define AFIO_EXTICR1_EXTI1_PC_Pos (5U)
  1771. #define AFIO_EXTICR1_EXTI1_PC_Msk (0x1U << AFIO_EXTICR1_EXTI1_PC_Pos) /*!< 0x00000020 */
  1772. #define AFIO_EXTICR1_EXTI1_PC AFIO_EXTICR1_EXTI1_PC_Msk /*!< PC[1] pin */
  1773. #define AFIO_EXTICR1_EXTI1_PD_Pos (4U)
  1774. #define AFIO_EXTICR1_EXTI1_PD_Msk (0x3U << AFIO_EXTICR1_EXTI1_PD_Pos) /*!< 0x00000030 */
  1775. #define AFIO_EXTICR1_EXTI1_PD AFIO_EXTICR1_EXTI1_PD_Msk /*!< PD[1] pin */
  1776. #define AFIO_EXTICR1_EXTI1_PE_Pos (6U)
  1777. #define AFIO_EXTICR1_EXTI1_PE_Msk (0x1U << AFIO_EXTICR1_EXTI1_PE_Pos) /*!< 0x00000040 */
  1778. #define AFIO_EXTICR1_EXTI1_PE AFIO_EXTICR1_EXTI1_PE_Msk /*!< PE[1] pin */
  1779. #define AFIO_EXTICR1_EXTI1_PF_Pos (4U)
  1780. #define AFIO_EXTICR1_EXTI1_PF_Msk (0x5U << AFIO_EXTICR1_EXTI1_PF_Pos) /*!< 0x00000050 */
  1781. #define AFIO_EXTICR1_EXTI1_PF AFIO_EXTICR1_EXTI1_PF_Msk /*!< PF[1] pin */
  1782. #define AFIO_EXTICR1_EXTI1_PG_Pos (5U)
  1783. #define AFIO_EXTICR1_EXTI1_PG_Msk (0x3U << AFIO_EXTICR1_EXTI1_PG_Pos) /*!< 0x00000060 */
  1784. #define AFIO_EXTICR1_EXTI1_PG AFIO_EXTICR1_EXTI1_PG_Msk /*!< PG[1] pin */
  1785. /*!< EXTI2 configuration */
  1786. #define AFIO_EXTICR1_EXTI2_PA 0x00000000U /*!< PA[2] pin */
  1787. #define AFIO_EXTICR1_EXTI2_PB_Pos (8U)
  1788. #define AFIO_EXTICR1_EXTI2_PB_Msk (0x1U << AFIO_EXTICR1_EXTI2_PB_Pos) /*!< 0x00000100 */
  1789. #define AFIO_EXTICR1_EXTI2_PB AFIO_EXTICR1_EXTI2_PB_Msk /*!< PB[2] pin */
  1790. #define AFIO_EXTICR1_EXTI2_PC_Pos (9U)
  1791. #define AFIO_EXTICR1_EXTI2_PC_Msk (0x1U << AFIO_EXTICR1_EXTI2_PC_Pos) /*!< 0x00000200 */
  1792. #define AFIO_EXTICR1_EXTI2_PC AFIO_EXTICR1_EXTI2_PC_Msk /*!< PC[2] pin */
  1793. #define AFIO_EXTICR1_EXTI2_PD_Pos (8U)
  1794. #define AFIO_EXTICR1_EXTI2_PD_Msk (0x3U << AFIO_EXTICR1_EXTI2_PD_Pos) /*!< 0x00000300 */
  1795. #define AFIO_EXTICR1_EXTI2_PD AFIO_EXTICR1_EXTI2_PD_Msk /*!< PD[2] pin */
  1796. #define AFIO_EXTICR1_EXTI2_PE_Pos (10U)
  1797. #define AFIO_EXTICR1_EXTI2_PE_Msk (0x1U << AFIO_EXTICR1_EXTI2_PE_Pos) /*!< 0x00000400 */
  1798. #define AFIO_EXTICR1_EXTI2_PE AFIO_EXTICR1_EXTI2_PE_Msk /*!< PE[2] pin */
  1799. #define AFIO_EXTICR1_EXTI2_PF_Pos (8U)
  1800. #define AFIO_EXTICR1_EXTI2_PF_Msk (0x5U << AFIO_EXTICR1_EXTI2_PF_Pos) /*!< 0x00000500 */
  1801. #define AFIO_EXTICR1_EXTI2_PF AFIO_EXTICR1_EXTI2_PF_Msk /*!< PF[2] pin */
  1802. #define AFIO_EXTICR1_EXTI2_PG_Pos (9U)
  1803. #define AFIO_EXTICR1_EXTI2_PG_Msk (0x3U << AFIO_EXTICR1_EXTI2_PG_Pos) /*!< 0x00000600 */
  1804. #define AFIO_EXTICR1_EXTI2_PG AFIO_EXTICR1_EXTI2_PG_Msk /*!< PG[2] pin */
  1805. /*!< EXTI3 configuration */
  1806. #define AFIO_EXTICR1_EXTI3_PA 0x00000000U /*!< PA[3] pin */
  1807. #define AFIO_EXTICR1_EXTI3_PB_Pos (12U)
  1808. #define AFIO_EXTICR1_EXTI3_PB_Msk (0x1U << AFIO_EXTICR1_EXTI3_PB_Pos) /*!< 0x00001000 */
  1809. #define AFIO_EXTICR1_EXTI3_PB AFIO_EXTICR1_EXTI3_PB_Msk /*!< PB[3] pin */
  1810. #define AFIO_EXTICR1_EXTI3_PC_Pos (13U)
  1811. #define AFIO_EXTICR1_EXTI3_PC_Msk (0x1U << AFIO_EXTICR1_EXTI3_PC_Pos) /*!< 0x00002000 */
  1812. #define AFIO_EXTICR1_EXTI3_PC AFIO_EXTICR1_EXTI3_PC_Msk /*!< PC[3] pin */
  1813. #define AFIO_EXTICR1_EXTI3_PD_Pos (12U)
  1814. #define AFIO_EXTICR1_EXTI3_PD_Msk (0x3U << AFIO_EXTICR1_EXTI3_PD_Pos) /*!< 0x00003000 */
  1815. #define AFIO_EXTICR1_EXTI3_PD AFIO_EXTICR1_EXTI3_PD_Msk /*!< PD[3] pin */
  1816. #define AFIO_EXTICR1_EXTI3_PE_Pos (14U)
  1817. #define AFIO_EXTICR1_EXTI3_PE_Msk (0x1U << AFIO_EXTICR1_EXTI3_PE_Pos) /*!< 0x00004000 */
  1818. #define AFIO_EXTICR1_EXTI3_PE AFIO_EXTICR1_EXTI3_PE_Msk /*!< PE[3] pin */
  1819. #define AFIO_EXTICR1_EXTI3_PF_Pos (12U)
  1820. #define AFIO_EXTICR1_EXTI3_PF_Msk (0x5U << AFIO_EXTICR1_EXTI3_PF_Pos) /*!< 0x00005000 */
  1821. #define AFIO_EXTICR1_EXTI3_PF AFIO_EXTICR1_EXTI3_PF_Msk /*!< PF[3] pin */
  1822. #define AFIO_EXTICR1_EXTI3_PG_Pos (13U)
  1823. #define AFIO_EXTICR1_EXTI3_PG_Msk (0x3U << AFIO_EXTICR1_EXTI3_PG_Pos) /*!< 0x00006000 */
  1824. #define AFIO_EXTICR1_EXTI3_PG AFIO_EXTICR1_EXTI3_PG_Msk /*!< PG[3] pin */
  1825. /***************** Bit definition for AFIO_EXTICR2 register *****************/
  1826. #define AFIO_EXTICR2_EXTI4_Pos (0U)
  1827. #define AFIO_EXTICR2_EXTI4_Msk (0xFU << AFIO_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
  1828. #define AFIO_EXTICR2_EXTI4 AFIO_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */
  1829. #define AFIO_EXTICR2_EXTI5_Pos (4U)
  1830. #define AFIO_EXTICR2_EXTI5_Msk (0xFU << AFIO_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
  1831. #define AFIO_EXTICR2_EXTI5 AFIO_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */
  1832. #define AFIO_EXTICR2_EXTI6_Pos (8U)
  1833. #define AFIO_EXTICR2_EXTI6_Msk (0xFU << AFIO_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
  1834. #define AFIO_EXTICR2_EXTI6 AFIO_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */
  1835. #define AFIO_EXTICR2_EXTI7_Pos (12U)
  1836. #define AFIO_EXTICR2_EXTI7_Msk (0xFU << AFIO_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
  1837. #define AFIO_EXTICR2_EXTI7 AFIO_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */
  1838. /*!< EXTI4 configuration */
  1839. #define AFIO_EXTICR2_EXTI4_PA 0x00000000U /*!< PA[4] pin */
  1840. #define AFIO_EXTICR2_EXTI4_PB_Pos (0U)
  1841. #define AFIO_EXTICR2_EXTI4_PB_Msk (0x1U << AFIO_EXTICR2_EXTI4_PB_Pos) /*!< 0x00000001 */
  1842. #define AFIO_EXTICR2_EXTI4_PB AFIO_EXTICR2_EXTI4_PB_Msk /*!< PB[4] pin */
  1843. #define AFIO_EXTICR2_EXTI4_PC_Pos (1U)
  1844. #define AFIO_EXTICR2_EXTI4_PC_Msk (0x1U << AFIO_EXTICR2_EXTI4_PC_Pos) /*!< 0x00000002 */
  1845. #define AFIO_EXTICR2_EXTI4_PC AFIO_EXTICR2_EXTI4_PC_Msk /*!< PC[4] pin */
  1846. #define AFIO_EXTICR2_EXTI4_PD_Pos (0U)
  1847. #define AFIO_EXTICR2_EXTI4_PD_Msk (0x3U << AFIO_EXTICR2_EXTI4_PD_Pos) /*!< 0x00000003 */
  1848. #define AFIO_EXTICR2_EXTI4_PD AFIO_EXTICR2_EXTI4_PD_Msk /*!< PD[4] pin */
  1849. #define AFIO_EXTICR2_EXTI4_PE_Pos (2U)
  1850. #define AFIO_EXTICR2_EXTI4_PE_Msk (0x1U << AFIO_EXTICR2_EXTI4_PE_Pos) /*!< 0x00000004 */
  1851. #define AFIO_EXTICR2_EXTI4_PE AFIO_EXTICR2_EXTI4_PE_Msk /*!< PE[4] pin */
  1852. #define AFIO_EXTICR2_EXTI4_PF_Pos (0U)
  1853. #define AFIO_EXTICR2_EXTI4_PF_Msk (0x5U << AFIO_EXTICR2_EXTI4_PF_Pos) /*!< 0x00000005 */
  1854. #define AFIO_EXTICR2_EXTI4_PF AFIO_EXTICR2_EXTI4_PF_Msk /*!< PF[4] pin */
  1855. #define AFIO_EXTICR2_EXTI4_PG_Pos (1U)
  1856. #define AFIO_EXTICR2_EXTI4_PG_Msk (0x3U << AFIO_EXTICR2_EXTI4_PG_Pos) /*!< 0x00000006 */
  1857. #define AFIO_EXTICR2_EXTI4_PG AFIO_EXTICR2_EXTI4_PG_Msk /*!< PG[4] pin */
  1858. /* EXTI5 configuration */
  1859. #define AFIO_EXTICR2_EXTI5_PA 0x00000000U /*!< PA[5] pin */
  1860. #define AFIO_EXTICR2_EXTI5_PB_Pos (4U)
  1861. #define AFIO_EXTICR2_EXTI5_PB_Msk (0x1U << AFIO_EXTICR2_EXTI5_PB_Pos) /*!< 0x00000010 */
  1862. #define AFIO_EXTICR2_EXTI5_PB AFIO_EXTICR2_EXTI5_PB_Msk /*!< PB[5] pin */
  1863. #define AFIO_EXTICR2_EXTI5_PC_Pos (5U)
  1864. #define AFIO_EXTICR2_EXTI5_PC_Msk (0x1U << AFIO_EXTICR2_EXTI5_PC_Pos) /*!< 0x00000020 */
  1865. #define AFIO_EXTICR2_EXTI5_PC AFIO_EXTICR2_EXTI5_PC_Msk /*!< PC[5] pin */
  1866. #define AFIO_EXTICR2_EXTI5_PD_Pos (4U)
  1867. #define AFIO_EXTICR2_EXTI5_PD_Msk (0x3U << AFIO_EXTICR2_EXTI5_PD_Pos) /*!< 0x00000030 */
  1868. #define AFIO_EXTICR2_EXTI5_PD AFIO_EXTICR2_EXTI5_PD_Msk /*!< PD[5] pin */
  1869. #define AFIO_EXTICR2_EXTI5_PE_Pos (6U)
  1870. #define AFIO_EXTICR2_EXTI5_PE_Msk (0x1U << AFIO_EXTICR2_EXTI5_PE_Pos) /*!< 0x00000040 */
  1871. #define AFIO_EXTICR2_EXTI5_PE AFIO_EXTICR2_EXTI5_PE_Msk /*!< PE[5] pin */
  1872. #define AFIO_EXTICR2_EXTI5_PF_Pos (4U)
  1873. #define AFIO_EXTICR2_EXTI5_PF_Msk (0x5U << AFIO_EXTICR2_EXTI5_PF_Pos) /*!< 0x00000050 */
  1874. #define AFIO_EXTICR2_EXTI5_PF AFIO_EXTICR2_EXTI5_PF_Msk /*!< PF[5] pin */
  1875. #define AFIO_EXTICR2_EXTI5_PG_Pos (5U)
  1876. #define AFIO_EXTICR2_EXTI5_PG_Msk (0x3U << AFIO_EXTICR2_EXTI5_PG_Pos) /*!< 0x00000060 */
  1877. #define AFIO_EXTICR2_EXTI5_PG AFIO_EXTICR2_EXTI5_PG_Msk /*!< PG[5] pin */
  1878. /*!< EXTI6 configuration */
  1879. #define AFIO_EXTICR2_EXTI6_PA 0x00000000U /*!< PA[6] pin */
  1880. #define AFIO_EXTICR2_EXTI6_PB_Pos (8U)
  1881. #define AFIO_EXTICR2_EXTI6_PB_Msk (0x1U << AFIO_EXTICR2_EXTI6_PB_Pos) /*!< 0x00000100 */
  1882. #define AFIO_EXTICR2_EXTI6_PB AFIO_EXTICR2_EXTI6_PB_Msk /*!< PB[6] pin */
  1883. #define AFIO_EXTICR2_EXTI6_PC_Pos (9U)
  1884. #define AFIO_EXTICR2_EXTI6_PC_Msk (0x1U << AFIO_EXTICR2_EXTI6_PC_Pos) /*!< 0x00000200 */
  1885. #define AFIO_EXTICR2_EXTI6_PC AFIO_EXTICR2_EXTI6_PC_Msk /*!< PC[6] pin */
  1886. #define AFIO_EXTICR2_EXTI6_PD_Pos (8U)
  1887. #define AFIO_EXTICR2_EXTI6_PD_Msk (0x3U << AFIO_EXTICR2_EXTI6_PD_Pos) /*!< 0x00000300 */
  1888. #define AFIO_EXTICR2_EXTI6_PD AFIO_EXTICR2_EXTI6_PD_Msk /*!< PD[6] pin */
  1889. #define AFIO_EXTICR2_EXTI6_PE_Pos (10U)
  1890. #define AFIO_EXTICR2_EXTI6_PE_Msk (0x1U << AFIO_EXTICR2_EXTI6_PE_Pos) /*!< 0x00000400 */
  1891. #define AFIO_EXTICR2_EXTI6_PE AFIO_EXTICR2_EXTI6_PE_Msk /*!< PE[6] pin */
  1892. #define AFIO_EXTICR2_EXTI6_PF_Pos (8U)
  1893. #define AFIO_EXTICR2_EXTI6_PF_Msk (0x5U << AFIO_EXTICR2_EXTI6_PF_Pos) /*!< 0x00000500 */
  1894. #define AFIO_EXTICR2_EXTI6_PF AFIO_EXTICR2_EXTI6_PF_Msk /*!< PF[6] pin */
  1895. #define AFIO_EXTICR2_EXTI6_PG_Pos (9U)
  1896. #define AFIO_EXTICR2_EXTI6_PG_Msk (0x3U << AFIO_EXTICR2_EXTI6_PG_Pos) /*!< 0x00000600 */
  1897. #define AFIO_EXTICR2_EXTI6_PG AFIO_EXTICR2_EXTI6_PG_Msk /*!< PG[6] pin */
  1898. /*!< EXTI7 configuration */
  1899. #define AFIO_EXTICR2_EXTI7_PA 0x00000000U /*!< PA[7] pin */
  1900. #define AFIO_EXTICR2_EXTI7_PB_Pos (12U)
  1901. #define AFIO_EXTICR2_EXTI7_PB_Msk (0x1U << AFIO_EXTICR2_EXTI7_PB_Pos) /*!< 0x00001000 */
  1902. #define AFIO_EXTICR2_EXTI7_PB AFIO_EXTICR2_EXTI7_PB_Msk /*!< PB[7] pin */
  1903. #define AFIO_EXTICR2_EXTI7_PC_Pos (13U)
  1904. #define AFIO_EXTICR2_EXTI7_PC_Msk (0x1U << AFIO_EXTICR2_EXTI7_PC_Pos) /*!< 0x00002000 */
  1905. #define AFIO_EXTICR2_EXTI7_PC AFIO_EXTICR2_EXTI7_PC_Msk /*!< PC[7] pin */
  1906. #define AFIO_EXTICR2_EXTI7_PD_Pos (12U)
  1907. #define AFIO_EXTICR2_EXTI7_PD_Msk (0x3U << AFIO_EXTICR2_EXTI7_PD_Pos) /*!< 0x00003000 */
  1908. #define AFIO_EXTICR2_EXTI7_PD AFIO_EXTICR2_EXTI7_PD_Msk /*!< PD[7] pin */
  1909. #define AFIO_EXTICR2_EXTI7_PE_Pos (14U)
  1910. #define AFIO_EXTICR2_EXTI7_PE_Msk (0x1U << AFIO_EXTICR2_EXTI7_PE_Pos) /*!< 0x00004000 */
  1911. #define AFIO_EXTICR2_EXTI7_PE AFIO_EXTICR2_EXTI7_PE_Msk /*!< PE[7] pin */
  1912. #define AFIO_EXTICR2_EXTI7_PF_Pos (12U)
  1913. #define AFIO_EXTICR2_EXTI7_PF_Msk (0x5U << AFIO_EXTICR2_EXTI7_PF_Pos) /*!< 0x00005000 */
  1914. #define AFIO_EXTICR2_EXTI7_PF AFIO_EXTICR2_EXTI7_PF_Msk /*!< PF[7] pin */
  1915. #define AFIO_EXTICR2_EXTI7_PG_Pos (13U)
  1916. #define AFIO_EXTICR2_EXTI7_PG_Msk (0x3U << AFIO_EXTICR2_EXTI7_PG_Pos) /*!< 0x00006000 */
  1917. #define AFIO_EXTICR2_EXTI7_PG AFIO_EXTICR2_EXTI7_PG_Msk /*!< PG[7] pin */
  1918. /***************** Bit definition for AFIO_EXTICR3 register *****************/
  1919. #define AFIO_EXTICR3_EXTI8_Pos (0U)
  1920. #define AFIO_EXTICR3_EXTI8_Msk (0xFU << AFIO_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
  1921. #define AFIO_EXTICR3_EXTI8 AFIO_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */
  1922. #define AFIO_EXTICR3_EXTI9_Pos (4U)
  1923. #define AFIO_EXTICR3_EXTI9_Msk (0xFU << AFIO_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
  1924. #define AFIO_EXTICR3_EXTI9 AFIO_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */
  1925. #define AFIO_EXTICR3_EXTI10_Pos (8U)
  1926. #define AFIO_EXTICR3_EXTI10_Msk (0xFU << AFIO_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
  1927. #define AFIO_EXTICR3_EXTI10 AFIO_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */
  1928. #define AFIO_EXTICR3_EXTI11_Pos (12U)
  1929. #define AFIO_EXTICR3_EXTI11_Msk (0xFU << AFIO_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
  1930. #define AFIO_EXTICR3_EXTI11 AFIO_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */
  1931. /*!< EXTI8 configuration */
  1932. #define AFIO_EXTICR3_EXTI8_PA 0x00000000U /*!< PA[8] pin */
  1933. #define AFIO_EXTICR3_EXTI8_PB_Pos (0U)
  1934. #define AFIO_EXTICR3_EXTI8_PB_Msk (0x1U << AFIO_EXTICR3_EXTI8_PB_Pos) /*!< 0x00000001 */
  1935. #define AFIO_EXTICR3_EXTI8_PB AFIO_EXTICR3_EXTI8_PB_Msk /*!< PB[8] pin */
  1936. #define AFIO_EXTICR3_EXTI8_PC_Pos (1U)
  1937. #define AFIO_EXTICR3_EXTI8_PC_Msk (0x1U << AFIO_EXTICR3_EXTI8_PC_Pos) /*!< 0x00000002 */
  1938. #define AFIO_EXTICR3_EXTI8_PC AFIO_EXTICR3_EXTI8_PC_Msk /*!< PC[8] pin */
  1939. #define AFIO_EXTICR3_EXTI8_PD_Pos (0U)
  1940. #define AFIO_EXTICR3_EXTI8_PD_Msk (0x3U << AFIO_EXTICR3_EXTI8_PD_Pos) /*!< 0x00000003 */
  1941. #define AFIO_EXTICR3_EXTI8_PD AFIO_EXTICR3_EXTI8_PD_Msk /*!< PD[8] pin */
  1942. #define AFIO_EXTICR3_EXTI8_PE_Pos (2U)
  1943. #define AFIO_EXTICR3_EXTI8_PE_Msk (0x1U << AFIO_EXTICR3_EXTI8_PE_Pos) /*!< 0x00000004 */
  1944. #define AFIO_EXTICR3_EXTI8_PE AFIO_EXTICR3_EXTI8_PE_Msk /*!< PE[8] pin */
  1945. #define AFIO_EXTICR3_EXTI8_PF_Pos (0U)
  1946. #define AFIO_EXTICR3_EXTI8_PF_Msk (0x5U << AFIO_EXTICR3_EXTI8_PF_Pos) /*!< 0x00000005 */
  1947. #define AFIO_EXTICR3_EXTI8_PF AFIO_EXTICR3_EXTI8_PF_Msk /*!< PF[8] pin */
  1948. #define AFIO_EXTICR3_EXTI8_PG_Pos (1U)
  1949. #define AFIO_EXTICR3_EXTI8_PG_Msk (0x3U << AFIO_EXTICR3_EXTI8_PG_Pos) /*!< 0x00000006 */
  1950. #define AFIO_EXTICR3_EXTI8_PG AFIO_EXTICR3_EXTI8_PG_Msk /*!< PG[8] pin */
  1951. /*!< EXTI9 configuration */
  1952. #define AFIO_EXTICR3_EXTI9_PA 0x00000000U /*!< PA[9] pin */
  1953. #define AFIO_EXTICR3_EXTI9_PB_Pos (4U)
  1954. #define AFIO_EXTICR3_EXTI9_PB_Msk (0x1U << AFIO_EXTICR3_EXTI9_PB_Pos) /*!< 0x00000010 */
  1955. #define AFIO_EXTICR3_EXTI9_PB AFIO_EXTICR3_EXTI9_PB_Msk /*!< PB[9] pin */
  1956. #define AFIO_EXTICR3_EXTI9_PC_Pos (5U)
  1957. #define AFIO_EXTICR3_EXTI9_PC_Msk (0x1U << AFIO_EXTICR3_EXTI9_PC_Pos) /*!< 0x00000020 */
  1958. #define AFIO_EXTICR3_EXTI9_PC AFIO_EXTICR3_EXTI9_PC_Msk /*!< PC[9] pin */
  1959. #define AFIO_EXTICR3_EXTI9_PD_Pos (4U)
  1960. #define AFIO_EXTICR3_EXTI9_PD_Msk (0x3U << AFIO_EXTICR3_EXTI9_PD_Pos) /*!< 0x00000030 */
  1961. #define AFIO_EXTICR3_EXTI9_PD AFIO_EXTICR3_EXTI9_PD_Msk /*!< PD[9] pin */
  1962. #define AFIO_EXTICR3_EXTI9_PE_Pos (6U)
  1963. #define AFIO_EXTICR3_EXTI9_PE_Msk (0x1U << AFIO_EXTICR3_EXTI9_PE_Pos) /*!< 0x00000040 */
  1964. #define AFIO_EXTICR3_EXTI9_PE AFIO_EXTICR3_EXTI9_PE_Msk /*!< PE[9] pin */
  1965. #define AFIO_EXTICR3_EXTI9_PF_Pos (4U)
  1966. #define AFIO_EXTICR3_EXTI9_PF_Msk (0x5U << AFIO_EXTICR3_EXTI9_PF_Pos) /*!< 0x00000050 */
  1967. #define AFIO_EXTICR3_EXTI9_PF AFIO_EXTICR3_EXTI9_PF_Msk /*!< PF[9] pin */
  1968. #define AFIO_EXTICR3_EXTI9_PG_Pos (5U)
  1969. #define AFIO_EXTICR3_EXTI9_PG_Msk (0x3U << AFIO_EXTICR3_EXTI9_PG_Pos) /*!< 0x00000060 */
  1970. #define AFIO_EXTICR3_EXTI9_PG AFIO_EXTICR3_EXTI9_PG_Msk /*!< PG[9] pin */
  1971. /*!< EXTI10 configuration */
  1972. #define AFIO_EXTICR3_EXTI10_PA 0x00000000U /*!< PA[10] pin */
  1973. #define AFIO_EXTICR3_EXTI10_PB_Pos (8U)
  1974. #define AFIO_EXTICR3_EXTI10_PB_Msk (0x1U << AFIO_EXTICR3_EXTI10_PB_Pos) /*!< 0x00000100 */
  1975. #define AFIO_EXTICR3_EXTI10_PB AFIO_EXTICR3_EXTI10_PB_Msk /*!< PB[10] pin */
  1976. #define AFIO_EXTICR3_EXTI10_PC_Pos (9U)
  1977. #define AFIO_EXTICR3_EXTI10_PC_Msk (0x1U << AFIO_EXTICR3_EXTI10_PC_Pos) /*!< 0x00000200 */
  1978. #define AFIO_EXTICR3_EXTI10_PC AFIO_EXTICR3_EXTI10_PC_Msk /*!< PC[10] pin */
  1979. #define AFIO_EXTICR3_EXTI10_PD_Pos (8U)
  1980. #define AFIO_EXTICR3_EXTI10_PD_Msk (0x3U << AFIO_EXTICR3_EXTI10_PD_Pos) /*!< 0x00000300 */
  1981. #define AFIO_EXTICR3_EXTI10_PD AFIO_EXTICR3_EXTI10_PD_Msk /*!< PD[10] pin */
  1982. #define AFIO_EXTICR3_EXTI10_PE_Pos (10U)
  1983. #define AFIO_EXTICR3_EXTI10_PE_Msk (0x1U << AFIO_EXTICR3_EXTI10_PE_Pos) /*!< 0x00000400 */
  1984. #define AFIO_EXTICR3_EXTI10_PE AFIO_EXTICR3_EXTI10_PE_Msk /*!< PE[10] pin */
  1985. #define AFIO_EXTICR3_EXTI10_PF_Pos (8U)
  1986. #define AFIO_EXTICR3_EXTI10_PF_Msk (0x5U << AFIO_EXTICR3_EXTI10_PF_Pos) /*!< 0x00000500 */
  1987. #define AFIO_EXTICR3_EXTI10_PF AFIO_EXTICR3_EXTI10_PF_Msk /*!< PF[10] pin */
  1988. #define AFIO_EXTICR3_EXTI10_PG_Pos (9U)
  1989. #define AFIO_EXTICR3_EXTI10_PG_Msk (0x3U << AFIO_EXTICR3_EXTI10_PG_Pos) /*!< 0x00000600 */
  1990. #define AFIO_EXTICR3_EXTI10_PG AFIO_EXTICR3_EXTI10_PG_Msk /*!< PG[10] pin */
  1991. /*!< EXTI11 configuration */
  1992. #define AFIO_EXTICR3_EXTI11_PA 0x00000000U /*!< PA[11] pin */
  1993. #define AFIO_EXTICR3_EXTI11_PB_Pos (12U)
  1994. #define AFIO_EXTICR3_EXTI11_PB_Msk (0x1U << AFIO_EXTICR3_EXTI11_PB_Pos) /*!< 0x00001000 */
  1995. #define AFIO_EXTICR3_EXTI11_PB AFIO_EXTICR3_EXTI11_PB_Msk /*!< PB[11] pin */
  1996. #define AFIO_EXTICR3_EXTI11_PC_Pos (13U)
  1997. #define AFIO_EXTICR3_EXTI11_PC_Msk (0x1U << AFIO_EXTICR3_EXTI11_PC_Pos) /*!< 0x00002000 */
  1998. #define AFIO_EXTICR3_EXTI11_PC AFIO_EXTICR3_EXTI11_PC_Msk /*!< PC[11] pin */
  1999. #define AFIO_EXTICR3_EXTI11_PD_Pos (12U)
  2000. #define AFIO_EXTICR3_EXTI11_PD_Msk (0x3U << AFIO_EXTICR3_EXTI11_PD_Pos) /*!< 0x00003000 */
  2001. #define AFIO_EXTICR3_EXTI11_PD AFIO_EXTICR3_EXTI11_PD_Msk /*!< PD[11] pin */
  2002. #define AFIO_EXTICR3_EXTI11_PE_Pos (14U)
  2003. #define AFIO_EXTICR3_EXTI11_PE_Msk (0x1U << AFIO_EXTICR3_EXTI11_PE_Pos) /*!< 0x00004000 */
  2004. #define AFIO_EXTICR3_EXTI11_PE AFIO_EXTICR3_EXTI11_PE_Msk /*!< PE[11] pin */
  2005. #define AFIO_EXTICR3_EXTI11_PF_Pos (12U)
  2006. #define AFIO_EXTICR3_EXTI11_PF_Msk (0x5U << AFIO_EXTICR3_EXTI11_PF_Pos) /*!< 0x00005000 */
  2007. #define AFIO_EXTICR3_EXTI11_PF AFIO_EXTICR3_EXTI11_PF_Msk /*!< PF[11] pin */
  2008. #define AFIO_EXTICR3_EXTI11_PG_Pos (13U)
  2009. #define AFIO_EXTICR3_EXTI11_PG_Msk (0x3U << AFIO_EXTICR3_EXTI11_PG_Pos) /*!< 0x00006000 */
  2010. #define AFIO_EXTICR3_EXTI11_PG AFIO_EXTICR3_EXTI11_PG_Msk /*!< PG[11] pin */
  2011. /***************** Bit definition for AFIO_EXTICR4 register *****************/
  2012. #define AFIO_EXTICR4_EXTI12_Pos (0U)
  2013. #define AFIO_EXTICR4_EXTI12_Msk (0xFU << AFIO_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
  2014. #define AFIO_EXTICR4_EXTI12 AFIO_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */
  2015. #define AFIO_EXTICR4_EXTI13_Pos (4U)
  2016. #define AFIO_EXTICR4_EXTI13_Msk (0xFU << AFIO_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
  2017. #define AFIO_EXTICR4_EXTI13 AFIO_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */
  2018. #define AFIO_EXTICR4_EXTI14_Pos (8U)
  2019. #define AFIO_EXTICR4_EXTI14_Msk (0xFU << AFIO_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
  2020. #define AFIO_EXTICR4_EXTI14 AFIO_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */
  2021. #define AFIO_EXTICR4_EXTI15_Pos (12U)
  2022. #define AFIO_EXTICR4_EXTI15_Msk (0xFU << AFIO_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
  2023. #define AFIO_EXTICR4_EXTI15 AFIO_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */
  2024. /* EXTI12 configuration */
  2025. #define AFIO_EXTICR4_EXTI12_PA 0x00000000U /*!< PA[12] pin */
  2026. #define AFIO_EXTICR4_EXTI12_PB_Pos (0U)
  2027. #define AFIO_EXTICR4_EXTI12_PB_Msk (0x1U << AFIO_EXTICR4_EXTI12_PB_Pos) /*!< 0x00000001 */
  2028. #define AFIO_EXTICR4_EXTI12_PB AFIO_EXTICR4_EXTI12_PB_Msk /*!< PB[12] pin */
  2029. #define AFIO_EXTICR4_EXTI12_PC_Pos (1U)
  2030. #define AFIO_EXTICR4_EXTI12_PC_Msk (0x1U << AFIO_EXTICR4_EXTI12_PC_Pos) /*!< 0x00000002 */
  2031. #define AFIO_EXTICR4_EXTI12_PC AFIO_EXTICR4_EXTI12_PC_Msk /*!< PC[12] pin */
  2032. #define AFIO_EXTICR4_EXTI12_PD_Pos (0U)
  2033. #define AFIO_EXTICR4_EXTI12_PD_Msk (0x3U << AFIO_EXTICR4_EXTI12_PD_Pos) /*!< 0x00000003 */
  2034. #define AFIO_EXTICR4_EXTI12_PD AFIO_EXTICR4_EXTI12_PD_Msk /*!< PD[12] pin */
  2035. #define AFIO_EXTICR4_EXTI12_PE_Pos (2U)
  2036. #define AFIO_EXTICR4_EXTI12_PE_Msk (0x1U << AFIO_EXTICR4_EXTI12_PE_Pos) /*!< 0x00000004 */
  2037. #define AFIO_EXTICR4_EXTI12_PE AFIO_EXTICR4_EXTI12_PE_Msk /*!< PE[12] pin */
  2038. #define AFIO_EXTICR4_EXTI12_PF_Pos (0U)
  2039. #define AFIO_EXTICR4_EXTI12_PF_Msk (0x5U << AFIO_EXTICR4_EXTI12_PF_Pos) /*!< 0x00000005 */
  2040. #define AFIO_EXTICR4_EXTI12_PF AFIO_EXTICR4_EXTI12_PF_Msk /*!< PF[12] pin */
  2041. #define AFIO_EXTICR4_EXTI12_PG_Pos (1U)
  2042. #define AFIO_EXTICR4_EXTI12_PG_Msk (0x3U << AFIO_EXTICR4_EXTI12_PG_Pos) /*!< 0x00000006 */
  2043. #define AFIO_EXTICR4_EXTI12_PG AFIO_EXTICR4_EXTI12_PG_Msk /*!< PG[12] pin */
  2044. /* EXTI13 configuration */
  2045. #define AFIO_EXTICR4_EXTI13_PA 0x00000000U /*!< PA[13] pin */
  2046. #define AFIO_EXTICR4_EXTI13_PB_Pos (4U)
  2047. #define AFIO_EXTICR4_EXTI13_PB_Msk (0x1U << AFIO_EXTICR4_EXTI13_PB_Pos) /*!< 0x00000010 */
  2048. #define AFIO_EXTICR4_EXTI13_PB AFIO_EXTICR4_EXTI13_PB_Msk /*!< PB[13] pin */
  2049. #define AFIO_EXTICR4_EXTI13_PC_Pos (5U)
  2050. #define AFIO_EXTICR4_EXTI13_PC_Msk (0x1U << AFIO_EXTICR4_EXTI13_PC_Pos) /*!< 0x00000020 */
  2051. #define AFIO_EXTICR4_EXTI13_PC AFIO_EXTICR4_EXTI13_PC_Msk /*!< PC[13] pin */
  2052. #define AFIO_EXTICR4_EXTI13_PD_Pos (4U)
  2053. #define AFIO_EXTICR4_EXTI13_PD_Msk (0x3U << AFIO_EXTICR4_EXTI13_PD_Pos) /*!< 0x00000030 */
  2054. #define AFIO_EXTICR4_EXTI13_PD AFIO_EXTICR4_EXTI13_PD_Msk /*!< PD[13] pin */
  2055. #define AFIO_EXTICR4_EXTI13_PE_Pos (6U)
  2056. #define AFIO_EXTICR4_EXTI13_PE_Msk (0x1U << AFIO_EXTICR4_EXTI13_PE_Pos) /*!< 0x00000040 */
  2057. #define AFIO_EXTICR4_EXTI13_PE AFIO_EXTICR4_EXTI13_PE_Msk /*!< PE[13] pin */
  2058. #define AFIO_EXTICR4_EXTI13_PF_Pos (4U)
  2059. #define AFIO_EXTICR4_EXTI13_PF_Msk (0x5U << AFIO_EXTICR4_EXTI13_PF_Pos) /*!< 0x00000050 */
  2060. #define AFIO_EXTICR4_EXTI13_PF AFIO_EXTICR4_EXTI13_PF_Msk /*!< PF[13] pin */
  2061. #define AFIO_EXTICR4_EXTI13_PG_Pos (5U)
  2062. #define AFIO_EXTICR4_EXTI13_PG_Msk (0x3U << AFIO_EXTICR4_EXTI13_PG_Pos) /*!< 0x00000060 */
  2063. #define AFIO_EXTICR4_EXTI13_PG AFIO_EXTICR4_EXTI13_PG_Msk /*!< PG[13] pin */
  2064. /*!< EXTI14 configuration */
  2065. #define AFIO_EXTICR4_EXTI14_PA 0x00000000U /*!< PA[14] pin */
  2066. #define AFIO_EXTICR4_EXTI14_PB_Pos (8U)
  2067. #define AFIO_EXTICR4_EXTI14_PB_Msk (0x1U << AFIO_EXTICR4_EXTI14_PB_Pos) /*!< 0x00000100 */
  2068. #define AFIO_EXTICR4_EXTI14_PB AFIO_EXTICR4_EXTI14_PB_Msk /*!< PB[14] pin */
  2069. #define AFIO_EXTICR4_EXTI14_PC_Pos (9U)
  2070. #define AFIO_EXTICR4_EXTI14_PC_Msk (0x1U << AFIO_EXTICR4_EXTI14_PC_Pos) /*!< 0x00000200 */
  2071. #define AFIO_EXTICR4_EXTI14_PC AFIO_EXTICR4_EXTI14_PC_Msk /*!< PC[14] pin */
  2072. #define AFIO_EXTICR4_EXTI14_PD_Pos (8U)
  2073. #define AFIO_EXTICR4_EXTI14_PD_Msk (0x3U << AFIO_EXTICR4_EXTI14_PD_Pos) /*!< 0x00000300 */
  2074. #define AFIO_EXTICR4_EXTI14_PD AFIO_EXTICR4_EXTI14_PD_Msk /*!< PD[14] pin */
  2075. #define AFIO_EXTICR4_EXTI14_PE_Pos (10U)
  2076. #define AFIO_EXTICR4_EXTI14_PE_Msk (0x1U << AFIO_EXTICR4_EXTI14_PE_Pos) /*!< 0x00000400 */
  2077. #define AFIO_EXTICR4_EXTI14_PE AFIO_EXTICR4_EXTI14_PE_Msk /*!< PE[14] pin */
  2078. #define AFIO_EXTICR4_EXTI14_PF_Pos (8U)
  2079. #define AFIO_EXTICR4_EXTI14_PF_Msk (0x5U << AFIO_EXTICR4_EXTI14_PF_Pos) /*!< 0x00000500 */
  2080. #define AFIO_EXTICR4_EXTI14_PF AFIO_EXTICR4_EXTI14_PF_Msk /*!< PF[14] pin */
  2081. #define AFIO_EXTICR4_EXTI14_PG_Pos (9U)
  2082. #define AFIO_EXTICR4_EXTI14_PG_Msk (0x3U << AFIO_EXTICR4_EXTI14_PG_Pos) /*!< 0x00000600 */
  2083. #define AFIO_EXTICR4_EXTI14_PG AFIO_EXTICR4_EXTI14_PG_Msk /*!< PG[14] pin */
  2084. /*!< EXTI15 configuration */
  2085. #define AFIO_EXTICR4_EXTI15_PA 0x00000000U /*!< PA[15] pin */
  2086. #define AFIO_EXTICR4_EXTI15_PB_Pos (12U)
  2087. #define AFIO_EXTICR4_EXTI15_PB_Msk (0x1U << AFIO_EXTICR4_EXTI15_PB_Pos) /*!< 0x00001000 */
  2088. #define AFIO_EXTICR4_EXTI15_PB AFIO_EXTICR4_EXTI15_PB_Msk /*!< PB[15] pin */
  2089. #define AFIO_EXTICR4_EXTI15_PC_Pos (13U)
  2090. #define AFIO_EXTICR4_EXTI15_PC_Msk (0x1U << AFIO_EXTICR4_EXTI15_PC_Pos) /*!< 0x00002000 */
  2091. #define AFIO_EXTICR4_EXTI15_PC AFIO_EXTICR4_EXTI15_PC_Msk /*!< PC[15] pin */
  2092. #define AFIO_EXTICR4_EXTI15_PD_Pos (12U)
  2093. #define AFIO_EXTICR4_EXTI15_PD_Msk (0x3U << AFIO_EXTICR4_EXTI15_PD_Pos) /*!< 0x00003000 */
  2094. #define AFIO_EXTICR4_EXTI15_PD AFIO_EXTICR4_EXTI15_PD_Msk /*!< PD[15] pin */
  2095. #define AFIO_EXTICR4_EXTI15_PE_Pos (14U)
  2096. #define AFIO_EXTICR4_EXTI15_PE_Msk (0x1U << AFIO_EXTICR4_EXTI15_PE_Pos) /*!< 0x00004000 */
  2097. #define AFIO_EXTICR4_EXTI15_PE AFIO_EXTICR4_EXTI15_PE_Msk /*!< PE[15] pin */
  2098. #define AFIO_EXTICR4_EXTI15_PF_Pos (12U)
  2099. #define AFIO_EXTICR4_EXTI15_PF_Msk (0x5U << AFIO_EXTICR4_EXTI15_PF_Pos) /*!< 0x00005000 */
  2100. #define AFIO_EXTICR4_EXTI15_PF AFIO_EXTICR4_EXTI15_PF_Msk /*!< PF[15] pin */
  2101. #define AFIO_EXTICR4_EXTI15_PG_Pos (13U)
  2102. #define AFIO_EXTICR4_EXTI15_PG_Msk (0x3U << AFIO_EXTICR4_EXTI15_PG_Pos) /*!< 0x00006000 */
  2103. #define AFIO_EXTICR4_EXTI15_PG AFIO_EXTICR4_EXTI15_PG_Msk /*!< PG[15] pin */
  2104. /****************** Bit definition for AFIO_MAPR2 register ******************/
  2105. /******************************************************************************/
  2106. /* */
  2107. /* External Interrupt/Event Controller */
  2108. /* */
  2109. /******************************************************************************/
  2110. /******************* Bit definition for EXTI_IMR register *******************/
  2111. #define EXTI_IMR_MR0_Pos (0U)
  2112. #define EXTI_IMR_MR0_Msk (0x1U << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */
  2113. #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */
  2114. #define EXTI_IMR_MR1_Pos (1U)
  2115. #define EXTI_IMR_MR1_Msk (0x1U << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */
  2116. #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */
  2117. #define EXTI_IMR_MR2_Pos (2U)
  2118. #define EXTI_IMR_MR2_Msk (0x1U << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */
  2119. #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */
  2120. #define EXTI_IMR_MR3_Pos (3U)
  2121. #define EXTI_IMR_MR3_Msk (0x1U << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */
  2122. #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */
  2123. #define EXTI_IMR_MR4_Pos (4U)
  2124. #define EXTI_IMR_MR4_Msk (0x1U << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */
  2125. #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */
  2126. #define EXTI_IMR_MR5_Pos (5U)
  2127. #define EXTI_IMR_MR5_Msk (0x1U << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */
  2128. #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */
  2129. #define EXTI_IMR_MR6_Pos (6U)
  2130. #define EXTI_IMR_MR6_Msk (0x1U << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */
  2131. #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */
  2132. #define EXTI_IMR_MR7_Pos (7U)
  2133. #define EXTI_IMR_MR7_Msk (0x1U << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */
  2134. #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */
  2135. #define EXTI_IMR_MR8_Pos (8U)
  2136. #define EXTI_IMR_MR8_Msk (0x1U << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */
  2137. #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */
  2138. #define EXTI_IMR_MR9_Pos (9U)
  2139. #define EXTI_IMR_MR9_Msk (0x1U << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */
  2140. #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */
  2141. #define EXTI_IMR_MR10_Pos (10U)
  2142. #define EXTI_IMR_MR10_Msk (0x1U << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */
  2143. #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */
  2144. #define EXTI_IMR_MR11_Pos (11U)
  2145. #define EXTI_IMR_MR11_Msk (0x1U << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */
  2146. #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */
  2147. #define EXTI_IMR_MR12_Pos (12U)
  2148. #define EXTI_IMR_MR12_Msk (0x1U << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */
  2149. #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */
  2150. #define EXTI_IMR_MR13_Pos (13U)
  2151. #define EXTI_IMR_MR13_Msk (0x1U << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */
  2152. #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */
  2153. #define EXTI_IMR_MR14_Pos (14U)
  2154. #define EXTI_IMR_MR14_Msk (0x1U << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */
  2155. #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */
  2156. #define EXTI_IMR_MR15_Pos (15U)
  2157. #define EXTI_IMR_MR15_Msk (0x1U << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */
  2158. #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */
  2159. #define EXTI_IMR_MR16_Pos (16U)
  2160. #define EXTI_IMR_MR16_Msk (0x1U << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */
  2161. #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */
  2162. #define EXTI_IMR_MR17_Pos (17U)
  2163. #define EXTI_IMR_MR17_Msk (0x1U << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */
  2164. #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */
  2165. #define EXTI_IMR_MR18_Pos (18U)
  2166. #define EXTI_IMR_MR18_Msk (0x1U << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */
  2167. #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */
  2168. /* References Defines */
  2169. #define EXTI_IMR_IM0 EXTI_IMR_MR0
  2170. #define EXTI_IMR_IM1 EXTI_IMR_MR1
  2171. #define EXTI_IMR_IM2 EXTI_IMR_MR2
  2172. #define EXTI_IMR_IM3 EXTI_IMR_MR3
  2173. #define EXTI_IMR_IM4 EXTI_IMR_MR4
  2174. #define EXTI_IMR_IM5 EXTI_IMR_MR5
  2175. #define EXTI_IMR_IM6 EXTI_IMR_MR6
  2176. #define EXTI_IMR_IM7 EXTI_IMR_MR7
  2177. #define EXTI_IMR_IM8 EXTI_IMR_MR8
  2178. #define EXTI_IMR_IM9 EXTI_IMR_MR9
  2179. #define EXTI_IMR_IM10 EXTI_IMR_MR10
  2180. #define EXTI_IMR_IM11 EXTI_IMR_MR11
  2181. #define EXTI_IMR_IM12 EXTI_IMR_MR12
  2182. #define EXTI_IMR_IM13 EXTI_IMR_MR13
  2183. #define EXTI_IMR_IM14 EXTI_IMR_MR14
  2184. #define EXTI_IMR_IM15 EXTI_IMR_MR15
  2185. #define EXTI_IMR_IM16 EXTI_IMR_MR16
  2186. #define EXTI_IMR_IM17 EXTI_IMR_MR17
  2187. #define EXTI_IMR_IM18 EXTI_IMR_MR18
  2188. #define EXTI_IMR_IM 0x0007FFFFU /*!< Interrupt Mask All */
  2189. /******************* Bit definition for EXTI_EMR register *******************/
  2190. #define EXTI_EMR_MR0_Pos (0U)
  2191. #define EXTI_EMR_MR0_Msk (0x1U << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */
  2192. #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */
  2193. #define EXTI_EMR_MR1_Pos (1U)
  2194. #define EXTI_EMR_MR1_Msk (0x1U << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */
  2195. #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */
  2196. #define EXTI_EMR_MR2_Pos (2U)
  2197. #define EXTI_EMR_MR2_Msk (0x1U << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */
  2198. #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */
  2199. #define EXTI_EMR_MR3_Pos (3U)
  2200. #define EXTI_EMR_MR3_Msk (0x1U << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */
  2201. #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */
  2202. #define EXTI_EMR_MR4_Pos (4U)
  2203. #define EXTI_EMR_MR4_Msk (0x1U << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */
  2204. #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */
  2205. #define EXTI_EMR_MR5_Pos (5U)
  2206. #define EXTI_EMR_MR5_Msk (0x1U << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */
  2207. #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */
  2208. #define EXTI_EMR_MR6_Pos (6U)
  2209. #define EXTI_EMR_MR6_Msk (0x1U << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */
  2210. #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */
  2211. #define EXTI_EMR_MR7_Pos (7U)
  2212. #define EXTI_EMR_MR7_Msk (0x1U << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */
  2213. #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */
  2214. #define EXTI_EMR_MR8_Pos (8U)
  2215. #define EXTI_EMR_MR8_Msk (0x1U << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */
  2216. #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */
  2217. #define EXTI_EMR_MR9_Pos (9U)
  2218. #define EXTI_EMR_MR9_Msk (0x1U << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */
  2219. #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */
  2220. #define EXTI_EMR_MR10_Pos (10U)
  2221. #define EXTI_EMR_MR10_Msk (0x1U << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */
  2222. #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */
  2223. #define EXTI_EMR_MR11_Pos (11U)
  2224. #define EXTI_EMR_MR11_Msk (0x1U << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */
  2225. #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */
  2226. #define EXTI_EMR_MR12_Pos (12U)
  2227. #define EXTI_EMR_MR12_Msk (0x1U << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */
  2228. #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */
  2229. #define EXTI_EMR_MR13_Pos (13U)
  2230. #define EXTI_EMR_MR13_Msk (0x1U << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */
  2231. #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */
  2232. #define EXTI_EMR_MR14_Pos (14U)
  2233. #define EXTI_EMR_MR14_Msk (0x1U << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */
  2234. #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */
  2235. #define EXTI_EMR_MR15_Pos (15U)
  2236. #define EXTI_EMR_MR15_Msk (0x1U << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */
  2237. #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */
  2238. #define EXTI_EMR_MR16_Pos (16U)
  2239. #define EXTI_EMR_MR16_Msk (0x1U << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */
  2240. #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */
  2241. #define EXTI_EMR_MR17_Pos (17U)
  2242. #define EXTI_EMR_MR17_Msk (0x1U << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */
  2243. #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */
  2244. #define EXTI_EMR_MR18_Pos (18U)
  2245. #define EXTI_EMR_MR18_Msk (0x1U << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */
  2246. #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */
  2247. /* References Defines */
  2248. #define EXTI_EMR_EM0 EXTI_EMR_MR0
  2249. #define EXTI_EMR_EM1 EXTI_EMR_MR1
  2250. #define EXTI_EMR_EM2 EXTI_EMR_MR2
  2251. #define EXTI_EMR_EM3 EXTI_EMR_MR3
  2252. #define EXTI_EMR_EM4 EXTI_EMR_MR4
  2253. #define EXTI_EMR_EM5 EXTI_EMR_MR5
  2254. #define EXTI_EMR_EM6 EXTI_EMR_MR6
  2255. #define EXTI_EMR_EM7 EXTI_EMR_MR7
  2256. #define EXTI_EMR_EM8 EXTI_EMR_MR8
  2257. #define EXTI_EMR_EM9 EXTI_EMR_MR9
  2258. #define EXTI_EMR_EM10 EXTI_EMR_MR10
  2259. #define EXTI_EMR_EM11 EXTI_EMR_MR11
  2260. #define EXTI_EMR_EM12 EXTI_EMR_MR12
  2261. #define EXTI_EMR_EM13 EXTI_EMR_MR13
  2262. #define EXTI_EMR_EM14 EXTI_EMR_MR14
  2263. #define EXTI_EMR_EM15 EXTI_EMR_MR15
  2264. #define EXTI_EMR_EM16 EXTI_EMR_MR16
  2265. #define EXTI_EMR_EM17 EXTI_EMR_MR17
  2266. #define EXTI_EMR_EM18 EXTI_EMR_MR18
  2267. /****************** Bit definition for EXTI_RTSR register *******************/
  2268. #define EXTI_RTSR_TR0_Pos (0U)
  2269. #define EXTI_RTSR_TR0_Msk (0x1U << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */
  2270. #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */
  2271. #define EXTI_RTSR_TR1_Pos (1U)
  2272. #define EXTI_RTSR_TR1_Msk (0x1U << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */
  2273. #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */
  2274. #define EXTI_RTSR_TR2_Pos (2U)
  2275. #define EXTI_RTSR_TR2_Msk (0x1U << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */
  2276. #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */
  2277. #define EXTI_RTSR_TR3_Pos (3U)
  2278. #define EXTI_RTSR_TR3_Msk (0x1U << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */
  2279. #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */
  2280. #define EXTI_RTSR_TR4_Pos (4U)
  2281. #define EXTI_RTSR_TR4_Msk (0x1U << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */
  2282. #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */
  2283. #define EXTI_RTSR_TR5_Pos (5U)
  2284. #define EXTI_RTSR_TR5_Msk (0x1U << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */
  2285. #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */
  2286. #define EXTI_RTSR_TR6_Pos (6U)
  2287. #define EXTI_RTSR_TR6_Msk (0x1U << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */
  2288. #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */
  2289. #define EXTI_RTSR_TR7_Pos (7U)
  2290. #define EXTI_RTSR_TR7_Msk (0x1U << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */
  2291. #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */
  2292. #define EXTI_RTSR_TR8_Pos (8U)
  2293. #define EXTI_RTSR_TR8_Msk (0x1U << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */
  2294. #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */
  2295. #define EXTI_RTSR_TR9_Pos (9U)
  2296. #define EXTI_RTSR_TR9_Msk (0x1U << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */
  2297. #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */
  2298. #define EXTI_RTSR_TR10_Pos (10U)
  2299. #define EXTI_RTSR_TR10_Msk (0x1U << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */
  2300. #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */
  2301. #define EXTI_RTSR_TR11_Pos (11U)
  2302. #define EXTI_RTSR_TR11_Msk (0x1U << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */
  2303. #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */
  2304. #define EXTI_RTSR_TR12_Pos (12U)
  2305. #define EXTI_RTSR_TR12_Msk (0x1U << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */
  2306. #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */
  2307. #define EXTI_RTSR_TR13_Pos (13U)
  2308. #define EXTI_RTSR_TR13_Msk (0x1U << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */
  2309. #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */
  2310. #define EXTI_RTSR_TR14_Pos (14U)
  2311. #define EXTI_RTSR_TR14_Msk (0x1U << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */
  2312. #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */
  2313. #define EXTI_RTSR_TR15_Pos (15U)
  2314. #define EXTI_RTSR_TR15_Msk (0x1U << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */
  2315. #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */
  2316. #define EXTI_RTSR_TR16_Pos (16U)
  2317. #define EXTI_RTSR_TR16_Msk (0x1U << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */
  2318. #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */
  2319. #define EXTI_RTSR_TR17_Pos (17U)
  2320. #define EXTI_RTSR_TR17_Msk (0x1U << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */
  2321. #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */
  2322. #define EXTI_RTSR_TR18_Pos (18U)
  2323. #define EXTI_RTSR_TR18_Msk (0x1U << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */
  2324. #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */
  2325. /* References Defines */
  2326. #define EXTI_RTSR_RT0 EXTI_RTSR_TR0
  2327. #define EXTI_RTSR_RT1 EXTI_RTSR_TR1
  2328. #define EXTI_RTSR_RT2 EXTI_RTSR_TR2
  2329. #define EXTI_RTSR_RT3 EXTI_RTSR_TR3
  2330. #define EXTI_RTSR_RT4 EXTI_RTSR_TR4
  2331. #define EXTI_RTSR_RT5 EXTI_RTSR_TR5
  2332. #define EXTI_RTSR_RT6 EXTI_RTSR_TR6
  2333. #define EXTI_RTSR_RT7 EXTI_RTSR_TR7
  2334. #define EXTI_RTSR_RT8 EXTI_RTSR_TR8
  2335. #define EXTI_RTSR_RT9 EXTI_RTSR_TR9
  2336. #define EXTI_RTSR_RT10 EXTI_RTSR_TR10
  2337. #define EXTI_RTSR_RT11 EXTI_RTSR_TR11
  2338. #define EXTI_RTSR_RT12 EXTI_RTSR_TR12
  2339. #define EXTI_RTSR_RT13 EXTI_RTSR_TR13
  2340. #define EXTI_RTSR_RT14 EXTI_RTSR_TR14
  2341. #define EXTI_RTSR_RT15 EXTI_RTSR_TR15
  2342. #define EXTI_RTSR_RT16 EXTI_RTSR_TR16
  2343. #define EXTI_RTSR_RT17 EXTI_RTSR_TR17
  2344. #define EXTI_RTSR_RT18 EXTI_RTSR_TR18
  2345. /****************** Bit definition for EXTI_FTSR register *******************/
  2346. #define EXTI_FTSR_TR0_Pos (0U)
  2347. #define EXTI_FTSR_TR0_Msk (0x1U << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */
  2348. #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */
  2349. #define EXTI_FTSR_TR1_Pos (1U)
  2350. #define EXTI_FTSR_TR1_Msk (0x1U << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */
  2351. #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */
  2352. #define EXTI_FTSR_TR2_Pos (2U)
  2353. #define EXTI_FTSR_TR2_Msk (0x1U << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */
  2354. #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */
  2355. #define EXTI_FTSR_TR3_Pos (3U)
  2356. #define EXTI_FTSR_TR3_Msk (0x1U << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */
  2357. #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */
  2358. #define EXTI_FTSR_TR4_Pos (4U)
  2359. #define EXTI_FTSR_TR4_Msk (0x1U << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */
  2360. #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */
  2361. #define EXTI_FTSR_TR5_Pos (5U)
  2362. #define EXTI_FTSR_TR5_Msk (0x1U << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */
  2363. #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */
  2364. #define EXTI_FTSR_TR6_Pos (6U)
  2365. #define EXTI_FTSR_TR6_Msk (0x1U << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */
  2366. #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */
  2367. #define EXTI_FTSR_TR7_Pos (7U)
  2368. #define EXTI_FTSR_TR7_Msk (0x1U << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */
  2369. #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */
  2370. #define EXTI_FTSR_TR8_Pos (8U)
  2371. #define EXTI_FTSR_TR8_Msk (0x1U << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */
  2372. #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */
  2373. #define EXTI_FTSR_TR9_Pos (9U)
  2374. #define EXTI_FTSR_TR9_Msk (0x1U << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */
  2375. #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */
  2376. #define EXTI_FTSR_TR10_Pos (10U)
  2377. #define EXTI_FTSR_TR10_Msk (0x1U << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */
  2378. #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */
  2379. #define EXTI_FTSR_TR11_Pos (11U)
  2380. #define EXTI_FTSR_TR11_Msk (0x1U << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */
  2381. #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */
  2382. #define EXTI_FTSR_TR12_Pos (12U)
  2383. #define EXTI_FTSR_TR12_Msk (0x1U << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */
  2384. #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */
  2385. #define EXTI_FTSR_TR13_Pos (13U)
  2386. #define EXTI_FTSR_TR13_Msk (0x1U << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */
  2387. #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */
  2388. #define EXTI_FTSR_TR14_Pos (14U)
  2389. #define EXTI_FTSR_TR14_Msk (0x1U << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */
  2390. #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */
  2391. #define EXTI_FTSR_TR15_Pos (15U)
  2392. #define EXTI_FTSR_TR15_Msk (0x1U << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */
  2393. #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */
  2394. #define EXTI_FTSR_TR16_Pos (16U)
  2395. #define EXTI_FTSR_TR16_Msk (0x1U << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */
  2396. #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */
  2397. #define EXTI_FTSR_TR17_Pos (17U)
  2398. #define EXTI_FTSR_TR17_Msk (0x1U << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */
  2399. #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */
  2400. #define EXTI_FTSR_TR18_Pos (18U)
  2401. #define EXTI_FTSR_TR18_Msk (0x1U << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */
  2402. #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */
  2403. /* References Defines */
  2404. #define EXTI_FTSR_FT0 EXTI_FTSR_TR0
  2405. #define EXTI_FTSR_FT1 EXTI_FTSR_TR1
  2406. #define EXTI_FTSR_FT2 EXTI_FTSR_TR2
  2407. #define EXTI_FTSR_FT3 EXTI_FTSR_TR3
  2408. #define EXTI_FTSR_FT4 EXTI_FTSR_TR4
  2409. #define EXTI_FTSR_FT5 EXTI_FTSR_TR5
  2410. #define EXTI_FTSR_FT6 EXTI_FTSR_TR6
  2411. #define EXTI_FTSR_FT7 EXTI_FTSR_TR7
  2412. #define EXTI_FTSR_FT8 EXTI_FTSR_TR8
  2413. #define EXTI_FTSR_FT9 EXTI_FTSR_TR9
  2414. #define EXTI_FTSR_FT10 EXTI_FTSR_TR10
  2415. #define EXTI_FTSR_FT11 EXTI_FTSR_TR11
  2416. #define EXTI_FTSR_FT12 EXTI_FTSR_TR12
  2417. #define EXTI_FTSR_FT13 EXTI_FTSR_TR13
  2418. #define EXTI_FTSR_FT14 EXTI_FTSR_TR14
  2419. #define EXTI_FTSR_FT15 EXTI_FTSR_TR15
  2420. #define EXTI_FTSR_FT16 EXTI_FTSR_TR16
  2421. #define EXTI_FTSR_FT17 EXTI_FTSR_TR17
  2422. #define EXTI_FTSR_FT18 EXTI_FTSR_TR18
  2423. /****************** Bit definition for EXTI_SWIER register ******************/
  2424. #define EXTI_SWIER_SWIER0_Pos (0U)
  2425. #define EXTI_SWIER_SWIER0_Msk (0x1U << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */
  2426. #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */
  2427. #define EXTI_SWIER_SWIER1_Pos (1U)
  2428. #define EXTI_SWIER_SWIER1_Msk (0x1U << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */
  2429. #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */
  2430. #define EXTI_SWIER_SWIER2_Pos (2U)
  2431. #define EXTI_SWIER_SWIER2_Msk (0x1U << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */
  2432. #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */
  2433. #define EXTI_SWIER_SWIER3_Pos (3U)
  2434. #define EXTI_SWIER_SWIER3_Msk (0x1U << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */
  2435. #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */
  2436. #define EXTI_SWIER_SWIER4_Pos (4U)
  2437. #define EXTI_SWIER_SWIER4_Msk (0x1U << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */
  2438. #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */
  2439. #define EXTI_SWIER_SWIER5_Pos (5U)
  2440. #define EXTI_SWIER_SWIER5_Msk (0x1U << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */
  2441. #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */
  2442. #define EXTI_SWIER_SWIER6_Pos (6U)
  2443. #define EXTI_SWIER_SWIER6_Msk (0x1U << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */
  2444. #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */
  2445. #define EXTI_SWIER_SWIER7_Pos (7U)
  2446. #define EXTI_SWIER_SWIER7_Msk (0x1U << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */
  2447. #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */
  2448. #define EXTI_SWIER_SWIER8_Pos (8U)
  2449. #define EXTI_SWIER_SWIER8_Msk (0x1U << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */
  2450. #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */
  2451. #define EXTI_SWIER_SWIER9_Pos (9U)
  2452. #define EXTI_SWIER_SWIER9_Msk (0x1U << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */
  2453. #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */
  2454. #define EXTI_SWIER_SWIER10_Pos (10U)
  2455. #define EXTI_SWIER_SWIER10_Msk (0x1U << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */
  2456. #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */
  2457. #define EXTI_SWIER_SWIER11_Pos (11U)
  2458. #define EXTI_SWIER_SWIER11_Msk (0x1U << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */
  2459. #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */
  2460. #define EXTI_SWIER_SWIER12_Pos (12U)
  2461. #define EXTI_SWIER_SWIER12_Msk (0x1U << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */
  2462. #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */
  2463. #define EXTI_SWIER_SWIER13_Pos (13U)
  2464. #define EXTI_SWIER_SWIER13_Msk (0x1U << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */
  2465. #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */
  2466. #define EXTI_SWIER_SWIER14_Pos (14U)
  2467. #define EXTI_SWIER_SWIER14_Msk (0x1U << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */
  2468. #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */
  2469. #define EXTI_SWIER_SWIER15_Pos (15U)
  2470. #define EXTI_SWIER_SWIER15_Msk (0x1U << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */
  2471. #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */
  2472. #define EXTI_SWIER_SWIER16_Pos (16U)
  2473. #define EXTI_SWIER_SWIER16_Msk (0x1U << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */
  2474. #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */
  2475. #define EXTI_SWIER_SWIER17_Pos (17U)
  2476. #define EXTI_SWIER_SWIER17_Msk (0x1U << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */
  2477. #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */
  2478. #define EXTI_SWIER_SWIER18_Pos (18U)
  2479. #define EXTI_SWIER_SWIER18_Msk (0x1U << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */
  2480. #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */
  2481. /* References Defines */
  2482. #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0
  2483. #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1
  2484. #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2
  2485. #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3
  2486. #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4
  2487. #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5
  2488. #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6
  2489. #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7
  2490. #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8
  2491. #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9
  2492. #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10
  2493. #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11
  2494. #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12
  2495. #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13
  2496. #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14
  2497. #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15
  2498. #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16
  2499. #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17
  2500. #define EXTI_SWIER_SWI18 EXTI_SWIER_SWIER18
  2501. /******************* Bit definition for EXTI_PR register ********************/
  2502. #define EXTI_PR_PR0_Pos (0U)
  2503. #define EXTI_PR_PR0_Msk (0x1U << EXTI_PR_PR0_Pos) /*!< 0x00000001 */
  2504. #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */
  2505. #define EXTI_PR_PR1_Pos (1U)
  2506. #define EXTI_PR_PR1_Msk (0x1U << EXTI_PR_PR1_Pos) /*!< 0x00000002 */
  2507. #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */
  2508. #define EXTI_PR_PR2_Pos (2U)
  2509. #define EXTI_PR_PR2_Msk (0x1U << EXTI_PR_PR2_Pos) /*!< 0x00000004 */
  2510. #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */
  2511. #define EXTI_PR_PR3_Pos (3U)
  2512. #define EXTI_PR_PR3_Msk (0x1U << EXTI_PR_PR3_Pos) /*!< 0x00000008 */
  2513. #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */
  2514. #define EXTI_PR_PR4_Pos (4U)
  2515. #define EXTI_PR_PR4_Msk (0x1U << EXTI_PR_PR4_Pos) /*!< 0x00000010 */
  2516. #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */
  2517. #define EXTI_PR_PR5_Pos (5U)
  2518. #define EXTI_PR_PR5_Msk (0x1U << EXTI_PR_PR5_Pos) /*!< 0x00000020 */
  2519. #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */
  2520. #define EXTI_PR_PR6_Pos (6U)
  2521. #define EXTI_PR_PR6_Msk (0x1U << EXTI_PR_PR6_Pos) /*!< 0x00000040 */
  2522. #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */
  2523. #define EXTI_PR_PR7_Pos (7U)
  2524. #define EXTI_PR_PR7_Msk (0x1U << EXTI_PR_PR7_Pos) /*!< 0x00000080 */
  2525. #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */
  2526. #define EXTI_PR_PR8_Pos (8U)
  2527. #define EXTI_PR_PR8_Msk (0x1U << EXTI_PR_PR8_Pos) /*!< 0x00000100 */
  2528. #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */
  2529. #define EXTI_PR_PR9_Pos (9U)
  2530. #define EXTI_PR_PR9_Msk (0x1U << EXTI_PR_PR9_Pos) /*!< 0x00000200 */
  2531. #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */
  2532. #define EXTI_PR_PR10_Pos (10U)
  2533. #define EXTI_PR_PR10_Msk (0x1U << EXTI_PR_PR10_Pos) /*!< 0x00000400 */
  2534. #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */
  2535. #define EXTI_PR_PR11_Pos (11U)
  2536. #define EXTI_PR_PR11_Msk (0x1U << EXTI_PR_PR11_Pos) /*!< 0x00000800 */
  2537. #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */
  2538. #define EXTI_PR_PR12_Pos (12U)
  2539. #define EXTI_PR_PR12_Msk (0x1U << EXTI_PR_PR12_Pos) /*!< 0x00001000 */
  2540. #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */
  2541. #define EXTI_PR_PR13_Pos (13U)
  2542. #define EXTI_PR_PR13_Msk (0x1U << EXTI_PR_PR13_Pos) /*!< 0x00002000 */
  2543. #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */
  2544. #define EXTI_PR_PR14_Pos (14U)
  2545. #define EXTI_PR_PR14_Msk (0x1U << EXTI_PR_PR14_Pos) /*!< 0x00004000 */
  2546. #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */
  2547. #define EXTI_PR_PR15_Pos (15U)
  2548. #define EXTI_PR_PR15_Msk (0x1U << EXTI_PR_PR15_Pos) /*!< 0x00008000 */
  2549. #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */
  2550. #define EXTI_PR_PR16_Pos (16U)
  2551. #define EXTI_PR_PR16_Msk (0x1U << EXTI_PR_PR16_Pos) /*!< 0x00010000 */
  2552. #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */
  2553. #define EXTI_PR_PR17_Pos (17U)
  2554. #define EXTI_PR_PR17_Msk (0x1U << EXTI_PR_PR17_Pos) /*!< 0x00020000 */
  2555. #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */
  2556. #define EXTI_PR_PR18_Pos (18U)
  2557. #define EXTI_PR_PR18_Msk (0x1U << EXTI_PR_PR18_Pos) /*!< 0x00040000 */
  2558. #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */
  2559. /* References Defines */
  2560. #define EXTI_PR_PIF0 EXTI_PR_PR0
  2561. #define EXTI_PR_PIF1 EXTI_PR_PR1
  2562. #define EXTI_PR_PIF2 EXTI_PR_PR2
  2563. #define EXTI_PR_PIF3 EXTI_PR_PR3
  2564. #define EXTI_PR_PIF4 EXTI_PR_PR4
  2565. #define EXTI_PR_PIF5 EXTI_PR_PR5
  2566. #define EXTI_PR_PIF6 EXTI_PR_PR6
  2567. #define EXTI_PR_PIF7 EXTI_PR_PR7
  2568. #define EXTI_PR_PIF8 EXTI_PR_PR8
  2569. #define EXTI_PR_PIF9 EXTI_PR_PR9
  2570. #define EXTI_PR_PIF10 EXTI_PR_PR10
  2571. #define EXTI_PR_PIF11 EXTI_PR_PR11
  2572. #define EXTI_PR_PIF12 EXTI_PR_PR12
  2573. #define EXTI_PR_PIF13 EXTI_PR_PR13
  2574. #define EXTI_PR_PIF14 EXTI_PR_PR14
  2575. #define EXTI_PR_PIF15 EXTI_PR_PR15
  2576. #define EXTI_PR_PIF16 EXTI_PR_PR16
  2577. #define EXTI_PR_PIF17 EXTI_PR_PR17
  2578. #define EXTI_PR_PIF18 EXTI_PR_PR18
  2579. /******************************************************************************/
  2580. /* */
  2581. /* DMA Controller */
  2582. /* */
  2583. /******************************************************************************/
  2584. /******************* Bit definition for DMA_ISR register ********************/
  2585. #define DMA_ISR_GIF1_Pos (0U)
  2586. #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
  2587. #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
  2588. #define DMA_ISR_TCIF1_Pos (1U)
  2589. #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
  2590. #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
  2591. #define DMA_ISR_HTIF1_Pos (2U)
  2592. #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
  2593. #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
  2594. #define DMA_ISR_TEIF1_Pos (3U)
  2595. #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
  2596. #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
  2597. #define DMA_ISR_GIF2_Pos (4U)
  2598. #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
  2599. #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
  2600. #define DMA_ISR_TCIF2_Pos (5U)
  2601. #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
  2602. #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
  2603. #define DMA_ISR_HTIF2_Pos (6U)
  2604. #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
  2605. #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
  2606. #define DMA_ISR_TEIF2_Pos (7U)
  2607. #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
  2608. #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
  2609. #define DMA_ISR_GIF3_Pos (8U)
  2610. #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
  2611. #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
  2612. #define DMA_ISR_TCIF3_Pos (9U)
  2613. #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
  2614. #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
  2615. #define DMA_ISR_HTIF3_Pos (10U)
  2616. #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
  2617. #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
  2618. #define DMA_ISR_TEIF3_Pos (11U)
  2619. #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
  2620. #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
  2621. #define DMA_ISR_GIF4_Pos (12U)
  2622. #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
  2623. #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
  2624. #define DMA_ISR_TCIF4_Pos (13U)
  2625. #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
  2626. #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
  2627. #define DMA_ISR_HTIF4_Pos (14U)
  2628. #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
  2629. #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
  2630. #define DMA_ISR_TEIF4_Pos (15U)
  2631. #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
  2632. #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
  2633. #define DMA_ISR_GIF5_Pos (16U)
  2634. #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
  2635. #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
  2636. #define DMA_ISR_TCIF5_Pos (17U)
  2637. #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
  2638. #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
  2639. #define DMA_ISR_HTIF5_Pos (18U)
  2640. #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
  2641. #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
  2642. #define DMA_ISR_TEIF5_Pos (19U)
  2643. #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
  2644. #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
  2645. #define DMA_ISR_GIF6_Pos (20U)
  2646. #define DMA_ISR_GIF6_Msk (0x1U << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
  2647. #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
  2648. #define DMA_ISR_TCIF6_Pos (21U)
  2649. #define DMA_ISR_TCIF6_Msk (0x1U << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
  2650. #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
  2651. #define DMA_ISR_HTIF6_Pos (22U)
  2652. #define DMA_ISR_HTIF6_Msk (0x1U << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
  2653. #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
  2654. #define DMA_ISR_TEIF6_Pos (23U)
  2655. #define DMA_ISR_TEIF6_Msk (0x1U << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
  2656. #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
  2657. #define DMA_ISR_GIF7_Pos (24U)
  2658. #define DMA_ISR_GIF7_Msk (0x1U << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
  2659. #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
  2660. #define DMA_ISR_TCIF7_Pos (25U)
  2661. #define DMA_ISR_TCIF7_Msk (0x1U << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
  2662. #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
  2663. #define DMA_ISR_HTIF7_Pos (26U)
  2664. #define DMA_ISR_HTIF7_Msk (0x1U << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
  2665. #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
  2666. #define DMA_ISR_TEIF7_Pos (27U)
  2667. #define DMA_ISR_TEIF7_Msk (0x1U << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
  2668. #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
  2669. /******************* Bit definition for DMA_IFCR register *******************/
  2670. #define DMA_IFCR_CGIF1_Pos (0U)
  2671. #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
  2672. #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */
  2673. #define DMA_IFCR_CTCIF1_Pos (1U)
  2674. #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
  2675. #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
  2676. #define DMA_IFCR_CHTIF1_Pos (2U)
  2677. #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
  2678. #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
  2679. #define DMA_IFCR_CTEIF1_Pos (3U)
  2680. #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
  2681. #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
  2682. #define DMA_IFCR_CGIF2_Pos (4U)
  2683. #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
  2684. #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
  2685. #define DMA_IFCR_CTCIF2_Pos (5U)
  2686. #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
  2687. #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
  2688. #define DMA_IFCR_CHTIF2_Pos (6U)
  2689. #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
  2690. #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
  2691. #define DMA_IFCR_CTEIF2_Pos (7U)
  2692. #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
  2693. #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
  2694. #define DMA_IFCR_CGIF3_Pos (8U)
  2695. #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
  2696. #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
  2697. #define DMA_IFCR_CTCIF3_Pos (9U)
  2698. #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
  2699. #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
  2700. #define DMA_IFCR_CHTIF3_Pos (10U)
  2701. #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
  2702. #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
  2703. #define DMA_IFCR_CTEIF3_Pos (11U)
  2704. #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
  2705. #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
  2706. #define DMA_IFCR_CGIF4_Pos (12U)
  2707. #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
  2708. #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
  2709. #define DMA_IFCR_CTCIF4_Pos (13U)
  2710. #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
  2711. #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
  2712. #define DMA_IFCR_CHTIF4_Pos (14U)
  2713. #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
  2714. #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
  2715. #define DMA_IFCR_CTEIF4_Pos (15U)
  2716. #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
  2717. #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
  2718. #define DMA_IFCR_CGIF5_Pos (16U)
  2719. #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
  2720. #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
  2721. #define DMA_IFCR_CTCIF5_Pos (17U)
  2722. #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
  2723. #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
  2724. #define DMA_IFCR_CHTIF5_Pos (18U)
  2725. #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
  2726. #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
  2727. #define DMA_IFCR_CTEIF5_Pos (19U)
  2728. #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
  2729. #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
  2730. #define DMA_IFCR_CGIF6_Pos (20U)
  2731. #define DMA_IFCR_CGIF6_Msk (0x1U << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
  2732. #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
  2733. #define DMA_IFCR_CTCIF6_Pos (21U)
  2734. #define DMA_IFCR_CTCIF6_Msk (0x1U << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
  2735. #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
  2736. #define DMA_IFCR_CHTIF6_Pos (22U)
  2737. #define DMA_IFCR_CHTIF6_Msk (0x1U << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
  2738. #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
  2739. #define DMA_IFCR_CTEIF6_Pos (23U)
  2740. #define DMA_IFCR_CTEIF6_Msk (0x1U << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
  2741. #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
  2742. #define DMA_IFCR_CGIF7_Pos (24U)
  2743. #define DMA_IFCR_CGIF7_Msk (0x1U << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
  2744. #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
  2745. #define DMA_IFCR_CTCIF7_Pos (25U)
  2746. #define DMA_IFCR_CTCIF7_Msk (0x1U << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
  2747. #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
  2748. #define DMA_IFCR_CHTIF7_Pos (26U)
  2749. #define DMA_IFCR_CHTIF7_Msk (0x1U << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
  2750. #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
  2751. #define DMA_IFCR_CTEIF7_Pos (27U)
  2752. #define DMA_IFCR_CTEIF7_Msk (0x1U << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
  2753. #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
  2754. /******************* Bit definition for DMA_CCR register *******************/
  2755. #define DMA_CCR_EN_Pos (0U)
  2756. #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos) /*!< 0x00000001 */
  2757. #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
  2758. #define DMA_CCR_TCIE_Pos (1U)
  2759. #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
  2760. #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  2761. #define DMA_CCR_HTIE_Pos (2U)
  2762. #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
  2763. #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
  2764. #define DMA_CCR_TEIE_Pos (3U)
  2765. #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
  2766. #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
  2767. #define DMA_CCR_DIR_Pos (4U)
  2768. #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
  2769. #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
  2770. #define DMA_CCR_CIRC_Pos (5U)
  2771. #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
  2772. #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
  2773. #define DMA_CCR_PINC_Pos (6U)
  2774. #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
  2775. #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
  2776. #define DMA_CCR_MINC_Pos (7U)
  2777. #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
  2778. #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
  2779. #define DMA_CCR_PSIZE_Pos (8U)
  2780. #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
  2781. #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
  2782. #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
  2783. #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
  2784. #define DMA_CCR_MSIZE_Pos (10U)
  2785. #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
  2786. #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
  2787. #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
  2788. #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
  2789. #define DMA_CCR_PL_Pos (12U)
  2790. #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos) /*!< 0x00003000 */
  2791. #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level) */
  2792. #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */
  2793. #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */
  2794. #define DMA_CCR_MEM2MEM_Pos (14U)
  2795. #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
  2796. #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
  2797. /****************** Bit definition for DMA_CNDTR register ******************/
  2798. #define DMA_CNDTR_NDT_Pos (0U)
  2799. #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
  2800. #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
  2801. /****************** Bit definition for DMA_CPAR register *******************/
  2802. #define DMA_CPAR_PA_Pos (0U)
  2803. #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
  2804. #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
  2805. /****************** Bit definition for DMA_CMAR register *******************/
  2806. #define DMA_CMAR_MA_Pos (0U)
  2807. #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
  2808. #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
  2809. /******************************************************************************/
  2810. /* */
  2811. /* Analog to Digital Converter (ADC) */
  2812. /* */
  2813. /******************************************************************************/
  2814. /*
  2815. * @brief Specific device feature definitions (not present on all devices in the STM32F1 family)
  2816. */
  2817. /* Note: No specific macro feature on this device */
  2818. /******************** Bit definition for ADC_SR register ********************/
  2819. #define ADC_SR_AWD_Pos (0U)
  2820. #define ADC_SR_AWD_Msk (0x1U << ADC_SR_AWD_Pos) /*!< 0x00000001 */
  2821. #define ADC_SR_AWD ADC_SR_AWD_Msk /*!< ADC analog watchdog 1 flag */
  2822. #define ADC_SR_EOS_Pos (1U)
  2823. #define ADC_SR_EOS_Msk (0x1U << ADC_SR_EOS_Pos) /*!< 0x00000002 */
  2824. #define ADC_SR_EOS ADC_SR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */
  2825. #define ADC_SR_JEOS_Pos (2U)
  2826. #define ADC_SR_JEOS_Msk (0x1U << ADC_SR_JEOS_Pos) /*!< 0x00000004 */
  2827. #define ADC_SR_JEOS ADC_SR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */
  2828. #define ADC_SR_JSTRT_Pos (3U)
  2829. #define ADC_SR_JSTRT_Msk (0x1U << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */
  2830. #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!< ADC group injected conversion start flag */
  2831. #define ADC_SR_STRT_Pos (4U)
  2832. #define ADC_SR_STRT_Msk (0x1U << ADC_SR_STRT_Pos) /*!< 0x00000010 */
  2833. #define ADC_SR_STRT ADC_SR_STRT_Msk /*!< ADC group regular conversion start flag */
  2834. /* Legacy defines */
  2835. #define ADC_SR_EOC (ADC_SR_EOS)
  2836. #define ADC_SR_JEOC (ADC_SR_JEOS)
  2837. /******************* Bit definition for ADC_CR1 register ********************/
  2838. #define ADC_CR1_AWDCH_Pos (0U)
  2839. #define ADC_CR1_AWDCH_Msk (0x1FU << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */
  2840. #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
  2841. #define ADC_CR1_AWDCH_0 (0x01U << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */
  2842. #define ADC_CR1_AWDCH_1 (0x02U << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */
  2843. #define ADC_CR1_AWDCH_2 (0x04U << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */
  2844. #define ADC_CR1_AWDCH_3 (0x08U << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */
  2845. #define ADC_CR1_AWDCH_4 (0x10U << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */
  2846. #define ADC_CR1_EOSIE_Pos (5U)
  2847. #define ADC_CR1_EOSIE_Msk (0x1U << ADC_CR1_EOSIE_Pos) /*!< 0x00000020 */
  2848. #define ADC_CR1_EOSIE ADC_CR1_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */
  2849. #define ADC_CR1_AWDIE_Pos (6U)
  2850. #define ADC_CR1_AWDIE_Msk (0x1U << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */
  2851. #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!< ADC analog watchdog 1 interrupt */
  2852. #define ADC_CR1_JEOSIE_Pos (7U)
  2853. #define ADC_CR1_JEOSIE_Msk (0x1U << ADC_CR1_JEOSIE_Pos) /*!< 0x00000080 */
  2854. #define ADC_CR1_JEOSIE ADC_CR1_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */
  2855. #define ADC_CR1_SCAN_Pos (8U)
  2856. #define ADC_CR1_SCAN_Msk (0x1U << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */
  2857. #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!< ADC scan mode */
  2858. #define ADC_CR1_AWDSGL_Pos (9U)
  2859. #define ADC_CR1_AWDSGL_Msk (0x1U << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */
  2860. #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
  2861. #define ADC_CR1_JAUTO_Pos (10U)
  2862. #define ADC_CR1_JAUTO_Msk (0x1U << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */
  2863. #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!< ADC group injected automatic trigger mode */
  2864. #define ADC_CR1_DISCEN_Pos (11U)
  2865. #define ADC_CR1_DISCEN_Msk (0x1U << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */
  2866. #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
  2867. #define ADC_CR1_JDISCEN_Pos (12U)
  2868. #define ADC_CR1_JDISCEN_Msk (0x1U << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */
  2869. #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */
  2870. #define ADC_CR1_DISCNUM_Pos (13U)
  2871. #define ADC_CR1_DISCNUM_Msk (0x7U << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */
  2872. #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */
  2873. #define ADC_CR1_DISCNUM_0 (0x1U << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */
  2874. #define ADC_CR1_DISCNUM_1 (0x2U << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */
  2875. #define ADC_CR1_DISCNUM_2 (0x4U << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */
  2876. #define ADC_CR1_JAWDEN_Pos (22U)
  2877. #define ADC_CR1_JAWDEN_Msk (0x1U << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */
  2878. #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */
  2879. #define ADC_CR1_AWDEN_Pos (23U)
  2880. #define ADC_CR1_AWDEN_Msk (0x1U << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */
  2881. #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
  2882. /* Legacy defines */
  2883. #define ADC_CR1_EOCIE (ADC_CR1_EOSIE)
  2884. #define ADC_CR1_JEOCIE (ADC_CR1_JEOSIE)
  2885. /******************* Bit definition for ADC_CR2 register ********************/
  2886. #define ADC_CR2_ADON_Pos (0U)
  2887. #define ADC_CR2_ADON_Msk (0x1U << ADC_CR2_ADON_Pos) /*!< 0x00000001 */
  2888. #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!< ADC enable */
  2889. #define ADC_CR2_CONT_Pos (1U)
  2890. #define ADC_CR2_CONT_Msk (0x1U << ADC_CR2_CONT_Pos) /*!< 0x00000002 */
  2891. #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!< ADC group regular continuous conversion mode */
  2892. #define ADC_CR2_CAL_Pos (2U)
  2893. #define ADC_CR2_CAL_Msk (0x1U << ADC_CR2_CAL_Pos) /*!< 0x00000004 */
  2894. #define ADC_CR2_CAL ADC_CR2_CAL_Msk /*!< ADC calibration start */
  2895. #define ADC_CR2_RSTCAL_Pos (3U)
  2896. #define ADC_CR2_RSTCAL_Msk (0x1U << ADC_CR2_RSTCAL_Pos) /*!< 0x00000008 */
  2897. #define ADC_CR2_RSTCAL ADC_CR2_RSTCAL_Msk /*!< ADC calibration reset */
  2898. #define ADC_CR2_DMA_Pos (8U)
  2899. #define ADC_CR2_DMA_Msk (0x1U << ADC_CR2_DMA_Pos) /*!< 0x00000100 */
  2900. #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!< ADC DMA transfer enable */
  2901. #define ADC_CR2_ALIGN_Pos (11U)
  2902. #define ADC_CR2_ALIGN_Msk (0x1U << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */
  2903. #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!< ADC data alignement */
  2904. #define ADC_CR2_JEXTSEL_Pos (12U)
  2905. #define ADC_CR2_JEXTSEL_Msk (0x7U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00007000 */
  2906. #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!< ADC group injected external trigger source */
  2907. #define ADC_CR2_JEXTSEL_0 (0x1U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00001000 */
  2908. #define ADC_CR2_JEXTSEL_1 (0x2U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00002000 */
  2909. #define ADC_CR2_JEXTSEL_2 (0x4U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00004000 */
  2910. #define ADC_CR2_JEXTTRIG_Pos (15U)
  2911. #define ADC_CR2_JEXTTRIG_Msk (0x1U << ADC_CR2_JEXTTRIG_Pos) /*!< 0x00008000 */
  2912. #define ADC_CR2_JEXTTRIG ADC_CR2_JEXTTRIG_Msk /*!< ADC group injected external trigger enable */
  2913. #define ADC_CR2_EXTSEL_Pos (17U)
  2914. #define ADC_CR2_EXTSEL_Msk (0x7U << ADC_CR2_EXTSEL_Pos) /*!< 0x000E0000 */
  2915. #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!< ADC group regular external trigger source */
  2916. #define ADC_CR2_EXTSEL_0 (0x1U << ADC_CR2_EXTSEL_Pos) /*!< 0x00020000 */
  2917. #define ADC_CR2_EXTSEL_1 (0x2U << ADC_CR2_EXTSEL_Pos) /*!< 0x00040000 */
  2918. #define ADC_CR2_EXTSEL_2 (0x4U << ADC_CR2_EXTSEL_Pos) /*!< 0x00080000 */
  2919. #define ADC_CR2_EXTTRIG_Pos (20U)
  2920. #define ADC_CR2_EXTTRIG_Msk (0x1U << ADC_CR2_EXTTRIG_Pos) /*!< 0x00100000 */
  2921. #define ADC_CR2_EXTTRIG ADC_CR2_EXTTRIG_Msk /*!< ADC group regular external trigger enable */
  2922. #define ADC_CR2_JSWSTART_Pos (21U)
  2923. #define ADC_CR2_JSWSTART_Msk (0x1U << ADC_CR2_JSWSTART_Pos) /*!< 0x00200000 */
  2924. #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!< ADC group injected conversion start */
  2925. #define ADC_CR2_SWSTART_Pos (22U)
  2926. #define ADC_CR2_SWSTART_Msk (0x1U << ADC_CR2_SWSTART_Pos) /*!< 0x00400000 */
  2927. #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!< ADC group regular conversion start */
  2928. #define ADC_CR2_TSVREFE_Pos (23U)
  2929. #define ADC_CR2_TSVREFE_Msk (0x1U << ADC_CR2_TSVREFE_Pos) /*!< 0x00800000 */
  2930. #define ADC_CR2_TSVREFE ADC_CR2_TSVREFE_Msk /*!< ADC internal path to VrefInt and temperature sensor enable */
  2931. /****************** Bit definition for ADC_SMPR1 register *******************/
  2932. #define ADC_SMPR1_SMP10_Pos (0U)
  2933. #define ADC_SMPR1_SMP10_Msk (0x7U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000007 */
  2934. #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk /*!< ADC channel 10 sampling time selection */
  2935. #define ADC_SMPR1_SMP10_0 (0x1U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000001 */
  2936. #define ADC_SMPR1_SMP10_1 (0x2U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000002 */
  2937. #define ADC_SMPR1_SMP10_2 (0x4U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000004 */
  2938. #define ADC_SMPR1_SMP11_Pos (3U)
  2939. #define ADC_SMPR1_SMP11_Msk (0x7U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000038 */
  2940. #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk /*!< ADC channel 11 sampling time selection */
  2941. #define ADC_SMPR1_SMP11_0 (0x1U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000008 */
  2942. #define ADC_SMPR1_SMP11_1 (0x2U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000010 */
  2943. #define ADC_SMPR1_SMP11_2 (0x4U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000020 */
  2944. #define ADC_SMPR1_SMP12_Pos (6U)
  2945. #define ADC_SMPR1_SMP12_Msk (0x7U << ADC_SMPR1_SMP12_Pos) /*!< 0x000001C0 */
  2946. #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk /*!< ADC channel 12 sampling time selection */
  2947. #define ADC_SMPR1_SMP12_0 (0x1U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000040 */
  2948. #define ADC_SMPR1_SMP12_1 (0x2U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000080 */
  2949. #define ADC_SMPR1_SMP12_2 (0x4U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000100 */
  2950. #define ADC_SMPR1_SMP13_Pos (9U)
  2951. #define ADC_SMPR1_SMP13_Msk (0x7U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000E00 */
  2952. #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk /*!< ADC channel 13 sampling time selection */
  2953. #define ADC_SMPR1_SMP13_0 (0x1U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000200 */
  2954. #define ADC_SMPR1_SMP13_1 (0x2U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000400 */
  2955. #define ADC_SMPR1_SMP13_2 (0x4U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000800 */
  2956. #define ADC_SMPR1_SMP14_Pos (12U)
  2957. #define ADC_SMPR1_SMP14_Msk (0x7U << ADC_SMPR1_SMP14_Pos) /*!< 0x00007000 */
  2958. #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk /*!< ADC channel 14 sampling time selection */
  2959. #define ADC_SMPR1_SMP14_0 (0x1U << ADC_SMPR1_SMP14_Pos) /*!< 0x00001000 */
  2960. #define ADC_SMPR1_SMP14_1 (0x2U << ADC_SMPR1_SMP14_Pos) /*!< 0x00002000 */
  2961. #define ADC_SMPR1_SMP14_2 (0x4U << ADC_SMPR1_SMP14_Pos) /*!< 0x00004000 */
  2962. #define ADC_SMPR1_SMP15_Pos (15U)
  2963. #define ADC_SMPR1_SMP15_Msk (0x7U << ADC_SMPR1_SMP15_Pos) /*!< 0x00038000 */
  2964. #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk /*!< ADC channel 15 sampling time selection */
  2965. #define ADC_SMPR1_SMP15_0 (0x1U << ADC_SMPR1_SMP15_Pos) /*!< 0x00008000 */
  2966. #define ADC_SMPR1_SMP15_1 (0x2U << ADC_SMPR1_SMP15_Pos) /*!< 0x00010000 */
  2967. #define ADC_SMPR1_SMP15_2 (0x4U << ADC_SMPR1_SMP15_Pos) /*!< 0x00020000 */
  2968. #define ADC_SMPR1_SMP16_Pos (18U)
  2969. #define ADC_SMPR1_SMP16_Msk (0x7U << ADC_SMPR1_SMP16_Pos) /*!< 0x001C0000 */
  2970. #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk /*!< ADC channel 16 sampling time selection */
  2971. #define ADC_SMPR1_SMP16_0 (0x1U << ADC_SMPR1_SMP16_Pos) /*!< 0x00040000 */
  2972. #define ADC_SMPR1_SMP16_1 (0x2U << ADC_SMPR1_SMP16_Pos) /*!< 0x00080000 */
  2973. #define ADC_SMPR1_SMP16_2 (0x4U << ADC_SMPR1_SMP16_Pos) /*!< 0x00100000 */
  2974. #define ADC_SMPR1_SMP17_Pos (21U)
  2975. #define ADC_SMPR1_SMP17_Msk (0x7U << ADC_SMPR1_SMP17_Pos) /*!< 0x00E00000 */
  2976. #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk /*!< ADC channel 17 sampling time selection */
  2977. #define ADC_SMPR1_SMP17_0 (0x1U << ADC_SMPR1_SMP17_Pos) /*!< 0x00200000 */
  2978. #define ADC_SMPR1_SMP17_1 (0x2U << ADC_SMPR1_SMP17_Pos) /*!< 0x00400000 */
  2979. #define ADC_SMPR1_SMP17_2 (0x4U << ADC_SMPR1_SMP17_Pos) /*!< 0x00800000 */
  2980. /****************** Bit definition for ADC_SMPR2 register *******************/
  2981. #define ADC_SMPR2_SMP0_Pos (0U)
  2982. #define ADC_SMPR2_SMP0_Msk (0x7U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000007 */
  2983. #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk /*!< ADC channel 0 sampling time selection */
  2984. #define ADC_SMPR2_SMP0_0 (0x1U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000001 */
  2985. #define ADC_SMPR2_SMP0_1 (0x2U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000002 */
  2986. #define ADC_SMPR2_SMP0_2 (0x4U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000004 */
  2987. #define ADC_SMPR2_SMP1_Pos (3U)
  2988. #define ADC_SMPR2_SMP1_Msk (0x7U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000038 */
  2989. #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk /*!< ADC channel 1 sampling time selection */
  2990. #define ADC_SMPR2_SMP1_0 (0x1U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000008 */
  2991. #define ADC_SMPR2_SMP1_1 (0x2U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000010 */
  2992. #define ADC_SMPR2_SMP1_2 (0x4U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000020 */
  2993. #define ADC_SMPR2_SMP2_Pos (6U)
  2994. #define ADC_SMPR2_SMP2_Msk (0x7U << ADC_SMPR2_SMP2_Pos) /*!< 0x000001C0 */
  2995. #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk /*!< ADC channel 2 sampling time selection */
  2996. #define ADC_SMPR2_SMP2_0 (0x1U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000040 */
  2997. #define ADC_SMPR2_SMP2_1 (0x2U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000080 */
  2998. #define ADC_SMPR2_SMP2_2 (0x4U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000100 */
  2999. #define ADC_SMPR2_SMP3_Pos (9U)
  3000. #define ADC_SMPR2_SMP3_Msk (0x7U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000E00 */
  3001. #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk /*!< ADC channel 3 sampling time selection */
  3002. #define ADC_SMPR2_SMP3_0 (0x1U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000200 */
  3003. #define ADC_SMPR2_SMP3_1 (0x2U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000400 */
  3004. #define ADC_SMPR2_SMP3_2 (0x4U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000800 */
  3005. #define ADC_SMPR2_SMP4_Pos (12U)
  3006. #define ADC_SMPR2_SMP4_Msk (0x7U << ADC_SMPR2_SMP4_Pos) /*!< 0x00007000 */
  3007. #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk /*!< ADC channel 4 sampling time selection */
  3008. #define ADC_SMPR2_SMP4_0 (0x1U << ADC_SMPR2_SMP4_Pos) /*!< 0x00001000 */
  3009. #define ADC_SMPR2_SMP4_1 (0x2U << ADC_SMPR2_SMP4_Pos) /*!< 0x00002000 */
  3010. #define ADC_SMPR2_SMP4_2 (0x4U << ADC_SMPR2_SMP4_Pos) /*!< 0x00004000 */
  3011. #define ADC_SMPR2_SMP5_Pos (15U)
  3012. #define ADC_SMPR2_SMP5_Msk (0x7U << ADC_SMPR2_SMP5_Pos) /*!< 0x00038000 */
  3013. #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk /*!< ADC channel 5 sampling time selection */
  3014. #define ADC_SMPR2_SMP5_0 (0x1U << ADC_SMPR2_SMP5_Pos) /*!< 0x00008000 */
  3015. #define ADC_SMPR2_SMP5_1 (0x2U << ADC_SMPR2_SMP5_Pos) /*!< 0x00010000 */
  3016. #define ADC_SMPR2_SMP5_2 (0x4U << ADC_SMPR2_SMP5_Pos) /*!< 0x00020000 */
  3017. #define ADC_SMPR2_SMP6_Pos (18U)
  3018. #define ADC_SMPR2_SMP6_Msk (0x7U << ADC_SMPR2_SMP6_Pos) /*!< 0x001C0000 */
  3019. #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk /*!< ADC channel 6 sampling time selection */
  3020. #define ADC_SMPR2_SMP6_0 (0x1U << ADC_SMPR2_SMP6_Pos) /*!< 0x00040000 */
  3021. #define ADC_SMPR2_SMP6_1 (0x2U << ADC_SMPR2_SMP6_Pos) /*!< 0x00080000 */
  3022. #define ADC_SMPR2_SMP6_2 (0x4U << ADC_SMPR2_SMP6_Pos) /*!< 0x00100000 */
  3023. #define ADC_SMPR2_SMP7_Pos (21U)
  3024. #define ADC_SMPR2_SMP7_Msk (0x7U << ADC_SMPR2_SMP7_Pos) /*!< 0x00E00000 */
  3025. #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk /*!< ADC channel 7 sampling time selection */
  3026. #define ADC_SMPR2_SMP7_0 (0x1U << ADC_SMPR2_SMP7_Pos) /*!< 0x00200000 */
  3027. #define ADC_SMPR2_SMP7_1 (0x2U << ADC_SMPR2_SMP7_Pos) /*!< 0x00400000 */
  3028. #define ADC_SMPR2_SMP7_2 (0x4U << ADC_SMPR2_SMP7_Pos) /*!< 0x00800000 */
  3029. #define ADC_SMPR2_SMP8_Pos (24U)
  3030. #define ADC_SMPR2_SMP8_Msk (0x7U << ADC_SMPR2_SMP8_Pos) /*!< 0x07000000 */
  3031. #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk /*!< ADC channel 8 sampling time selection */
  3032. #define ADC_SMPR2_SMP8_0 (0x1U << ADC_SMPR2_SMP8_Pos) /*!< 0x01000000 */
  3033. #define ADC_SMPR2_SMP8_1 (0x2U << ADC_SMPR2_SMP8_Pos) /*!< 0x02000000 */
  3034. #define ADC_SMPR2_SMP8_2 (0x4U << ADC_SMPR2_SMP8_Pos) /*!< 0x04000000 */
  3035. #define ADC_SMPR2_SMP9_Pos (27U)
  3036. #define ADC_SMPR2_SMP9_Msk (0x7U << ADC_SMPR2_SMP9_Pos) /*!< 0x38000000 */
  3037. #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk /*!< ADC channel 9 sampling time selection */
  3038. #define ADC_SMPR2_SMP9_0 (0x1U << ADC_SMPR2_SMP9_Pos) /*!< 0x08000000 */
  3039. #define ADC_SMPR2_SMP9_1 (0x2U << ADC_SMPR2_SMP9_Pos) /*!< 0x10000000 */
  3040. #define ADC_SMPR2_SMP9_2 (0x4U << ADC_SMPR2_SMP9_Pos) /*!< 0x20000000 */
  3041. /****************** Bit definition for ADC_JOFR1 register *******************/
  3042. #define ADC_JOFR1_JOFFSET1_Pos (0U)
  3043. #define ADC_JOFR1_JOFFSET1_Msk (0xFFFU << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */
  3044. #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!< ADC group injected sequencer rank 1 offset value */
  3045. /****************** Bit definition for ADC_JOFR2 register *******************/
  3046. #define ADC_JOFR2_JOFFSET2_Pos (0U)
  3047. #define ADC_JOFR2_JOFFSET2_Msk (0xFFFU << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */
  3048. #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!< ADC group injected sequencer rank 2 offset value */
  3049. /****************** Bit definition for ADC_JOFR3 register *******************/
  3050. #define ADC_JOFR3_JOFFSET3_Pos (0U)
  3051. #define ADC_JOFR3_JOFFSET3_Msk (0xFFFU << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */
  3052. #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!< ADC group injected sequencer rank 3 offset value */
  3053. /****************** Bit definition for ADC_JOFR4 register *******************/
  3054. #define ADC_JOFR4_JOFFSET4_Pos (0U)
  3055. #define ADC_JOFR4_JOFFSET4_Msk (0xFFFU << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */
  3056. #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!< ADC group injected sequencer rank 4 offset value */
  3057. /******************* Bit definition for ADC_HTR register ********************/
  3058. #define ADC_HTR_HT_Pos (0U)
  3059. #define ADC_HTR_HT_Msk (0xFFFU << ADC_HTR_HT_Pos) /*!< 0x00000FFF */
  3060. #define ADC_HTR_HT ADC_HTR_HT_Msk /*!< ADC analog watchdog 1 threshold high */
  3061. /******************* Bit definition for ADC_LTR register ********************/
  3062. #define ADC_LTR_LT_Pos (0U)
  3063. #define ADC_LTR_LT_Msk (0xFFFU << ADC_LTR_LT_Pos) /*!< 0x00000FFF */
  3064. #define ADC_LTR_LT ADC_LTR_LT_Msk /*!< ADC analog watchdog 1 threshold low */
  3065. /******************* Bit definition for ADC_SQR1 register *******************/
  3066. #define ADC_SQR1_SQ13_Pos (0U)
  3067. #define ADC_SQR1_SQ13_Msk (0x1FU << ADC_SQR1_SQ13_Pos) /*!< 0x0000001F */
  3068. #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk /*!< ADC group regular sequencer rank 13 */
  3069. #define ADC_SQR1_SQ13_0 (0x01U << ADC_SQR1_SQ13_Pos) /*!< 0x00000001 */
  3070. #define ADC_SQR1_SQ13_1 (0x02U << ADC_SQR1_SQ13_Pos) /*!< 0x00000002 */
  3071. #define ADC_SQR1_SQ13_2 (0x04U << ADC_SQR1_SQ13_Pos) /*!< 0x00000004 */
  3072. #define ADC_SQR1_SQ13_3 (0x08U << ADC_SQR1_SQ13_Pos) /*!< 0x00000008 */
  3073. #define ADC_SQR1_SQ13_4 (0x10U << ADC_SQR1_SQ13_Pos) /*!< 0x00000010 */
  3074. #define ADC_SQR1_SQ14_Pos (5U)
  3075. #define ADC_SQR1_SQ14_Msk (0x1FU << ADC_SQR1_SQ14_Pos) /*!< 0x000003E0 */
  3076. #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk /*!< ADC group regular sequencer rank 14 */
  3077. #define ADC_SQR1_SQ14_0 (0x01U << ADC_SQR1_SQ14_Pos) /*!< 0x00000020 */
  3078. #define ADC_SQR1_SQ14_1 (0x02U << ADC_SQR1_SQ14_Pos) /*!< 0x00000040 */
  3079. #define ADC_SQR1_SQ14_2 (0x04U << ADC_SQR1_SQ14_Pos) /*!< 0x00000080 */
  3080. #define ADC_SQR1_SQ14_3 (0x08U << ADC_SQR1_SQ14_Pos) /*!< 0x00000100 */
  3081. #define ADC_SQR1_SQ14_4 (0x10U << ADC_SQR1_SQ14_Pos) /*!< 0x00000200 */
  3082. #define ADC_SQR1_SQ15_Pos (10U)
  3083. #define ADC_SQR1_SQ15_Msk (0x1FU << ADC_SQR1_SQ15_Pos) /*!< 0x00007C00 */
  3084. #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk /*!< ADC group regular sequencer rank 15 */
  3085. #define ADC_SQR1_SQ15_0 (0x01U << ADC_SQR1_SQ15_Pos) /*!< 0x00000400 */
  3086. #define ADC_SQR1_SQ15_1 (0x02U << ADC_SQR1_SQ15_Pos) /*!< 0x00000800 */
  3087. #define ADC_SQR1_SQ15_2 (0x04U << ADC_SQR1_SQ15_Pos) /*!< 0x00001000 */
  3088. #define ADC_SQR1_SQ15_3 (0x08U << ADC_SQR1_SQ15_Pos) /*!< 0x00002000 */
  3089. #define ADC_SQR1_SQ15_4 (0x10U << ADC_SQR1_SQ15_Pos) /*!< 0x00004000 */
  3090. #define ADC_SQR1_SQ16_Pos (15U)
  3091. #define ADC_SQR1_SQ16_Msk (0x1FU << ADC_SQR1_SQ16_Pos) /*!< 0x000F8000 */
  3092. #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk /*!< ADC group regular sequencer rank 16 */
  3093. #define ADC_SQR1_SQ16_0 (0x01U << ADC_SQR1_SQ16_Pos) /*!< 0x00008000 */
  3094. #define ADC_SQR1_SQ16_1 (0x02U << ADC_SQR1_SQ16_Pos) /*!< 0x00010000 */
  3095. #define ADC_SQR1_SQ16_2 (0x04U << ADC_SQR1_SQ16_Pos) /*!< 0x00020000 */
  3096. #define ADC_SQR1_SQ16_3 (0x08U << ADC_SQR1_SQ16_Pos) /*!< 0x00040000 */
  3097. #define ADC_SQR1_SQ16_4 (0x10U << ADC_SQR1_SQ16_Pos) /*!< 0x00080000 */
  3098. #define ADC_SQR1_L_Pos (20U)
  3099. #define ADC_SQR1_L_Msk (0xFU << ADC_SQR1_L_Pos) /*!< 0x00F00000 */
  3100. #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */
  3101. #define ADC_SQR1_L_0 (0x1U << ADC_SQR1_L_Pos) /*!< 0x00100000 */
  3102. #define ADC_SQR1_L_1 (0x2U << ADC_SQR1_L_Pos) /*!< 0x00200000 */
  3103. #define ADC_SQR1_L_2 (0x4U << ADC_SQR1_L_Pos) /*!< 0x00400000 */
  3104. #define ADC_SQR1_L_3 (0x8U << ADC_SQR1_L_Pos) /*!< 0x00800000 */
  3105. /******************* Bit definition for ADC_SQR2 register *******************/
  3106. #define ADC_SQR2_SQ7_Pos (0U)
  3107. #define ADC_SQR2_SQ7_Msk (0x1FU << ADC_SQR2_SQ7_Pos) /*!< 0x0000001F */
  3108. #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */
  3109. #define ADC_SQR2_SQ7_0 (0x01U << ADC_SQR2_SQ7_Pos) /*!< 0x00000001 */
  3110. #define ADC_SQR2_SQ7_1 (0x02U << ADC_SQR2_SQ7_Pos) /*!< 0x00000002 */
  3111. #define ADC_SQR2_SQ7_2 (0x04U << ADC_SQR2_SQ7_Pos) /*!< 0x00000004 */
  3112. #define ADC_SQR2_SQ7_3 (0x08U << ADC_SQR2_SQ7_Pos) /*!< 0x00000008 */
  3113. #define ADC_SQR2_SQ7_4 (0x10U << ADC_SQR2_SQ7_Pos) /*!< 0x00000010 */
  3114. #define ADC_SQR2_SQ8_Pos (5U)
  3115. #define ADC_SQR2_SQ8_Msk (0x1FU << ADC_SQR2_SQ8_Pos) /*!< 0x000003E0 */
  3116. #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */
  3117. #define ADC_SQR2_SQ8_0 (0x01U << ADC_SQR2_SQ8_Pos) /*!< 0x00000020 */
  3118. #define ADC_SQR2_SQ8_1 (0x02U << ADC_SQR2_SQ8_Pos) /*!< 0x00000040 */
  3119. #define ADC_SQR2_SQ8_2 (0x04U << ADC_SQR2_SQ8_Pos) /*!< 0x00000080 */
  3120. #define ADC_SQR2_SQ8_3 (0x08U << ADC_SQR2_SQ8_Pos) /*!< 0x00000100 */
  3121. #define ADC_SQR2_SQ8_4 (0x10U << ADC_SQR2_SQ8_Pos) /*!< 0x00000200 */
  3122. #define ADC_SQR2_SQ9_Pos (10U)
  3123. #define ADC_SQR2_SQ9_Msk (0x1FU << ADC_SQR2_SQ9_Pos) /*!< 0x00007C00 */
  3124. #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */
  3125. #define ADC_SQR2_SQ9_0 (0x01U << ADC_SQR2_SQ9_Pos) /*!< 0x00000400 */
  3126. #define ADC_SQR2_SQ9_1 (0x02U << ADC_SQR2_SQ9_Pos) /*!< 0x00000800 */
  3127. #define ADC_SQR2_SQ9_2 (0x04U << ADC_SQR2_SQ9_Pos) /*!< 0x00001000 */
  3128. #define ADC_SQR2_SQ9_3 (0x08U << ADC_SQR2_SQ9_Pos) /*!< 0x00002000 */
  3129. #define ADC_SQR2_SQ9_4 (0x10U << ADC_SQR2_SQ9_Pos) /*!< 0x00004000 */
  3130. #define ADC_SQR2_SQ10_Pos (15U)
  3131. #define ADC_SQR2_SQ10_Msk (0x1FU << ADC_SQR2_SQ10_Pos) /*!< 0x000F8000 */
  3132. #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk /*!< ADC group regular sequencer rank 10 */
  3133. #define ADC_SQR2_SQ10_0 (0x01U << ADC_SQR2_SQ10_Pos) /*!< 0x00008000 */
  3134. #define ADC_SQR2_SQ10_1 (0x02U << ADC_SQR2_SQ10_Pos) /*!< 0x00010000 */
  3135. #define ADC_SQR2_SQ10_2 (0x04U << ADC_SQR2_SQ10_Pos) /*!< 0x00020000 */
  3136. #define ADC_SQR2_SQ10_3 (0x08U << ADC_SQR2_SQ10_Pos) /*!< 0x00040000 */
  3137. #define ADC_SQR2_SQ10_4 (0x10U << ADC_SQR2_SQ10_Pos) /*!< 0x00080000 */
  3138. #define ADC_SQR2_SQ11_Pos (20U)
  3139. #define ADC_SQR2_SQ11_Msk (0x1FU << ADC_SQR2_SQ11_Pos) /*!< 0x01F00000 */
  3140. #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk /*!< ADC group regular sequencer rank 1 */
  3141. #define ADC_SQR2_SQ11_0 (0x01U << ADC_SQR2_SQ11_Pos) /*!< 0x00100000 */
  3142. #define ADC_SQR2_SQ11_1 (0x02U << ADC_SQR2_SQ11_Pos) /*!< 0x00200000 */
  3143. #define ADC_SQR2_SQ11_2 (0x04U << ADC_SQR2_SQ11_Pos) /*!< 0x00400000 */
  3144. #define ADC_SQR2_SQ11_3 (0x08U << ADC_SQR2_SQ11_Pos) /*!< 0x00800000 */
  3145. #define ADC_SQR2_SQ11_4 (0x10U << ADC_SQR2_SQ11_Pos) /*!< 0x01000000 */
  3146. #define ADC_SQR2_SQ12_Pos (25U)
  3147. #define ADC_SQR2_SQ12_Msk (0x1FU << ADC_SQR2_SQ12_Pos) /*!< 0x3E000000 */
  3148. #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk /*!< ADC group regular sequencer rank 12 */
  3149. #define ADC_SQR2_SQ12_0 (0x01U << ADC_SQR2_SQ12_Pos) /*!< 0x02000000 */
  3150. #define ADC_SQR2_SQ12_1 (0x02U << ADC_SQR2_SQ12_Pos) /*!< 0x04000000 */
  3151. #define ADC_SQR2_SQ12_2 (0x04U << ADC_SQR2_SQ12_Pos) /*!< 0x08000000 */
  3152. #define ADC_SQR2_SQ12_3 (0x08U << ADC_SQR2_SQ12_Pos) /*!< 0x10000000 */
  3153. #define ADC_SQR2_SQ12_4 (0x10U << ADC_SQR2_SQ12_Pos) /*!< 0x20000000 */
  3154. /******************* Bit definition for ADC_SQR3 register *******************/
  3155. #define ADC_SQR3_SQ1_Pos (0U)
  3156. #define ADC_SQR3_SQ1_Msk (0x1FU << ADC_SQR3_SQ1_Pos) /*!< 0x0000001F */
  3157. #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk /*!< ADC group regular sequencer rank 1 */
  3158. #define ADC_SQR3_SQ1_0 (0x01U << ADC_SQR3_SQ1_Pos) /*!< 0x00000001 */
  3159. #define ADC_SQR3_SQ1_1 (0x02U << ADC_SQR3_SQ1_Pos) /*!< 0x00000002 */
  3160. #define ADC_SQR3_SQ1_2 (0x04U << ADC_SQR3_SQ1_Pos) /*!< 0x00000004 */
  3161. #define ADC_SQR3_SQ1_3 (0x08U << ADC_SQR3_SQ1_Pos) /*!< 0x00000008 */
  3162. #define ADC_SQR3_SQ1_4 (0x10U << ADC_SQR3_SQ1_Pos) /*!< 0x00000010 */
  3163. #define ADC_SQR3_SQ2_Pos (5U)
  3164. #define ADC_SQR3_SQ2_Msk (0x1FU << ADC_SQR3_SQ2_Pos) /*!< 0x000003E0 */
  3165. #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk /*!< ADC group regular sequencer rank 2 */
  3166. #define ADC_SQR3_SQ2_0 (0x01U << ADC_SQR3_SQ2_Pos) /*!< 0x00000020 */
  3167. #define ADC_SQR3_SQ2_1 (0x02U << ADC_SQR3_SQ2_Pos) /*!< 0x00000040 */
  3168. #define ADC_SQR3_SQ2_2 (0x04U << ADC_SQR3_SQ2_Pos) /*!< 0x00000080 */
  3169. #define ADC_SQR3_SQ2_3 (0x08U << ADC_SQR3_SQ2_Pos) /*!< 0x00000100 */
  3170. #define ADC_SQR3_SQ2_4 (0x10U << ADC_SQR3_SQ2_Pos) /*!< 0x00000200 */
  3171. #define ADC_SQR3_SQ3_Pos (10U)
  3172. #define ADC_SQR3_SQ3_Msk (0x1FU << ADC_SQR3_SQ3_Pos) /*!< 0x00007C00 */
  3173. #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk /*!< ADC group regular sequencer rank 3 */
  3174. #define ADC_SQR3_SQ3_0 (0x01U << ADC_SQR3_SQ3_Pos) /*!< 0x00000400 */
  3175. #define ADC_SQR3_SQ3_1 (0x02U << ADC_SQR3_SQ3_Pos) /*!< 0x00000800 */
  3176. #define ADC_SQR3_SQ3_2 (0x04U << ADC_SQR3_SQ3_Pos) /*!< 0x00001000 */
  3177. #define ADC_SQR3_SQ3_3 (0x08U << ADC_SQR3_SQ3_Pos) /*!< 0x00002000 */
  3178. #define ADC_SQR3_SQ3_4 (0x10U << ADC_SQR3_SQ3_Pos) /*!< 0x00004000 */
  3179. #define ADC_SQR3_SQ4_Pos (15U)
  3180. #define ADC_SQR3_SQ4_Msk (0x1FU << ADC_SQR3_SQ4_Pos) /*!< 0x000F8000 */
  3181. #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk /*!< ADC group regular sequencer rank 4 */
  3182. #define ADC_SQR3_SQ4_0 (0x01U << ADC_SQR3_SQ4_Pos) /*!< 0x00008000 */
  3183. #define ADC_SQR3_SQ4_1 (0x02U << ADC_SQR3_SQ4_Pos) /*!< 0x00010000 */
  3184. #define ADC_SQR3_SQ4_2 (0x04U << ADC_SQR3_SQ4_Pos) /*!< 0x00020000 */
  3185. #define ADC_SQR3_SQ4_3 (0x08U << ADC_SQR3_SQ4_Pos) /*!< 0x00040000 */
  3186. #define ADC_SQR3_SQ4_4 (0x10U << ADC_SQR3_SQ4_Pos) /*!< 0x00080000 */
  3187. #define ADC_SQR3_SQ5_Pos (20U)
  3188. #define ADC_SQR3_SQ5_Msk (0x1FU << ADC_SQR3_SQ5_Pos) /*!< 0x01F00000 */
  3189. #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk /*!< ADC group regular sequencer rank 5 */
  3190. #define ADC_SQR3_SQ5_0 (0x01U << ADC_SQR3_SQ5_Pos) /*!< 0x00100000 */
  3191. #define ADC_SQR3_SQ5_1 (0x02U << ADC_SQR3_SQ5_Pos) /*!< 0x00200000 */
  3192. #define ADC_SQR3_SQ5_2 (0x04U << ADC_SQR3_SQ5_Pos) /*!< 0x00400000 */
  3193. #define ADC_SQR3_SQ5_3 (0x08U << ADC_SQR3_SQ5_Pos) /*!< 0x00800000 */
  3194. #define ADC_SQR3_SQ5_4 (0x10U << ADC_SQR3_SQ5_Pos) /*!< 0x01000000 */
  3195. #define ADC_SQR3_SQ6_Pos (25U)
  3196. #define ADC_SQR3_SQ6_Msk (0x1FU << ADC_SQR3_SQ6_Pos) /*!< 0x3E000000 */
  3197. #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk /*!< ADC group regular sequencer rank 6 */
  3198. #define ADC_SQR3_SQ6_0 (0x01U << ADC_SQR3_SQ6_Pos) /*!< 0x02000000 */
  3199. #define ADC_SQR3_SQ6_1 (0x02U << ADC_SQR3_SQ6_Pos) /*!< 0x04000000 */
  3200. #define ADC_SQR3_SQ6_2 (0x04U << ADC_SQR3_SQ6_Pos) /*!< 0x08000000 */
  3201. #define ADC_SQR3_SQ6_3 (0x08U << ADC_SQR3_SQ6_Pos) /*!< 0x10000000 */
  3202. #define ADC_SQR3_SQ6_4 (0x10U << ADC_SQR3_SQ6_Pos) /*!< 0x20000000 */
  3203. /******************* Bit definition for ADC_JSQR register *******************/
  3204. #define ADC_JSQR_JSQ1_Pos (0U)
  3205. #define ADC_JSQR_JSQ1_Msk (0x1FU << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */
  3206. #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */
  3207. #define ADC_JSQR_JSQ1_0 (0x01U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */
  3208. #define ADC_JSQR_JSQ1_1 (0x02U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */
  3209. #define ADC_JSQR_JSQ1_2 (0x04U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */
  3210. #define ADC_JSQR_JSQ1_3 (0x08U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */
  3211. #define ADC_JSQR_JSQ1_4 (0x10U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */
  3212. #define ADC_JSQR_JSQ2_Pos (5U)
  3213. #define ADC_JSQR_JSQ2_Msk (0x1FU << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */
  3214. #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */
  3215. #define ADC_JSQR_JSQ2_0 (0x01U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */
  3216. #define ADC_JSQR_JSQ2_1 (0x02U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */
  3217. #define ADC_JSQR_JSQ2_2 (0x04U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */
  3218. #define ADC_JSQR_JSQ2_3 (0x08U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */
  3219. #define ADC_JSQR_JSQ2_4 (0x10U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */
  3220. #define ADC_JSQR_JSQ3_Pos (10U)
  3221. #define ADC_JSQR_JSQ3_Msk (0x1FU << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */
  3222. #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */
  3223. #define ADC_JSQR_JSQ3_0 (0x01U << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */
  3224. #define ADC_JSQR_JSQ3_1 (0x02U << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */
  3225. #define ADC_JSQR_JSQ3_2 (0x04U << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */
  3226. #define ADC_JSQR_JSQ3_3 (0x08U << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */
  3227. #define ADC_JSQR_JSQ3_4 (0x10U << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */
  3228. #define ADC_JSQR_JSQ4_Pos (15U)
  3229. #define ADC_JSQR_JSQ4_Msk (0x1FU << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */
  3230. #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */
  3231. #define ADC_JSQR_JSQ4_0 (0x01U << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */
  3232. #define ADC_JSQR_JSQ4_1 (0x02U << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */
  3233. #define ADC_JSQR_JSQ4_2 (0x04U << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */
  3234. #define ADC_JSQR_JSQ4_3 (0x08U << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */
  3235. #define ADC_JSQR_JSQ4_4 (0x10U << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */
  3236. #define ADC_JSQR_JL_Pos (20U)
  3237. #define ADC_JSQR_JL_Msk (0x3U << ADC_JSQR_JL_Pos) /*!< 0x00300000 */
  3238. #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */
  3239. #define ADC_JSQR_JL_0 (0x1U << ADC_JSQR_JL_Pos) /*!< 0x00100000 */
  3240. #define ADC_JSQR_JL_1 (0x2U << ADC_JSQR_JL_Pos) /*!< 0x00200000 */
  3241. /******************* Bit definition for ADC_JDR1 register *******************/
  3242. #define ADC_JDR1_JDATA_Pos (0U)
  3243. #define ADC_JDR1_JDATA_Msk (0xFFFFU << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */
  3244. #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */
  3245. /******************* Bit definition for ADC_JDR2 register *******************/
  3246. #define ADC_JDR2_JDATA_Pos (0U)
  3247. #define ADC_JDR2_JDATA_Msk (0xFFFFU << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */
  3248. #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */
  3249. /******************* Bit definition for ADC_JDR3 register *******************/
  3250. #define ADC_JDR3_JDATA_Pos (0U)
  3251. #define ADC_JDR3_JDATA_Msk (0xFFFFU << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */
  3252. #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */
  3253. /******************* Bit definition for ADC_JDR4 register *******************/
  3254. #define ADC_JDR4_JDATA_Pos (0U)
  3255. #define ADC_JDR4_JDATA_Msk (0xFFFFU << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */
  3256. #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */
  3257. /******************** Bit definition for ADC_DR register ********************/
  3258. #define ADC_DR_DATA_Pos (0U)
  3259. #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
  3260. #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */
  3261. /*****************************************************************************/
  3262. /* */
  3263. /* Timers (TIM) */
  3264. /* */
  3265. /*****************************************************************************/
  3266. /******************* Bit definition for TIM_CR1 register *******************/
  3267. #define TIM_CR1_CEN_Pos (0U)
  3268. #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  3269. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  3270. #define TIM_CR1_UDIS_Pos (1U)
  3271. #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  3272. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  3273. #define TIM_CR1_URS_Pos (2U)
  3274. #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  3275. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  3276. #define TIM_CR1_OPM_Pos (3U)
  3277. #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  3278. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  3279. #define TIM_CR1_DIR_Pos (4U)
  3280. #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  3281. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  3282. #define TIM_CR1_CMS_Pos (5U)
  3283. #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  3284. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  3285. #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  3286. #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  3287. #define TIM_CR1_ARPE_Pos (7U)
  3288. #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  3289. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  3290. #define TIM_CR1_CKD_Pos (8U)
  3291. #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  3292. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  3293. #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  3294. #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  3295. /******************* Bit definition for TIM_CR2 register *******************/
  3296. #define TIM_CR2_CCPC_Pos (0U)
  3297. #define TIM_CR2_CCPC_Msk (0x1U << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  3298. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  3299. #define TIM_CR2_CCUS_Pos (2U)
  3300. #define TIM_CR2_CCUS_Msk (0x1U << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  3301. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  3302. #define TIM_CR2_CCDS_Pos (3U)
  3303. #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  3304. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  3305. #define TIM_CR2_MMS_Pos (4U)
  3306. #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  3307. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  3308. #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  3309. #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  3310. #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  3311. #define TIM_CR2_TI1S_Pos (7U)
  3312. #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  3313. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  3314. #define TIM_CR2_OIS1_Pos (8U)
  3315. #define TIM_CR2_OIS1_Msk (0x1U << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  3316. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  3317. #define TIM_CR2_OIS1N_Pos (9U)
  3318. #define TIM_CR2_OIS1N_Msk (0x1U << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  3319. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  3320. #define TIM_CR2_OIS2_Pos (10U)
  3321. #define TIM_CR2_OIS2_Msk (0x1U << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  3322. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  3323. #define TIM_CR2_OIS2N_Pos (11U)
  3324. #define TIM_CR2_OIS2N_Msk (0x1U << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  3325. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  3326. #define TIM_CR2_OIS3_Pos (12U)
  3327. #define TIM_CR2_OIS3_Msk (0x1U << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  3328. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  3329. #define TIM_CR2_OIS3N_Pos (13U)
  3330. #define TIM_CR2_OIS3N_Msk (0x1U << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  3331. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  3332. #define TIM_CR2_OIS4_Pos (14U)
  3333. #define TIM_CR2_OIS4_Msk (0x1U << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  3334. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  3335. /******************* Bit definition for TIM_SMCR register ******************/
  3336. #define TIM_SMCR_SMS_Pos (0U)
  3337. #define TIM_SMCR_SMS_Msk (0x7U << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */
  3338. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  3339. #define TIM_SMCR_SMS_0 (0x1U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  3340. #define TIM_SMCR_SMS_1 (0x2U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  3341. #define TIM_SMCR_SMS_2 (0x4U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  3342. #define TIM_SMCR_TS_Pos (4U)
  3343. #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
  3344. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  3345. #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  3346. #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  3347. #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  3348. #define TIM_SMCR_MSM_Pos (7U)
  3349. #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  3350. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  3351. #define TIM_SMCR_ETF_Pos (8U)
  3352. #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  3353. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  3354. #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  3355. #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  3356. #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  3357. #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  3358. #define TIM_SMCR_ETPS_Pos (12U)
  3359. #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  3360. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  3361. #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  3362. #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  3363. #define TIM_SMCR_ECE_Pos (14U)
  3364. #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  3365. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  3366. #define TIM_SMCR_ETP_Pos (15U)
  3367. #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  3368. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  3369. /******************* Bit definition for TIM_DIER register ******************/
  3370. #define TIM_DIER_UIE_Pos (0U)
  3371. #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  3372. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  3373. #define TIM_DIER_CC1IE_Pos (1U)
  3374. #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  3375. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  3376. #define TIM_DIER_CC2IE_Pos (2U)
  3377. #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  3378. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  3379. #define TIM_DIER_CC3IE_Pos (3U)
  3380. #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  3381. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  3382. #define TIM_DIER_CC4IE_Pos (4U)
  3383. #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  3384. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  3385. #define TIM_DIER_COMIE_Pos (5U)
  3386. #define TIM_DIER_COMIE_Msk (0x1U << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  3387. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  3388. #define TIM_DIER_TIE_Pos (6U)
  3389. #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  3390. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  3391. #define TIM_DIER_BIE_Pos (7U)
  3392. #define TIM_DIER_BIE_Msk (0x1U << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  3393. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  3394. #define TIM_DIER_UDE_Pos (8U)
  3395. #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  3396. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  3397. #define TIM_DIER_CC1DE_Pos (9U)
  3398. #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  3399. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  3400. #define TIM_DIER_CC2DE_Pos (10U)
  3401. #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  3402. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  3403. #define TIM_DIER_CC3DE_Pos (11U)
  3404. #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  3405. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  3406. #define TIM_DIER_CC4DE_Pos (12U)
  3407. #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  3408. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  3409. #define TIM_DIER_COMDE_Pos (13U)
  3410. #define TIM_DIER_COMDE_Msk (0x1U << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
  3411. #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
  3412. #define TIM_DIER_TDE_Pos (14U)
  3413. #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  3414. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  3415. /******************** Bit definition for TIM_SR register *******************/
  3416. #define TIM_SR_UIF_Pos (0U)
  3417. #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  3418. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  3419. #define TIM_SR_CC1IF_Pos (1U)
  3420. #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  3421. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  3422. #define TIM_SR_CC2IF_Pos (2U)
  3423. #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  3424. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  3425. #define TIM_SR_CC3IF_Pos (3U)
  3426. #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  3427. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  3428. #define TIM_SR_CC4IF_Pos (4U)
  3429. #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  3430. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  3431. #define TIM_SR_COMIF_Pos (5U)
  3432. #define TIM_SR_COMIF_Msk (0x1U << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  3433. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  3434. #define TIM_SR_TIF_Pos (6U)
  3435. #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  3436. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  3437. #define TIM_SR_BIF_Pos (7U)
  3438. #define TIM_SR_BIF_Msk (0x1U << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  3439. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  3440. #define TIM_SR_CC1OF_Pos (9U)
  3441. #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  3442. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  3443. #define TIM_SR_CC2OF_Pos (10U)
  3444. #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  3445. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  3446. #define TIM_SR_CC3OF_Pos (11U)
  3447. #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  3448. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  3449. #define TIM_SR_CC4OF_Pos (12U)
  3450. #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  3451. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  3452. /******************* Bit definition for TIM_EGR register *******************/
  3453. #define TIM_EGR_UG_Pos (0U)
  3454. #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  3455. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  3456. #define TIM_EGR_CC1G_Pos (1U)
  3457. #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  3458. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  3459. #define TIM_EGR_CC2G_Pos (2U)
  3460. #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  3461. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  3462. #define TIM_EGR_CC3G_Pos (3U)
  3463. #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  3464. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  3465. #define TIM_EGR_CC4G_Pos (4U)
  3466. #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  3467. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  3468. #define TIM_EGR_COMG_Pos (5U)
  3469. #define TIM_EGR_COMG_Msk (0x1U << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  3470. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  3471. #define TIM_EGR_TG_Pos (6U)
  3472. #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  3473. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  3474. #define TIM_EGR_BG_Pos (7U)
  3475. #define TIM_EGR_BG_Msk (0x1U << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  3476. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  3477. /****************** Bit definition for TIM_CCMR1 register ******************/
  3478. #define TIM_CCMR1_CC1S_Pos (0U)
  3479. #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  3480. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  3481. #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  3482. #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  3483. #define TIM_CCMR1_OC1FE_Pos (2U)
  3484. #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  3485. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  3486. #define TIM_CCMR1_OC1PE_Pos (3U)
  3487. #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  3488. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  3489. #define TIM_CCMR1_OC1M_Pos (4U)
  3490. #define TIM_CCMR1_OC1M_Msk (0x7U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */
  3491. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  3492. #define TIM_CCMR1_OC1M_0 (0x1U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  3493. #define TIM_CCMR1_OC1M_1 (0x2U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  3494. #define TIM_CCMR1_OC1M_2 (0x4U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  3495. #define TIM_CCMR1_OC1CE_Pos (7U)
  3496. #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  3497. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
  3498. #define TIM_CCMR1_CC2S_Pos (8U)
  3499. #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  3500. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  3501. #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  3502. #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  3503. #define TIM_CCMR1_OC2FE_Pos (10U)
  3504. #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  3505. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  3506. #define TIM_CCMR1_OC2PE_Pos (11U)
  3507. #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  3508. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  3509. #define TIM_CCMR1_OC2M_Pos (12U)
  3510. #define TIM_CCMR1_OC2M_Msk (0x7U << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */
  3511. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  3512. #define TIM_CCMR1_OC2M_0 (0x1U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  3513. #define TIM_CCMR1_OC2M_1 (0x2U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  3514. #define TIM_CCMR1_OC2M_2 (0x4U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  3515. #define TIM_CCMR1_OC2CE_Pos (15U)
  3516. #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  3517. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  3518. /*---------------------------------------------------------------------------*/
  3519. #define TIM_CCMR1_IC1PSC_Pos (2U)
  3520. #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  3521. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  3522. #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  3523. #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  3524. #define TIM_CCMR1_IC1F_Pos (4U)
  3525. #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  3526. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  3527. #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  3528. #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  3529. #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  3530. #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  3531. #define TIM_CCMR1_IC2PSC_Pos (10U)
  3532. #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  3533. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  3534. #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  3535. #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  3536. #define TIM_CCMR1_IC2F_Pos (12U)
  3537. #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  3538. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  3539. #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  3540. #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  3541. #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  3542. #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  3543. /****************** Bit definition for TIM_CCMR2 register ******************/
  3544. #define TIM_CCMR2_CC3S_Pos (0U)
  3545. #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  3546. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  3547. #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  3548. #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  3549. #define TIM_CCMR2_OC3FE_Pos (2U)
  3550. #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  3551. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  3552. #define TIM_CCMR2_OC3PE_Pos (3U)
  3553. #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  3554. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  3555. #define TIM_CCMR2_OC3M_Pos (4U)
  3556. #define TIM_CCMR2_OC3M_Msk (0x7U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */
  3557. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  3558. #define TIM_CCMR2_OC3M_0 (0x1U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  3559. #define TIM_CCMR2_OC3M_1 (0x2U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  3560. #define TIM_CCMR2_OC3M_2 (0x4U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  3561. #define TIM_CCMR2_OC3CE_Pos (7U)
  3562. #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  3563. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  3564. #define TIM_CCMR2_CC4S_Pos (8U)
  3565. #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  3566. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  3567. #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  3568. #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  3569. #define TIM_CCMR2_OC4FE_Pos (10U)
  3570. #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  3571. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  3572. #define TIM_CCMR2_OC4PE_Pos (11U)
  3573. #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  3574. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  3575. #define TIM_CCMR2_OC4M_Pos (12U)
  3576. #define TIM_CCMR2_OC4M_Msk (0x7U << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */
  3577. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  3578. #define TIM_CCMR2_OC4M_0 (0x1U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  3579. #define TIM_CCMR2_OC4M_1 (0x2U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  3580. #define TIM_CCMR2_OC4M_2 (0x4U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  3581. #define TIM_CCMR2_OC4CE_Pos (15U)
  3582. #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  3583. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  3584. /*---------------------------------------------------------------------------*/
  3585. #define TIM_CCMR2_IC3PSC_Pos (2U)
  3586. #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  3587. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  3588. #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  3589. #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  3590. #define TIM_CCMR2_IC3F_Pos (4U)
  3591. #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  3592. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  3593. #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  3594. #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  3595. #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  3596. #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  3597. #define TIM_CCMR2_IC4PSC_Pos (10U)
  3598. #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  3599. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  3600. #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  3601. #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  3602. #define TIM_CCMR2_IC4F_Pos (12U)
  3603. #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  3604. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  3605. #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  3606. #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  3607. #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  3608. #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  3609. /******************* Bit definition for TIM_CCER register ******************/
  3610. #define TIM_CCER_CC1E_Pos (0U)
  3611. #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  3612. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  3613. #define TIM_CCER_CC1P_Pos (1U)
  3614. #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  3615. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  3616. #define TIM_CCER_CC1NE_Pos (2U)
  3617. #define TIM_CCER_CC1NE_Msk (0x1U << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  3618. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  3619. #define TIM_CCER_CC1NP_Pos (3U)
  3620. #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  3621. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  3622. #define TIM_CCER_CC2E_Pos (4U)
  3623. #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  3624. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  3625. #define TIM_CCER_CC2P_Pos (5U)
  3626. #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  3627. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  3628. #define TIM_CCER_CC2NE_Pos (6U)
  3629. #define TIM_CCER_CC2NE_Msk (0x1U << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  3630. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  3631. #define TIM_CCER_CC2NP_Pos (7U)
  3632. #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  3633. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  3634. #define TIM_CCER_CC3E_Pos (8U)
  3635. #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  3636. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  3637. #define TIM_CCER_CC3P_Pos (9U)
  3638. #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  3639. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  3640. #define TIM_CCER_CC3NE_Pos (10U)
  3641. #define TIM_CCER_CC3NE_Msk (0x1U << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  3642. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  3643. #define TIM_CCER_CC3NP_Pos (11U)
  3644. #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  3645. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  3646. #define TIM_CCER_CC4E_Pos (12U)
  3647. #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  3648. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  3649. #define TIM_CCER_CC4P_Pos (13U)
  3650. #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  3651. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  3652. /******************* Bit definition for TIM_CNT register *******************/
  3653. #define TIM_CNT_CNT_Pos (0U)
  3654. #define TIM_CNT_CNT_Msk (0xFFFFFFFFU << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  3655. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  3656. /******************* Bit definition for TIM_PSC register *******************/
  3657. #define TIM_PSC_PSC_Pos (0U)
  3658. #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  3659. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  3660. /******************* Bit definition for TIM_ARR register *******************/
  3661. #define TIM_ARR_ARR_Pos (0U)
  3662. #define TIM_ARR_ARR_Msk (0xFFFFFFFFU << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  3663. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
  3664. /******************* Bit definition for TIM_RCR register *******************/
  3665. #define TIM_RCR_REP_Pos (0U)
  3666. #define TIM_RCR_REP_Msk (0xFFU << TIM_RCR_REP_Pos) /*!< 0x000000FF */
  3667. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  3668. /******************* Bit definition for TIM_CCR1 register ******************/
  3669. #define TIM_CCR1_CCR1_Pos (0U)
  3670. #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  3671. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  3672. /******************* Bit definition for TIM_CCR2 register ******************/
  3673. #define TIM_CCR2_CCR2_Pos (0U)
  3674. #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  3675. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  3676. /******************* Bit definition for TIM_CCR3 register ******************/
  3677. #define TIM_CCR3_CCR3_Pos (0U)
  3678. #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  3679. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  3680. /******************* Bit definition for TIM_CCR4 register ******************/
  3681. #define TIM_CCR4_CCR4_Pos (0U)
  3682. #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  3683. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  3684. /******************* Bit definition for TIM_BDTR register ******************/
  3685. #define TIM_BDTR_DTG_Pos (0U)
  3686. #define TIM_BDTR_DTG_Msk (0xFFU << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  3687. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  3688. #define TIM_BDTR_DTG_0 (0x01U << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
  3689. #define TIM_BDTR_DTG_1 (0x02U << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
  3690. #define TIM_BDTR_DTG_2 (0x04U << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
  3691. #define TIM_BDTR_DTG_3 (0x08U << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
  3692. #define TIM_BDTR_DTG_4 (0x10U << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
  3693. #define TIM_BDTR_DTG_5 (0x20U << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
  3694. #define TIM_BDTR_DTG_6 (0x40U << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
  3695. #define TIM_BDTR_DTG_7 (0x80U << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
  3696. #define TIM_BDTR_LOCK_Pos (8U)
  3697. #define TIM_BDTR_LOCK_Msk (0x3U << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  3698. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  3699. #define TIM_BDTR_LOCK_0 (0x1U << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
  3700. #define TIM_BDTR_LOCK_1 (0x2U << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
  3701. #define TIM_BDTR_OSSI_Pos (10U)
  3702. #define TIM_BDTR_OSSI_Msk (0x1U << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  3703. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  3704. #define TIM_BDTR_OSSR_Pos (11U)
  3705. #define TIM_BDTR_OSSR_Msk (0x1U << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  3706. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  3707. #define TIM_BDTR_BKE_Pos (12U)
  3708. #define TIM_BDTR_BKE_Msk (0x1U << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  3709. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */
  3710. #define TIM_BDTR_BKP_Pos (13U)
  3711. #define TIM_BDTR_BKP_Msk (0x1U << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  3712. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */
  3713. #define TIM_BDTR_AOE_Pos (14U)
  3714. #define TIM_BDTR_AOE_Msk (0x1U << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  3715. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  3716. #define TIM_BDTR_MOE_Pos (15U)
  3717. #define TIM_BDTR_MOE_Msk (0x1U << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  3718. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  3719. /******************* Bit definition for TIM_DCR register *******************/
  3720. #define TIM_DCR_DBA_Pos (0U)
  3721. #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  3722. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  3723. #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
  3724. #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
  3725. #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
  3726. #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
  3727. #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
  3728. #define TIM_DCR_DBL_Pos (8U)
  3729. #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  3730. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  3731. #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
  3732. #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
  3733. #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
  3734. #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
  3735. #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
  3736. /******************* Bit definition for TIM_DMAR register ******************/
  3737. #define TIM_DMAR_DMAB_Pos (0U)
  3738. #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
  3739. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  3740. /******************************************************************************/
  3741. /* */
  3742. /* Real-Time Clock */
  3743. /* */
  3744. /******************************************************************************/
  3745. /******************* Bit definition for RTC_CRH register ********************/
  3746. #define RTC_CRH_SECIE_Pos (0U)
  3747. #define RTC_CRH_SECIE_Msk (0x1U << RTC_CRH_SECIE_Pos) /*!< 0x00000001 */
  3748. #define RTC_CRH_SECIE RTC_CRH_SECIE_Msk /*!< Second Interrupt Enable */
  3749. #define RTC_CRH_ALRIE_Pos (1U)
  3750. #define RTC_CRH_ALRIE_Msk (0x1U << RTC_CRH_ALRIE_Pos) /*!< 0x00000002 */
  3751. #define RTC_CRH_ALRIE RTC_CRH_ALRIE_Msk /*!< Alarm Interrupt Enable */
  3752. #define RTC_CRH_OWIE_Pos (2U)
  3753. #define RTC_CRH_OWIE_Msk (0x1U << RTC_CRH_OWIE_Pos) /*!< 0x00000004 */
  3754. #define RTC_CRH_OWIE RTC_CRH_OWIE_Msk /*!< OverfloW Interrupt Enable */
  3755. /******************* Bit definition for RTC_CRL register ********************/
  3756. #define RTC_CRL_SECF_Pos (0U)
  3757. #define RTC_CRL_SECF_Msk (0x1U << RTC_CRL_SECF_Pos) /*!< 0x00000001 */
  3758. #define RTC_CRL_SECF RTC_CRL_SECF_Msk /*!< Second Flag */
  3759. #define RTC_CRL_ALRF_Pos (1U)
  3760. #define RTC_CRL_ALRF_Msk (0x1U << RTC_CRL_ALRF_Pos) /*!< 0x00000002 */
  3761. #define RTC_CRL_ALRF RTC_CRL_ALRF_Msk /*!< Alarm Flag */
  3762. #define RTC_CRL_OWF_Pos (2U)
  3763. #define RTC_CRL_OWF_Msk (0x1U << RTC_CRL_OWF_Pos) /*!< 0x00000004 */
  3764. #define RTC_CRL_OWF RTC_CRL_OWF_Msk /*!< OverfloW Flag */
  3765. #define RTC_CRL_RSF_Pos (3U)
  3766. #define RTC_CRL_RSF_Msk (0x1U << RTC_CRL_RSF_Pos) /*!< 0x00000008 */
  3767. #define RTC_CRL_RSF RTC_CRL_RSF_Msk /*!< Registers Synchronized Flag */
  3768. #define RTC_CRL_CNF_Pos (4U)
  3769. #define RTC_CRL_CNF_Msk (0x1U << RTC_CRL_CNF_Pos) /*!< 0x00000010 */
  3770. #define RTC_CRL_CNF RTC_CRL_CNF_Msk /*!< Configuration Flag */
  3771. #define RTC_CRL_RTOFF_Pos (5U)
  3772. #define RTC_CRL_RTOFF_Msk (0x1U << RTC_CRL_RTOFF_Pos) /*!< 0x00000020 */
  3773. #define RTC_CRL_RTOFF RTC_CRL_RTOFF_Msk /*!< RTC operation OFF */
  3774. /******************* Bit definition for RTC_PRLH register *******************/
  3775. #define RTC_PRLH_PRL_Pos (0U)
  3776. #define RTC_PRLH_PRL_Msk (0xFU << RTC_PRLH_PRL_Pos) /*!< 0x0000000F */
  3777. #define RTC_PRLH_PRL RTC_PRLH_PRL_Msk /*!< RTC Prescaler Reload Value High */
  3778. /******************* Bit definition for RTC_PRLL register *******************/
  3779. #define RTC_PRLL_PRL_Pos (0U)
  3780. #define RTC_PRLL_PRL_Msk (0xFFFFU << RTC_PRLL_PRL_Pos) /*!< 0x0000FFFF */
  3781. #define RTC_PRLL_PRL RTC_PRLL_PRL_Msk /*!< RTC Prescaler Reload Value Low */
  3782. /******************* Bit definition for RTC_DIVH register *******************/
  3783. #define RTC_DIVH_RTC_DIV_Pos (0U)
  3784. #define RTC_DIVH_RTC_DIV_Msk (0xFU << RTC_DIVH_RTC_DIV_Pos) /*!< 0x0000000F */
  3785. #define RTC_DIVH_RTC_DIV RTC_DIVH_RTC_DIV_Msk /*!< RTC Clock Divider High */
  3786. /******************* Bit definition for RTC_DIVL register *******************/
  3787. #define RTC_DIVL_RTC_DIV_Pos (0U)
  3788. #define RTC_DIVL_RTC_DIV_Msk (0xFFFFU << RTC_DIVL_RTC_DIV_Pos) /*!< 0x0000FFFF */
  3789. #define RTC_DIVL_RTC_DIV RTC_DIVL_RTC_DIV_Msk /*!< RTC Clock Divider Low */
  3790. /******************* Bit definition for RTC_CNTH register *******************/
  3791. #define RTC_CNTH_RTC_CNT_Pos (0U)
  3792. #define RTC_CNTH_RTC_CNT_Msk (0xFFFFU << RTC_CNTH_RTC_CNT_Pos) /*!< 0x0000FFFF */
  3793. #define RTC_CNTH_RTC_CNT RTC_CNTH_RTC_CNT_Msk /*!< RTC Counter High */
  3794. /******************* Bit definition for RTC_CNTL register *******************/
  3795. #define RTC_CNTL_RTC_CNT_Pos (0U)
  3796. #define RTC_CNTL_RTC_CNT_Msk (0xFFFFU << RTC_CNTL_RTC_CNT_Pos) /*!< 0x0000FFFF */
  3797. #define RTC_CNTL_RTC_CNT RTC_CNTL_RTC_CNT_Msk /*!< RTC Counter Low */
  3798. /******************* Bit definition for RTC_ALRH register *******************/
  3799. #define RTC_ALRH_RTC_ALR_Pos (0U)
  3800. #define RTC_ALRH_RTC_ALR_Msk (0xFFFFU << RTC_ALRH_RTC_ALR_Pos) /*!< 0x0000FFFF */
  3801. #define RTC_ALRH_RTC_ALR RTC_ALRH_RTC_ALR_Msk /*!< RTC Alarm High */
  3802. /******************* Bit definition for RTC_ALRL register *******************/
  3803. #define RTC_ALRL_RTC_ALR_Pos (0U)
  3804. #define RTC_ALRL_RTC_ALR_Msk (0xFFFFU << RTC_ALRL_RTC_ALR_Pos) /*!< 0x0000FFFF */
  3805. #define RTC_ALRL_RTC_ALR RTC_ALRL_RTC_ALR_Msk /*!< RTC Alarm Low */
  3806. /******************************************************************************/
  3807. /* */
  3808. /* Independent WATCHDOG (IWDG) */
  3809. /* */
  3810. /******************************************************************************/
  3811. /******************* Bit definition for IWDG_KR register ********************/
  3812. #define IWDG_KR_KEY_Pos (0U)
  3813. #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  3814. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */
  3815. /******************* Bit definition for IWDG_PR register ********************/
  3816. #define IWDG_PR_PR_Pos (0U)
  3817. #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  3818. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */
  3819. #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */
  3820. #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */
  3821. #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */
  3822. /******************* Bit definition for IWDG_RLR register *******************/
  3823. #define IWDG_RLR_RL_Pos (0U)
  3824. #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  3825. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */
  3826. /******************* Bit definition for IWDG_SR register ********************/
  3827. #define IWDG_SR_PVU_Pos (0U)
  3828. #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  3829. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  3830. #define IWDG_SR_RVU_Pos (1U)
  3831. #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  3832. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  3833. /******************************************************************************/
  3834. /* */
  3835. /* Window WATCHDOG (WWDG) */
  3836. /* */
  3837. /******************************************************************************/
  3838. /******************* Bit definition for WWDG_CR register ********************/
  3839. #define WWDG_CR_T_Pos (0U)
  3840. #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */
  3841. #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */
  3842. #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */
  3843. #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */
  3844. #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */
  3845. #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */
  3846. #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */
  3847. #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */
  3848. #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */
  3849. /* Legacy defines */
  3850. #define WWDG_CR_T0 WWDG_CR_T_0
  3851. #define WWDG_CR_T1 WWDG_CR_T_1
  3852. #define WWDG_CR_T2 WWDG_CR_T_2
  3853. #define WWDG_CR_T3 WWDG_CR_T_3
  3854. #define WWDG_CR_T4 WWDG_CR_T_4
  3855. #define WWDG_CR_T5 WWDG_CR_T_5
  3856. #define WWDG_CR_T6 WWDG_CR_T_6
  3857. #define WWDG_CR_WDGA_Pos (7U)
  3858. #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  3859. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */
  3860. /******************* Bit definition for WWDG_CFR register *******************/
  3861. #define WWDG_CFR_W_Pos (0U)
  3862. #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  3863. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */
  3864. #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */
  3865. #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */
  3866. #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */
  3867. #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */
  3868. #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */
  3869. #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */
  3870. #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */
  3871. /* Legacy defines */
  3872. #define WWDG_CFR_W0 WWDG_CFR_W_0
  3873. #define WWDG_CFR_W1 WWDG_CFR_W_1
  3874. #define WWDG_CFR_W2 WWDG_CFR_W_2
  3875. #define WWDG_CFR_W3 WWDG_CFR_W_3
  3876. #define WWDG_CFR_W4 WWDG_CFR_W_4
  3877. #define WWDG_CFR_W5 WWDG_CFR_W_5
  3878. #define WWDG_CFR_W6 WWDG_CFR_W_6
  3879. #define WWDG_CFR_WDGTB_Pos (7U)
  3880. #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
  3881. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */
  3882. #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */
  3883. #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */
  3884. /* Legacy defines */
  3885. #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
  3886. #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
  3887. #define WWDG_CFR_EWI_Pos (9U)
  3888. #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  3889. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */
  3890. /******************* Bit definition for WWDG_SR register ********************/
  3891. #define WWDG_SR_EWIF_Pos (0U)
  3892. #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  3893. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */
  3894. /******************************************************************************/
  3895. /* */
  3896. /* SD host Interface */
  3897. /* */
  3898. /******************************************************************************/
  3899. /****************** Bit definition for SDIO_POWER register ******************/
  3900. #define SDIO_POWER_PWRCTRL_Pos (0U)
  3901. #define SDIO_POWER_PWRCTRL_Msk (0x3U << SDIO_POWER_PWRCTRL_Pos) /*!< 0x00000003 */
  3902. #define SDIO_POWER_PWRCTRL SDIO_POWER_PWRCTRL_Msk /*!< PWRCTRL[1:0] bits (Power supply control bits) */
  3903. #define SDIO_POWER_PWRCTRL_0 (0x1U << SDIO_POWER_PWRCTRL_Pos) /*!< 0x01 */
  3904. #define SDIO_POWER_PWRCTRL_1 (0x2U << SDIO_POWER_PWRCTRL_Pos) /*!< 0x02 */
  3905. /****************** Bit definition for SDIO_CLKCR register ******************/
  3906. #define SDIO_CLKCR_CLKDIV_Pos (0U)
  3907. #define SDIO_CLKCR_CLKDIV_Msk (0xFFU << SDIO_CLKCR_CLKDIV_Pos) /*!< 0x000000FF */
  3908. #define SDIO_CLKCR_CLKDIV SDIO_CLKCR_CLKDIV_Msk /*!< Clock divide factor */
  3909. #define SDIO_CLKCR_CLKEN_Pos (8U)
  3910. #define SDIO_CLKCR_CLKEN_Msk (0x1U << SDIO_CLKCR_CLKEN_Pos) /*!< 0x00000100 */
  3911. #define SDIO_CLKCR_CLKEN SDIO_CLKCR_CLKEN_Msk /*!< Clock enable bit */
  3912. #define SDIO_CLKCR_PWRSAV_Pos (9U)
  3913. #define SDIO_CLKCR_PWRSAV_Msk (0x1U << SDIO_CLKCR_PWRSAV_Pos) /*!< 0x00000200 */
  3914. #define SDIO_CLKCR_PWRSAV SDIO_CLKCR_PWRSAV_Msk /*!< Power saving configuration bit */
  3915. #define SDIO_CLKCR_BYPASS_Pos (10U)
  3916. #define SDIO_CLKCR_BYPASS_Msk (0x1U << SDIO_CLKCR_BYPASS_Pos) /*!< 0x00000400 */
  3917. #define SDIO_CLKCR_BYPASS SDIO_CLKCR_BYPASS_Msk /*!< Clock divider bypass enable bit */
  3918. #define SDIO_CLKCR_WIDBUS_Pos (11U)
  3919. #define SDIO_CLKCR_WIDBUS_Msk (0x3U << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x00001800 */
  3920. #define SDIO_CLKCR_WIDBUS SDIO_CLKCR_WIDBUS_Msk /*!< WIDBUS[1:0] bits (Wide bus mode enable bit) */
  3921. #define SDIO_CLKCR_WIDBUS_0 (0x1U << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x0800 */
  3922. #define SDIO_CLKCR_WIDBUS_1 (0x2U << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x1000 */
  3923. #define SDIO_CLKCR_NEGEDGE_Pos (13U)
  3924. #define SDIO_CLKCR_NEGEDGE_Msk (0x1U << SDIO_CLKCR_NEGEDGE_Pos) /*!< 0x00002000 */
  3925. #define SDIO_CLKCR_NEGEDGE SDIO_CLKCR_NEGEDGE_Msk /*!< SDIO_CK dephasing selection bit */
  3926. #define SDIO_CLKCR_HWFC_EN_Pos (14U)
  3927. #define SDIO_CLKCR_HWFC_EN_Msk (0x1U << SDIO_CLKCR_HWFC_EN_Pos) /*!< 0x00004000 */
  3928. #define SDIO_CLKCR_HWFC_EN SDIO_CLKCR_HWFC_EN_Msk /*!< HW Flow Control enable */
  3929. /******************* Bit definition for SDIO_ARG register *******************/
  3930. #define SDIO_ARG_CMDARG_Pos (0U)
  3931. #define SDIO_ARG_CMDARG_Msk (0xFFFFFFFFU << SDIO_ARG_CMDARG_Pos) /*!< 0xFFFFFFFF */
  3932. #define SDIO_ARG_CMDARG SDIO_ARG_CMDARG_Msk /*!< Command argument */
  3933. /******************* Bit definition for SDIO_CMD register *******************/
  3934. #define SDIO_CMD_CMDINDEX_Pos (0U)
  3935. #define SDIO_CMD_CMDINDEX_Msk (0x3FU << SDIO_CMD_CMDINDEX_Pos) /*!< 0x0000003F */
  3936. #define SDIO_CMD_CMDINDEX SDIO_CMD_CMDINDEX_Msk /*!< Command Index */
  3937. #define SDIO_CMD_WAITRESP_Pos (6U)
  3938. #define SDIO_CMD_WAITRESP_Msk (0x3U << SDIO_CMD_WAITRESP_Pos) /*!< 0x000000C0 */
  3939. #define SDIO_CMD_WAITRESP SDIO_CMD_WAITRESP_Msk /*!< WAITRESP[1:0] bits (Wait for response bits) */
  3940. #define SDIO_CMD_WAITRESP_0 (0x1U << SDIO_CMD_WAITRESP_Pos) /*!< 0x0040 */
  3941. #define SDIO_CMD_WAITRESP_1 (0x2U << SDIO_CMD_WAITRESP_Pos) /*!< 0x0080 */
  3942. #define SDIO_CMD_WAITINT_Pos (8U)
  3943. #define SDIO_CMD_WAITINT_Msk (0x1U << SDIO_CMD_WAITINT_Pos) /*!< 0x00000100 */
  3944. #define SDIO_CMD_WAITINT SDIO_CMD_WAITINT_Msk /*!< CPSM Waits for Interrupt Request */
  3945. #define SDIO_CMD_WAITPEND_Pos (9U)
  3946. #define SDIO_CMD_WAITPEND_Msk (0x1U << SDIO_CMD_WAITPEND_Pos) /*!< 0x00000200 */
  3947. #define SDIO_CMD_WAITPEND SDIO_CMD_WAITPEND_Msk /*!< CPSM Waits for ends of data transfer (CmdPend internal signal) */
  3948. #define SDIO_CMD_CPSMEN_Pos (10U)
  3949. #define SDIO_CMD_CPSMEN_Msk (0x1U << SDIO_CMD_CPSMEN_Pos) /*!< 0x00000400 */
  3950. #define SDIO_CMD_CPSMEN SDIO_CMD_CPSMEN_Msk /*!< Command path state machine (CPSM) Enable bit */
  3951. #define SDIO_CMD_SDIOSUSPEND_Pos (11U)
  3952. #define SDIO_CMD_SDIOSUSPEND_Msk (0x1U << SDIO_CMD_SDIOSUSPEND_Pos) /*!< 0x00000800 */
  3953. #define SDIO_CMD_SDIOSUSPEND SDIO_CMD_SDIOSUSPEND_Msk /*!< SD I/O suspend command */
  3954. #define SDIO_CMD_ENCMDCOMPL_Pos (12U)
  3955. #define SDIO_CMD_ENCMDCOMPL_Msk (0x1U << SDIO_CMD_ENCMDCOMPL_Pos) /*!< 0x00001000 */
  3956. #define SDIO_CMD_ENCMDCOMPL SDIO_CMD_ENCMDCOMPL_Msk /*!< Enable CMD completion */
  3957. #define SDIO_CMD_NIEN_Pos (13U)
  3958. #define SDIO_CMD_NIEN_Msk (0x1U << SDIO_CMD_NIEN_Pos) /*!< 0x00002000 */
  3959. #define SDIO_CMD_NIEN SDIO_CMD_NIEN_Msk /*!< Not Interrupt Enable */
  3960. #define SDIO_CMD_CEATACMD_Pos (14U)
  3961. #define SDIO_CMD_CEATACMD_Msk (0x1U << SDIO_CMD_CEATACMD_Pos) /*!< 0x00004000 */
  3962. #define SDIO_CMD_CEATACMD SDIO_CMD_CEATACMD_Msk /*!< CE-ATA command */
  3963. /***************** Bit definition for SDIO_RESPCMD register *****************/
  3964. #define SDIO_RESPCMD_RESPCMD_Pos (0U)
  3965. #define SDIO_RESPCMD_RESPCMD_Msk (0x3FU << SDIO_RESPCMD_RESPCMD_Pos) /*!< 0x0000003F */
  3966. #define SDIO_RESPCMD_RESPCMD SDIO_RESPCMD_RESPCMD_Msk /*!< Response command index */
  3967. /****************** Bit definition for SDIO_RESP0 register ******************/
  3968. #define SDIO_RESP0_CARDSTATUS0_Pos (0U)
  3969. #define SDIO_RESP0_CARDSTATUS0_Msk (0xFFFFFFFFU << SDIO_RESP0_CARDSTATUS0_Pos) /*!< 0xFFFFFFFF */
  3970. #define SDIO_RESP0_CARDSTATUS0 SDIO_RESP0_CARDSTATUS0_Msk /*!< Card Status */
  3971. /****************** Bit definition for SDIO_RESP1 register ******************/
  3972. #define SDIO_RESP1_CARDSTATUS1_Pos (0U)
  3973. #define SDIO_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFU << SDIO_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */
  3974. #define SDIO_RESP1_CARDSTATUS1 SDIO_RESP1_CARDSTATUS1_Msk /*!< Card Status */
  3975. /****************** Bit definition for SDIO_RESP2 register ******************/
  3976. #define SDIO_RESP2_CARDSTATUS2_Pos (0U)
  3977. #define SDIO_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFU << SDIO_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */
  3978. #define SDIO_RESP2_CARDSTATUS2 SDIO_RESP2_CARDSTATUS2_Msk /*!< Card Status */
  3979. /****************** Bit definition for SDIO_RESP3 register ******************/
  3980. #define SDIO_RESP3_CARDSTATUS3_Pos (0U)
  3981. #define SDIO_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFU << SDIO_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */
  3982. #define SDIO_RESP3_CARDSTATUS3 SDIO_RESP3_CARDSTATUS3_Msk /*!< Card Status */
  3983. /****************** Bit definition for SDIO_RESP4 register ******************/
  3984. #define SDIO_RESP4_CARDSTATUS4_Pos (0U)
  3985. #define SDIO_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFU << SDIO_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */
  3986. #define SDIO_RESP4_CARDSTATUS4 SDIO_RESP4_CARDSTATUS4_Msk /*!< Card Status */
  3987. /****************** Bit definition for SDIO_DTIMER register *****************/
  3988. #define SDIO_DTIMER_DATATIME_Pos (0U)
  3989. #define SDIO_DTIMER_DATATIME_Msk (0xFFFFFFFFU << SDIO_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */
  3990. #define SDIO_DTIMER_DATATIME SDIO_DTIMER_DATATIME_Msk /*!< Data timeout period. */
  3991. /****************** Bit definition for SDIO_DLEN register *******************/
  3992. #define SDIO_DLEN_DATALENGTH_Pos (0U)
  3993. #define SDIO_DLEN_DATALENGTH_Msk (0x1FFFFFFU << SDIO_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */
  3994. #define SDIO_DLEN_DATALENGTH SDIO_DLEN_DATALENGTH_Msk /*!< Data length value */
  3995. /****************** Bit definition for SDIO_DCTRL register ******************/
  3996. #define SDIO_DCTRL_DTEN_Pos (0U)
  3997. #define SDIO_DCTRL_DTEN_Msk (0x1U << SDIO_DCTRL_DTEN_Pos) /*!< 0x00000001 */
  3998. #define SDIO_DCTRL_DTEN SDIO_DCTRL_DTEN_Msk /*!< Data transfer enabled bit */
  3999. #define SDIO_DCTRL_DTDIR_Pos (1U)
  4000. #define SDIO_DCTRL_DTDIR_Msk (0x1U << SDIO_DCTRL_DTDIR_Pos) /*!< 0x00000002 */
  4001. #define SDIO_DCTRL_DTDIR SDIO_DCTRL_DTDIR_Msk /*!< Data transfer direction selection */
  4002. #define SDIO_DCTRL_DTMODE_Pos (2U)
  4003. #define SDIO_DCTRL_DTMODE_Msk (0x1U << SDIO_DCTRL_DTMODE_Pos) /*!< 0x00000004 */
  4004. #define SDIO_DCTRL_DTMODE SDIO_DCTRL_DTMODE_Msk /*!< Data transfer mode selection */
  4005. #define SDIO_DCTRL_DMAEN_Pos (3U)
  4006. #define SDIO_DCTRL_DMAEN_Msk (0x1U << SDIO_DCTRL_DMAEN_Pos) /*!< 0x00000008 */
  4007. #define SDIO_DCTRL_DMAEN SDIO_DCTRL_DMAEN_Msk /*!< DMA enabled bit */
  4008. #define SDIO_DCTRL_DBLOCKSIZE_Pos (4U)
  4009. #define SDIO_DCTRL_DBLOCKSIZE_Msk (0xFU << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x000000F0 */
  4010. #define SDIO_DCTRL_DBLOCKSIZE SDIO_DCTRL_DBLOCKSIZE_Msk /*!< DBLOCKSIZE[3:0] bits (Data block size) */
  4011. #define SDIO_DCTRL_DBLOCKSIZE_0 (0x1U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0010 */
  4012. #define SDIO_DCTRL_DBLOCKSIZE_1 (0x2U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0020 */
  4013. #define SDIO_DCTRL_DBLOCKSIZE_2 (0x4U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0040 */
  4014. #define SDIO_DCTRL_DBLOCKSIZE_3 (0x8U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0080 */
  4015. #define SDIO_DCTRL_RWSTART_Pos (8U)
  4016. #define SDIO_DCTRL_RWSTART_Msk (0x1U << SDIO_DCTRL_RWSTART_Pos) /*!< 0x00000100 */
  4017. #define SDIO_DCTRL_RWSTART SDIO_DCTRL_RWSTART_Msk /*!< Read wait start */
  4018. #define SDIO_DCTRL_RWSTOP_Pos (9U)
  4019. #define SDIO_DCTRL_RWSTOP_Msk (0x1U << SDIO_DCTRL_RWSTOP_Pos) /*!< 0x00000200 */
  4020. #define SDIO_DCTRL_RWSTOP SDIO_DCTRL_RWSTOP_Msk /*!< Read wait stop */
  4021. #define SDIO_DCTRL_RWMOD_Pos (10U)
  4022. #define SDIO_DCTRL_RWMOD_Msk (0x1U << SDIO_DCTRL_RWMOD_Pos) /*!< 0x00000400 */
  4023. #define SDIO_DCTRL_RWMOD SDIO_DCTRL_RWMOD_Msk /*!< Read wait mode */
  4024. #define SDIO_DCTRL_SDIOEN_Pos (11U)
  4025. #define SDIO_DCTRL_SDIOEN_Msk (0x1U << SDIO_DCTRL_SDIOEN_Pos) /*!< 0x00000800 */
  4026. #define SDIO_DCTRL_SDIOEN SDIO_DCTRL_SDIOEN_Msk /*!< SD I/O enable functions */
  4027. /****************** Bit definition for SDIO_DCOUNT register *****************/
  4028. #define SDIO_DCOUNT_DATACOUNT_Pos (0U)
  4029. #define SDIO_DCOUNT_DATACOUNT_Msk (0x1FFFFFFU << SDIO_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */
  4030. #define SDIO_DCOUNT_DATACOUNT SDIO_DCOUNT_DATACOUNT_Msk /*!< Data count value */
  4031. /****************** Bit definition for SDIO_STA register ********************/
  4032. #define SDIO_STA_CCRCFAIL_Pos (0U)
  4033. #define SDIO_STA_CCRCFAIL_Msk (0x1U << SDIO_STA_CCRCFAIL_Pos) /*!< 0x00000001 */
  4034. #define SDIO_STA_CCRCFAIL SDIO_STA_CCRCFAIL_Msk /*!< Command response received (CRC check failed) */
  4035. #define SDIO_STA_DCRCFAIL_Pos (1U)
  4036. #define SDIO_STA_DCRCFAIL_Msk (0x1U << SDIO_STA_DCRCFAIL_Pos) /*!< 0x00000002 */
  4037. #define SDIO_STA_DCRCFAIL SDIO_STA_DCRCFAIL_Msk /*!< Data block sent/received (CRC check failed) */
  4038. #define SDIO_STA_CTIMEOUT_Pos (2U)
  4039. #define SDIO_STA_CTIMEOUT_Msk (0x1U << SDIO_STA_CTIMEOUT_Pos) /*!< 0x00000004 */
  4040. #define SDIO_STA_CTIMEOUT SDIO_STA_CTIMEOUT_Msk /*!< Command response timeout */
  4041. #define SDIO_STA_DTIMEOUT_Pos (3U)
  4042. #define SDIO_STA_DTIMEOUT_Msk (0x1U << SDIO_STA_DTIMEOUT_Pos) /*!< 0x00000008 */
  4043. #define SDIO_STA_DTIMEOUT SDIO_STA_DTIMEOUT_Msk /*!< Data timeout */
  4044. #define SDIO_STA_TXUNDERR_Pos (4U)
  4045. #define SDIO_STA_TXUNDERR_Msk (0x1U << SDIO_STA_TXUNDERR_Pos) /*!< 0x00000010 */
  4046. #define SDIO_STA_TXUNDERR SDIO_STA_TXUNDERR_Msk /*!< Transmit FIFO underrun error */
  4047. #define SDIO_STA_RXOVERR_Pos (5U)
  4048. #define SDIO_STA_RXOVERR_Msk (0x1U << SDIO_STA_RXOVERR_Pos) /*!< 0x00000020 */
  4049. #define SDIO_STA_RXOVERR SDIO_STA_RXOVERR_Msk /*!< Received FIFO overrun error */
  4050. #define SDIO_STA_CMDREND_Pos (6U)
  4051. #define SDIO_STA_CMDREND_Msk (0x1U << SDIO_STA_CMDREND_Pos) /*!< 0x00000040 */
  4052. #define SDIO_STA_CMDREND SDIO_STA_CMDREND_Msk /*!< Command response received (CRC check passed) */
  4053. #define SDIO_STA_CMDSENT_Pos (7U)
  4054. #define SDIO_STA_CMDSENT_Msk (0x1U << SDIO_STA_CMDSENT_Pos) /*!< 0x00000080 */
  4055. #define SDIO_STA_CMDSENT SDIO_STA_CMDSENT_Msk /*!< Command sent (no response required) */
  4056. #define SDIO_STA_DATAEND_Pos (8U)
  4057. #define SDIO_STA_DATAEND_Msk (0x1U << SDIO_STA_DATAEND_Pos) /*!< 0x00000100 */
  4058. #define SDIO_STA_DATAEND SDIO_STA_DATAEND_Msk /*!< Data end (data counter, SDIDCOUNT, is zero) */
  4059. #define SDIO_STA_STBITERR_Pos (9U)
  4060. #define SDIO_STA_STBITERR_Msk (0x1U << SDIO_STA_STBITERR_Pos) /*!< 0x00000200 */
  4061. #define SDIO_STA_STBITERR SDIO_STA_STBITERR_Msk /*!< Start bit not detected on all data signals in wide bus mode */
  4062. #define SDIO_STA_DBCKEND_Pos (10U)
  4063. #define SDIO_STA_DBCKEND_Msk (0x1U << SDIO_STA_DBCKEND_Pos) /*!< 0x00000400 */
  4064. #define SDIO_STA_DBCKEND SDIO_STA_DBCKEND_Msk /*!< Data block sent/received (CRC check passed) */
  4065. #define SDIO_STA_CMDACT_Pos (11U)
  4066. #define SDIO_STA_CMDACT_Msk (0x1U << SDIO_STA_CMDACT_Pos) /*!< 0x00000800 */
  4067. #define SDIO_STA_CMDACT SDIO_STA_CMDACT_Msk /*!< Command transfer in progress */
  4068. #define SDIO_STA_TXACT_Pos (12U)
  4069. #define SDIO_STA_TXACT_Msk (0x1U << SDIO_STA_TXACT_Pos) /*!< 0x00001000 */
  4070. #define SDIO_STA_TXACT SDIO_STA_TXACT_Msk /*!< Data transmit in progress */
  4071. #define SDIO_STA_RXACT_Pos (13U)
  4072. #define SDIO_STA_RXACT_Msk (0x1U << SDIO_STA_RXACT_Pos) /*!< 0x00002000 */
  4073. #define SDIO_STA_RXACT SDIO_STA_RXACT_Msk /*!< Data receive in progress */
  4074. #define SDIO_STA_TXFIFOHE_Pos (14U)
  4075. #define SDIO_STA_TXFIFOHE_Msk (0x1U << SDIO_STA_TXFIFOHE_Pos) /*!< 0x00004000 */
  4076. #define SDIO_STA_TXFIFOHE SDIO_STA_TXFIFOHE_Msk /*!< Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
  4077. #define SDIO_STA_RXFIFOHF_Pos (15U)
  4078. #define SDIO_STA_RXFIFOHF_Msk (0x1U << SDIO_STA_RXFIFOHF_Pos) /*!< 0x00008000 */
  4079. #define SDIO_STA_RXFIFOHF SDIO_STA_RXFIFOHF_Msk /*!< Receive FIFO Half Full: there are at least 8 words in the FIFO */
  4080. #define SDIO_STA_TXFIFOF_Pos (16U)
  4081. #define SDIO_STA_TXFIFOF_Msk (0x1U << SDIO_STA_TXFIFOF_Pos) /*!< 0x00010000 */
  4082. #define SDIO_STA_TXFIFOF SDIO_STA_TXFIFOF_Msk /*!< Transmit FIFO full */
  4083. #define SDIO_STA_RXFIFOF_Pos (17U)
  4084. #define SDIO_STA_RXFIFOF_Msk (0x1U << SDIO_STA_RXFIFOF_Pos) /*!< 0x00020000 */
  4085. #define SDIO_STA_RXFIFOF SDIO_STA_RXFIFOF_Msk /*!< Receive FIFO full */
  4086. #define SDIO_STA_TXFIFOE_Pos (18U)
  4087. #define SDIO_STA_TXFIFOE_Msk (0x1U << SDIO_STA_TXFIFOE_Pos) /*!< 0x00040000 */
  4088. #define SDIO_STA_TXFIFOE SDIO_STA_TXFIFOE_Msk /*!< Transmit FIFO empty */
  4089. #define SDIO_STA_RXFIFOE_Pos (19U)
  4090. #define SDIO_STA_RXFIFOE_Msk (0x1U << SDIO_STA_RXFIFOE_Pos) /*!< 0x00080000 */
  4091. #define SDIO_STA_RXFIFOE SDIO_STA_RXFIFOE_Msk /*!< Receive FIFO empty */
  4092. #define SDIO_STA_TXDAVL_Pos (20U)
  4093. #define SDIO_STA_TXDAVL_Msk (0x1U << SDIO_STA_TXDAVL_Pos) /*!< 0x00100000 */
  4094. #define SDIO_STA_TXDAVL SDIO_STA_TXDAVL_Msk /*!< Data available in transmit FIFO */
  4095. #define SDIO_STA_RXDAVL_Pos (21U)
  4096. #define SDIO_STA_RXDAVL_Msk (0x1U << SDIO_STA_RXDAVL_Pos) /*!< 0x00200000 */
  4097. #define SDIO_STA_RXDAVL SDIO_STA_RXDAVL_Msk /*!< Data available in receive FIFO */
  4098. #define SDIO_STA_SDIOIT_Pos (22U)
  4099. #define SDIO_STA_SDIOIT_Msk (0x1U << SDIO_STA_SDIOIT_Pos) /*!< 0x00400000 */
  4100. #define SDIO_STA_SDIOIT SDIO_STA_SDIOIT_Msk /*!< SDIO interrupt received */
  4101. #define SDIO_STA_CEATAEND_Pos (23U)
  4102. #define SDIO_STA_CEATAEND_Msk (0x1U << SDIO_STA_CEATAEND_Pos) /*!< 0x00800000 */
  4103. #define SDIO_STA_CEATAEND SDIO_STA_CEATAEND_Msk /*!< CE-ATA command completion signal received for CMD61 */
  4104. /******************* Bit definition for SDIO_ICR register *******************/
  4105. #define SDIO_ICR_CCRCFAILC_Pos (0U)
  4106. #define SDIO_ICR_CCRCFAILC_Msk (0x1U << SDIO_ICR_CCRCFAILC_Pos) /*!< 0x00000001 */
  4107. #define SDIO_ICR_CCRCFAILC SDIO_ICR_CCRCFAILC_Msk /*!< CCRCFAIL flag clear bit */
  4108. #define SDIO_ICR_DCRCFAILC_Pos (1U)
  4109. #define SDIO_ICR_DCRCFAILC_Msk (0x1U << SDIO_ICR_DCRCFAILC_Pos) /*!< 0x00000002 */
  4110. #define SDIO_ICR_DCRCFAILC SDIO_ICR_DCRCFAILC_Msk /*!< DCRCFAIL flag clear bit */
  4111. #define SDIO_ICR_CTIMEOUTC_Pos (2U)
  4112. #define SDIO_ICR_CTIMEOUTC_Msk (0x1U << SDIO_ICR_CTIMEOUTC_Pos) /*!< 0x00000004 */
  4113. #define SDIO_ICR_CTIMEOUTC SDIO_ICR_CTIMEOUTC_Msk /*!< CTIMEOUT flag clear bit */
  4114. #define SDIO_ICR_DTIMEOUTC_Pos (3U)
  4115. #define SDIO_ICR_DTIMEOUTC_Msk (0x1U << SDIO_ICR_DTIMEOUTC_Pos) /*!< 0x00000008 */
  4116. #define SDIO_ICR_DTIMEOUTC SDIO_ICR_DTIMEOUTC_Msk /*!< DTIMEOUT flag clear bit */
  4117. #define SDIO_ICR_TXUNDERRC_Pos (4U)
  4118. #define SDIO_ICR_TXUNDERRC_Msk (0x1U << SDIO_ICR_TXUNDERRC_Pos) /*!< 0x00000010 */
  4119. #define SDIO_ICR_TXUNDERRC SDIO_ICR_TXUNDERRC_Msk /*!< TXUNDERR flag clear bit */
  4120. #define SDIO_ICR_RXOVERRC_Pos (5U)
  4121. #define SDIO_ICR_RXOVERRC_Msk (0x1U << SDIO_ICR_RXOVERRC_Pos) /*!< 0x00000020 */
  4122. #define SDIO_ICR_RXOVERRC SDIO_ICR_RXOVERRC_Msk /*!< RXOVERR flag clear bit */
  4123. #define SDIO_ICR_CMDRENDC_Pos (6U)
  4124. #define SDIO_ICR_CMDRENDC_Msk (0x1U << SDIO_ICR_CMDRENDC_Pos) /*!< 0x00000040 */
  4125. #define SDIO_ICR_CMDRENDC SDIO_ICR_CMDRENDC_Msk /*!< CMDREND flag clear bit */
  4126. #define SDIO_ICR_CMDSENTC_Pos (7U)
  4127. #define SDIO_ICR_CMDSENTC_Msk (0x1U << SDIO_ICR_CMDSENTC_Pos) /*!< 0x00000080 */
  4128. #define SDIO_ICR_CMDSENTC SDIO_ICR_CMDSENTC_Msk /*!< CMDSENT flag clear bit */
  4129. #define SDIO_ICR_DATAENDC_Pos (8U)
  4130. #define SDIO_ICR_DATAENDC_Msk (0x1U << SDIO_ICR_DATAENDC_Pos) /*!< 0x00000100 */
  4131. #define SDIO_ICR_DATAENDC SDIO_ICR_DATAENDC_Msk /*!< DATAEND flag clear bit */
  4132. #define SDIO_ICR_STBITERRC_Pos (9U)
  4133. #define SDIO_ICR_STBITERRC_Msk (0x1U << SDIO_ICR_STBITERRC_Pos) /*!< 0x00000200 */
  4134. #define SDIO_ICR_STBITERRC SDIO_ICR_STBITERRC_Msk /*!< STBITERR flag clear bit */
  4135. #define SDIO_ICR_DBCKENDC_Pos (10U)
  4136. #define SDIO_ICR_DBCKENDC_Msk (0x1U << SDIO_ICR_DBCKENDC_Pos) /*!< 0x00000400 */
  4137. #define SDIO_ICR_DBCKENDC SDIO_ICR_DBCKENDC_Msk /*!< DBCKEND flag clear bit */
  4138. #define SDIO_ICR_SDIOITC_Pos (22U)
  4139. #define SDIO_ICR_SDIOITC_Msk (0x1U << SDIO_ICR_SDIOITC_Pos) /*!< 0x00400000 */
  4140. #define SDIO_ICR_SDIOITC SDIO_ICR_SDIOITC_Msk /*!< SDIOIT flag clear bit */
  4141. #define SDIO_ICR_CEATAENDC_Pos (23U)
  4142. #define SDIO_ICR_CEATAENDC_Msk (0x1U << SDIO_ICR_CEATAENDC_Pos) /*!< 0x00800000 */
  4143. #define SDIO_ICR_CEATAENDC SDIO_ICR_CEATAENDC_Msk /*!< CEATAEND flag clear bit */
  4144. /****************** Bit definition for SDIO_MASK register *******************/
  4145. #define SDIO_MASK_CCRCFAILIE_Pos (0U)
  4146. #define SDIO_MASK_CCRCFAILIE_Msk (0x1U << SDIO_MASK_CCRCFAILIE_Pos) /*!< 0x00000001 */
  4147. #define SDIO_MASK_CCRCFAILIE SDIO_MASK_CCRCFAILIE_Msk /*!< Command CRC Fail Interrupt Enable */
  4148. #define SDIO_MASK_DCRCFAILIE_Pos (1U)
  4149. #define SDIO_MASK_DCRCFAILIE_Msk (0x1U << SDIO_MASK_DCRCFAILIE_Pos) /*!< 0x00000002 */
  4150. #define SDIO_MASK_DCRCFAILIE SDIO_MASK_DCRCFAILIE_Msk /*!< Data CRC Fail Interrupt Enable */
  4151. #define SDIO_MASK_CTIMEOUTIE_Pos (2U)
  4152. #define SDIO_MASK_CTIMEOUTIE_Msk (0x1U << SDIO_MASK_CTIMEOUTIE_Pos) /*!< 0x00000004 */
  4153. #define SDIO_MASK_CTIMEOUTIE SDIO_MASK_CTIMEOUTIE_Msk /*!< Command TimeOut Interrupt Enable */
  4154. #define SDIO_MASK_DTIMEOUTIE_Pos (3U)
  4155. #define SDIO_MASK_DTIMEOUTIE_Msk (0x1U << SDIO_MASK_DTIMEOUTIE_Pos) /*!< 0x00000008 */
  4156. #define SDIO_MASK_DTIMEOUTIE SDIO_MASK_DTIMEOUTIE_Msk /*!< Data TimeOut Interrupt Enable */
  4157. #define SDIO_MASK_TXUNDERRIE_Pos (4U)
  4158. #define SDIO_MASK_TXUNDERRIE_Msk (0x1U << SDIO_MASK_TXUNDERRIE_Pos) /*!< 0x00000010 */
  4159. #define SDIO_MASK_TXUNDERRIE SDIO_MASK_TXUNDERRIE_Msk /*!< Tx FIFO UnderRun Error Interrupt Enable */
  4160. #define SDIO_MASK_RXOVERRIE_Pos (5U)
  4161. #define SDIO_MASK_RXOVERRIE_Msk (0x1U << SDIO_MASK_RXOVERRIE_Pos) /*!< 0x00000020 */
  4162. #define SDIO_MASK_RXOVERRIE SDIO_MASK_RXOVERRIE_Msk /*!< Rx FIFO OverRun Error Interrupt Enable */
  4163. #define SDIO_MASK_CMDRENDIE_Pos (6U)
  4164. #define SDIO_MASK_CMDRENDIE_Msk (0x1U << SDIO_MASK_CMDRENDIE_Pos) /*!< 0x00000040 */
  4165. #define SDIO_MASK_CMDRENDIE SDIO_MASK_CMDRENDIE_Msk /*!< Command Response Received Interrupt Enable */
  4166. #define SDIO_MASK_CMDSENTIE_Pos (7U)
  4167. #define SDIO_MASK_CMDSENTIE_Msk (0x1U << SDIO_MASK_CMDSENTIE_Pos) /*!< 0x00000080 */
  4168. #define SDIO_MASK_CMDSENTIE SDIO_MASK_CMDSENTIE_Msk /*!< Command Sent Interrupt Enable */
  4169. #define SDIO_MASK_DATAENDIE_Pos (8U)
  4170. #define SDIO_MASK_DATAENDIE_Msk (0x1U << SDIO_MASK_DATAENDIE_Pos) /*!< 0x00000100 */
  4171. #define SDIO_MASK_DATAENDIE SDIO_MASK_DATAENDIE_Msk /*!< Data End Interrupt Enable */
  4172. #define SDIO_MASK_STBITERRIE_Pos (9U)
  4173. #define SDIO_MASK_STBITERRIE_Msk (0x1U << SDIO_MASK_STBITERRIE_Pos) /*!< 0x00000200 */
  4174. #define SDIO_MASK_STBITERRIE SDIO_MASK_STBITERRIE_Msk /*!< Start Bit Error Interrupt Enable */
  4175. #define SDIO_MASK_DBCKENDIE_Pos (10U)
  4176. #define SDIO_MASK_DBCKENDIE_Msk (0x1U << SDIO_MASK_DBCKENDIE_Pos) /*!< 0x00000400 */
  4177. #define SDIO_MASK_DBCKENDIE SDIO_MASK_DBCKENDIE_Msk /*!< Data Block End Interrupt Enable */
  4178. #define SDIO_MASK_CMDACTIE_Pos (11U)
  4179. #define SDIO_MASK_CMDACTIE_Msk (0x1U << SDIO_MASK_CMDACTIE_Pos) /*!< 0x00000800 */
  4180. #define SDIO_MASK_CMDACTIE SDIO_MASK_CMDACTIE_Msk /*!< Command Acting Interrupt Enable */
  4181. #define SDIO_MASK_TXACTIE_Pos (12U)
  4182. #define SDIO_MASK_TXACTIE_Msk (0x1U << SDIO_MASK_TXACTIE_Pos) /*!< 0x00001000 */
  4183. #define SDIO_MASK_TXACTIE SDIO_MASK_TXACTIE_Msk /*!< Data Transmit Acting Interrupt Enable */
  4184. #define SDIO_MASK_RXACTIE_Pos (13U)
  4185. #define SDIO_MASK_RXACTIE_Msk (0x1U << SDIO_MASK_RXACTIE_Pos) /*!< 0x00002000 */
  4186. #define SDIO_MASK_RXACTIE SDIO_MASK_RXACTIE_Msk /*!< Data receive acting interrupt enabled */
  4187. #define SDIO_MASK_TXFIFOHEIE_Pos (14U)
  4188. #define SDIO_MASK_TXFIFOHEIE_Msk (0x1U << SDIO_MASK_TXFIFOHEIE_Pos) /*!< 0x00004000 */
  4189. #define SDIO_MASK_TXFIFOHEIE SDIO_MASK_TXFIFOHEIE_Msk /*!< Tx FIFO Half Empty interrupt Enable */
  4190. #define SDIO_MASK_RXFIFOHFIE_Pos (15U)
  4191. #define SDIO_MASK_RXFIFOHFIE_Msk (0x1U << SDIO_MASK_RXFIFOHFIE_Pos) /*!< 0x00008000 */
  4192. #define SDIO_MASK_RXFIFOHFIE SDIO_MASK_RXFIFOHFIE_Msk /*!< Rx FIFO Half Full interrupt Enable */
  4193. #define SDIO_MASK_TXFIFOFIE_Pos (16U)
  4194. #define SDIO_MASK_TXFIFOFIE_Msk (0x1U << SDIO_MASK_TXFIFOFIE_Pos) /*!< 0x00010000 */
  4195. #define SDIO_MASK_TXFIFOFIE SDIO_MASK_TXFIFOFIE_Msk /*!< Tx FIFO Full interrupt Enable */
  4196. #define SDIO_MASK_RXFIFOFIE_Pos (17U)
  4197. #define SDIO_MASK_RXFIFOFIE_Msk (0x1U << SDIO_MASK_RXFIFOFIE_Pos) /*!< 0x00020000 */
  4198. #define SDIO_MASK_RXFIFOFIE SDIO_MASK_RXFIFOFIE_Msk /*!< Rx FIFO Full interrupt Enable */
  4199. #define SDIO_MASK_TXFIFOEIE_Pos (18U)
  4200. #define SDIO_MASK_TXFIFOEIE_Msk (0x1U << SDIO_MASK_TXFIFOEIE_Pos) /*!< 0x00040000 */
  4201. #define SDIO_MASK_TXFIFOEIE SDIO_MASK_TXFIFOEIE_Msk /*!< Tx FIFO Empty interrupt Enable */
  4202. #define SDIO_MASK_RXFIFOEIE_Pos (19U)
  4203. #define SDIO_MASK_RXFIFOEIE_Msk (0x1U << SDIO_MASK_RXFIFOEIE_Pos) /*!< 0x00080000 */
  4204. #define SDIO_MASK_RXFIFOEIE SDIO_MASK_RXFIFOEIE_Msk /*!< Rx FIFO Empty interrupt Enable */
  4205. #define SDIO_MASK_TXDAVLIE_Pos (20U)
  4206. #define SDIO_MASK_TXDAVLIE_Msk (0x1U << SDIO_MASK_TXDAVLIE_Pos) /*!< 0x00100000 */
  4207. #define SDIO_MASK_TXDAVLIE SDIO_MASK_TXDAVLIE_Msk /*!< Data available in Tx FIFO interrupt Enable */
  4208. #define SDIO_MASK_RXDAVLIE_Pos (21U)
  4209. #define SDIO_MASK_RXDAVLIE_Msk (0x1U << SDIO_MASK_RXDAVLIE_Pos) /*!< 0x00200000 */
  4210. #define SDIO_MASK_RXDAVLIE SDIO_MASK_RXDAVLIE_Msk /*!< Data available in Rx FIFO interrupt Enable */
  4211. #define SDIO_MASK_SDIOITIE_Pos (22U)
  4212. #define SDIO_MASK_SDIOITIE_Msk (0x1U << SDIO_MASK_SDIOITIE_Pos) /*!< 0x00400000 */
  4213. #define SDIO_MASK_SDIOITIE SDIO_MASK_SDIOITIE_Msk /*!< SDIO Mode Interrupt Received interrupt Enable */
  4214. #define SDIO_MASK_CEATAENDIE_Pos (23U)
  4215. #define SDIO_MASK_CEATAENDIE_Msk (0x1U << SDIO_MASK_CEATAENDIE_Pos) /*!< 0x00800000 */
  4216. #define SDIO_MASK_CEATAENDIE SDIO_MASK_CEATAENDIE_Msk /*!< CE-ATA command completion signal received Interrupt Enable */
  4217. /***************** Bit definition for SDIO_FIFOCNT register *****************/
  4218. #define SDIO_FIFOCNT_FIFOCOUNT_Pos (0U)
  4219. #define SDIO_FIFOCNT_FIFOCOUNT_Msk (0xFFFFFFU << SDIO_FIFOCNT_FIFOCOUNT_Pos) /*!< 0x00FFFFFF */
  4220. #define SDIO_FIFOCNT_FIFOCOUNT SDIO_FIFOCNT_FIFOCOUNT_Msk /*!< Remaining number of words to be written to or read from the FIFO */
  4221. /****************** Bit definition for SDIO_FIFO register *******************/
  4222. #define SDIO_FIFO_FIFODATA_Pos (0U)
  4223. #define SDIO_FIFO_FIFODATA_Msk (0xFFFFFFFFU << SDIO_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */
  4224. #define SDIO_FIFO_FIFODATA SDIO_FIFO_FIFODATA_Msk /*!< Receive and transmit FIFO data */
  4225. /******************************************************************************/
  4226. /* */
  4227. /* Serial Peripheral Interface */
  4228. /* */
  4229. /******************************************************************************/
  4230. /******************* Bit definition for SPI_CR1 register ********************/
  4231. #define SPI_CR1_CPHA_Pos (0U)
  4232. #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  4233. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */
  4234. #define SPI_CR1_CPOL_Pos (1U)
  4235. #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  4236. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */
  4237. #define SPI_CR1_MSTR_Pos (2U)
  4238. #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  4239. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */
  4240. #define SPI_CR1_BR_Pos (3U)
  4241. #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  4242. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */
  4243. #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  4244. #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  4245. #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  4246. #define SPI_CR1_SPE_Pos (6U)
  4247. #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  4248. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */
  4249. #define SPI_CR1_LSBFIRST_Pos (7U)
  4250. #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  4251. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */
  4252. #define SPI_CR1_SSI_Pos (8U)
  4253. #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  4254. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */
  4255. #define SPI_CR1_SSM_Pos (9U)
  4256. #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  4257. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */
  4258. #define SPI_CR1_RXONLY_Pos (10U)
  4259. #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  4260. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */
  4261. #define SPI_CR1_DFF_Pos (11U)
  4262. #define SPI_CR1_DFF_Msk (0x1U << SPI_CR1_DFF_Pos) /*!< 0x00000800 */
  4263. #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */
  4264. #define SPI_CR1_CRCNEXT_Pos (12U)
  4265. #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  4266. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */
  4267. #define SPI_CR1_CRCEN_Pos (13U)
  4268. #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  4269. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */
  4270. #define SPI_CR1_BIDIOE_Pos (14U)
  4271. #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  4272. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */
  4273. #define SPI_CR1_BIDIMODE_Pos (15U)
  4274. #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  4275. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */
  4276. /******************* Bit definition for SPI_CR2 register ********************/
  4277. #define SPI_CR2_RXDMAEN_Pos (0U)
  4278. #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  4279. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
  4280. #define SPI_CR2_TXDMAEN_Pos (1U)
  4281. #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  4282. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
  4283. #define SPI_CR2_SSOE_Pos (2U)
  4284. #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  4285. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
  4286. #define SPI_CR2_ERRIE_Pos (5U)
  4287. #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  4288. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  4289. #define SPI_CR2_RXNEIE_Pos (6U)
  4290. #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  4291. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
  4292. #define SPI_CR2_TXEIE_Pos (7U)
  4293. #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  4294. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
  4295. /******************** Bit definition for SPI_SR register ********************/
  4296. #define SPI_SR_RXNE_Pos (0U)
  4297. #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  4298. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
  4299. #define SPI_SR_TXE_Pos (1U)
  4300. #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  4301. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
  4302. #define SPI_SR_CHSIDE_Pos (2U)
  4303. #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
  4304. #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
  4305. #define SPI_SR_UDR_Pos (3U)
  4306. #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */
  4307. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
  4308. #define SPI_SR_CRCERR_Pos (4U)
  4309. #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  4310. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
  4311. #define SPI_SR_MODF_Pos (5U)
  4312. #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  4313. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
  4314. #define SPI_SR_OVR_Pos (6U)
  4315. #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  4316. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
  4317. #define SPI_SR_BSY_Pos (7U)
  4318. #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  4319. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
  4320. /******************** Bit definition for SPI_DR register ********************/
  4321. #define SPI_DR_DR_Pos (0U)
  4322. #define SPI_DR_DR_Msk (0xFFFFU << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
  4323. #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */
  4324. /******************* Bit definition for SPI_CRCPR register ******************/
  4325. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  4326. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
  4327. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */
  4328. /****************** Bit definition for SPI_RXCRCR register ******************/
  4329. #define SPI_RXCRCR_RXCRC_Pos (0U)
  4330. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
  4331. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */
  4332. /****************** Bit definition for SPI_TXCRCR register ******************/
  4333. #define SPI_TXCRCR_TXCRC_Pos (0U)
  4334. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
  4335. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */
  4336. /****************** Bit definition for SPI_I2SCFGR register *****************/
  4337. #define SPI_I2SCFGR_I2SMOD_Pos (11U)
  4338. #define SPI_I2SCFGR_I2SMOD_Msk (0x1U << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */
  4339. #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!< I2S mode selection */
  4340. /******************************************************************************/
  4341. /* */
  4342. /* Inter-integrated Circuit Interface */
  4343. /* */
  4344. /******************************************************************************/
  4345. /******************* Bit definition for I2C_CR1 register ********************/
  4346. #define I2C_CR1_PE_Pos (0U)
  4347. #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  4348. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral Enable */
  4349. #define I2C_CR1_SMBUS_Pos (1U)
  4350. #define I2C_CR1_SMBUS_Msk (0x1U << I2C_CR1_SMBUS_Pos) /*!< 0x00000002 */
  4351. #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk /*!< SMBus Mode */
  4352. #define I2C_CR1_SMBTYPE_Pos (3U)
  4353. #define I2C_CR1_SMBTYPE_Msk (0x1U << I2C_CR1_SMBTYPE_Pos) /*!< 0x00000008 */
  4354. #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk /*!< SMBus Type */
  4355. #define I2C_CR1_ENARP_Pos (4U)
  4356. #define I2C_CR1_ENARP_Msk (0x1U << I2C_CR1_ENARP_Pos) /*!< 0x00000010 */
  4357. #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk /*!< ARP Enable */
  4358. #define I2C_CR1_ENPEC_Pos (5U)
  4359. #define I2C_CR1_ENPEC_Msk (0x1U << I2C_CR1_ENPEC_Pos) /*!< 0x00000020 */
  4360. #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk /*!< PEC Enable */
  4361. #define I2C_CR1_ENGC_Pos (6U)
  4362. #define I2C_CR1_ENGC_Msk (0x1U << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */
  4363. #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!< General Call Enable */
  4364. #define I2C_CR1_NOSTRETCH_Pos (7U)
  4365. #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */
  4366. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock Stretching Disable (Slave mode) */
  4367. #define I2C_CR1_START_Pos (8U)
  4368. #define I2C_CR1_START_Msk (0x1U << I2C_CR1_START_Pos) /*!< 0x00000100 */
  4369. #define I2C_CR1_START I2C_CR1_START_Msk /*!< Start Generation */
  4370. #define I2C_CR1_STOP_Pos (9U)
  4371. #define I2C_CR1_STOP_Msk (0x1U << I2C_CR1_STOP_Pos) /*!< 0x00000200 */
  4372. #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!< Stop Generation */
  4373. #define I2C_CR1_ACK_Pos (10U)
  4374. #define I2C_CR1_ACK_Msk (0x1U << I2C_CR1_ACK_Pos) /*!< 0x00000400 */
  4375. #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!< Acknowledge Enable */
  4376. #define I2C_CR1_POS_Pos (11U)
  4377. #define I2C_CR1_POS_Msk (0x1U << I2C_CR1_POS_Pos) /*!< 0x00000800 */
  4378. #define I2C_CR1_POS I2C_CR1_POS_Msk /*!< Acknowledge/PEC Position (for data reception) */
  4379. #define I2C_CR1_PEC_Pos (12U)
  4380. #define I2C_CR1_PEC_Msk (0x1U << I2C_CR1_PEC_Pos) /*!< 0x00001000 */
  4381. #define I2C_CR1_PEC I2C_CR1_PEC_Msk /*!< Packet Error Checking */
  4382. #define I2C_CR1_ALERT_Pos (13U)
  4383. #define I2C_CR1_ALERT_Msk (0x1U << I2C_CR1_ALERT_Pos) /*!< 0x00002000 */
  4384. #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk /*!< SMBus Alert */
  4385. #define I2C_CR1_SWRST_Pos (15U)
  4386. #define I2C_CR1_SWRST_Msk (0x1U << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */
  4387. #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software Reset */
  4388. /******************* Bit definition for I2C_CR2 register ********************/
  4389. #define I2C_CR2_FREQ_Pos (0U)
  4390. #define I2C_CR2_FREQ_Msk (0x3FU << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */
  4391. #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!< FREQ[5:0] bits (Peripheral Clock Frequency) */
  4392. #define I2C_CR2_FREQ_0 (0x01U << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */
  4393. #define I2C_CR2_FREQ_1 (0x02U << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */
  4394. #define I2C_CR2_FREQ_2 (0x04U << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */
  4395. #define I2C_CR2_FREQ_3 (0x08U << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */
  4396. #define I2C_CR2_FREQ_4 (0x10U << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */
  4397. #define I2C_CR2_FREQ_5 (0x20U << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */
  4398. #define I2C_CR2_ITERREN_Pos (8U)
  4399. #define I2C_CR2_ITERREN_Msk (0x1U << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */
  4400. #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!< Error Interrupt Enable */
  4401. #define I2C_CR2_ITEVTEN_Pos (9U)
  4402. #define I2C_CR2_ITEVTEN_Msk (0x1U << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */
  4403. #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!< Event Interrupt Enable */
  4404. #define I2C_CR2_ITBUFEN_Pos (10U)
  4405. #define I2C_CR2_ITBUFEN_Msk (0x1U << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */
  4406. #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!< Buffer Interrupt Enable */
  4407. #define I2C_CR2_DMAEN_Pos (11U)
  4408. #define I2C_CR2_DMAEN_Msk (0x1U << I2C_CR2_DMAEN_Pos) /*!< 0x00000800 */
  4409. #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk /*!< DMA Requests Enable */
  4410. #define I2C_CR2_LAST_Pos (12U)
  4411. #define I2C_CR2_LAST_Msk (0x1U << I2C_CR2_LAST_Pos) /*!< 0x00001000 */
  4412. #define I2C_CR2_LAST I2C_CR2_LAST_Msk /*!< DMA Last Transfer */
  4413. /******************* Bit definition for I2C_OAR1 register *******************/
  4414. #define I2C_OAR1_ADD1_7 0x000000FEU /*!< Interface Address */
  4415. #define I2C_OAR1_ADD8_9 0x00000300U /*!< Interface Address */
  4416. #define I2C_OAR1_ADD0_Pos (0U)
  4417. #define I2C_OAR1_ADD0_Msk (0x1U << I2C_OAR1_ADD0_Pos) /*!< 0x00000001 */
  4418. #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk /*!< Bit 0 */
  4419. #define I2C_OAR1_ADD1_Pos (1U)
  4420. #define I2C_OAR1_ADD1_Msk (0x1U << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */
  4421. #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!< Bit 1 */
  4422. #define I2C_OAR1_ADD2_Pos (2U)
  4423. #define I2C_OAR1_ADD2_Msk (0x1U << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */
  4424. #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!< Bit 2 */
  4425. #define I2C_OAR1_ADD3_Pos (3U)
  4426. #define I2C_OAR1_ADD3_Msk (0x1U << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */
  4427. #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!< Bit 3 */
  4428. #define I2C_OAR1_ADD4_Pos (4U)
  4429. #define I2C_OAR1_ADD4_Msk (0x1U << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */
  4430. #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!< Bit 4 */
  4431. #define I2C_OAR1_ADD5_Pos (5U)
  4432. #define I2C_OAR1_ADD5_Msk (0x1U << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */
  4433. #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!< Bit 5 */
  4434. #define I2C_OAR1_ADD6_Pos (6U)
  4435. #define I2C_OAR1_ADD6_Msk (0x1U << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */
  4436. #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!< Bit 6 */
  4437. #define I2C_OAR1_ADD7_Pos (7U)
  4438. #define I2C_OAR1_ADD7_Msk (0x1U << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */
  4439. #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!< Bit 7 */
  4440. #define I2C_OAR1_ADD8_Pos (8U)
  4441. #define I2C_OAR1_ADD8_Msk (0x1U << I2C_OAR1_ADD8_Pos) /*!< 0x00000100 */
  4442. #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk /*!< Bit 8 */
  4443. #define I2C_OAR1_ADD9_Pos (9U)
  4444. #define I2C_OAR1_ADD9_Msk (0x1U << I2C_OAR1_ADD9_Pos) /*!< 0x00000200 */
  4445. #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk /*!< Bit 9 */
  4446. #define I2C_OAR1_ADDMODE_Pos (15U)
  4447. #define I2C_OAR1_ADDMODE_Msk (0x1U << I2C_OAR1_ADDMODE_Pos) /*!< 0x00008000 */
  4448. #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk /*!< Addressing Mode (Slave mode) */
  4449. /******************* Bit definition for I2C_OAR2 register *******************/
  4450. #define I2C_OAR2_ENDUAL_Pos (0U)
  4451. #define I2C_OAR2_ENDUAL_Msk (0x1U << I2C_OAR2_ENDUAL_Pos) /*!< 0x00000001 */
  4452. #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk /*!< Dual addressing mode enable */
  4453. #define I2C_OAR2_ADD2_Pos (1U)
  4454. #define I2C_OAR2_ADD2_Msk (0x7FU << I2C_OAR2_ADD2_Pos) /*!< 0x000000FE */
  4455. #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk /*!< Interface address */
  4456. /******************** Bit definition for I2C_DR register ********************/
  4457. #define I2C_DR_DR_Pos (0U)
  4458. #define I2C_DR_DR_Msk (0xFFU << I2C_DR_DR_Pos) /*!< 0x000000FF */
  4459. #define I2C_DR_DR I2C_DR_DR_Msk /*!< 8-bit Data Register */
  4460. /******************* Bit definition for I2C_SR1 register ********************/
  4461. #define I2C_SR1_SB_Pos (0U)
  4462. #define I2C_SR1_SB_Msk (0x1U << I2C_SR1_SB_Pos) /*!< 0x00000001 */
  4463. #define I2C_SR1_SB I2C_SR1_SB_Msk /*!< Start Bit (Master mode) */
  4464. #define I2C_SR1_ADDR_Pos (1U)
  4465. #define I2C_SR1_ADDR_Msk (0x1U << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */
  4466. #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!< Address sent (master mode)/matched (slave mode) */
  4467. #define I2C_SR1_BTF_Pos (2U)
  4468. #define I2C_SR1_BTF_Msk (0x1U << I2C_SR1_BTF_Pos) /*!< 0x00000004 */
  4469. #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!< Byte Transfer Finished */
  4470. #define I2C_SR1_ADD10_Pos (3U)
  4471. #define I2C_SR1_ADD10_Msk (0x1U << I2C_SR1_ADD10_Pos) /*!< 0x00000008 */
  4472. #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk /*!< 10-bit header sent (Master mode) */
  4473. #define I2C_SR1_STOPF_Pos (4U)
  4474. #define I2C_SR1_STOPF_Msk (0x1U << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */
  4475. #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!< Stop detection (Slave mode) */
  4476. #define I2C_SR1_RXNE_Pos (6U)
  4477. #define I2C_SR1_RXNE_Msk (0x1U << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */
  4478. #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!< Data Register not Empty (receivers) */
  4479. #define I2C_SR1_TXE_Pos (7U)
  4480. #define I2C_SR1_TXE_Msk (0x1U << I2C_SR1_TXE_Pos) /*!< 0x00000080 */
  4481. #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!< Data Register Empty (transmitters) */
  4482. #define I2C_SR1_BERR_Pos (8U)
  4483. #define I2C_SR1_BERR_Msk (0x1U << I2C_SR1_BERR_Pos) /*!< 0x00000100 */
  4484. #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!< Bus Error */
  4485. #define I2C_SR1_ARLO_Pos (9U)
  4486. #define I2C_SR1_ARLO_Msk (0x1U << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */
  4487. #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!< Arbitration Lost (master mode) */
  4488. #define I2C_SR1_AF_Pos (10U)
  4489. #define I2C_SR1_AF_Msk (0x1U << I2C_SR1_AF_Pos) /*!< 0x00000400 */
  4490. #define I2C_SR1_AF I2C_SR1_AF_Msk /*!< Acknowledge Failure */
  4491. #define I2C_SR1_OVR_Pos (11U)
  4492. #define I2C_SR1_OVR_Msk (0x1U << I2C_SR1_OVR_Pos) /*!< 0x00000800 */
  4493. #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!< Overrun/Underrun */
  4494. #define I2C_SR1_PECERR_Pos (12U)
  4495. #define I2C_SR1_PECERR_Msk (0x1U << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */
  4496. #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!< PEC Error in reception */
  4497. #define I2C_SR1_TIMEOUT_Pos (14U)
  4498. #define I2C_SR1_TIMEOUT_Msk (0x1U << I2C_SR1_TIMEOUT_Pos) /*!< 0x00004000 */
  4499. #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk /*!< Timeout or Tlow Error */
  4500. #define I2C_SR1_SMBALERT_Pos (15U)
  4501. #define I2C_SR1_SMBALERT_Msk (0x1U << I2C_SR1_SMBALERT_Pos) /*!< 0x00008000 */
  4502. #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk /*!< SMBus Alert */
  4503. /******************* Bit definition for I2C_SR2 register ********************/
  4504. #define I2C_SR2_MSL_Pos (0U)
  4505. #define I2C_SR2_MSL_Msk (0x1U << I2C_SR2_MSL_Pos) /*!< 0x00000001 */
  4506. #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!< Master/Slave */
  4507. #define I2C_SR2_BUSY_Pos (1U)
  4508. #define I2C_SR2_BUSY_Msk (0x1U << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */
  4509. #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!< Bus Busy */
  4510. #define I2C_SR2_TRA_Pos (2U)
  4511. #define I2C_SR2_TRA_Msk (0x1U << I2C_SR2_TRA_Pos) /*!< 0x00000004 */
  4512. #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!< Transmitter/Receiver */
  4513. #define I2C_SR2_GENCALL_Pos (4U)
  4514. #define I2C_SR2_GENCALL_Msk (0x1U << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */
  4515. #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!< General Call Address (Slave mode) */
  4516. #define I2C_SR2_SMBDEFAULT_Pos (5U)
  4517. #define I2C_SR2_SMBDEFAULT_Msk (0x1U << I2C_SR2_SMBDEFAULT_Pos) /*!< 0x00000020 */
  4518. #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk /*!< SMBus Device Default Address (Slave mode) */
  4519. #define I2C_SR2_SMBHOST_Pos (6U)
  4520. #define I2C_SR2_SMBHOST_Msk (0x1U << I2C_SR2_SMBHOST_Pos) /*!< 0x00000040 */
  4521. #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk /*!< SMBus Host Header (Slave mode) */
  4522. #define I2C_SR2_DUALF_Pos (7U)
  4523. #define I2C_SR2_DUALF_Msk (0x1U << I2C_SR2_DUALF_Pos) /*!< 0x00000080 */
  4524. #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk /*!< Dual Flag (Slave mode) */
  4525. #define I2C_SR2_PEC_Pos (8U)
  4526. #define I2C_SR2_PEC_Msk (0xFFU << I2C_SR2_PEC_Pos) /*!< 0x0000FF00 */
  4527. #define I2C_SR2_PEC I2C_SR2_PEC_Msk /*!< Packet Error Checking Register */
  4528. /******************* Bit definition for I2C_CCR register ********************/
  4529. #define I2C_CCR_CCR_Pos (0U)
  4530. #define I2C_CCR_CCR_Msk (0xFFFU << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */
  4531. #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!< Clock Control Register in Fast/Standard mode (Master mode) */
  4532. #define I2C_CCR_DUTY_Pos (14U)
  4533. #define I2C_CCR_DUTY_Msk (0x1U << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */
  4534. #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!< Fast Mode Duty Cycle */
  4535. #define I2C_CCR_FS_Pos (15U)
  4536. #define I2C_CCR_FS_Msk (0x1U << I2C_CCR_FS_Pos) /*!< 0x00008000 */
  4537. #define I2C_CCR_FS I2C_CCR_FS_Msk /*!< I2C Master Mode Selection */
  4538. /****************** Bit definition for I2C_TRISE register *******************/
  4539. #define I2C_TRISE_TRISE_Pos (0U)
  4540. #define I2C_TRISE_TRISE_Msk (0x3FU << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */
  4541. #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!< Maximum Rise Time in Fast/Standard mode (Master mode) */
  4542. /******************************************************************************/
  4543. /* */
  4544. /* Universal Synchronous Asynchronous Receiver Transmitter */
  4545. /* */
  4546. /******************************************************************************/
  4547. /******************* Bit definition for USART_SR register *******************/
  4548. #define USART_SR_PE_Pos (0U)
  4549. #define USART_SR_PE_Msk (0x1U << USART_SR_PE_Pos) /*!< 0x00000001 */
  4550. #define USART_SR_PE USART_SR_PE_Msk /*!< Parity Error */
  4551. #define USART_SR_FE_Pos (1U)
  4552. #define USART_SR_FE_Msk (0x1U << USART_SR_FE_Pos) /*!< 0x00000002 */
  4553. #define USART_SR_FE USART_SR_FE_Msk /*!< Framing Error */
  4554. #define USART_SR_NE_Pos (2U)
  4555. #define USART_SR_NE_Msk (0x1U << USART_SR_NE_Pos) /*!< 0x00000004 */
  4556. #define USART_SR_NE USART_SR_NE_Msk /*!< Noise Error Flag */
  4557. #define USART_SR_ORE_Pos (3U)
  4558. #define USART_SR_ORE_Msk (0x1U << USART_SR_ORE_Pos) /*!< 0x00000008 */
  4559. #define USART_SR_ORE USART_SR_ORE_Msk /*!< OverRun Error */
  4560. #define USART_SR_IDLE_Pos (4U)
  4561. #define USART_SR_IDLE_Msk (0x1U << USART_SR_IDLE_Pos) /*!< 0x00000010 */
  4562. #define USART_SR_IDLE USART_SR_IDLE_Msk /*!< IDLE line detected */
  4563. #define USART_SR_RXNE_Pos (5U)
  4564. #define USART_SR_RXNE_Msk (0x1U << USART_SR_RXNE_Pos) /*!< 0x00000020 */
  4565. #define USART_SR_RXNE USART_SR_RXNE_Msk /*!< Read Data Register Not Empty */
  4566. #define USART_SR_TC_Pos (6U)
  4567. #define USART_SR_TC_Msk (0x1U << USART_SR_TC_Pos) /*!< 0x00000040 */
  4568. #define USART_SR_TC USART_SR_TC_Msk /*!< Transmission Complete */
  4569. #define USART_SR_TXE_Pos (7U)
  4570. #define USART_SR_TXE_Msk (0x1U << USART_SR_TXE_Pos) /*!< 0x00000080 */
  4571. #define USART_SR_TXE USART_SR_TXE_Msk /*!< Transmit Data Register Empty */
  4572. #define USART_SR_LBD_Pos (8U)
  4573. #define USART_SR_LBD_Msk (0x1U << USART_SR_LBD_Pos) /*!< 0x00000100 */
  4574. #define USART_SR_LBD USART_SR_LBD_Msk /*!< LIN Break Detection Flag */
  4575. #define USART_SR_CTS_Pos (9U)
  4576. #define USART_SR_CTS_Msk (0x1U << USART_SR_CTS_Pos) /*!< 0x00000200 */
  4577. #define USART_SR_CTS USART_SR_CTS_Msk /*!< CTS Flag */
  4578. /******************* Bit definition for USART_DR register *******************/
  4579. #define USART_DR_DR_Pos (0U)
  4580. #define USART_DR_DR_Msk (0x1FFU << USART_DR_DR_Pos) /*!< 0x000001FF */
  4581. #define USART_DR_DR USART_DR_DR_Msk /*!< Data value */
  4582. /****************** Bit definition for USART_BRR register *******************/
  4583. #define USART_BRR_DIV_Fraction_Pos (0U)
  4584. #define USART_BRR_DIV_Fraction_Msk (0xFU << USART_BRR_DIV_Fraction_Pos) /*!< 0x0000000F */
  4585. #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk /*!< Fraction of USARTDIV */
  4586. #define USART_BRR_DIV_Mantissa_Pos (4U)
  4587. #define USART_BRR_DIV_Mantissa_Msk (0xFFFU << USART_BRR_DIV_Mantissa_Pos) /*!< 0x0000FFF0 */
  4588. #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk /*!< Mantissa of USARTDIV */
  4589. /****************** Bit definition for USART_CR1 register *******************/
  4590. #define USART_CR1_SBK_Pos (0U)
  4591. #define USART_CR1_SBK_Msk (0x1U << USART_CR1_SBK_Pos) /*!< 0x00000001 */
  4592. #define USART_CR1_SBK USART_CR1_SBK_Msk /*!< Send Break */
  4593. #define USART_CR1_RWU_Pos (1U)
  4594. #define USART_CR1_RWU_Msk (0x1U << USART_CR1_RWU_Pos) /*!< 0x00000002 */
  4595. #define USART_CR1_RWU USART_CR1_RWU_Msk /*!< Receiver wakeup */
  4596. #define USART_CR1_RE_Pos (2U)
  4597. #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */
  4598. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  4599. #define USART_CR1_TE_Pos (3U)
  4600. #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */
  4601. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  4602. #define USART_CR1_IDLEIE_Pos (4U)
  4603. #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  4604. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  4605. #define USART_CR1_RXNEIE_Pos (5U)
  4606. #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  4607. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
  4608. #define USART_CR1_TCIE_Pos (6U)
  4609. #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  4610. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  4611. #define USART_CR1_TXEIE_Pos (7U)
  4612. #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  4613. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< PE Interrupt Enable */
  4614. #define USART_CR1_PEIE_Pos (8U)
  4615. #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  4616. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  4617. #define USART_CR1_PS_Pos (9U)
  4618. #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */
  4619. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  4620. #define USART_CR1_PCE_Pos (10U)
  4621. #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  4622. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  4623. #define USART_CR1_WAKE_Pos (11U)
  4624. #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  4625. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Wakeup method */
  4626. #define USART_CR1_M_Pos (12U)
  4627. #define USART_CR1_M_Msk (0x1U << USART_CR1_M_Pos) /*!< 0x00001000 */
  4628. #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
  4629. #define USART_CR1_UE_Pos (13U)
  4630. #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00002000 */
  4631. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  4632. /****************** Bit definition for USART_CR2 register *******************/
  4633. #define USART_CR2_ADD_Pos (0U)
  4634. #define USART_CR2_ADD_Msk (0xFU << USART_CR2_ADD_Pos) /*!< 0x0000000F */
  4635. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  4636. #define USART_CR2_LBDL_Pos (5U)
  4637. #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  4638. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  4639. #define USART_CR2_LBDIE_Pos (6U)
  4640. #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  4641. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  4642. #define USART_CR2_LBCL_Pos (8U)
  4643. #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  4644. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  4645. #define USART_CR2_CPHA_Pos (9U)
  4646. #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  4647. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  4648. #define USART_CR2_CPOL_Pos (10U)
  4649. #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  4650. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  4651. #define USART_CR2_CLKEN_Pos (11U)
  4652. #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  4653. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  4654. #define USART_CR2_STOP_Pos (12U)
  4655. #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  4656. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  4657. #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  4658. #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  4659. #define USART_CR2_LINEN_Pos (14U)
  4660. #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  4661. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  4662. /****************** Bit definition for USART_CR3 register *******************/
  4663. #define USART_CR3_EIE_Pos (0U)
  4664. #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  4665. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  4666. #define USART_CR3_IREN_Pos (1U)
  4667. #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  4668. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  4669. #define USART_CR3_IRLP_Pos (2U)
  4670. #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  4671. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  4672. #define USART_CR3_HDSEL_Pos (3U)
  4673. #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  4674. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  4675. #define USART_CR3_NACK_Pos (4U)
  4676. #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  4677. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< Smartcard NACK enable */
  4678. #define USART_CR3_SCEN_Pos (5U)
  4679. #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  4680. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< Smartcard mode enable */
  4681. #define USART_CR3_DMAR_Pos (6U)
  4682. #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  4683. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  4684. #define USART_CR3_DMAT_Pos (7U)
  4685. #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  4686. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  4687. #define USART_CR3_RTSE_Pos (8U)
  4688. #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  4689. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  4690. #define USART_CR3_CTSE_Pos (9U)
  4691. #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  4692. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  4693. #define USART_CR3_CTSIE_Pos (10U)
  4694. #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  4695. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  4696. /****************** Bit definition for USART_GTPR register ******************/
  4697. #define USART_GTPR_PSC_Pos (0U)
  4698. #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  4699. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  4700. #define USART_GTPR_PSC_0 (0x01U << USART_GTPR_PSC_Pos) /*!< 0x00000001 */
  4701. #define USART_GTPR_PSC_1 (0x02U << USART_GTPR_PSC_Pos) /*!< 0x00000002 */
  4702. #define USART_GTPR_PSC_2 (0x04U << USART_GTPR_PSC_Pos) /*!< 0x00000004 */
  4703. #define USART_GTPR_PSC_3 (0x08U << USART_GTPR_PSC_Pos) /*!< 0x00000008 */
  4704. #define USART_GTPR_PSC_4 (0x10U << USART_GTPR_PSC_Pos) /*!< 0x00000010 */
  4705. #define USART_GTPR_PSC_5 (0x20U << USART_GTPR_PSC_Pos) /*!< 0x00000020 */
  4706. #define USART_GTPR_PSC_6 (0x40U << USART_GTPR_PSC_Pos) /*!< 0x00000040 */
  4707. #define USART_GTPR_PSC_7 (0x80U << USART_GTPR_PSC_Pos) /*!< 0x00000080 */
  4708. #define USART_GTPR_GT_Pos (8U)
  4709. #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  4710. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< Guard time value */
  4711. /******************************************************************************/
  4712. /* */
  4713. /* Debug MCU */
  4714. /* */
  4715. /******************************************************************************/
  4716. /**************** Bit definition for DBGMCU_IDCODE register *****************/
  4717. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  4718. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  4719. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */
  4720. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  4721. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  4722. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */
  4723. #define DBGMCU_IDCODE_REV_ID_0 (0x0001U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */
  4724. #define DBGMCU_IDCODE_REV_ID_1 (0x0002U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */
  4725. #define DBGMCU_IDCODE_REV_ID_2 (0x0004U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */
  4726. #define DBGMCU_IDCODE_REV_ID_3 (0x0008U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */
  4727. #define DBGMCU_IDCODE_REV_ID_4 (0x0010U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */
  4728. #define DBGMCU_IDCODE_REV_ID_5 (0x0020U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */
  4729. #define DBGMCU_IDCODE_REV_ID_6 (0x0040U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */
  4730. #define DBGMCU_IDCODE_REV_ID_7 (0x0080U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */
  4731. #define DBGMCU_IDCODE_REV_ID_8 (0x0100U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */
  4732. #define DBGMCU_IDCODE_REV_ID_9 (0x0200U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */
  4733. #define DBGMCU_IDCODE_REV_ID_10 (0x0400U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */
  4734. #define DBGMCU_IDCODE_REV_ID_11 (0x0800U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */
  4735. #define DBGMCU_IDCODE_REV_ID_12 (0x1000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */
  4736. #define DBGMCU_IDCODE_REV_ID_13 (0x2000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */
  4737. #define DBGMCU_IDCODE_REV_ID_14 (0x4000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */
  4738. #define DBGMCU_IDCODE_REV_ID_15 (0x8000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */
  4739. /****************** Bit definition for DBGMCU_CR register *******************/
  4740. #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
  4741. #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
  4742. #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */
  4743. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  4744. #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  4745. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */
  4746. #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
  4747. #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
  4748. #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */
  4749. #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
  4750. #define DBGMCU_CR_TRACE_IOEN_Msk (0x1U << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */
  4751. #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk /*!< Trace Pin Assignment Control */
  4752. #define DBGMCU_CR_TRACE_MODE_Pos (6U)
  4753. #define DBGMCU_CR_TRACE_MODE_Msk (0x3U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */
  4754. #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk /*!< TRACE_MODE[1:0] bits (Trace Pin Assignment Control) */
  4755. #define DBGMCU_CR_TRACE_MODE_0 (0x1U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */
  4756. #define DBGMCU_CR_TRACE_MODE_1 (0x2U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */
  4757. #define DBGMCU_CR_DBG_IWDG_STOP_Pos (8U)
  4758. #define DBGMCU_CR_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_CR_DBG_IWDG_STOP_Pos) /*!< 0x00000100 */
  4759. #define DBGMCU_CR_DBG_IWDG_STOP DBGMCU_CR_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */
  4760. #define DBGMCU_CR_DBG_WWDG_STOP_Pos (9U)
  4761. #define DBGMCU_CR_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_CR_DBG_WWDG_STOP_Pos) /*!< 0x00000200 */
  4762. #define DBGMCU_CR_DBG_WWDG_STOP DBGMCU_CR_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */
  4763. #define DBGMCU_CR_DBG_TIM2_STOP_Pos (11U)
  4764. #define DBGMCU_CR_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM2_STOP_Pos) /*!< 0x00000800 */
  4765. #define DBGMCU_CR_DBG_TIM2_STOP DBGMCU_CR_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */
  4766. #define DBGMCU_CR_DBG_TIM3_STOP_Pos (12U)
  4767. #define DBGMCU_CR_DBG_TIM3_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM3_STOP_Pos) /*!< 0x00001000 */
  4768. #define DBGMCU_CR_DBG_TIM3_STOP DBGMCU_CR_DBG_TIM3_STOP_Msk /*!< TIM3 counter stopped when core is halted */
  4769. #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos (15U)
  4770. #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00008000 */
  4771. #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */
  4772. /******************************************************************************/
  4773. /* */
  4774. /* FLASH and Option Bytes Registers */
  4775. /* */
  4776. /******************************************************************************/
  4777. /******************* Bit definition for FLASH_ACR register ******************/
  4778. #define FLASH_ACR_LATENCY_Pos (0U)
  4779. #define FLASH_ACR_LATENCY_Msk (0x7U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */
  4780. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY[2:0] bits (Latency) */
  4781. #define FLASH_ACR_LATENCY_0 (0x1U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */
  4782. #define FLASH_ACR_LATENCY_1 (0x2U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000002 */
  4783. #define FLASH_ACR_LATENCY_2 (0x4U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000004 */
  4784. #define FLASH_ACR_HLFCYA_Pos (3U)
  4785. #define FLASH_ACR_HLFCYA_Msk (0x1U << FLASH_ACR_HLFCYA_Pos) /*!< 0x00000008 */
  4786. #define FLASH_ACR_HLFCYA FLASH_ACR_HLFCYA_Msk /*!< Flash Half Cycle Access Enable */
  4787. #define FLASH_ACR_PRFTBE_Pos (4U)
  4788. #define FLASH_ACR_PRFTBE_Msk (0x1U << FLASH_ACR_PRFTBE_Pos) /*!< 0x00000010 */
  4789. #define FLASH_ACR_PRFTBE FLASH_ACR_PRFTBE_Msk /*!< Prefetch Buffer Enable */
  4790. #define FLASH_ACR_PRFTBS_Pos (5U)
  4791. #define FLASH_ACR_PRFTBS_Msk (0x1U << FLASH_ACR_PRFTBS_Pos) /*!< 0x00000020 */
  4792. #define FLASH_ACR_PRFTBS FLASH_ACR_PRFTBS_Msk /*!< Prefetch Buffer Status */
  4793. /****************** Bit definition for FLASH_KEYR register ******************/
  4794. #define FLASH_KEYR_FKEYR_Pos (0U)
  4795. #define FLASH_KEYR_FKEYR_Msk (0xFFFFFFFFU << FLASH_KEYR_FKEYR_Pos) /*!< 0xFFFFFFFF */
  4796. #define FLASH_KEYR_FKEYR FLASH_KEYR_FKEYR_Msk /*!< FPEC Key */
  4797. #define RDP_KEY_Pos (0U)
  4798. #define RDP_KEY_Msk (0xA5U << RDP_KEY_Pos) /*!< 0x000000A5 */
  4799. #define RDP_KEY RDP_KEY_Msk /*!< RDP Key */
  4800. #define FLASH_KEY1_Pos (0U)
  4801. #define FLASH_KEY1_Msk (0x45670123U << FLASH_KEY1_Pos) /*!< 0x45670123 */
  4802. #define FLASH_KEY1 FLASH_KEY1_Msk /*!< FPEC Key1 */
  4803. #define FLASH_KEY2_Pos (0U)
  4804. #define FLASH_KEY2_Msk (0xCDEF89ABU << FLASH_KEY2_Pos) /*!< 0xCDEF89AB */
  4805. #define FLASH_KEY2 FLASH_KEY2_Msk /*!< FPEC Key2 */
  4806. /***************** Bit definition for FLASH_OPTKEYR register ****************/
  4807. #define FLASH_OPTKEYR_OPTKEYR_Pos (0U)
  4808. #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFU << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */
  4809. #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option Byte Key */
  4810. #define FLASH_OPTKEY1 FLASH_KEY1 /*!< Option Byte Key1 */
  4811. #define FLASH_OPTKEY2 FLASH_KEY2 /*!< Option Byte Key2 */
  4812. /****************** Bit definition for FLASH_SR register ********************/
  4813. #define FLASH_SR_BSY_Pos (0U)
  4814. #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00000001 */
  4815. #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */
  4816. #define FLASH_SR_PGERR_Pos (2U)
  4817. #define FLASH_SR_PGERR_Msk (0x1U << FLASH_SR_PGERR_Pos) /*!< 0x00000004 */
  4818. #define FLASH_SR_PGERR FLASH_SR_PGERR_Msk /*!< Programming Error */
  4819. #define FLASH_SR_WRPRTERR_Pos (4U)
  4820. #define FLASH_SR_WRPRTERR_Msk (0x1U << FLASH_SR_WRPRTERR_Pos) /*!< 0x00000010 */
  4821. #define FLASH_SR_WRPRTERR FLASH_SR_WRPRTERR_Msk /*!< Write Protection Error */
  4822. #define FLASH_SR_EOP_Pos (5U)
  4823. #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000020 */
  4824. #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End of operation */
  4825. /******************* Bit definition for FLASH_CR register *******************/
  4826. #define FLASH_CR_PG_Pos (0U)
  4827. #define FLASH_CR_PG_Msk (0x1U << FLASH_CR_PG_Pos) /*!< 0x00000001 */
  4828. #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Programming */
  4829. #define FLASH_CR_PER_Pos (1U)
  4830. #define FLASH_CR_PER_Msk (0x1U << FLASH_CR_PER_Pos) /*!< 0x00000002 */
  4831. #define FLASH_CR_PER FLASH_CR_PER_Msk /*!< Page Erase */
  4832. #define FLASH_CR_MER_Pos (2U)
  4833. #define FLASH_CR_MER_Msk (0x1U << FLASH_CR_MER_Pos) /*!< 0x00000004 */
  4834. #define FLASH_CR_MER FLASH_CR_MER_Msk /*!< Mass Erase */
  4835. #define FLASH_CR_OPTPG_Pos (4U)
  4836. #define FLASH_CR_OPTPG_Msk (0x1U << FLASH_CR_OPTPG_Pos) /*!< 0x00000010 */
  4837. #define FLASH_CR_OPTPG FLASH_CR_OPTPG_Msk /*!< Option Byte Programming */
  4838. #define FLASH_CR_OPTER_Pos (5U)
  4839. #define FLASH_CR_OPTER_Msk (0x1U << FLASH_CR_OPTER_Pos) /*!< 0x00000020 */
  4840. #define FLASH_CR_OPTER FLASH_CR_OPTER_Msk /*!< Option Byte Erase */
  4841. #define FLASH_CR_STRT_Pos (6U)
  4842. #define FLASH_CR_STRT_Msk (0x1U << FLASH_CR_STRT_Pos) /*!< 0x00000040 */
  4843. #define FLASH_CR_STRT FLASH_CR_STRT_Msk /*!< Start */
  4844. #define FLASH_CR_LOCK_Pos (7U)
  4845. #define FLASH_CR_LOCK_Msk (0x1U << FLASH_CR_LOCK_Pos) /*!< 0x00000080 */
  4846. #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Lock */
  4847. #define FLASH_CR_OPTWRE_Pos (9U)
  4848. #define FLASH_CR_OPTWRE_Msk (0x1U << FLASH_CR_OPTWRE_Pos) /*!< 0x00000200 */
  4849. #define FLASH_CR_OPTWRE FLASH_CR_OPTWRE_Msk /*!< Option Bytes Write Enable */
  4850. #define FLASH_CR_ERRIE_Pos (10U)
  4851. #define FLASH_CR_ERRIE_Msk (0x1U << FLASH_CR_ERRIE_Pos) /*!< 0x00000400 */
  4852. #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk /*!< Error Interrupt Enable */
  4853. #define FLASH_CR_EOPIE_Pos (12U)
  4854. #define FLASH_CR_EOPIE_Msk (0x1U << FLASH_CR_EOPIE_Pos) /*!< 0x00001000 */
  4855. #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End of operation interrupt enable */
  4856. /******************* Bit definition for FLASH_AR register *******************/
  4857. #define FLASH_AR_FAR_Pos (0U)
  4858. #define FLASH_AR_FAR_Msk (0xFFFFFFFFU << FLASH_AR_FAR_Pos) /*!< 0xFFFFFFFF */
  4859. #define FLASH_AR_FAR FLASH_AR_FAR_Msk /*!< Flash Address */
  4860. /****************** Bit definition for FLASH_OBR register *******************/
  4861. #define FLASH_OBR_OPTERR_Pos (0U)
  4862. #define FLASH_OBR_OPTERR_Msk (0x1U << FLASH_OBR_OPTERR_Pos) /*!< 0x00000001 */
  4863. #define FLASH_OBR_OPTERR FLASH_OBR_OPTERR_Msk /*!< Option Byte Error */
  4864. #define FLASH_OBR_RDPRT_Pos (1U)
  4865. #define FLASH_OBR_RDPRT_Msk (0x1U << FLASH_OBR_RDPRT_Pos) /*!< 0x00000002 */
  4866. #define FLASH_OBR_RDPRT FLASH_OBR_RDPRT_Msk /*!< Read protection */
  4867. #define FLASH_OBR_IWDG_SW_Pos (2U)
  4868. #define FLASH_OBR_IWDG_SW_Msk (0x1U << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00000004 */
  4869. #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG SW */
  4870. #define FLASH_OBR_nRST_STOP_Pos (3U)
  4871. #define FLASH_OBR_nRST_STOP_Msk (0x1U << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00000008 */
  4872. #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */
  4873. #define FLASH_OBR_nRST_STDBY_Pos (4U)
  4874. #define FLASH_OBR_nRST_STDBY_Msk (0x1U << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00000010 */
  4875. #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */
  4876. #define FLASH_OBR_USER_Pos (2U)
  4877. #define FLASH_OBR_USER_Msk (0x7U << FLASH_OBR_USER_Pos) /*!< 0x0000001C */
  4878. #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */
  4879. #define FLASH_OBR_DATA0_Pos (10U)
  4880. #define FLASH_OBR_DATA0_Msk (0xFFU << FLASH_OBR_DATA0_Pos) /*!< 0x0003FC00 */
  4881. #define FLASH_OBR_DATA0 FLASH_OBR_DATA0_Msk /*!< Data0 */
  4882. #define FLASH_OBR_DATA1_Pos (18U)
  4883. #define FLASH_OBR_DATA1_Msk (0xFFU << FLASH_OBR_DATA1_Pos) /*!< 0x03FC0000 */
  4884. #define FLASH_OBR_DATA1 FLASH_OBR_DATA1_Msk /*!< Data1 */
  4885. /****************** Bit definition for FLASH_WRPR register ******************/
  4886. #define FLASH_WRPR_WRP_Pos (0U)
  4887. #define FLASH_WRPR_WRP_Msk (0xFFFFFFFFU << FLASH_WRPR_WRP_Pos) /*!< 0xFFFFFFFF */
  4888. #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protect */
  4889. /*----------------------------------------------------------------------------*/
  4890. /****************** Bit definition for FLASH_RDP register *******************/
  4891. #define FLASH_RDP_RDP_Pos (0U)
  4892. #define FLASH_RDP_RDP_Msk (0xFFU << FLASH_RDP_RDP_Pos) /*!< 0x000000FF */
  4893. #define FLASH_RDP_RDP FLASH_RDP_RDP_Msk /*!< Read protection option byte */
  4894. #define FLASH_RDP_nRDP_Pos (8U)
  4895. #define FLASH_RDP_nRDP_Msk (0xFFU << FLASH_RDP_nRDP_Pos) /*!< 0x0000FF00 */
  4896. #define FLASH_RDP_nRDP FLASH_RDP_nRDP_Msk /*!< Read protection complemented option byte */
  4897. /****************** Bit definition for FLASH_USER register ******************/
  4898. #define FLASH_USER_USER_Pos (16U)
  4899. #define FLASH_USER_USER_Msk (0xFFU << FLASH_USER_USER_Pos) /*!< 0x00FF0000 */
  4900. #define FLASH_USER_USER FLASH_USER_USER_Msk /*!< User option byte */
  4901. #define FLASH_USER_nUSER_Pos (24U)
  4902. #define FLASH_USER_nUSER_Msk (0xFFU << FLASH_USER_nUSER_Pos) /*!< 0xFF000000 */
  4903. #define FLASH_USER_nUSER FLASH_USER_nUSER_Msk /*!< User complemented option byte */
  4904. /****************** Bit definition for FLASH_Data0 register *****************/
  4905. #define FLASH_DATA0_DATA0_Pos (0U)
  4906. #define FLASH_DATA0_DATA0_Msk (0xFFU << FLASH_DATA0_DATA0_Pos) /*!< 0x000000FF */
  4907. #define FLASH_DATA0_DATA0 FLASH_DATA0_DATA0_Msk /*!< User data storage option byte */
  4908. #define FLASH_DATA0_nDATA0_Pos (8U)
  4909. #define FLASH_DATA0_nDATA0_Msk (0xFFU << FLASH_DATA0_nDATA0_Pos) /*!< 0x0000FF00 */
  4910. #define FLASH_DATA0_nDATA0 FLASH_DATA0_nDATA0_Msk /*!< User data storage complemented option byte */
  4911. /****************** Bit definition for FLASH_Data1 register *****************/
  4912. #define FLASH_DATA1_DATA1_Pos (16U)
  4913. #define FLASH_DATA1_DATA1_Msk (0xFFU << FLASH_DATA1_DATA1_Pos) /*!< 0x00FF0000 */
  4914. #define FLASH_DATA1_DATA1 FLASH_DATA1_DATA1_Msk /*!< User data storage option byte */
  4915. #define FLASH_DATA1_nDATA1_Pos (24U)
  4916. #define FLASH_DATA1_nDATA1_Msk (0xFFU << FLASH_DATA1_nDATA1_Pos) /*!< 0xFF000000 */
  4917. #define FLASH_DATA1_nDATA1 FLASH_DATA1_nDATA1_Msk /*!< User data storage complemented option byte */
  4918. /****************** Bit definition for FLASH_WRP0 register ******************/
  4919. #define FLASH_WRP0_WRP0_Pos (0U)
  4920. #define FLASH_WRP0_WRP0_Msk (0xFFU << FLASH_WRP0_WRP0_Pos) /*!< 0x000000FF */
  4921. #define FLASH_WRP0_WRP0 FLASH_WRP0_WRP0_Msk /*!< Flash memory write protection option bytes */
  4922. #define FLASH_WRP0_nWRP0_Pos (8U)
  4923. #define FLASH_WRP0_nWRP0_Msk (0xFFU << FLASH_WRP0_nWRP0_Pos) /*!< 0x0000FF00 */
  4924. #define FLASH_WRP0_nWRP0 FLASH_WRP0_nWRP0_Msk /*!< Flash memory write protection complemented option bytes */
  4925. /**
  4926. * @}
  4927. */
  4928. /**
  4929. * @}
  4930. */
  4931. /** @addtogroup Exported_macro
  4932. * @{
  4933. */
  4934. /****************************** ADC Instances *********************************/
  4935. #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1))
  4936. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
  4937. #define IS_ADC_DMA_CAPABILITY_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  4938. /****************************** CRC Instances *********************************/
  4939. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  4940. /****************************** DAC Instances *********************************/
  4941. /****************************** DMA Instances *********************************/
  4942. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
  4943. ((INSTANCE) == DMA1_Channel2) || \
  4944. ((INSTANCE) == DMA1_Channel3) || \
  4945. ((INSTANCE) == DMA1_Channel4) || \
  4946. ((INSTANCE) == DMA1_Channel5) || \
  4947. ((INSTANCE) == DMA1_Channel6) || \
  4948. ((INSTANCE) == DMA1_Channel7))
  4949. /******************************* GPIO Instances *******************************/
  4950. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  4951. ((INSTANCE) == GPIOB) || \
  4952. ((INSTANCE) == GPIOC) || \
  4953. ((INSTANCE) == GPIOD))
  4954. /**************************** GPIO Alternate Function Instances ***************/
  4955. #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  4956. /**************************** GPIO Lock Instances *****************************/
  4957. #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  4958. /******************************** I2C Instances *******************************/
  4959. #define IS_I2C_ALL_INSTANCE(INSTANCE) ((INSTANCE) == I2C1)
  4960. /******************************* SMBUS Instances ******************************/
  4961. #define IS_SMBUS_ALL_INSTANCE IS_I2C_ALL_INSTANCE
  4962. /****************************** IWDG Instances ********************************/
  4963. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  4964. /******************************** SPI Instances *******************************/
  4965. #define IS_SPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI1)
  4966. /****************************** START TIM Instances ***************************/
  4967. /****************************** TIM Instances *********************************/
  4968. #define IS_TIM_INSTANCE(INSTANCE)\
  4969. (((INSTANCE) == TIM2) || \
  4970. ((INSTANCE) == TIM3))
  4971. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) 0U
  4972. #define IS_TIM_CC1_INSTANCE(INSTANCE)\
  4973. (((INSTANCE) == TIM2) || \
  4974. ((INSTANCE) == TIM3))
  4975. #define IS_TIM_CC2_INSTANCE(INSTANCE)\
  4976. (((INSTANCE) == TIM2) || \
  4977. ((INSTANCE) == TIM3))
  4978. #define IS_TIM_CC3_INSTANCE(INSTANCE)\
  4979. (((INSTANCE) == TIM2) || \
  4980. ((INSTANCE) == TIM3))
  4981. #define IS_TIM_CC4_INSTANCE(INSTANCE)\
  4982. (((INSTANCE) == TIM2) || \
  4983. ((INSTANCE) == TIM3))
  4984. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\
  4985. (((INSTANCE) == TIM2) || \
  4986. ((INSTANCE) == TIM3))
  4987. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\
  4988. (((INSTANCE) == TIM2) || \
  4989. ((INSTANCE) == TIM3))
  4990. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\
  4991. (((INSTANCE) == TIM2) || \
  4992. ((INSTANCE) == TIM3))
  4993. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\
  4994. (((INSTANCE) == TIM2) || \
  4995. ((INSTANCE) == TIM3))
  4996. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\
  4997. (((INSTANCE) == TIM2) || \
  4998. ((INSTANCE) == TIM3))
  4999. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)\
  5000. (((INSTANCE) == TIM2) || \
  5001. ((INSTANCE) == TIM3))
  5002. #define IS_TIM_XOR_INSTANCE(INSTANCE)\
  5003. (((INSTANCE) == TIM2) || \
  5004. ((INSTANCE) == TIM3))
  5005. #define IS_TIM_MASTER_INSTANCE(INSTANCE)\
  5006. (((INSTANCE) == TIM2) || \
  5007. ((INSTANCE) == TIM3))
  5008. #define IS_TIM_SLAVE_INSTANCE(INSTANCE)\
  5009. (((INSTANCE) == TIM2) || \
  5010. ((INSTANCE) == TIM3))
  5011. #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\
  5012. (((INSTANCE) == TIM2) || \
  5013. ((INSTANCE) == TIM3))
  5014. #define IS_TIM_BREAK_INSTANCE(INSTANCE) 0U
  5015. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  5016. ((((INSTANCE) == TIM2) && \
  5017. (((CHANNEL) == TIM_CHANNEL_1) || \
  5018. ((CHANNEL) == TIM_CHANNEL_2) || \
  5019. ((CHANNEL) == TIM_CHANNEL_3) || \
  5020. ((CHANNEL) == TIM_CHANNEL_4))) \
  5021. || \
  5022. (((INSTANCE) == TIM3) && \
  5023. (((CHANNEL) == TIM_CHANNEL_1) || \
  5024. ((CHANNEL) == TIM_CHANNEL_2) || \
  5025. ((CHANNEL) == TIM_CHANNEL_3) || \
  5026. ((CHANNEL) == TIM_CHANNEL_4))))
  5027. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) 0U
  5028. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\
  5029. (((INSTANCE) == TIM2) || \
  5030. ((INSTANCE) == TIM3))
  5031. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) 0U
  5032. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\
  5033. (((INSTANCE) == TIM2) || \
  5034. ((INSTANCE) == TIM3))
  5035. #define IS_TIM_DMA_INSTANCE(INSTANCE)\
  5036. (((INSTANCE) == TIM2) || \
  5037. ((INSTANCE) == TIM3))
  5038. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)\
  5039. (((INSTANCE) == TIM2) || \
  5040. ((INSTANCE) == TIM3))
  5041. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) 0U
  5042. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5043. ((INSTANCE) == TIM3))
  5044. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  5045. ((INSTANCE) == TIM3))
  5046. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) 0U
  5047. /****************************** END TIM Instances *****************************/
  5048. /******************** USART Instances : Synchronous mode **********************/
  5049. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5050. ((INSTANCE) == USART2))
  5051. /******************** UART Instances : Asynchronous mode **********************/
  5052. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5053. ((INSTANCE) == USART2) )
  5054. /******************** UART Instances : Half-Duplex mode **********************/
  5055. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5056. ((INSTANCE) == USART2) )
  5057. /******************** UART Instances : LIN mode **********************/
  5058. #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5059. ((INSTANCE) == USART2) )
  5060. /****************** UART Instances : Hardware Flow control ********************/
  5061. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5062. ((INSTANCE) == USART2) )
  5063. /********************* UART Instances : Smard card mode ***********************/
  5064. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5065. ((INSTANCE) == USART2) )
  5066. /*********************** UART Instances : IRDA mode ***************************/
  5067. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5068. ((INSTANCE) == USART2) )
  5069. /***************** UART Instances : Multi-Processor mode **********************/
  5070. #define IS_UART_MULTIPROCESSOR_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5071. ((INSTANCE) == USART2) )
  5072. /***************** UART Instances : DMA mode available **********************/
  5073. #define IS_UART_DMA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  5074. ((INSTANCE) == USART2))
  5075. /****************************** RTC Instances *********************************/
  5076. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  5077. /**************************** WWDG Instances *****************************/
  5078. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  5079. #define RCC_HSE_MIN 4000000U
  5080. #define RCC_HSE_MAX 16000000U
  5081. #define RCC_MAX_FREQUENCY 72000000U
  5082. /**
  5083. * @}
  5084. */
  5085. /******************************************************************************/
  5086. /* For a painless codes migration between the STM32F1xx device product */
  5087. /* lines, the aliases defined below are put in place to overcome the */
  5088. /* differences in the interrupt handlers and IRQn definitions. */
  5089. /* No need to update developed interrupt code when moving across */
  5090. /* product lines within the same STM32F1 Family */
  5091. /******************************************************************************/
  5092. /* Aliases for __IRQn */
  5093. #define ADC1_2_IRQn ADC1_IRQn
  5094. /* Aliases for __IRQHandler */
  5095. #define ADC1_2_IRQHandler ADC1_IRQHandler
  5096. /**
  5097. * @}
  5098. */
  5099. /**
  5100. * @}
  5101. */
  5102. #ifdef __cplusplus
  5103. }
  5104. #endif /* __cplusplus */
  5105. #endif /* __STM32F101x6_H */
  5106. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/