stm32f058xx.h 532 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756
  1. /**
  2. ******************************************************************************
  3. * @file stm32f058xx.h
  4. * @author MCD Application Team
  5. * @brief CMSIS Cortex-M0 Device Peripheral Access Layer Header File.
  6. * This file contains all the peripheral register's definitions, bits
  7. * definitions and memory mapping for STM32F0xx devices.
  8. *
  9. * This file contains:
  10. * - Data structures and the address mapping for all peripherals
  11. * - Peripheral's registers declarations and bits definition
  12. * - Macros to access peripheral’s registers hardware
  13. *
  14. ******************************************************************************
  15. * @attention
  16. *
  17. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  18. *
  19. * Redistribution and use in source and binary forms, with or without modification,
  20. * are permitted provided that the following conditions are met:
  21. * 1. Redistributions of source code must retain the above copyright notice,
  22. * this list of conditions and the following disclaimer.
  23. * 2. Redistributions in binary form must reproduce the above copyright notice,
  24. * this list of conditions and the following disclaimer in the documentation
  25. * and/or other materials provided with the distribution.
  26. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  27. * may be used to endorse or promote products derived from this software
  28. * without specific prior written permission.
  29. *
  30. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  31. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  32. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  33. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  34. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  35. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  36. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  37. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  38. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  39. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. *
  41. ******************************************************************************
  42. */
  43. /** @addtogroup CMSIS
  44. * @{
  45. */
  46. /** @addtogroup stm32f058xx
  47. * @{
  48. */
  49. #ifndef __STM32F058xx_H
  50. #define __STM32F058xx_H
  51. #ifdef __cplusplus
  52. extern "C" {
  53. #endif /* __cplusplus */
  54. /** @addtogroup Configuration_section_for_CMSIS
  55. * @{
  56. */
  57. /**
  58. * @brief Configuration of the Cortex-M0 Processor and Core Peripherals
  59. */
  60. #define __CM0_REV 0 /*!< Core Revision r0p0 */
  61. #define __MPU_PRESENT 0 /*!< STM32F0xx do not provide MPU */
  62. #define __NVIC_PRIO_BITS 2 /*!< STM32F0xx uses 2 Bits for the Priority Levels */
  63. #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
  64. /**
  65. * @}
  66. */
  67. /** @addtogroup Peripheral_interrupt_number_definition
  68. * @{
  69. */
  70. /**
  71. * @brief STM32F0xx Interrupt Number Definition, according to the selected device
  72. * in @ref Library_configuration_section
  73. */
  74. /*!< Interrupt Number Definition */
  75. typedef enum
  76. {
  77. /****** Cortex-M0 Processor Exceptions Numbers **************************************************************/
  78. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  79. HardFault_IRQn = -13, /*!< 3 Cortex-M0 Hard Fault Interrupt */
  80. SVC_IRQn = -5, /*!< 11 Cortex-M0 SV Call Interrupt */
  81. PendSV_IRQn = -2, /*!< 14 Cortex-M0 Pend SV Interrupt */
  82. SysTick_IRQn = -1, /*!< 15 Cortex-M0 System Tick Interrupt */
  83. /****** STM32F0 specific Interrupt Numbers ******************************************************************/
  84. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  85. RTC_IRQn = 2, /*!< RTC Interrupt through EXTI Lines 17, 19 and 20 */
  86. FLASH_IRQn = 3, /*!< FLASH global Interrupt */
  87. RCC_IRQn = 4, /*!< RCC global Interrupt */
  88. EXTI0_1_IRQn = 5, /*!< EXTI Line 0 and 1 Interrupt */
  89. EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupt */
  90. EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupt */
  91. TSC_IRQn = 8, /*!< Touch Sensing Controller Interrupts */
  92. DMA1_Channel1_IRQn = 9, /*!< DMA1 Channel 1 Interrupt */
  93. DMA1_Channel2_3_IRQn = 10, /*!< DMA1 Channel 2 and Channel 3 Interrupt */
  94. DMA1_Channel4_5_IRQn = 11, /*!< DMA1 Channel 4 and Channel 5 Interrupt */
  95. ADC1_COMP_IRQn = 12, /*!< ADC1 and COMP interrupts (ADC interrupt combined with EXTI Lines 21 and 22 */
  96. TIM1_BRK_UP_TRG_COM_IRQn = 13, /*!< TIM1 Break, Update, Trigger and Commutation Interrupt */
  97. TIM1_CC_IRQn = 14, /*!< TIM1 Capture Compare Interrupt */
  98. TIM2_IRQn = 15, /*!< TIM2 global Interrupt */
  99. TIM3_IRQn = 16, /*!< TIM3 global Interrupt */
  100. TIM6_DAC_IRQn = 17, /*!< TIM6 global and DAC channel underrun error Interrupt */
  101. TIM14_IRQn = 19, /*!< TIM14 global Interrupt */
  102. TIM15_IRQn = 20, /*!< TIM15 global Interrupt */
  103. TIM16_IRQn = 21, /*!< TIM16 global Interrupt */
  104. TIM17_IRQn = 22, /*!< TIM17 global Interrupt */
  105. I2C1_IRQn = 23, /*!< I2C1 Event Interrupt & EXTI Line23 Interrupt (I2C1 wakeup) */
  106. I2C2_IRQn = 24, /*!< I2C2 Event Interrupt */
  107. SPI1_IRQn = 25, /*!< SPI1 global Interrupt */
  108. SPI2_IRQn = 26, /*!< SPI2 global Interrupt */
  109. USART1_IRQn = 27, /*!< USART1 global Interrupt & EXTI Line25 Interrupt (USART1 wakeup) */
  110. USART2_IRQn = 28, /*!< USART2 global Interrupt */
  111. CEC_CAN_IRQn = 30 /*!< CEC and CAN global Interrupts & EXTI Line27 Interrupt */
  112. } IRQn_Type;
  113. /**
  114. * @}
  115. */
  116. #include "core_cm0.h" /* Cortex-M0 processor and core peripherals */
  117. #include "system_stm32f0xx.h" /* STM32F0xx System Header */
  118. #include <stdint.h>
  119. /** @addtogroup Peripheral_registers_structures
  120. * @{
  121. */
  122. /**
  123. * @brief Analog to Digital Converter
  124. */
  125. typedef struct
  126. {
  127. __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */
  128. __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */
  129. __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
  130. __IO uint32_t CFGR1; /*!< ADC configuration register 1, Address offset: 0x0C */
  131. __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */
  132. __IO uint32_t SMPR; /*!< ADC sampling time register, Address offset: 0x14 */
  133. uint32_t RESERVED1; /*!< Reserved, 0x18 */
  134. uint32_t RESERVED2; /*!< Reserved, 0x1C */
  135. __IO uint32_t TR; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */
  136. uint32_t RESERVED3; /*!< Reserved, 0x24 */
  137. __IO uint32_t CHSELR; /*!< ADC group regular sequencer register, Address offset: 0x28 */
  138. uint32_t RESERVED4[5]; /*!< Reserved, 0x2C */
  139. __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */
  140. } ADC_TypeDef;
  141. typedef struct
  142. {
  143. __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */
  144. } ADC_Common_TypeDef;
  145. /**
  146. * @brief HDMI-CEC
  147. */
  148. typedef struct
  149. {
  150. __IO uint32_t CR; /*!< CEC control register, Address offset:0x00 */
  151. __IO uint32_t CFGR; /*!< CEC configuration register, Address offset:0x04 */
  152. __IO uint32_t TXDR; /*!< CEC Tx data register , Address offset:0x08 */
  153. __IO uint32_t RXDR; /*!< CEC Rx Data Register, Address offset:0x0C */
  154. __IO uint32_t ISR; /*!< CEC Interrupt and Status Register, Address offset:0x10 */
  155. __IO uint32_t IER; /*!< CEC interrupt enable register, Address offset:0x14 */
  156. }CEC_TypeDef;
  157. /**
  158. * @brief Comparator
  159. */
  160. typedef struct
  161. {
  162. __IO uint16_t CSR; /*!< COMP control and status register, Address offset: 0x00 */
  163. } COMP_TypeDef;
  164. typedef struct
  165. {
  166. __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
  167. } COMP_Common_TypeDef;
  168. /* Legacy defines */
  169. typedef struct
  170. {
  171. __IO uint32_t CSR; /*!< Kept for legacy purpose. Use structure 'COMP_Common_TypeDef'. */
  172. }COMP1_2_TypeDef;
  173. /**
  174. * @brief CRC calculation unit
  175. */
  176. typedef struct
  177. {
  178. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  179. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  180. uint8_t RESERVED0; /*!< Reserved, 0x05 */
  181. uint16_t RESERVED1; /*!< Reserved, 0x06 */
  182. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  183. uint32_t RESERVED2; /*!< Reserved, 0x0C */
  184. __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
  185. __IO uint32_t RESERVED3; /*!< Reserved, 0x14 */
  186. } CRC_TypeDef;
  187. /**
  188. * @brief Digital to Analog Converter
  189. */
  190. typedef struct
  191. {
  192. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  193. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  194. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  195. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  196. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  197. uint32_t RESERVED1[6]; /*!< Reserved, Address offset: 0x14 to 0x28 */
  198. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  199. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x30 */
  200. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  201. } DAC_TypeDef;
  202. /**
  203. * @brief Debug MCU
  204. */
  205. typedef struct
  206. {
  207. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  208. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  209. __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
  210. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
  211. }DBGMCU_TypeDef;
  212. /**
  213. * @brief DMA Controller
  214. */
  215. typedef struct
  216. {
  217. __IO uint32_t CCR; /*!< DMA channel x configuration register */
  218. __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
  219. __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
  220. __IO uint32_t CMAR; /*!< DMA channel x memory address register */
  221. } DMA_Channel_TypeDef;
  222. typedef struct
  223. {
  224. __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
  225. __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
  226. } DMA_TypeDef;
  227. /**
  228. * @brief External Interrupt/Event Controller
  229. */
  230. typedef struct
  231. {
  232. __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */
  233. __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */
  234. __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */
  235. __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */
  236. __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */
  237. __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */
  238. } EXTI_TypeDef;
  239. /**
  240. * @brief FLASH Registers
  241. */
  242. typedef struct
  243. {
  244. __IO uint32_t ACR; /*!<FLASH access control register, Address offset: 0x00 */
  245. __IO uint32_t KEYR; /*!<FLASH key register, Address offset: 0x04 */
  246. __IO uint32_t OPTKEYR; /*!<FLASH OPT key register, Address offset: 0x08 */
  247. __IO uint32_t SR; /*!<FLASH status register, Address offset: 0x0C */
  248. __IO uint32_t CR; /*!<FLASH control register, Address offset: 0x10 */
  249. __IO uint32_t AR; /*!<FLASH address register, Address offset: 0x14 */
  250. __IO uint32_t RESERVED; /*!< Reserved, 0x18 */
  251. __IO uint32_t OBR; /*!<FLASH option bytes register, Address offset: 0x1C */
  252. __IO uint32_t WRPR; /*!<FLASH option bytes register, Address offset: 0x20 */
  253. } FLASH_TypeDef;
  254. /**
  255. * @brief Option Bytes Registers
  256. */
  257. typedef struct
  258. {
  259. __IO uint16_t RDP; /*!< FLASH option byte Read protection, Address offset: 0x00 */
  260. __IO uint16_t USER; /*!< FLASH option byte user options, Address offset: 0x02 */
  261. __IO uint16_t DATA0; /*!< User data byte 0 (stored in FLASH_OBR[23:16]), Address offset: 0x04 */
  262. __IO uint16_t DATA1; /*!< User data byte 1 (stored in FLASH_OBR[31:24]), Address offset: 0x06 */
  263. __IO uint16_t WRP0; /*!< FLASH option byte write protection 0, Address offset: 0x08 */
  264. __IO uint16_t WRP1; /*!< FLASH option byte write protection 1, Address offset: 0x0A */
  265. } OB_TypeDef;
  266. /**
  267. * @brief General Purpose I/O
  268. */
  269. typedef struct
  270. {
  271. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  272. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  273. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  274. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  275. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  276. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  277. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x1A */
  278. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  279. __IO uint32_t AFR[2]; /*!< GPIO alternate function low register, Address offset: 0x20-0x24 */
  280. __IO uint32_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */
  281. } GPIO_TypeDef;
  282. /**
  283. * @brief SysTem Configuration
  284. */
  285. typedef struct
  286. {
  287. __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */
  288. uint32_t RESERVED; /*!< Reserved, 0x04 */
  289. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration register, Address offset: 0x14-0x08 */
  290. __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x18 */
  291. } SYSCFG_TypeDef;
  292. /**
  293. * @brief Inter-integrated Circuit Interface
  294. */
  295. typedef struct
  296. {
  297. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  298. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  299. __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
  300. __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
  301. __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
  302. __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
  303. __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
  304. __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
  305. __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
  306. __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
  307. __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
  308. } I2C_TypeDef;
  309. /**
  310. * @brief Independent WATCHDOG
  311. */
  312. typedef struct
  313. {
  314. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  315. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  316. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  317. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  318. __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
  319. } IWDG_TypeDef;
  320. /**
  321. * @brief Power Control
  322. */
  323. typedef struct
  324. {
  325. __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
  326. __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
  327. } PWR_TypeDef;
  328. /**
  329. * @brief Reset and Clock Control
  330. */
  331. typedef struct
  332. {
  333. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  334. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x04 */
  335. __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x08 */
  336. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x0C */
  337. __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x10 */
  338. __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock register, Address offset: 0x14 */
  339. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x18 */
  340. __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x1C */
  341. __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x20 */
  342. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x24 */
  343. __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x28 */
  344. __IO uint32_t CFGR2; /*!< RCC clock configuration register 2, Address offset: 0x2C */
  345. __IO uint32_t CFGR3; /*!< RCC clock configuration register 3, Address offset: 0x30 */
  346. __IO uint32_t CR2; /*!< RCC clock control register 2, Address offset: 0x34 */
  347. } RCC_TypeDef;
  348. /**
  349. * @brief Real-Time Clock
  350. */
  351. typedef struct
  352. {
  353. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  354. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  355. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  356. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  357. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  358. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
  359. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x18 */
  360. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  361. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x20 */
  362. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  363. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
  364. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  365. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  366. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  367. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  368. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
  369. __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */
  370. __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
  371. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x48 */
  372. uint32_t RESERVED5; /*!< Reserved, Address offset: 0x4C */
  373. __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
  374. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  375. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  376. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  377. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  378. } RTC_TypeDef;
  379. /**
  380. * @brief Serial Peripheral Interface
  381. */
  382. typedef struct
  383. {
  384. __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */
  385. __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
  386. __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
  387. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  388. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
  389. __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */
  390. __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */
  391. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  392. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  393. } SPI_TypeDef;
  394. /**
  395. * @brief TIM
  396. */
  397. typedef struct
  398. {
  399. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  400. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  401. __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */
  402. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  403. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  404. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  405. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  406. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  407. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  408. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  409. __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
  410. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  411. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  412. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  413. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  414. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  415. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  416. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  417. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  418. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
  419. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  420. } TIM_TypeDef;
  421. /**
  422. * @brief Touch Sensing Controller (TSC)
  423. */
  424. typedef struct
  425. {
  426. __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */
  427. __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */
  428. __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */
  429. __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */
  430. __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */
  431. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
  432. __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */
  433. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */
  434. __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */
  435. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */
  436. __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */
  437. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */
  438. __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */
  439. __IO uint32_t IOGXCR[8]; /*!< TSC I/O group x counter register, Address offset: 0x34-50 */
  440. }TSC_TypeDef;
  441. /**
  442. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  443. */
  444. typedef struct
  445. {
  446. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
  447. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
  448. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
  449. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
  450. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
  451. __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
  452. __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
  453. __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
  454. __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
  455. __IO uint16_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
  456. uint16_t RESERVED1; /*!< Reserved, 0x26 */
  457. __IO uint16_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
  458. uint16_t RESERVED2; /*!< Reserved, 0x2A */
  459. } USART_TypeDef;
  460. /**
  461. * @brief Window WATCHDOG
  462. */
  463. typedef struct
  464. {
  465. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  466. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  467. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  468. } WWDG_TypeDef;
  469. /**
  470. * @}
  471. */
  472. /** @addtogroup Peripheral_memory_map
  473. * @{
  474. */
  475. #define FLASH_BASE ((uint32_t)0x08000000U) /*!< FLASH base address in the alias region */
  476. #define FLASH_BANK1_END ((uint32_t)0x0800FFFFU) /*!< FLASH END address of bank1 */
  477. #define SRAM_BASE ((uint32_t)0x20000000U) /*!< SRAM base address in the alias region */
  478. #define PERIPH_BASE ((uint32_t)0x40000000U) /*!< Peripheral base address in the alias region */
  479. /*!< Peripheral memory map */
  480. #define APBPERIPH_BASE PERIPH_BASE
  481. #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000)
  482. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000)
  483. /*!< APB peripherals */
  484. #define TIM2_BASE (APBPERIPH_BASE + 0x00000000)
  485. #define TIM3_BASE (APBPERIPH_BASE + 0x00000400)
  486. #define TIM6_BASE (APBPERIPH_BASE + 0x00001000)
  487. #define TIM14_BASE (APBPERIPH_BASE + 0x00002000)
  488. #define RTC_BASE (APBPERIPH_BASE + 0x00002800)
  489. #define WWDG_BASE (APBPERIPH_BASE + 0x00002C00)
  490. #define IWDG_BASE (APBPERIPH_BASE + 0x00003000)
  491. #define SPI2_BASE (APBPERIPH_BASE + 0x00003800)
  492. #define USART2_BASE (APBPERIPH_BASE + 0x00004400)
  493. #define I2C1_BASE (APBPERIPH_BASE + 0x00005400)
  494. #define I2C2_BASE (APBPERIPH_BASE + 0x00005800)
  495. #define PWR_BASE (APBPERIPH_BASE + 0x00007000)
  496. #define DAC_BASE (APBPERIPH_BASE + 0x00007400)
  497. #define CEC_BASE (APBPERIPH_BASE + 0x00007800)
  498. #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000)
  499. #define COMP_BASE (APBPERIPH_BASE + 0x0001001C)
  500. #define EXTI_BASE (APBPERIPH_BASE + 0x00010400)
  501. #define ADC1_BASE (APBPERIPH_BASE + 0x00012400)
  502. #define ADC_BASE (APBPERIPH_BASE + 0x00012708)
  503. #define TIM1_BASE (APBPERIPH_BASE + 0x00012C00)
  504. #define SPI1_BASE (APBPERIPH_BASE + 0x00013000)
  505. #define USART1_BASE (APBPERIPH_BASE + 0x00013800)
  506. #define TIM15_BASE (APBPERIPH_BASE + 0x00014000)
  507. #define TIM16_BASE (APBPERIPH_BASE + 0x00014400)
  508. #define TIM17_BASE (APBPERIPH_BASE + 0x00014800)
  509. #define DBGMCU_BASE (APBPERIPH_BASE + 0x00015800)
  510. /*!< AHB peripherals */
  511. #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000)
  512. #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008)
  513. #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001C)
  514. #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030)
  515. #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044)
  516. #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058)
  517. #define RCC_BASE (AHBPERIPH_BASE + 0x00001000)
  518. #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000) /*!< FLASH registers base address */
  519. #define OB_BASE ((uint32_t)0x1FFFF800U) /*!< FLASH Option Bytes base address */
  520. #define FLASHSIZE_BASE ((uint32_t)0x1FFFF7CCU) /*!< FLASH Size register base address */
  521. #define UID_BASE ((uint32_t)0x1FFFF7ACU) /*!< Unique device ID register base address */
  522. #define CRC_BASE (AHBPERIPH_BASE + 0x00003000)
  523. #define TSC_BASE (AHBPERIPH_BASE + 0x00004000)
  524. /*!< AHB2 peripherals */
  525. #define GPIOA_BASE (AHB2PERIPH_BASE + 0x00000000)
  526. #define GPIOB_BASE (AHB2PERIPH_BASE + 0x00000400)
  527. #define GPIOC_BASE (AHB2PERIPH_BASE + 0x00000800)
  528. #define GPIOD_BASE (AHB2PERIPH_BASE + 0x00000C00)
  529. #define GPIOF_BASE (AHB2PERIPH_BASE + 0x00001400)
  530. /**
  531. * @}
  532. */
  533. /** @addtogroup Peripheral_declaration
  534. * @{
  535. */
  536. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  537. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  538. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  539. #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
  540. #define RTC ((RTC_TypeDef *) RTC_BASE)
  541. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  542. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  543. #define USART2 ((USART_TypeDef *) USART2_BASE)
  544. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  545. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  546. #define PWR ((PWR_TypeDef *) PWR_BASE)
  547. #define DAC1 ((DAC_TypeDef *) DAC_BASE)
  548. #define DAC ((DAC_TypeDef *) DAC_BASE) /* Kept for legacy purpose */
  549. #define CEC ((CEC_TypeDef *) CEC_BASE)
  550. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  551. #define COMP1 ((COMP_TypeDef *) COMP_BASE)
  552. #define COMP2 ((COMP_TypeDef *) (COMP_BASE + 0x00000002))
  553. #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP_BASE)
  554. #define COMP ((COMP1_2_TypeDef *) COMP_BASE) /* Kept for legacy purpose */
  555. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  556. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  557. #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE)
  558. #define ADC ((ADC_Common_TypeDef *) ADC_BASE) /* Kept for legacy purpose */
  559. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  560. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  561. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  562. #define USART1 ((USART_TypeDef *) USART1_BASE)
  563. #define TIM15 ((TIM_TypeDef *) TIM15_BASE)
  564. #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
  565. #define TIM17 ((TIM_TypeDef *) TIM17_BASE)
  566. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  567. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  568. #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
  569. #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
  570. #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
  571. #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
  572. #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
  573. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  574. #define OB ((OB_TypeDef *) OB_BASE)
  575. #define RCC ((RCC_TypeDef *) RCC_BASE)
  576. #define CRC ((CRC_TypeDef *) CRC_BASE)
  577. #define TSC ((TSC_TypeDef *) TSC_BASE)
  578. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  579. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  580. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  581. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  582. #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
  583. /**
  584. * @}
  585. */
  586. /** @addtogroup Exported_constants
  587. * @{
  588. */
  589. /** @addtogroup Peripheral_Registers_Bits_Definition
  590. * @{
  591. */
  592. /******************************************************************************/
  593. /* Peripheral Registers Bits Definition */
  594. /******************************************************************************/
  595. /******************************************************************************/
  596. /* */
  597. /* Analog to Digital Converter (ADC) */
  598. /* */
  599. /******************************************************************************/
  600. /*
  601. * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie)
  602. */
  603. #define ADC_CHANNEL_VBAT_SUPPORT /*!< ADC feature available only on specific devices: ADC internal channel Vbat */
  604. /******************** Bits definition for ADC_ISR register ******************/
  605. #define ADC_ISR_ADRDY_Pos (0U)
  606. #define ADC_ISR_ADRDY_Msk (0x1U << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */
  607. #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */
  608. #define ADC_ISR_EOSMP_Pos (1U)
  609. #define ADC_ISR_EOSMP_Msk (0x1U << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
  610. #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */
  611. #define ADC_ISR_EOC_Pos (2U)
  612. #define ADC_ISR_EOC_Msk (0x1U << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
  613. #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */
  614. #define ADC_ISR_EOS_Pos (3U)
  615. #define ADC_ISR_EOS_Msk (0x1U << ADC_ISR_EOS_Pos) /*!< 0x00000008 */
  616. #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */
  617. #define ADC_ISR_OVR_Pos (4U)
  618. #define ADC_ISR_OVR_Msk (0x1U << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
  619. #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */
  620. #define ADC_ISR_AWD1_Pos (7U)
  621. #define ADC_ISR_AWD1_Msk (0x1U << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */
  622. #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */
  623. /* Legacy defines */
  624. #define ADC_ISR_AWD (ADC_ISR_AWD1)
  625. #define ADC_ISR_EOSEQ (ADC_ISR_EOS)
  626. /******************** Bits definition for ADC_IER register ******************/
  627. #define ADC_IER_ADRDYIE_Pos (0U)
  628. #define ADC_IER_ADRDYIE_Msk (0x1U << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */
  629. #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */
  630. #define ADC_IER_EOSMPIE_Pos (1U)
  631. #define ADC_IER_EOSMPIE_Msk (0x1U << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
  632. #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */
  633. #define ADC_IER_EOCIE_Pos (2U)
  634. #define ADC_IER_EOCIE_Msk (0x1U << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
  635. #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */
  636. #define ADC_IER_EOSIE_Pos (3U)
  637. #define ADC_IER_EOSIE_Msk (0x1U << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */
  638. #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */
  639. #define ADC_IER_OVRIE_Pos (4U)
  640. #define ADC_IER_OVRIE_Msk (0x1U << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
  641. #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */
  642. #define ADC_IER_AWD1IE_Pos (7U)
  643. #define ADC_IER_AWD1IE_Msk (0x1U << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */
  644. #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */
  645. /* Legacy defines */
  646. #define ADC_IER_AWDIE (ADC_IER_AWD1IE)
  647. #define ADC_IER_EOSEQIE (ADC_IER_EOSIE)
  648. /******************** Bits definition for ADC_CR register *******************/
  649. #define ADC_CR_ADEN_Pos (0U)
  650. #define ADC_CR_ADEN_Msk (0x1U << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
  651. #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */
  652. #define ADC_CR_ADDIS_Pos (1U)
  653. #define ADC_CR_ADDIS_Msk (0x1U << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
  654. #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */
  655. #define ADC_CR_ADSTART_Pos (2U)
  656. #define ADC_CR_ADSTART_Msk (0x1U << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
  657. #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */
  658. #define ADC_CR_ADSTP_Pos (4U)
  659. #define ADC_CR_ADSTP_Msk (0x1U << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
  660. #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */
  661. #define ADC_CR_ADCAL_Pos (31U)
  662. #define ADC_CR_ADCAL_Msk (0x1U << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
  663. #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */
  664. /******************* Bits definition for ADC_CFGR1 register *****************/
  665. #define ADC_CFGR1_DMAEN_Pos (0U)
  666. #define ADC_CFGR1_DMAEN_Msk (0x1U << ADC_CFGR1_DMAEN_Pos) /*!< 0x00000001 */
  667. #define ADC_CFGR1_DMAEN ADC_CFGR1_DMAEN_Msk /*!< ADC DMA transfer enable */
  668. #define ADC_CFGR1_DMACFG_Pos (1U)
  669. #define ADC_CFGR1_DMACFG_Msk (0x1U << ADC_CFGR1_DMACFG_Pos) /*!< 0x00000002 */
  670. #define ADC_CFGR1_DMACFG ADC_CFGR1_DMACFG_Msk /*!< ADC DMA transfer configuration */
  671. #define ADC_CFGR1_SCANDIR_Pos (2U)
  672. #define ADC_CFGR1_SCANDIR_Msk (0x1U << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */
  673. #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< ADC group regular sequencer scan direction */
  674. #define ADC_CFGR1_RES_Pos (3U)
  675. #define ADC_CFGR1_RES_Msk (0x3U << ADC_CFGR1_RES_Pos) /*!< 0x00000018 */
  676. #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk /*!< ADC data resolution */
  677. #define ADC_CFGR1_RES_0 (0x1U << ADC_CFGR1_RES_Pos) /*!< 0x00000008 */
  678. #define ADC_CFGR1_RES_1 (0x2U << ADC_CFGR1_RES_Pos) /*!< 0x00000010 */
  679. #define ADC_CFGR1_ALIGN_Pos (5U)
  680. #define ADC_CFGR1_ALIGN_Msk (0x1U << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */
  681. #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< ADC data alignement */
  682. #define ADC_CFGR1_EXTSEL_Pos (6U)
  683. #define ADC_CFGR1_EXTSEL_Msk (0x7U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */
  684. #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< ADC group regular external trigger source */
  685. #define ADC_CFGR1_EXTSEL_0 (0x1U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */
  686. #define ADC_CFGR1_EXTSEL_1 (0x2U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */
  687. #define ADC_CFGR1_EXTSEL_2 (0x4U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */
  688. #define ADC_CFGR1_EXTEN_Pos (10U)
  689. #define ADC_CFGR1_EXTEN_Msk (0x3U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */
  690. #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< ADC group regular external trigger polarity */
  691. #define ADC_CFGR1_EXTEN_0 (0x1U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */
  692. #define ADC_CFGR1_EXTEN_1 (0x2U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */
  693. #define ADC_CFGR1_OVRMOD_Pos (12U)
  694. #define ADC_CFGR1_OVRMOD_Msk (0x1U << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */
  695. #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< ADC group regular overrun configuration */
  696. #define ADC_CFGR1_CONT_Pos (13U)
  697. #define ADC_CFGR1_CONT_Msk (0x1U << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */
  698. #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< ADC group regular continuous conversion mode */
  699. #define ADC_CFGR1_WAIT_Pos (14U)
  700. #define ADC_CFGR1_WAIT_Msk (0x1U << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */
  701. #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC low power auto wait */
  702. #define ADC_CFGR1_AUTOFF_Pos (15U)
  703. #define ADC_CFGR1_AUTOFF_Msk (0x1U << ADC_CFGR1_AUTOFF_Pos) /*!< 0x00008000 */
  704. #define ADC_CFGR1_AUTOFF ADC_CFGR1_AUTOFF_Msk /*!< ADC low power auto power off */
  705. #define ADC_CFGR1_DISCEN_Pos (16U)
  706. #define ADC_CFGR1_DISCEN_Msk (0x1U << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */
  707. #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
  708. #define ADC_CFGR1_AWD1SGL_Pos (22U)
  709. #define ADC_CFGR1_AWD1SGL_Msk (0x1U << ADC_CFGR1_AWD1SGL_Pos) /*!< 0x00400000 */
  710. #define ADC_CFGR1_AWD1SGL ADC_CFGR1_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
  711. #define ADC_CFGR1_AWD1EN_Pos (23U)
  712. #define ADC_CFGR1_AWD1EN_Msk (0x1U << ADC_CFGR1_AWD1EN_Pos) /*!< 0x00800000 */
  713. #define ADC_CFGR1_AWD1EN ADC_CFGR1_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
  714. #define ADC_CFGR1_AWD1CH_Pos (26U)
  715. #define ADC_CFGR1_AWD1CH_Msk (0x1FU << ADC_CFGR1_AWD1CH_Pos) /*!< 0x7C000000 */
  716. #define ADC_CFGR1_AWD1CH ADC_CFGR1_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
  717. #define ADC_CFGR1_AWD1CH_0 (0x01U << ADC_CFGR1_AWD1CH_Pos) /*!< 0x04000000 */
  718. #define ADC_CFGR1_AWD1CH_1 (0x02U << ADC_CFGR1_AWD1CH_Pos) /*!< 0x08000000 */
  719. #define ADC_CFGR1_AWD1CH_2 (0x04U << ADC_CFGR1_AWD1CH_Pos) /*!< 0x10000000 */
  720. #define ADC_CFGR1_AWD1CH_3 (0x08U << ADC_CFGR1_AWD1CH_Pos) /*!< 0x20000000 */
  721. #define ADC_CFGR1_AWD1CH_4 (0x10U << ADC_CFGR1_AWD1CH_Pos) /*!< 0x40000000 */
  722. /* Legacy defines */
  723. #define ADC_CFGR1_AUTDLY (ADC_CFGR1_WAIT)
  724. #define ADC_CFGR1_AWDSGL (ADC_CFGR1_AWD1SGL)
  725. #define ADC_CFGR1_AWDEN (ADC_CFGR1_AWD1EN)
  726. #define ADC_CFGR1_AWDCH (ADC_CFGR1_AWD1CH)
  727. #define ADC_CFGR1_AWDCH_0 (ADC_CFGR1_AWD1CH_0)
  728. #define ADC_CFGR1_AWDCH_1 (ADC_CFGR1_AWD1CH_1)
  729. #define ADC_CFGR1_AWDCH_2 (ADC_CFGR1_AWD1CH_2)
  730. #define ADC_CFGR1_AWDCH_3 (ADC_CFGR1_AWD1CH_3)
  731. #define ADC_CFGR1_AWDCH_4 (ADC_CFGR1_AWD1CH_4)
  732. /******************* Bits definition for ADC_CFGR2 register *****************/
  733. #define ADC_CFGR2_CKMODE_Pos (30U)
  734. #define ADC_CFGR2_CKMODE_Msk (0x3U << ADC_CFGR2_CKMODE_Pos) /*!< 0xC0000000 */
  735. #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk /*!< ADC clock source and prescaler (prescaler only for clock source synchronous) */
  736. #define ADC_CFGR2_CKMODE_1 (0x2U << ADC_CFGR2_CKMODE_Pos) /*!< 0x80000000 */
  737. #define ADC_CFGR2_CKMODE_0 (0x1U << ADC_CFGR2_CKMODE_Pos) /*!< 0x40000000 */
  738. /* Legacy defines */
  739. #define ADC_CFGR2_JITOFFDIV4 (ADC_CFGR2_CKMODE_1) /*!< ADC clocked by PCLK div4 */
  740. #define ADC_CFGR2_JITOFFDIV2 (ADC_CFGR2_CKMODE_0) /*!< ADC clocked by PCLK div2 */
  741. /****************** Bit definition for ADC_SMPR register ********************/
  742. #define ADC_SMPR_SMP_Pos (0U)
  743. #define ADC_SMPR_SMP_Msk (0x7U << ADC_SMPR_SMP_Pos) /*!< 0x00000007 */
  744. #define ADC_SMPR_SMP ADC_SMPR_SMP_Msk /*!< ADC group of channels sampling time 2 */
  745. #define ADC_SMPR_SMP_0 (0x1U << ADC_SMPR_SMP_Pos) /*!< 0x00000001 */
  746. #define ADC_SMPR_SMP_1 (0x2U << ADC_SMPR_SMP_Pos) /*!< 0x00000002 */
  747. #define ADC_SMPR_SMP_2 (0x4U << ADC_SMPR_SMP_Pos) /*!< 0x00000004 */
  748. /* Legacy defines */
  749. #define ADC_SMPR1_SMPR (ADC_SMPR_SMP) /*!< SMP[2:0] bits (Sampling time selection) */
  750. #define ADC_SMPR1_SMPR_0 (ADC_SMPR_SMP_0) /*!< bit 0 */
  751. #define ADC_SMPR1_SMPR_1 (ADC_SMPR_SMP_1) /*!< bit 1 */
  752. #define ADC_SMPR1_SMPR_2 (ADC_SMPR_SMP_2) /*!< bit 2 */
  753. /******************* Bit definition for ADC_TR register ********************/
  754. #define ADC_TR1_LT1_Pos (0U)
  755. #define ADC_TR1_LT1_Msk (0xFFFU << ADC_TR1_LT1_Pos) /*!< 0x00000FFF */
  756. #define ADC_TR1_LT1 ADC_TR1_LT1_Msk /*!< ADC analog watchdog 1 threshold low */
  757. #define ADC_TR1_LT1_0 (0x001U << ADC_TR1_LT1_Pos) /*!< 0x00000001 */
  758. #define ADC_TR1_LT1_1 (0x002U << ADC_TR1_LT1_Pos) /*!< 0x00000002 */
  759. #define ADC_TR1_LT1_2 (0x004U << ADC_TR1_LT1_Pos) /*!< 0x00000004 */
  760. #define ADC_TR1_LT1_3 (0x008U << ADC_TR1_LT1_Pos) /*!< 0x00000008 */
  761. #define ADC_TR1_LT1_4 (0x010U << ADC_TR1_LT1_Pos) /*!< 0x00000010 */
  762. #define ADC_TR1_LT1_5 (0x020U << ADC_TR1_LT1_Pos) /*!< 0x00000020 */
  763. #define ADC_TR1_LT1_6 (0x040U << ADC_TR1_LT1_Pos) /*!< 0x00000040 */
  764. #define ADC_TR1_LT1_7 (0x080U << ADC_TR1_LT1_Pos) /*!< 0x00000080 */
  765. #define ADC_TR1_LT1_8 (0x100U << ADC_TR1_LT1_Pos) /*!< 0x00000100 */
  766. #define ADC_TR1_LT1_9 (0x200U << ADC_TR1_LT1_Pos) /*!< 0x00000200 */
  767. #define ADC_TR1_LT1_10 (0x400U << ADC_TR1_LT1_Pos) /*!< 0x00000400 */
  768. #define ADC_TR1_LT1_11 (0x800U << ADC_TR1_LT1_Pos) /*!< 0x00000800 */
  769. #define ADC_TR1_HT1_Pos (16U)
  770. #define ADC_TR1_HT1_Msk (0xFFFU << ADC_TR1_HT1_Pos) /*!< 0x0FFF0000 */
  771. #define ADC_TR1_HT1 ADC_TR1_HT1_Msk /*!< ADC Analog watchdog 1 threshold high */
  772. #define ADC_TR1_HT1_0 (0x001U << ADC_TR1_HT1_Pos) /*!< 0x00010000 */
  773. #define ADC_TR1_HT1_1 (0x002U << ADC_TR1_HT1_Pos) /*!< 0x00020000 */
  774. #define ADC_TR1_HT1_2 (0x004U << ADC_TR1_HT1_Pos) /*!< 0x00040000 */
  775. #define ADC_TR1_HT1_3 (0x008U << ADC_TR1_HT1_Pos) /*!< 0x00080000 */
  776. #define ADC_TR1_HT1_4 (0x010U << ADC_TR1_HT1_Pos) /*!< 0x00100000 */
  777. #define ADC_TR1_HT1_5 (0x020U << ADC_TR1_HT1_Pos) /*!< 0x00200000 */
  778. #define ADC_TR1_HT1_6 (0x040U << ADC_TR1_HT1_Pos) /*!< 0x00400000 */
  779. #define ADC_TR1_HT1_7 (0x080U << ADC_TR1_HT1_Pos) /*!< 0x00800000 */
  780. #define ADC_TR1_HT1_8 (0x100U << ADC_TR1_HT1_Pos) /*!< 0x01000000 */
  781. #define ADC_TR1_HT1_9 (0x200U << ADC_TR1_HT1_Pos) /*!< 0x02000000 */
  782. #define ADC_TR1_HT1_10 (0x400U << ADC_TR1_HT1_Pos) /*!< 0x04000000 */
  783. #define ADC_TR1_HT1_11 (0x800U << ADC_TR1_HT1_Pos) /*!< 0x08000000 */
  784. /* Legacy defines */
  785. #define ADC_TR_HT (ADC_TR1_HT1)
  786. #define ADC_TR_LT (ADC_TR1_LT1)
  787. #define ADC_HTR_HT (ADC_TR1_HT1)
  788. #define ADC_LTR_LT (ADC_TR1_LT1)
  789. /****************** Bit definition for ADC_CHSELR register ******************/
  790. #define ADC_CHSELR_CHSEL_Pos (0U)
  791. #define ADC_CHSELR_CHSEL_Msk (0x7FFFFU << ADC_CHSELR_CHSEL_Pos) /*!< 0x0007FFFF */
  792. #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels, available when ADC_CFGR1_CHSELRMOD is reset */
  793. #define ADC_CHSELR_CHSEL18_Pos (18U)
  794. #define ADC_CHSELR_CHSEL18_Msk (0x1U << ADC_CHSELR_CHSEL18_Pos) /*!< 0x00040000 */
  795. #define ADC_CHSELR_CHSEL18 ADC_CHSELR_CHSEL18_Msk /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
  796. #define ADC_CHSELR_CHSEL17_Pos (17U)
  797. #define ADC_CHSELR_CHSEL17_Msk (0x1U << ADC_CHSELR_CHSEL17_Pos) /*!< 0x00020000 */
  798. #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk /*!< ADC group regular sequencer channel 17, available when ADC_CFGR1_CHSELRMOD is reset */
  799. #define ADC_CHSELR_CHSEL16_Pos (16U)
  800. #define ADC_CHSELR_CHSEL16_Msk (0x1U << ADC_CHSELR_CHSEL16_Pos) /*!< 0x00010000 */
  801. #define ADC_CHSELR_CHSEL16 ADC_CHSELR_CHSEL16_Msk /*!< ADC group regular sequencer channel 16, available when ADC_CFGR1_CHSELRMOD is reset */
  802. #define ADC_CHSELR_CHSEL15_Pos (15U)
  803. #define ADC_CHSELR_CHSEL15_Msk (0x1U << ADC_CHSELR_CHSEL15_Pos) /*!< 0x00008000 */
  804. #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk /*!< ADC group regular sequencer channel 15, available when ADC_CFGR1_CHSELRMOD is reset */
  805. #define ADC_CHSELR_CHSEL14_Pos (14U)
  806. #define ADC_CHSELR_CHSEL14_Msk (0x1U << ADC_CHSELR_CHSEL14_Pos) /*!< 0x00004000 */
  807. #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk /*!< ADC group regular sequencer channel 14, available when ADC_CFGR1_CHSELRMOD is reset */
  808. #define ADC_CHSELR_CHSEL13_Pos (13U)
  809. #define ADC_CHSELR_CHSEL13_Msk (0x1U << ADC_CHSELR_CHSEL13_Pos) /*!< 0x00002000 */
  810. #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk /*!< ADC group regular sequencer channel 13, available when ADC_CFGR1_CHSELRMOD is reset */
  811. #define ADC_CHSELR_CHSEL12_Pos (12U)
  812. #define ADC_CHSELR_CHSEL12_Msk (0x1U << ADC_CHSELR_CHSEL12_Pos) /*!< 0x00001000 */
  813. #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk /*!< ADC group regular sequencer channel 12, available when ADC_CFGR1_CHSELRMOD is reset */
  814. #define ADC_CHSELR_CHSEL11_Pos (11U)
  815. #define ADC_CHSELR_CHSEL11_Msk (0x1U << ADC_CHSELR_CHSEL11_Pos) /*!< 0x00000800 */
  816. #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk /*!< ADC group regular sequencer channel 11, available when ADC_CFGR1_CHSELRMOD is reset */
  817. #define ADC_CHSELR_CHSEL10_Pos (10U)
  818. #define ADC_CHSELR_CHSEL10_Msk (0x1U << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */
  819. #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< ADC group regular sequencer channel 10, available when ADC_CFGR1_CHSELRMOD is reset */
  820. #define ADC_CHSELR_CHSEL9_Pos (9U)
  821. #define ADC_CHSELR_CHSEL9_Msk (0x1U << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */
  822. #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< ADC group regular sequencer channel 9, available when ADC_CFGR1_CHSELRMOD is reset */
  823. #define ADC_CHSELR_CHSEL8_Pos (8U)
  824. #define ADC_CHSELR_CHSEL8_Msk (0x1U << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */
  825. #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< ADC group regular sequencer channel 8, available when ADC_CFGR1_CHSELRMOD is reset */
  826. #define ADC_CHSELR_CHSEL7_Pos (7U)
  827. #define ADC_CHSELR_CHSEL7_Msk (0x1U << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */
  828. #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< ADC group regular sequencer channel 7, available when ADC_CFGR1_CHSELRMOD is reset */
  829. #define ADC_CHSELR_CHSEL6_Pos (6U)
  830. #define ADC_CHSELR_CHSEL6_Msk (0x1U << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */
  831. #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< ADC group regular sequencer channel 6, available when ADC_CFGR1_CHSELRMOD is reset */
  832. #define ADC_CHSELR_CHSEL5_Pos (5U)
  833. #define ADC_CHSELR_CHSEL5_Msk (0x1U << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
  834. #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< ADC group regular sequencer channel 5, available when ADC_CFGR1_CHSELRMOD is reset */
  835. #define ADC_CHSELR_CHSEL4_Pos (4U)
  836. #define ADC_CHSELR_CHSEL4_Msk (0x1U << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */
  837. #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< ADC group regular sequencer channel 4, available when ADC_CFGR1_CHSELRMOD is reset */
  838. #define ADC_CHSELR_CHSEL3_Pos (3U)
  839. #define ADC_CHSELR_CHSEL3_Msk (0x1U << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */
  840. #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< ADC group regular sequencer channel 3, available when ADC_CFGR1_CHSELRMOD is reset */
  841. #define ADC_CHSELR_CHSEL2_Pos (2U)
  842. #define ADC_CHSELR_CHSEL2_Msk (0x1U << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */
  843. #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< ADC group regular sequencer channel 2, available when ADC_CFGR1_CHSELRMOD is reset */
  844. #define ADC_CHSELR_CHSEL1_Pos (1U)
  845. #define ADC_CHSELR_CHSEL1_Msk (0x1U << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
  846. #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< ADC group regular sequencer channel 1, available when ADC_CFGR1_CHSELRMOD is reset */
  847. #define ADC_CHSELR_CHSEL0_Pos (0U)
  848. #define ADC_CHSELR_CHSEL0_Msk (0x1U << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */
  849. #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< ADC group regular sequencer channel 0, available when ADC_CFGR1_CHSELRMOD is reset */
  850. /******************** Bit definition for ADC_DR register ********************/
  851. #define ADC_DR_DATA_Pos (0U)
  852. #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
  853. #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */
  854. #define ADC_DR_DATA_0 (0x0001U << ADC_DR_DATA_Pos) /*!< 0x00000001 */
  855. #define ADC_DR_DATA_1 (0x0002U << ADC_DR_DATA_Pos) /*!< 0x00000002 */
  856. #define ADC_DR_DATA_2 (0x0004U << ADC_DR_DATA_Pos) /*!< 0x00000004 */
  857. #define ADC_DR_DATA_3 (0x0008U << ADC_DR_DATA_Pos) /*!< 0x00000008 */
  858. #define ADC_DR_DATA_4 (0x0010U << ADC_DR_DATA_Pos) /*!< 0x00000010 */
  859. #define ADC_DR_DATA_5 (0x0020U << ADC_DR_DATA_Pos) /*!< 0x00000020 */
  860. #define ADC_DR_DATA_6 (0x0040U << ADC_DR_DATA_Pos) /*!< 0x00000040 */
  861. #define ADC_DR_DATA_7 (0x0080U << ADC_DR_DATA_Pos) /*!< 0x00000080 */
  862. #define ADC_DR_DATA_8 (0x0100U << ADC_DR_DATA_Pos) /*!< 0x00000100 */
  863. #define ADC_DR_DATA_9 (0x0200U << ADC_DR_DATA_Pos) /*!< 0x00000200 */
  864. #define ADC_DR_DATA_10 (0x0400U << ADC_DR_DATA_Pos) /*!< 0x00000400 */
  865. #define ADC_DR_DATA_11 (0x0800U << ADC_DR_DATA_Pos) /*!< 0x00000800 */
  866. #define ADC_DR_DATA_12 (0x1000U << ADC_DR_DATA_Pos) /*!< 0x00001000 */
  867. #define ADC_DR_DATA_13 (0x2000U << ADC_DR_DATA_Pos) /*!< 0x00002000 */
  868. #define ADC_DR_DATA_14 (0x4000U << ADC_DR_DATA_Pos) /*!< 0x00004000 */
  869. #define ADC_DR_DATA_15 (0x8000U << ADC_DR_DATA_Pos) /*!< 0x00008000 */
  870. /************************* ADC Common registers *****************************/
  871. /******************* Bit definition for ADC_CCR register ********************/
  872. #define ADC_CCR_VREFEN_Pos (22U)
  873. #define ADC_CCR_VREFEN_Msk (0x1U << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
  874. #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */
  875. #define ADC_CCR_TSEN_Pos (23U)
  876. #define ADC_CCR_TSEN_Msk (0x1U << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */
  877. #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */
  878. #define ADC_CCR_VBATEN_Pos (24U)
  879. #define ADC_CCR_VBATEN_Msk (0x1U << ADC_CCR_VBATEN_Pos) /*!< 0x01000000 */
  880. #define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk /*!< ADC internal path to battery voltage enable */
  881. /******************************************************************************/
  882. /* */
  883. /* HDMI-CEC (CEC) */
  884. /* */
  885. /******************************************************************************/
  886. /******************* Bit definition for CEC_CR register *********************/
  887. #define CEC_CR_CECEN_Pos (0U)
  888. #define CEC_CR_CECEN_Msk (0x1U << CEC_CR_CECEN_Pos) /*!< 0x00000001 */
  889. #define CEC_CR_CECEN CEC_CR_CECEN_Msk /*!< CEC Enable */
  890. #define CEC_CR_TXSOM_Pos (1U)
  891. #define CEC_CR_TXSOM_Msk (0x1U << CEC_CR_TXSOM_Pos) /*!< 0x00000002 */
  892. #define CEC_CR_TXSOM CEC_CR_TXSOM_Msk /*!< CEC Tx Start Of Message */
  893. #define CEC_CR_TXEOM_Pos (2U)
  894. #define CEC_CR_TXEOM_Msk (0x1U << CEC_CR_TXEOM_Pos) /*!< 0x00000004 */
  895. #define CEC_CR_TXEOM CEC_CR_TXEOM_Msk /*!< CEC Tx End Of Message */
  896. /******************* Bit definition for CEC_CFGR register *******************/
  897. #define CEC_CFGR_SFT_Pos (0U)
  898. #define CEC_CFGR_SFT_Msk (0x7U << CEC_CFGR_SFT_Pos) /*!< 0x00000007 */
  899. #define CEC_CFGR_SFT CEC_CFGR_SFT_Msk /*!< CEC Signal Free Time */
  900. #define CEC_CFGR_RXTOL_Pos (3U)
  901. #define CEC_CFGR_RXTOL_Msk (0x1U << CEC_CFGR_RXTOL_Pos) /*!< 0x00000008 */
  902. #define CEC_CFGR_RXTOL CEC_CFGR_RXTOL_Msk /*!< CEC Tolerance */
  903. #define CEC_CFGR_BRESTP_Pos (4U)
  904. #define CEC_CFGR_BRESTP_Msk (0x1U << CEC_CFGR_BRESTP_Pos) /*!< 0x00000010 */
  905. #define CEC_CFGR_BRESTP CEC_CFGR_BRESTP_Msk /*!< CEC Rx Stop */
  906. #define CEC_CFGR_BREGEN_Pos (5U)
  907. #define CEC_CFGR_BREGEN_Msk (0x1U << CEC_CFGR_BREGEN_Pos) /*!< 0x00000020 */
  908. #define CEC_CFGR_BREGEN CEC_CFGR_BREGEN_Msk /*!< CEC Bit Rising Error generation */
  909. #define CEC_CFGR_LBPEGEN_Pos (6U)
  910. #define CEC_CFGR_LBPEGEN_Msk (0x1U << CEC_CFGR_LBPEGEN_Pos) /*!< 0x00000040 */
  911. #define CEC_CFGR_LBPEGEN CEC_CFGR_LBPEGEN_Msk /*!< CEC Long Bit Period Error gener. */
  912. #define CEC_CFGR_BRDNOGEN_Pos (7U)
  913. #define CEC_CFGR_BRDNOGEN_Msk (0x1U << CEC_CFGR_BRDNOGEN_Pos) /*!< 0x00000080 */
  914. #define CEC_CFGR_BRDNOGEN CEC_CFGR_BRDNOGEN_Msk /*!< CEC Broadcast No Error generation */
  915. #define CEC_CFGR_SFTOPT_Pos (8U)
  916. #define CEC_CFGR_SFTOPT_Msk (0x1U << CEC_CFGR_SFTOPT_Pos) /*!< 0x00000100 */
  917. #define CEC_CFGR_SFTOPT CEC_CFGR_SFTOPT_Msk /*!< CEC Signal Free Time optional */
  918. #define CEC_CFGR_OAR_Pos (16U)
  919. #define CEC_CFGR_OAR_Msk (0x7FFFU << CEC_CFGR_OAR_Pos) /*!< 0x7FFF0000 */
  920. #define CEC_CFGR_OAR CEC_CFGR_OAR_Msk /*!< CEC Own Address */
  921. #define CEC_CFGR_LSTN_Pos (31U)
  922. #define CEC_CFGR_LSTN_Msk (0x1U << CEC_CFGR_LSTN_Pos) /*!< 0x80000000 */
  923. #define CEC_CFGR_LSTN CEC_CFGR_LSTN_Msk /*!< CEC Listen mode */
  924. /******************* Bit definition for CEC_TXDR register *******************/
  925. #define CEC_TXDR_TXD_Pos (0U)
  926. #define CEC_TXDR_TXD_Msk (0xFFU << CEC_TXDR_TXD_Pos) /*!< 0x000000FF */
  927. #define CEC_TXDR_TXD CEC_TXDR_TXD_Msk /*!< CEC Tx Data */
  928. /******************* Bit definition for CEC_RXDR register *******************/
  929. #define CEC_TXDR_RXD_Pos (0U)
  930. #define CEC_TXDR_RXD_Msk (0xFFU << CEC_TXDR_RXD_Pos) /*!< 0x000000FF */
  931. #define CEC_TXDR_RXD CEC_TXDR_RXD_Msk /*!< CEC Rx Data */
  932. /******************* Bit definition for CEC_ISR register ********************/
  933. #define CEC_ISR_RXBR_Pos (0U)
  934. #define CEC_ISR_RXBR_Msk (0x1U << CEC_ISR_RXBR_Pos) /*!< 0x00000001 */
  935. #define CEC_ISR_RXBR CEC_ISR_RXBR_Msk /*!< CEC Rx-Byte Received */
  936. #define CEC_ISR_RXEND_Pos (1U)
  937. #define CEC_ISR_RXEND_Msk (0x1U << CEC_ISR_RXEND_Pos) /*!< 0x00000002 */
  938. #define CEC_ISR_RXEND CEC_ISR_RXEND_Msk /*!< CEC End Of Reception */
  939. #define CEC_ISR_RXOVR_Pos (2U)
  940. #define CEC_ISR_RXOVR_Msk (0x1U << CEC_ISR_RXOVR_Pos) /*!< 0x00000004 */
  941. #define CEC_ISR_RXOVR CEC_ISR_RXOVR_Msk /*!< CEC Rx-Overrun */
  942. #define CEC_ISR_BRE_Pos (3U)
  943. #define CEC_ISR_BRE_Msk (0x1U << CEC_ISR_BRE_Pos) /*!< 0x00000008 */
  944. #define CEC_ISR_BRE CEC_ISR_BRE_Msk /*!< CEC Rx Bit Rising Error */
  945. #define CEC_ISR_SBPE_Pos (4U)
  946. #define CEC_ISR_SBPE_Msk (0x1U << CEC_ISR_SBPE_Pos) /*!< 0x00000010 */
  947. #define CEC_ISR_SBPE CEC_ISR_SBPE_Msk /*!< CEC Rx Short Bit period Error */
  948. #define CEC_ISR_LBPE_Pos (5U)
  949. #define CEC_ISR_LBPE_Msk (0x1U << CEC_ISR_LBPE_Pos) /*!< 0x00000020 */
  950. #define CEC_ISR_LBPE CEC_ISR_LBPE_Msk /*!< CEC Rx Long Bit period Error */
  951. #define CEC_ISR_RXACKE_Pos (6U)
  952. #define CEC_ISR_RXACKE_Msk (0x1U << CEC_ISR_RXACKE_Pos) /*!< 0x00000040 */
  953. #define CEC_ISR_RXACKE CEC_ISR_RXACKE_Msk /*!< CEC Rx Missing Acknowledge */
  954. #define CEC_ISR_ARBLST_Pos (7U)
  955. #define CEC_ISR_ARBLST_Msk (0x1U << CEC_ISR_ARBLST_Pos) /*!< 0x00000080 */
  956. #define CEC_ISR_ARBLST CEC_ISR_ARBLST_Msk /*!< CEC Arbitration Lost */
  957. #define CEC_ISR_TXBR_Pos (8U)
  958. #define CEC_ISR_TXBR_Msk (0x1U << CEC_ISR_TXBR_Pos) /*!< 0x00000100 */
  959. #define CEC_ISR_TXBR CEC_ISR_TXBR_Msk /*!< CEC Tx Byte Request */
  960. #define CEC_ISR_TXEND_Pos (9U)
  961. #define CEC_ISR_TXEND_Msk (0x1U << CEC_ISR_TXEND_Pos) /*!< 0x00000200 */
  962. #define CEC_ISR_TXEND CEC_ISR_TXEND_Msk /*!< CEC End of Transmission */
  963. #define CEC_ISR_TXUDR_Pos (10U)
  964. #define CEC_ISR_TXUDR_Msk (0x1U << CEC_ISR_TXUDR_Pos) /*!< 0x00000400 */
  965. #define CEC_ISR_TXUDR CEC_ISR_TXUDR_Msk /*!< CEC Tx-Buffer Underrun */
  966. #define CEC_ISR_TXERR_Pos (11U)
  967. #define CEC_ISR_TXERR_Msk (0x1U << CEC_ISR_TXERR_Pos) /*!< 0x00000800 */
  968. #define CEC_ISR_TXERR CEC_ISR_TXERR_Msk /*!< CEC Tx-Error */
  969. #define CEC_ISR_TXACKE_Pos (12U)
  970. #define CEC_ISR_TXACKE_Msk (0x1U << CEC_ISR_TXACKE_Pos) /*!< 0x00001000 */
  971. #define CEC_ISR_TXACKE CEC_ISR_TXACKE_Msk /*!< CEC Tx Missing Acknowledge */
  972. /******************* Bit definition for CEC_IER register ********************/
  973. #define CEC_IER_RXBRIE_Pos (0U)
  974. #define CEC_IER_RXBRIE_Msk (0x1U << CEC_IER_RXBRIE_Pos) /*!< 0x00000001 */
  975. #define CEC_IER_RXBRIE CEC_IER_RXBRIE_Msk /*!< CEC Rx-Byte Received IT Enable */
  976. #define CEC_IER_RXENDIE_Pos (1U)
  977. #define CEC_IER_RXENDIE_Msk (0x1U << CEC_IER_RXENDIE_Pos) /*!< 0x00000002 */
  978. #define CEC_IER_RXENDIE CEC_IER_RXENDIE_Msk /*!< CEC End Of Reception IT Enable */
  979. #define CEC_IER_RXOVRIE_Pos (2U)
  980. #define CEC_IER_RXOVRIE_Msk (0x1U << CEC_IER_RXOVRIE_Pos) /*!< 0x00000004 */
  981. #define CEC_IER_RXOVRIE CEC_IER_RXOVRIE_Msk /*!< CEC Rx-Overrun IT Enable */
  982. #define CEC_IER_BREIE_Pos (3U)
  983. #define CEC_IER_BREIE_Msk (0x1U << CEC_IER_BREIE_Pos) /*!< 0x00000008 */
  984. #define CEC_IER_BREIE CEC_IER_BREIE_Msk /*!< CEC Rx Bit Rising Error IT Enable */
  985. #define CEC_IER_SBPEIE_Pos (4U)
  986. #define CEC_IER_SBPEIE_Msk (0x1U << CEC_IER_SBPEIE_Pos) /*!< 0x00000010 */
  987. #define CEC_IER_SBPEIE CEC_IER_SBPEIE_Msk /*!< CEC Rx Short Bit period Error IT Enable*/
  988. #define CEC_IER_LBPEIE_Pos (5U)
  989. #define CEC_IER_LBPEIE_Msk (0x1U << CEC_IER_LBPEIE_Pos) /*!< 0x00000020 */
  990. #define CEC_IER_LBPEIE CEC_IER_LBPEIE_Msk /*!< CEC Rx Long Bit period Error IT Enable */
  991. #define CEC_IER_RXACKEIE_Pos (6U)
  992. #define CEC_IER_RXACKEIE_Msk (0x1U << CEC_IER_RXACKEIE_Pos) /*!< 0x00000040 */
  993. #define CEC_IER_RXACKEIE CEC_IER_RXACKEIE_Msk /*!< CEC Rx Missing Acknowledge IT Enable */
  994. #define CEC_IER_ARBLSTIE_Pos (7U)
  995. #define CEC_IER_ARBLSTIE_Msk (0x1U << CEC_IER_ARBLSTIE_Pos) /*!< 0x00000080 */
  996. #define CEC_IER_ARBLSTIE CEC_IER_ARBLSTIE_Msk /*!< CEC Arbitration Lost IT Enable */
  997. #define CEC_IER_TXBRIE_Pos (8U)
  998. #define CEC_IER_TXBRIE_Msk (0x1U << CEC_IER_TXBRIE_Pos) /*!< 0x00000100 */
  999. #define CEC_IER_TXBRIE CEC_IER_TXBRIE_Msk /*!< CEC Tx Byte Request IT Enable */
  1000. #define CEC_IER_TXENDIE_Pos (9U)
  1001. #define CEC_IER_TXENDIE_Msk (0x1U << CEC_IER_TXENDIE_Pos) /*!< 0x00000200 */
  1002. #define CEC_IER_TXENDIE CEC_IER_TXENDIE_Msk /*!< CEC End of Transmission IT Enable */
  1003. #define CEC_IER_TXUDRIE_Pos (10U)
  1004. #define CEC_IER_TXUDRIE_Msk (0x1U << CEC_IER_TXUDRIE_Pos) /*!< 0x00000400 */
  1005. #define CEC_IER_TXUDRIE CEC_IER_TXUDRIE_Msk /*!< CEC Tx-Buffer Underrun IT Enable */
  1006. #define CEC_IER_TXERRIE_Pos (11U)
  1007. #define CEC_IER_TXERRIE_Msk (0x1U << CEC_IER_TXERRIE_Pos) /*!< 0x00000800 */
  1008. #define CEC_IER_TXERRIE CEC_IER_TXERRIE_Msk /*!< CEC Tx-Error IT Enable */
  1009. #define CEC_IER_TXACKEIE_Pos (12U)
  1010. #define CEC_IER_TXACKEIE_Msk (0x1U << CEC_IER_TXACKEIE_Pos) /*!< 0x00001000 */
  1011. #define CEC_IER_TXACKEIE CEC_IER_TXACKEIE_Msk /*!< CEC Tx Missing Acknowledge IT Enable */
  1012. /******************************************************************************/
  1013. /* */
  1014. /* Analog Comparators (COMP) */
  1015. /* */
  1016. /******************************************************************************/
  1017. /*********************** Bit definition for COMP_CSR register ***************/
  1018. /* COMP1 bits definition */
  1019. #define COMP_CSR_COMP1EN_Pos (0U)
  1020. #define COMP_CSR_COMP1EN_Msk (0x1U << COMP_CSR_COMP1EN_Pos) /*!< 0x00000001 */
  1021. #define COMP_CSR_COMP1EN COMP_CSR_COMP1EN_Msk /*!< COMP1 enable */
  1022. #define COMP_CSR_COMP1SW1_Pos (1U)
  1023. #define COMP_CSR_COMP1SW1_Msk (0x1U << COMP_CSR_COMP1SW1_Pos) /*!< 0x00000002 */
  1024. #define COMP_CSR_COMP1SW1 COMP_CSR_COMP1SW1_Msk /*!< COMP1 SW1 switch control */
  1025. #define COMP_CSR_COMP1MODE_Pos (2U)
  1026. #define COMP_CSR_COMP1MODE_Msk (0x3U << COMP_CSR_COMP1MODE_Pos) /*!< 0x0000000C */
  1027. #define COMP_CSR_COMP1MODE COMP_CSR_COMP1MODE_Msk /*!< COMP1 power mode */
  1028. #define COMP_CSR_COMP1MODE_0 (0x1U << COMP_CSR_COMP1MODE_Pos) /*!< 0x00000004 */
  1029. #define COMP_CSR_COMP1MODE_1 (0x2U << COMP_CSR_COMP1MODE_Pos) /*!< 0x00000008 */
  1030. #define COMP_CSR_COMP1INSEL_Pos (4U)
  1031. #define COMP_CSR_COMP1INSEL_Msk (0x7U << COMP_CSR_COMP1INSEL_Pos) /*!< 0x00000070 */
  1032. #define COMP_CSR_COMP1INSEL COMP_CSR_COMP1INSEL_Msk /*!< COMP1 inverting input select */
  1033. #define COMP_CSR_COMP1INSEL_0 (0x1U << COMP_CSR_COMP1INSEL_Pos) /*!< 0x00000010 */
  1034. #define COMP_CSR_COMP1INSEL_1 (0x2U << COMP_CSR_COMP1INSEL_Pos) /*!< 0x00000020 */
  1035. #define COMP_CSR_COMP1INSEL_2 (0x4U << COMP_CSR_COMP1INSEL_Pos) /*!< 0x00000040 */
  1036. #define COMP_CSR_COMP1OUTSEL_Pos (8U)
  1037. #define COMP_CSR_COMP1OUTSEL_Msk (0x7U << COMP_CSR_COMP1OUTSEL_Pos) /*!< 0x00000700 */
  1038. #define COMP_CSR_COMP1OUTSEL COMP_CSR_COMP1OUTSEL_Msk /*!< COMP1 output select */
  1039. #define COMP_CSR_COMP1OUTSEL_0 (0x1U << COMP_CSR_COMP1OUTSEL_Pos) /*!< 0x00000100 */
  1040. #define COMP_CSR_COMP1OUTSEL_1 (0x2U << COMP_CSR_COMP1OUTSEL_Pos) /*!< 0x00000200 */
  1041. #define COMP_CSR_COMP1OUTSEL_2 (0x4U << COMP_CSR_COMP1OUTSEL_Pos) /*!< 0x00000400 */
  1042. #define COMP_CSR_COMP1POL_Pos (11U)
  1043. #define COMP_CSR_COMP1POL_Msk (0x1U << COMP_CSR_COMP1POL_Pos) /*!< 0x00000800 */
  1044. #define COMP_CSR_COMP1POL COMP_CSR_COMP1POL_Msk /*!< COMP1 output polarity */
  1045. #define COMP_CSR_COMP1HYST_Pos (12U)
  1046. #define COMP_CSR_COMP1HYST_Msk (0x3U << COMP_CSR_COMP1HYST_Pos) /*!< 0x00003000 */
  1047. #define COMP_CSR_COMP1HYST COMP_CSR_COMP1HYST_Msk /*!< COMP1 hysteresis */
  1048. #define COMP_CSR_COMP1HYST_0 (0x1U << COMP_CSR_COMP1HYST_Pos) /*!< 0x00001000 */
  1049. #define COMP_CSR_COMP1HYST_1 (0x2U << COMP_CSR_COMP1HYST_Pos) /*!< 0x00002000 */
  1050. #define COMP_CSR_COMP1OUT_Pos (14U)
  1051. #define COMP_CSR_COMP1OUT_Msk (0x1U << COMP_CSR_COMP1OUT_Pos) /*!< 0x00004000 */
  1052. #define COMP_CSR_COMP1OUT COMP_CSR_COMP1OUT_Msk /*!< COMP1 output level */
  1053. #define COMP_CSR_COMP1LOCK_Pos (15U)
  1054. #define COMP_CSR_COMP1LOCK_Msk (0x1U << COMP_CSR_COMP1LOCK_Pos) /*!< 0x00008000 */
  1055. #define COMP_CSR_COMP1LOCK COMP_CSR_COMP1LOCK_Msk /*!< COMP1 lock */
  1056. /* COMP2 bits definition */
  1057. #define COMP_CSR_COMP2EN_Pos (16U)
  1058. #define COMP_CSR_COMP2EN_Msk (0x1U << COMP_CSR_COMP2EN_Pos) /*!< 0x00010000 */
  1059. #define COMP_CSR_COMP2EN COMP_CSR_COMP2EN_Msk /*!< COMP2 enable */
  1060. #define COMP_CSR_COMP2MODE_Pos (18U)
  1061. #define COMP_CSR_COMP2MODE_Msk (0x3U << COMP_CSR_COMP2MODE_Pos) /*!< 0x000C0000 */
  1062. #define COMP_CSR_COMP2MODE COMP_CSR_COMP2MODE_Msk /*!< COMP2 power mode */
  1063. #define COMP_CSR_COMP2MODE_0 (0x1U << COMP_CSR_COMP2MODE_Pos) /*!< 0x00040000 */
  1064. #define COMP_CSR_COMP2MODE_1 (0x2U << COMP_CSR_COMP2MODE_Pos) /*!< 0x00080000 */
  1065. #define COMP_CSR_COMP2INSEL_Pos (20U)
  1066. #define COMP_CSR_COMP2INSEL_Msk (0x7U << COMP_CSR_COMP2INSEL_Pos) /*!< 0x00700000 */
  1067. #define COMP_CSR_COMP2INSEL COMP_CSR_COMP2INSEL_Msk /*!< COMP2 inverting input select */
  1068. #define COMP_CSR_COMP2INSEL_0 (0x1U << COMP_CSR_COMP2INSEL_Pos) /*!< 0x00100000 */
  1069. #define COMP_CSR_COMP2INSEL_1 (0x2U << COMP_CSR_COMP2INSEL_Pos) /*!< 0x00200000 */
  1070. #define COMP_CSR_COMP2INSEL_2 (0x4U << COMP_CSR_COMP2INSEL_Pos) /*!< 0x00400000 */
  1071. #define COMP_CSR_WNDWEN_Pos (23U)
  1072. #define COMP_CSR_WNDWEN_Msk (0x1U << COMP_CSR_WNDWEN_Pos) /*!< 0x00800000 */
  1073. #define COMP_CSR_WNDWEN COMP_CSR_WNDWEN_Msk /*!< COMPx window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
  1074. #define COMP_CSR_COMP2OUTSEL_Pos (24U)
  1075. #define COMP_CSR_COMP2OUTSEL_Msk (0x7U << COMP_CSR_COMP2OUTSEL_Pos) /*!< 0x07000000 */
  1076. #define COMP_CSR_COMP2OUTSEL COMP_CSR_COMP2OUTSEL_Msk /*!< COMP2 output select */
  1077. #define COMP_CSR_COMP2OUTSEL_0 (0x1U << COMP_CSR_COMP2OUTSEL_Pos) /*!< 0x01000000 */
  1078. #define COMP_CSR_COMP2OUTSEL_1 (0x2U << COMP_CSR_COMP2OUTSEL_Pos) /*!< 0x02000000 */
  1079. #define COMP_CSR_COMP2OUTSEL_2 (0x4U << COMP_CSR_COMP2OUTSEL_Pos) /*!< 0x04000000 */
  1080. #define COMP_CSR_COMP2POL_Pos (27U)
  1081. #define COMP_CSR_COMP2POL_Msk (0x1U << COMP_CSR_COMP2POL_Pos) /*!< 0x08000000 */
  1082. #define COMP_CSR_COMP2POL COMP_CSR_COMP2POL_Msk /*!< COMP2 output polarity */
  1083. #define COMP_CSR_COMP2HYST_Pos (28U)
  1084. #define COMP_CSR_COMP2HYST_Msk (0x3U << COMP_CSR_COMP2HYST_Pos) /*!< 0x30000000 */
  1085. #define COMP_CSR_COMP2HYST COMP_CSR_COMP2HYST_Msk /*!< COMP2 hysteresis */
  1086. #define COMP_CSR_COMP2HYST_0 (0x1U << COMP_CSR_COMP2HYST_Pos) /*!< 0x10000000 */
  1087. #define COMP_CSR_COMP2HYST_1 (0x2U << COMP_CSR_COMP2HYST_Pos) /*!< 0x20000000 */
  1088. #define COMP_CSR_COMP2OUT_Pos (30U)
  1089. #define COMP_CSR_COMP2OUT_Msk (0x1U << COMP_CSR_COMP2OUT_Pos) /*!< 0x40000000 */
  1090. #define COMP_CSR_COMP2OUT COMP_CSR_COMP2OUT_Msk /*!< COMP2 output level */
  1091. #define COMP_CSR_COMP2LOCK_Pos (31U)
  1092. #define COMP_CSR_COMP2LOCK_Msk (0x1U << COMP_CSR_COMP2LOCK_Pos) /*!< 0x80000000 */
  1093. #define COMP_CSR_COMP2LOCK COMP_CSR_COMP2LOCK_Msk /*!< COMP2 lock */
  1094. /* COMPx bits definition */
  1095. #define COMP_CSR_COMPxEN_Pos (0U)
  1096. #define COMP_CSR_COMPxEN_Msk (0x1U << COMP_CSR_COMPxEN_Pos) /*!< 0x00000001 */
  1097. #define COMP_CSR_COMPxEN COMP_CSR_COMPxEN_Msk /*!< COMPx enable */
  1098. #define COMP_CSR_COMPxMODE_Pos (2U)
  1099. #define COMP_CSR_COMPxMODE_Msk (0x3U << COMP_CSR_COMPxMODE_Pos) /*!< 0x0000000C */
  1100. #define COMP_CSR_COMPxMODE COMP_CSR_COMPxMODE_Msk /*!< COMPx power mode */
  1101. #define COMP_CSR_COMPxMODE_0 (0x1U << COMP_CSR_COMPxMODE_Pos) /*!< 0x00000004 */
  1102. #define COMP_CSR_COMPxMODE_1 (0x2U << COMP_CSR_COMPxMODE_Pos) /*!< 0x00000008 */
  1103. #define COMP_CSR_COMPxINSEL_Pos (4U)
  1104. #define COMP_CSR_COMPxINSEL_Msk (0x7U << COMP_CSR_COMPxINSEL_Pos) /*!< 0x00000070 */
  1105. #define COMP_CSR_COMPxINSEL COMP_CSR_COMPxINSEL_Msk /*!< COMPx inverting input select */
  1106. #define COMP_CSR_COMPxINSEL_0 (0x1U << COMP_CSR_COMPxINSEL_Pos) /*!< 0x00000010 */
  1107. #define COMP_CSR_COMPxINSEL_1 (0x2U << COMP_CSR_COMPxINSEL_Pos) /*!< 0x00000020 */
  1108. #define COMP_CSR_COMPxINSEL_2 (0x4U << COMP_CSR_COMPxINSEL_Pos) /*!< 0x00000040 */
  1109. #define COMP_CSR_COMPxOUTSEL_Pos (8U)
  1110. #define COMP_CSR_COMPxOUTSEL_Msk (0x7U << COMP_CSR_COMPxOUTSEL_Pos) /*!< 0x00000700 */
  1111. #define COMP_CSR_COMPxOUTSEL COMP_CSR_COMPxOUTSEL_Msk /*!< COMPx output select */
  1112. #define COMP_CSR_COMPxOUTSEL_0 (0x1U << COMP_CSR_COMPxOUTSEL_Pos) /*!< 0x00000100 */
  1113. #define COMP_CSR_COMPxOUTSEL_1 (0x2U << COMP_CSR_COMPxOUTSEL_Pos) /*!< 0x00000200 */
  1114. #define COMP_CSR_COMPxOUTSEL_2 (0x4U << COMP_CSR_COMPxOUTSEL_Pos) /*!< 0x00000400 */
  1115. #define COMP_CSR_COMPxPOL_Pos (11U)
  1116. #define COMP_CSR_COMPxPOL_Msk (0x1U << COMP_CSR_COMPxPOL_Pos) /*!< 0x00000800 */
  1117. #define COMP_CSR_COMPxPOL COMP_CSR_COMPxPOL_Msk /*!< COMPx output polarity */
  1118. #define COMP_CSR_COMPxHYST_Pos (12U)
  1119. #define COMP_CSR_COMPxHYST_Msk (0x3U << COMP_CSR_COMPxHYST_Pos) /*!< 0x00003000 */
  1120. #define COMP_CSR_COMPxHYST COMP_CSR_COMPxHYST_Msk /*!< COMPx hysteresis */
  1121. #define COMP_CSR_COMPxHYST_0 (0x1U << COMP_CSR_COMPxHYST_Pos) /*!< 0x00001000 */
  1122. #define COMP_CSR_COMPxHYST_1 (0x2U << COMP_CSR_COMPxHYST_Pos) /*!< 0x00002000 */
  1123. #define COMP_CSR_COMPxOUT_Pos (14U)
  1124. #define COMP_CSR_COMPxOUT_Msk (0x1U << COMP_CSR_COMPxOUT_Pos) /*!< 0x00004000 */
  1125. #define COMP_CSR_COMPxOUT COMP_CSR_COMPxOUT_Msk /*!< COMPx output level */
  1126. #define COMP_CSR_COMPxLOCK_Pos (15U)
  1127. #define COMP_CSR_COMPxLOCK_Msk (0x1U << COMP_CSR_COMPxLOCK_Pos) /*!< 0x00008000 */
  1128. #define COMP_CSR_COMPxLOCK COMP_CSR_COMPxLOCK_Msk /*!< COMPx lock */
  1129. /******************************************************************************/
  1130. /* */
  1131. /* CRC calculation unit (CRC) */
  1132. /* */
  1133. /******************************************************************************/
  1134. /******************* Bit definition for CRC_DR register *********************/
  1135. #define CRC_DR_DR_Pos (0U)
  1136. #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  1137. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  1138. /******************* Bit definition for CRC_IDR register ********************/
  1139. #define CRC_IDR_IDR ((uint8_t)0xFFU) /*!< General-purpose 8-bit data register bits */
  1140. /******************** Bit definition for CRC_CR register ********************/
  1141. #define CRC_CR_RESET_Pos (0U)
  1142. #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  1143. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
  1144. #define CRC_CR_REV_IN_Pos (5U)
  1145. #define CRC_CR_REV_IN_Msk (0x3U << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
  1146. #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
  1147. #define CRC_CR_REV_IN_0 (0x1U << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
  1148. #define CRC_CR_REV_IN_1 (0x2U << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
  1149. #define CRC_CR_REV_OUT_Pos (7U)
  1150. #define CRC_CR_REV_OUT_Msk (0x1U << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
  1151. #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
  1152. /******************* Bit definition for CRC_INIT register *******************/
  1153. #define CRC_INIT_INIT_Pos (0U)
  1154. #define CRC_INIT_INIT_Msk (0xFFFFFFFFU << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
  1155. #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
  1156. /******************************************************************************/
  1157. /* */
  1158. /* Digital to Analog Converter (DAC) */
  1159. /* */
  1160. /******************************************************************************/
  1161. /*
  1162. * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie)
  1163. */
  1164. /* Note: No specific macro feature on this device */
  1165. /******************** Bit definition for DAC_CR register ********************/
  1166. #define DAC_CR_EN1_Pos (0U)
  1167. #define DAC_CR_EN1_Msk (0x1U << DAC_CR_EN1_Pos) /*!< 0x00000001 */
  1168. #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!< DAC channel1 enable */
  1169. #define DAC_CR_BOFF1_Pos (1U)
  1170. #define DAC_CR_BOFF1_Msk (0x1U << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */
  1171. #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!< DAC channel1 output buffer disable */
  1172. #define DAC_CR_TEN1_Pos (2U)
  1173. #define DAC_CR_TEN1_Msk (0x1U << DAC_CR_TEN1_Pos) /*!< 0x00000004 */
  1174. #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!< DAC channel1 Trigger enable */
  1175. #define DAC_CR_TSEL1_Pos (3U)
  1176. #define DAC_CR_TSEL1_Msk (0x7U << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */
  1177. #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */
  1178. #define DAC_CR_TSEL1_0 (0x1U << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
  1179. #define DAC_CR_TSEL1_1 (0x2U << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
  1180. #define DAC_CR_TSEL1_2 (0x4U << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
  1181. #define DAC_CR_DMAEN1_Pos (12U)
  1182. #define DAC_CR_DMAEN1_Msk (0x1U << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
  1183. #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!< DAC channel1 DMA enable */
  1184. #define DAC_CR_DMAUDRIE1_Pos (13U)
  1185. #define DAC_CR_DMAUDRIE1_Msk (0x1U << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */
  1186. #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!< DAC channel1 DMA Underrun Interrupt enable */
  1187. /***************** Bit definition for DAC_SWTRIGR register ******************/
  1188. #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
  1189. #define DAC_SWTRIGR_SWTRIG1_Msk (0x1U << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
  1190. #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!< DAC channel1 software trigger */
  1191. /***************** Bit definition for DAC_DHR12R1 register ******************/
  1192. #define DAC_DHR12R1_DACC1DHR_Pos (0U)
  1193. #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFU << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
  1194. #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */
  1195. /***************** Bit definition for DAC_DHR12L1 register ******************/
  1196. #define DAC_DHR12L1_DACC1DHR_Pos (4U)
  1197. #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFU << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  1198. #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */
  1199. /****************** Bit definition for DAC_DHR8R1 register ******************/
  1200. #define DAC_DHR8R1_DACC1DHR_Pos (0U)
  1201. #define DAC_DHR8R1_DACC1DHR_Msk (0xFFU << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
  1202. #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */
  1203. /******************* Bit definition for DAC_DOR1 register *******************/
  1204. #define DAC_DOR1_DACC1DOR_Pos (0U)
  1205. #define DAC_DOR1_DACC1DOR_Msk (0xFFFU << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */
  1206. #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!< DAC channel1 data output */
  1207. /******************** Bit definition for DAC_SR register ********************/
  1208. #define DAC_SR_DMAUDR1_Pos (13U)
  1209. #define DAC_SR_DMAUDR1_Msk (0x1U << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */
  1210. #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!< DAC channel1 DMA underrun flag */
  1211. #define DAC_SR_DMAUDR2_Pos (29U)
  1212. #define DAC_SR_DMAUDR2_Msk (0x1U << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */
  1213. #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!< DAC channel2 DMA underrun flag */
  1214. /******************************************************************************/
  1215. /* */
  1216. /* Debug MCU (DBGMCU) */
  1217. /* */
  1218. /******************************************************************************/
  1219. /**************** Bit definition for DBGMCU_IDCODE register *****************/
  1220. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  1221. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  1222. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */
  1223. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  1224. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  1225. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */
  1226. #define DBGMCU_IDCODE_REV_ID_0 (0x0001U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */
  1227. #define DBGMCU_IDCODE_REV_ID_1 (0x0002U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */
  1228. #define DBGMCU_IDCODE_REV_ID_2 (0x0004U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */
  1229. #define DBGMCU_IDCODE_REV_ID_3 (0x0008U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */
  1230. #define DBGMCU_IDCODE_REV_ID_4 (0x0010U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */
  1231. #define DBGMCU_IDCODE_REV_ID_5 (0x0020U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */
  1232. #define DBGMCU_IDCODE_REV_ID_6 (0x0040U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */
  1233. #define DBGMCU_IDCODE_REV_ID_7 (0x0080U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */
  1234. #define DBGMCU_IDCODE_REV_ID_8 (0x0100U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */
  1235. #define DBGMCU_IDCODE_REV_ID_9 (0x0200U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */
  1236. #define DBGMCU_IDCODE_REV_ID_10 (0x0400U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */
  1237. #define DBGMCU_IDCODE_REV_ID_11 (0x0800U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */
  1238. #define DBGMCU_IDCODE_REV_ID_12 (0x1000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */
  1239. #define DBGMCU_IDCODE_REV_ID_13 (0x2000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */
  1240. #define DBGMCU_IDCODE_REV_ID_14 (0x4000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */
  1241. #define DBGMCU_IDCODE_REV_ID_15 (0x8000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */
  1242. /****************** Bit definition for DBGMCU_CR register *******************/
  1243. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  1244. #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  1245. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */
  1246. #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
  1247. #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
  1248. #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */
  1249. /****************** Bit definition for DBGMCU_APB1_FZ register **************/
  1250. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U)
  1251. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
  1252. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */
  1253. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U)
  1254. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */
  1255. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk /*!< TIM3 counter stopped when core is halted */
  1256. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U)
  1257. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */
  1258. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */
  1259. #define DBGMCU_APB1_FZ_DBG_TIM14_STOP_Pos (8U)
  1260. #define DBGMCU_APB1_FZ_DBG_TIM14_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM14_STOP_Pos) /*!< 0x00000100 */
  1261. #define DBGMCU_APB1_FZ_DBG_TIM14_STOP DBGMCU_APB1_FZ_DBG_TIM14_STOP_Msk /*!< TIM14 counter stopped when core is halted */
  1262. #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U)
  1263. #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
  1264. #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk /*!< RTC Calendar frozen when core is halted */
  1265. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U)
  1266. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
  1267. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */
  1268. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U)
  1269. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
  1270. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */
  1271. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos (21U)
  1272. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00200000 */
  1273. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk /*!< I2C1 SMBUS timeout mode stopped when Core is halted */
  1274. /****************** Bit definition for DBGMCU_APB2_FZ register **************/
  1275. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos (11U)
  1276. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos) /*!< 0x00000800 */
  1277. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk /*!< TIM1 counter stopped when core is halted */
  1278. #define DBGMCU_APB2_FZ_DBG_TIM15_STOP_Pos (16U)
  1279. #define DBGMCU_APB2_FZ_DBG_TIM15_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM15_STOP_Pos) /*!< 0x00010000 */
  1280. #define DBGMCU_APB2_FZ_DBG_TIM15_STOP DBGMCU_APB2_FZ_DBG_TIM15_STOP_Msk /*!< TIM15 counter stopped when core is halted */
  1281. #define DBGMCU_APB2_FZ_DBG_TIM16_STOP_Pos (17U)
  1282. #define DBGMCU_APB2_FZ_DBG_TIM16_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */
  1283. #define DBGMCU_APB2_FZ_DBG_TIM16_STOP DBGMCU_APB2_FZ_DBG_TIM16_STOP_Msk /*!< TIM16 counter stopped when core is halted */
  1284. #define DBGMCU_APB2_FZ_DBG_TIM17_STOP_Pos (18U)
  1285. #define DBGMCU_APB2_FZ_DBG_TIM17_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM17_STOP_Pos) /*!< 0x00040000 */
  1286. #define DBGMCU_APB2_FZ_DBG_TIM17_STOP DBGMCU_APB2_FZ_DBG_TIM17_STOP_Msk /*!< TIM17 counter stopped when core is halted */
  1287. /******************************************************************************/
  1288. /* */
  1289. /* DMA Controller (DMA) */
  1290. /* */
  1291. /******************************************************************************/
  1292. /******************* Bit definition for DMA_ISR register ********************/
  1293. #define DMA_ISR_GIF1_Pos (0U)
  1294. #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
  1295. #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
  1296. #define DMA_ISR_TCIF1_Pos (1U)
  1297. #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
  1298. #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
  1299. #define DMA_ISR_HTIF1_Pos (2U)
  1300. #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
  1301. #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
  1302. #define DMA_ISR_TEIF1_Pos (3U)
  1303. #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
  1304. #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
  1305. #define DMA_ISR_GIF2_Pos (4U)
  1306. #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
  1307. #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
  1308. #define DMA_ISR_TCIF2_Pos (5U)
  1309. #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
  1310. #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
  1311. #define DMA_ISR_HTIF2_Pos (6U)
  1312. #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
  1313. #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
  1314. #define DMA_ISR_TEIF2_Pos (7U)
  1315. #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
  1316. #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
  1317. #define DMA_ISR_GIF3_Pos (8U)
  1318. #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
  1319. #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
  1320. #define DMA_ISR_TCIF3_Pos (9U)
  1321. #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
  1322. #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
  1323. #define DMA_ISR_HTIF3_Pos (10U)
  1324. #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
  1325. #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
  1326. #define DMA_ISR_TEIF3_Pos (11U)
  1327. #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
  1328. #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
  1329. #define DMA_ISR_GIF4_Pos (12U)
  1330. #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
  1331. #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
  1332. #define DMA_ISR_TCIF4_Pos (13U)
  1333. #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
  1334. #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
  1335. #define DMA_ISR_HTIF4_Pos (14U)
  1336. #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
  1337. #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
  1338. #define DMA_ISR_TEIF4_Pos (15U)
  1339. #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
  1340. #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
  1341. #define DMA_ISR_GIF5_Pos (16U)
  1342. #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
  1343. #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
  1344. #define DMA_ISR_TCIF5_Pos (17U)
  1345. #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
  1346. #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
  1347. #define DMA_ISR_HTIF5_Pos (18U)
  1348. #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
  1349. #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
  1350. #define DMA_ISR_TEIF5_Pos (19U)
  1351. #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
  1352. #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
  1353. /******************* Bit definition for DMA_IFCR register *******************/
  1354. #define DMA_IFCR_CGIF1_Pos (0U)
  1355. #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
  1356. #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */
  1357. #define DMA_IFCR_CTCIF1_Pos (1U)
  1358. #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
  1359. #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
  1360. #define DMA_IFCR_CHTIF1_Pos (2U)
  1361. #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
  1362. #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
  1363. #define DMA_IFCR_CTEIF1_Pos (3U)
  1364. #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
  1365. #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
  1366. #define DMA_IFCR_CGIF2_Pos (4U)
  1367. #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
  1368. #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
  1369. #define DMA_IFCR_CTCIF2_Pos (5U)
  1370. #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
  1371. #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
  1372. #define DMA_IFCR_CHTIF2_Pos (6U)
  1373. #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
  1374. #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
  1375. #define DMA_IFCR_CTEIF2_Pos (7U)
  1376. #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
  1377. #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
  1378. #define DMA_IFCR_CGIF3_Pos (8U)
  1379. #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
  1380. #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
  1381. #define DMA_IFCR_CTCIF3_Pos (9U)
  1382. #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
  1383. #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
  1384. #define DMA_IFCR_CHTIF3_Pos (10U)
  1385. #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
  1386. #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
  1387. #define DMA_IFCR_CTEIF3_Pos (11U)
  1388. #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
  1389. #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
  1390. #define DMA_IFCR_CGIF4_Pos (12U)
  1391. #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
  1392. #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
  1393. #define DMA_IFCR_CTCIF4_Pos (13U)
  1394. #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
  1395. #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
  1396. #define DMA_IFCR_CHTIF4_Pos (14U)
  1397. #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
  1398. #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
  1399. #define DMA_IFCR_CTEIF4_Pos (15U)
  1400. #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
  1401. #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
  1402. #define DMA_IFCR_CGIF5_Pos (16U)
  1403. #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
  1404. #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
  1405. #define DMA_IFCR_CTCIF5_Pos (17U)
  1406. #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
  1407. #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
  1408. #define DMA_IFCR_CHTIF5_Pos (18U)
  1409. #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
  1410. #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
  1411. #define DMA_IFCR_CTEIF5_Pos (19U)
  1412. #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
  1413. #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
  1414. /******************* Bit definition for DMA_CCR register ********************/
  1415. #define DMA_CCR_EN_Pos (0U)
  1416. #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos) /*!< 0x00000001 */
  1417. #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
  1418. #define DMA_CCR_TCIE_Pos (1U)
  1419. #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
  1420. #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  1421. #define DMA_CCR_HTIE_Pos (2U)
  1422. #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
  1423. #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
  1424. #define DMA_CCR_TEIE_Pos (3U)
  1425. #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
  1426. #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
  1427. #define DMA_CCR_DIR_Pos (4U)
  1428. #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
  1429. #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
  1430. #define DMA_CCR_CIRC_Pos (5U)
  1431. #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
  1432. #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
  1433. #define DMA_CCR_PINC_Pos (6U)
  1434. #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
  1435. #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
  1436. #define DMA_CCR_MINC_Pos (7U)
  1437. #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
  1438. #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
  1439. #define DMA_CCR_PSIZE_Pos (8U)
  1440. #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
  1441. #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
  1442. #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
  1443. #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
  1444. #define DMA_CCR_MSIZE_Pos (10U)
  1445. #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
  1446. #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
  1447. #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
  1448. #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
  1449. #define DMA_CCR_PL_Pos (12U)
  1450. #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos) /*!< 0x00003000 */
  1451. #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/
  1452. #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */
  1453. #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */
  1454. #define DMA_CCR_MEM2MEM_Pos (14U)
  1455. #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
  1456. #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
  1457. /****************** Bit definition for DMA_CNDTR register *******************/
  1458. #define DMA_CNDTR_NDT_Pos (0U)
  1459. #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
  1460. #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
  1461. /****************** Bit definition for DMA_CPAR register ********************/
  1462. #define DMA_CPAR_PA_Pos (0U)
  1463. #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
  1464. #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
  1465. /****************** Bit definition for DMA_CMAR register ********************/
  1466. #define DMA_CMAR_MA_Pos (0U)
  1467. #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
  1468. #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
  1469. /******************************************************************************/
  1470. /* */
  1471. /* External Interrupt/Event Controller (EXTI) */
  1472. /* */
  1473. /******************************************************************************/
  1474. /******************* Bit definition for EXTI_IMR register *******************/
  1475. #define EXTI_IMR_MR0_Pos (0U)
  1476. #define EXTI_IMR_MR0_Msk (0x1U << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */
  1477. #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */
  1478. #define EXTI_IMR_MR1_Pos (1U)
  1479. #define EXTI_IMR_MR1_Msk (0x1U << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */
  1480. #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */
  1481. #define EXTI_IMR_MR2_Pos (2U)
  1482. #define EXTI_IMR_MR2_Msk (0x1U << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */
  1483. #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */
  1484. #define EXTI_IMR_MR3_Pos (3U)
  1485. #define EXTI_IMR_MR3_Msk (0x1U << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */
  1486. #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */
  1487. #define EXTI_IMR_MR4_Pos (4U)
  1488. #define EXTI_IMR_MR4_Msk (0x1U << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */
  1489. #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */
  1490. #define EXTI_IMR_MR5_Pos (5U)
  1491. #define EXTI_IMR_MR5_Msk (0x1U << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */
  1492. #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */
  1493. #define EXTI_IMR_MR6_Pos (6U)
  1494. #define EXTI_IMR_MR6_Msk (0x1U << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */
  1495. #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */
  1496. #define EXTI_IMR_MR7_Pos (7U)
  1497. #define EXTI_IMR_MR7_Msk (0x1U << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */
  1498. #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */
  1499. #define EXTI_IMR_MR8_Pos (8U)
  1500. #define EXTI_IMR_MR8_Msk (0x1U << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */
  1501. #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */
  1502. #define EXTI_IMR_MR9_Pos (9U)
  1503. #define EXTI_IMR_MR9_Msk (0x1U << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */
  1504. #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */
  1505. #define EXTI_IMR_MR10_Pos (10U)
  1506. #define EXTI_IMR_MR10_Msk (0x1U << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */
  1507. #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */
  1508. #define EXTI_IMR_MR11_Pos (11U)
  1509. #define EXTI_IMR_MR11_Msk (0x1U << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */
  1510. #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */
  1511. #define EXTI_IMR_MR12_Pos (12U)
  1512. #define EXTI_IMR_MR12_Msk (0x1U << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */
  1513. #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */
  1514. #define EXTI_IMR_MR13_Pos (13U)
  1515. #define EXTI_IMR_MR13_Msk (0x1U << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */
  1516. #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */
  1517. #define EXTI_IMR_MR14_Pos (14U)
  1518. #define EXTI_IMR_MR14_Msk (0x1U << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */
  1519. #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */
  1520. #define EXTI_IMR_MR15_Pos (15U)
  1521. #define EXTI_IMR_MR15_Msk (0x1U << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */
  1522. #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */
  1523. #define EXTI_IMR_MR16_Pos (16U)
  1524. #define EXTI_IMR_MR16_Msk (0x1U << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */
  1525. #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */
  1526. #define EXTI_IMR_MR17_Pos (17U)
  1527. #define EXTI_IMR_MR17_Msk (0x1U << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */
  1528. #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */
  1529. #define EXTI_IMR_MR18_Pos (18U)
  1530. #define EXTI_IMR_MR18_Msk (0x1U << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */
  1531. #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */
  1532. #define EXTI_IMR_MR19_Pos (19U)
  1533. #define EXTI_IMR_MR19_Msk (0x1U << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */
  1534. #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */
  1535. #define EXTI_IMR_MR21_Pos (21U)
  1536. #define EXTI_IMR_MR21_Msk (0x1U << EXTI_IMR_MR21_Pos) /*!< 0x00200000 */
  1537. #define EXTI_IMR_MR21 EXTI_IMR_MR21_Msk /*!< Interrupt Mask on line 21 */
  1538. #define EXTI_IMR_MR22_Pos (22U)
  1539. #define EXTI_IMR_MR22_Msk (0x1U << EXTI_IMR_MR22_Pos) /*!< 0x00400000 */
  1540. #define EXTI_IMR_MR22 EXTI_IMR_MR22_Msk /*!< Interrupt Mask on line 22 */
  1541. #define EXTI_IMR_MR23_Pos (23U)
  1542. #define EXTI_IMR_MR23_Msk (0x1U << EXTI_IMR_MR23_Pos) /*!< 0x00800000 */
  1543. #define EXTI_IMR_MR23 EXTI_IMR_MR23_Msk /*!< Interrupt Mask on line 23 */
  1544. #define EXTI_IMR_MR25_Pos (25U)
  1545. #define EXTI_IMR_MR25_Msk (0x1U << EXTI_IMR_MR25_Pos) /*!< 0x02000000 */
  1546. #define EXTI_IMR_MR25 EXTI_IMR_MR25_Msk /*!< Interrupt Mask on line 25 */
  1547. #define EXTI_IMR_MR27_Pos (27U)
  1548. #define EXTI_IMR_MR27_Msk (0x1U << EXTI_IMR_MR27_Pos) /*!< 0x08000000 */
  1549. #define EXTI_IMR_MR27 EXTI_IMR_MR27_Msk /*!< Interrupt Mask on line 27 */
  1550. /* References Defines */
  1551. #define EXTI_IMR_IM0 EXTI_IMR_MR0
  1552. #define EXTI_IMR_IM1 EXTI_IMR_MR1
  1553. #define EXTI_IMR_IM2 EXTI_IMR_MR2
  1554. #define EXTI_IMR_IM3 EXTI_IMR_MR3
  1555. #define EXTI_IMR_IM4 EXTI_IMR_MR4
  1556. #define EXTI_IMR_IM5 EXTI_IMR_MR5
  1557. #define EXTI_IMR_IM6 EXTI_IMR_MR6
  1558. #define EXTI_IMR_IM7 EXTI_IMR_MR7
  1559. #define EXTI_IMR_IM8 EXTI_IMR_MR8
  1560. #define EXTI_IMR_IM9 EXTI_IMR_MR9
  1561. #define EXTI_IMR_IM10 EXTI_IMR_MR10
  1562. #define EXTI_IMR_IM11 EXTI_IMR_MR11
  1563. #define EXTI_IMR_IM12 EXTI_IMR_MR12
  1564. #define EXTI_IMR_IM13 EXTI_IMR_MR13
  1565. #define EXTI_IMR_IM14 EXTI_IMR_MR14
  1566. #define EXTI_IMR_IM15 EXTI_IMR_MR15
  1567. #define EXTI_IMR_IM16 EXTI_IMR_MR16
  1568. #define EXTI_IMR_IM17 EXTI_IMR_MR17
  1569. #define EXTI_IMR_IM18 EXTI_IMR_MR18
  1570. #define EXTI_IMR_IM19 EXTI_IMR_MR19
  1571. #define EXTI_IMR_IM21 EXTI_IMR_MR21
  1572. #define EXTI_IMR_IM22 EXTI_IMR_MR22
  1573. #define EXTI_IMR_IM23 EXTI_IMR_MR23
  1574. #define EXTI_IMR_IM25 EXTI_IMR_MR25
  1575. #define EXTI_IMR_IM27 EXTI_IMR_MR27
  1576. #define EXTI_IMR_IM_Pos (0U)
  1577. #define EXTI_IMR_IM_Msk (0xAEFFFFFU << EXTI_IMR_IM_Pos) /*!< 0x0AEFFFFF */
  1578. #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */
  1579. /****************** Bit definition for EXTI_EMR register ********************/
  1580. #define EXTI_EMR_MR0_Pos (0U)
  1581. #define EXTI_EMR_MR0_Msk (0x1U << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */
  1582. #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */
  1583. #define EXTI_EMR_MR1_Pos (1U)
  1584. #define EXTI_EMR_MR1_Msk (0x1U << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */
  1585. #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */
  1586. #define EXTI_EMR_MR2_Pos (2U)
  1587. #define EXTI_EMR_MR2_Msk (0x1U << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */
  1588. #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */
  1589. #define EXTI_EMR_MR3_Pos (3U)
  1590. #define EXTI_EMR_MR3_Msk (0x1U << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */
  1591. #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */
  1592. #define EXTI_EMR_MR4_Pos (4U)
  1593. #define EXTI_EMR_MR4_Msk (0x1U << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */
  1594. #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */
  1595. #define EXTI_EMR_MR5_Pos (5U)
  1596. #define EXTI_EMR_MR5_Msk (0x1U << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */
  1597. #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */
  1598. #define EXTI_EMR_MR6_Pos (6U)
  1599. #define EXTI_EMR_MR6_Msk (0x1U << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */
  1600. #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */
  1601. #define EXTI_EMR_MR7_Pos (7U)
  1602. #define EXTI_EMR_MR7_Msk (0x1U << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */
  1603. #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */
  1604. #define EXTI_EMR_MR8_Pos (8U)
  1605. #define EXTI_EMR_MR8_Msk (0x1U << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */
  1606. #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */
  1607. #define EXTI_EMR_MR9_Pos (9U)
  1608. #define EXTI_EMR_MR9_Msk (0x1U << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */
  1609. #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */
  1610. #define EXTI_EMR_MR10_Pos (10U)
  1611. #define EXTI_EMR_MR10_Msk (0x1U << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */
  1612. #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */
  1613. #define EXTI_EMR_MR11_Pos (11U)
  1614. #define EXTI_EMR_MR11_Msk (0x1U << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */
  1615. #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */
  1616. #define EXTI_EMR_MR12_Pos (12U)
  1617. #define EXTI_EMR_MR12_Msk (0x1U << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */
  1618. #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */
  1619. #define EXTI_EMR_MR13_Pos (13U)
  1620. #define EXTI_EMR_MR13_Msk (0x1U << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */
  1621. #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */
  1622. #define EXTI_EMR_MR14_Pos (14U)
  1623. #define EXTI_EMR_MR14_Msk (0x1U << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */
  1624. #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */
  1625. #define EXTI_EMR_MR15_Pos (15U)
  1626. #define EXTI_EMR_MR15_Msk (0x1U << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */
  1627. #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */
  1628. #define EXTI_EMR_MR16_Pos (16U)
  1629. #define EXTI_EMR_MR16_Msk (0x1U << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */
  1630. #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */
  1631. #define EXTI_EMR_MR17_Pos (17U)
  1632. #define EXTI_EMR_MR17_Msk (0x1U << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */
  1633. #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */
  1634. #define EXTI_EMR_MR18_Pos (18U)
  1635. #define EXTI_EMR_MR18_Msk (0x1U << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */
  1636. #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */
  1637. #define EXTI_EMR_MR19_Pos (19U)
  1638. #define EXTI_EMR_MR19_Msk (0x1U << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */
  1639. #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */
  1640. #define EXTI_EMR_MR21_Pos (21U)
  1641. #define EXTI_EMR_MR21_Msk (0x1U << EXTI_EMR_MR21_Pos) /*!< 0x00200000 */
  1642. #define EXTI_EMR_MR21 EXTI_EMR_MR21_Msk /*!< Event Mask on line 21 */
  1643. #define EXTI_EMR_MR22_Pos (22U)
  1644. #define EXTI_EMR_MR22_Msk (0x1U << EXTI_EMR_MR22_Pos) /*!< 0x00400000 */
  1645. #define EXTI_EMR_MR22 EXTI_EMR_MR22_Msk /*!< Event Mask on line 22 */
  1646. #define EXTI_EMR_MR23_Pos (23U)
  1647. #define EXTI_EMR_MR23_Msk (0x1U << EXTI_EMR_MR23_Pos) /*!< 0x00800000 */
  1648. #define EXTI_EMR_MR23 EXTI_EMR_MR23_Msk /*!< Event Mask on line 23 */
  1649. #define EXTI_EMR_MR25_Pos (25U)
  1650. #define EXTI_EMR_MR25_Msk (0x1U << EXTI_EMR_MR25_Pos) /*!< 0x02000000 */
  1651. #define EXTI_EMR_MR25 EXTI_EMR_MR25_Msk /*!< Event Mask on line 25 */
  1652. #define EXTI_EMR_MR27_Pos (27U)
  1653. #define EXTI_EMR_MR27_Msk (0x1U << EXTI_EMR_MR27_Pos) /*!< 0x08000000 */
  1654. #define EXTI_EMR_MR27 EXTI_EMR_MR27_Msk /*!< Event Mask on line 27 */
  1655. /* References Defines */
  1656. #define EXTI_EMR_EM0 EXTI_EMR_MR0
  1657. #define EXTI_EMR_EM1 EXTI_EMR_MR1
  1658. #define EXTI_EMR_EM2 EXTI_EMR_MR2
  1659. #define EXTI_EMR_EM3 EXTI_EMR_MR3
  1660. #define EXTI_EMR_EM4 EXTI_EMR_MR4
  1661. #define EXTI_EMR_EM5 EXTI_EMR_MR5
  1662. #define EXTI_EMR_EM6 EXTI_EMR_MR6
  1663. #define EXTI_EMR_EM7 EXTI_EMR_MR7
  1664. #define EXTI_EMR_EM8 EXTI_EMR_MR8
  1665. #define EXTI_EMR_EM9 EXTI_EMR_MR9
  1666. #define EXTI_EMR_EM10 EXTI_EMR_MR10
  1667. #define EXTI_EMR_EM11 EXTI_EMR_MR11
  1668. #define EXTI_EMR_EM12 EXTI_EMR_MR12
  1669. #define EXTI_EMR_EM13 EXTI_EMR_MR13
  1670. #define EXTI_EMR_EM14 EXTI_EMR_MR14
  1671. #define EXTI_EMR_EM15 EXTI_EMR_MR15
  1672. #define EXTI_EMR_EM16 EXTI_EMR_MR16
  1673. #define EXTI_EMR_EM17 EXTI_EMR_MR17
  1674. #define EXTI_EMR_EM18 EXTI_EMR_MR18
  1675. #define EXTI_EMR_EM19 EXTI_EMR_MR19
  1676. #define EXTI_EMR_EM21 EXTI_EMR_MR21
  1677. #define EXTI_EMR_EM22 EXTI_EMR_MR22
  1678. #define EXTI_EMR_EM23 EXTI_EMR_MR23
  1679. #define EXTI_EMR_EM25 EXTI_EMR_MR25
  1680. #define EXTI_EMR_EM27 EXTI_EMR_MR27
  1681. /******************* Bit definition for EXTI_RTSR register ******************/
  1682. #define EXTI_RTSR_TR0_Pos (0U)
  1683. #define EXTI_RTSR_TR0_Msk (0x1U << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */
  1684. #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */
  1685. #define EXTI_RTSR_TR1_Pos (1U)
  1686. #define EXTI_RTSR_TR1_Msk (0x1U << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */
  1687. #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */
  1688. #define EXTI_RTSR_TR2_Pos (2U)
  1689. #define EXTI_RTSR_TR2_Msk (0x1U << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */
  1690. #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */
  1691. #define EXTI_RTSR_TR3_Pos (3U)
  1692. #define EXTI_RTSR_TR3_Msk (0x1U << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */
  1693. #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */
  1694. #define EXTI_RTSR_TR4_Pos (4U)
  1695. #define EXTI_RTSR_TR4_Msk (0x1U << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */
  1696. #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */
  1697. #define EXTI_RTSR_TR5_Pos (5U)
  1698. #define EXTI_RTSR_TR5_Msk (0x1U << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */
  1699. #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */
  1700. #define EXTI_RTSR_TR6_Pos (6U)
  1701. #define EXTI_RTSR_TR6_Msk (0x1U << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */
  1702. #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */
  1703. #define EXTI_RTSR_TR7_Pos (7U)
  1704. #define EXTI_RTSR_TR7_Msk (0x1U << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */
  1705. #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */
  1706. #define EXTI_RTSR_TR8_Pos (8U)
  1707. #define EXTI_RTSR_TR8_Msk (0x1U << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */
  1708. #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */
  1709. #define EXTI_RTSR_TR9_Pos (9U)
  1710. #define EXTI_RTSR_TR9_Msk (0x1U << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */
  1711. #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */
  1712. #define EXTI_RTSR_TR10_Pos (10U)
  1713. #define EXTI_RTSR_TR10_Msk (0x1U << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */
  1714. #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */
  1715. #define EXTI_RTSR_TR11_Pos (11U)
  1716. #define EXTI_RTSR_TR11_Msk (0x1U << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */
  1717. #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */
  1718. #define EXTI_RTSR_TR12_Pos (12U)
  1719. #define EXTI_RTSR_TR12_Msk (0x1U << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */
  1720. #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */
  1721. #define EXTI_RTSR_TR13_Pos (13U)
  1722. #define EXTI_RTSR_TR13_Msk (0x1U << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */
  1723. #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */
  1724. #define EXTI_RTSR_TR14_Pos (14U)
  1725. #define EXTI_RTSR_TR14_Msk (0x1U << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */
  1726. #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */
  1727. #define EXTI_RTSR_TR15_Pos (15U)
  1728. #define EXTI_RTSR_TR15_Msk (0x1U << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */
  1729. #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */
  1730. #define EXTI_RTSR_TR16_Pos (16U)
  1731. #define EXTI_RTSR_TR16_Msk (0x1U << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */
  1732. #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */
  1733. #define EXTI_RTSR_TR17_Pos (17U)
  1734. #define EXTI_RTSR_TR17_Msk (0x1U << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */
  1735. #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */
  1736. #define EXTI_RTSR_TR19_Pos (19U)
  1737. #define EXTI_RTSR_TR19_Msk (0x1U << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */
  1738. #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */
  1739. #define EXTI_RTSR_TR21_Pos (21U)
  1740. #define EXTI_RTSR_TR21_Msk (0x1U << EXTI_RTSR_TR21_Pos) /*!< 0x00200000 */
  1741. #define EXTI_RTSR_TR21 EXTI_RTSR_TR21_Msk /*!< Rising trigger event configuration bit of line 21 */
  1742. #define EXTI_RTSR_TR22_Pos (22U)
  1743. #define EXTI_RTSR_TR22_Msk (0x1U << EXTI_RTSR_TR22_Pos) /*!< 0x00400000 */
  1744. #define EXTI_RTSR_TR22 EXTI_RTSR_TR22_Msk /*!< Rising trigger event configuration bit of line 22 */
  1745. /* References Defines */
  1746. #define EXTI_RTSR_RT0 EXTI_RTSR_TR0
  1747. #define EXTI_RTSR_RT1 EXTI_RTSR_TR1
  1748. #define EXTI_RTSR_RT2 EXTI_RTSR_TR2
  1749. #define EXTI_RTSR_RT3 EXTI_RTSR_TR3
  1750. #define EXTI_RTSR_RT4 EXTI_RTSR_TR4
  1751. #define EXTI_RTSR_RT5 EXTI_RTSR_TR5
  1752. #define EXTI_RTSR_RT6 EXTI_RTSR_TR6
  1753. #define EXTI_RTSR_RT7 EXTI_RTSR_TR7
  1754. #define EXTI_RTSR_RT8 EXTI_RTSR_TR8
  1755. #define EXTI_RTSR_RT9 EXTI_RTSR_TR9
  1756. #define EXTI_RTSR_RT10 EXTI_RTSR_TR10
  1757. #define EXTI_RTSR_RT11 EXTI_RTSR_TR11
  1758. #define EXTI_RTSR_RT12 EXTI_RTSR_TR12
  1759. #define EXTI_RTSR_RT13 EXTI_RTSR_TR13
  1760. #define EXTI_RTSR_RT14 EXTI_RTSR_TR14
  1761. #define EXTI_RTSR_RT15 EXTI_RTSR_TR15
  1762. #define EXTI_RTSR_RT16 EXTI_RTSR_TR16
  1763. #define EXTI_RTSR_RT17 EXTI_RTSR_TR17
  1764. #define EXTI_RTSR_RT19 EXTI_RTSR_TR19
  1765. #define EXTI_RTSR_RT21 EXTI_RTSR_TR21
  1766. #define EXTI_RTSR_RT22 EXTI_RTSR_TR22
  1767. /******************* Bit definition for EXTI_FTSR register *******************/
  1768. #define EXTI_FTSR_TR0_Pos (0U)
  1769. #define EXTI_FTSR_TR0_Msk (0x1U << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */
  1770. #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */
  1771. #define EXTI_FTSR_TR1_Pos (1U)
  1772. #define EXTI_FTSR_TR1_Msk (0x1U << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */
  1773. #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */
  1774. #define EXTI_FTSR_TR2_Pos (2U)
  1775. #define EXTI_FTSR_TR2_Msk (0x1U << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */
  1776. #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */
  1777. #define EXTI_FTSR_TR3_Pos (3U)
  1778. #define EXTI_FTSR_TR3_Msk (0x1U << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */
  1779. #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */
  1780. #define EXTI_FTSR_TR4_Pos (4U)
  1781. #define EXTI_FTSR_TR4_Msk (0x1U << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */
  1782. #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */
  1783. #define EXTI_FTSR_TR5_Pos (5U)
  1784. #define EXTI_FTSR_TR5_Msk (0x1U << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */
  1785. #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */
  1786. #define EXTI_FTSR_TR6_Pos (6U)
  1787. #define EXTI_FTSR_TR6_Msk (0x1U << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */
  1788. #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */
  1789. #define EXTI_FTSR_TR7_Pos (7U)
  1790. #define EXTI_FTSR_TR7_Msk (0x1U << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */
  1791. #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */
  1792. #define EXTI_FTSR_TR8_Pos (8U)
  1793. #define EXTI_FTSR_TR8_Msk (0x1U << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */
  1794. #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */
  1795. #define EXTI_FTSR_TR9_Pos (9U)
  1796. #define EXTI_FTSR_TR9_Msk (0x1U << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */
  1797. #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */
  1798. #define EXTI_FTSR_TR10_Pos (10U)
  1799. #define EXTI_FTSR_TR10_Msk (0x1U << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */
  1800. #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */
  1801. #define EXTI_FTSR_TR11_Pos (11U)
  1802. #define EXTI_FTSR_TR11_Msk (0x1U << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */
  1803. #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */
  1804. #define EXTI_FTSR_TR12_Pos (12U)
  1805. #define EXTI_FTSR_TR12_Msk (0x1U << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */
  1806. #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */
  1807. #define EXTI_FTSR_TR13_Pos (13U)
  1808. #define EXTI_FTSR_TR13_Msk (0x1U << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */
  1809. #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */
  1810. #define EXTI_FTSR_TR14_Pos (14U)
  1811. #define EXTI_FTSR_TR14_Msk (0x1U << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */
  1812. #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */
  1813. #define EXTI_FTSR_TR15_Pos (15U)
  1814. #define EXTI_FTSR_TR15_Msk (0x1U << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */
  1815. #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */
  1816. #define EXTI_FTSR_TR16_Pos (16U)
  1817. #define EXTI_FTSR_TR16_Msk (0x1U << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */
  1818. #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */
  1819. #define EXTI_FTSR_TR17_Pos (17U)
  1820. #define EXTI_FTSR_TR17_Msk (0x1U << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */
  1821. #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */
  1822. #define EXTI_FTSR_TR19_Pos (19U)
  1823. #define EXTI_FTSR_TR19_Msk (0x1U << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */
  1824. #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */
  1825. #define EXTI_FTSR_TR21_Pos (21U)
  1826. #define EXTI_FTSR_TR21_Msk (0x1U << EXTI_FTSR_TR21_Pos) /*!< 0x00200000 */
  1827. #define EXTI_FTSR_TR21 EXTI_FTSR_TR21_Msk /*!< Falling trigger event configuration bit of line 21 */
  1828. #define EXTI_FTSR_TR22_Pos (22U)
  1829. #define EXTI_FTSR_TR22_Msk (0x1U << EXTI_FTSR_TR22_Pos) /*!< 0x00400000 */
  1830. #define EXTI_FTSR_TR22 EXTI_FTSR_TR22_Msk /*!< Falling trigger event configuration bit of line 22 */
  1831. /* References Defines */
  1832. #define EXTI_FTSR_FT0 EXTI_FTSR_TR0
  1833. #define EXTI_FTSR_FT1 EXTI_FTSR_TR1
  1834. #define EXTI_FTSR_FT2 EXTI_FTSR_TR2
  1835. #define EXTI_FTSR_FT3 EXTI_FTSR_TR3
  1836. #define EXTI_FTSR_FT4 EXTI_FTSR_TR4
  1837. #define EXTI_FTSR_FT5 EXTI_FTSR_TR5
  1838. #define EXTI_FTSR_FT6 EXTI_FTSR_TR6
  1839. #define EXTI_FTSR_FT7 EXTI_FTSR_TR7
  1840. #define EXTI_FTSR_FT8 EXTI_FTSR_TR8
  1841. #define EXTI_FTSR_FT9 EXTI_FTSR_TR9
  1842. #define EXTI_FTSR_FT10 EXTI_FTSR_TR10
  1843. #define EXTI_FTSR_FT11 EXTI_FTSR_TR11
  1844. #define EXTI_FTSR_FT12 EXTI_FTSR_TR12
  1845. #define EXTI_FTSR_FT13 EXTI_FTSR_TR13
  1846. #define EXTI_FTSR_FT14 EXTI_FTSR_TR14
  1847. #define EXTI_FTSR_FT15 EXTI_FTSR_TR15
  1848. #define EXTI_FTSR_FT16 EXTI_FTSR_TR16
  1849. #define EXTI_FTSR_FT17 EXTI_FTSR_TR17
  1850. #define EXTI_FTSR_FT19 EXTI_FTSR_TR19
  1851. #define EXTI_FTSR_FT21 EXTI_FTSR_TR21
  1852. #define EXTI_FTSR_FT22 EXTI_FTSR_TR22
  1853. /******************* Bit definition for EXTI_SWIER register *******************/
  1854. #define EXTI_SWIER_SWIER0_Pos (0U)
  1855. #define EXTI_SWIER_SWIER0_Msk (0x1U << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */
  1856. #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */
  1857. #define EXTI_SWIER_SWIER1_Pos (1U)
  1858. #define EXTI_SWIER_SWIER1_Msk (0x1U << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */
  1859. #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */
  1860. #define EXTI_SWIER_SWIER2_Pos (2U)
  1861. #define EXTI_SWIER_SWIER2_Msk (0x1U << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */
  1862. #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */
  1863. #define EXTI_SWIER_SWIER3_Pos (3U)
  1864. #define EXTI_SWIER_SWIER3_Msk (0x1U << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */
  1865. #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */
  1866. #define EXTI_SWIER_SWIER4_Pos (4U)
  1867. #define EXTI_SWIER_SWIER4_Msk (0x1U << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */
  1868. #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */
  1869. #define EXTI_SWIER_SWIER5_Pos (5U)
  1870. #define EXTI_SWIER_SWIER5_Msk (0x1U << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */
  1871. #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */
  1872. #define EXTI_SWIER_SWIER6_Pos (6U)
  1873. #define EXTI_SWIER_SWIER6_Msk (0x1U << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */
  1874. #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */
  1875. #define EXTI_SWIER_SWIER7_Pos (7U)
  1876. #define EXTI_SWIER_SWIER7_Msk (0x1U << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */
  1877. #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */
  1878. #define EXTI_SWIER_SWIER8_Pos (8U)
  1879. #define EXTI_SWIER_SWIER8_Msk (0x1U << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */
  1880. #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */
  1881. #define EXTI_SWIER_SWIER9_Pos (9U)
  1882. #define EXTI_SWIER_SWIER9_Msk (0x1U << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */
  1883. #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */
  1884. #define EXTI_SWIER_SWIER10_Pos (10U)
  1885. #define EXTI_SWIER_SWIER10_Msk (0x1U << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */
  1886. #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */
  1887. #define EXTI_SWIER_SWIER11_Pos (11U)
  1888. #define EXTI_SWIER_SWIER11_Msk (0x1U << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */
  1889. #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */
  1890. #define EXTI_SWIER_SWIER12_Pos (12U)
  1891. #define EXTI_SWIER_SWIER12_Msk (0x1U << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */
  1892. #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */
  1893. #define EXTI_SWIER_SWIER13_Pos (13U)
  1894. #define EXTI_SWIER_SWIER13_Msk (0x1U << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */
  1895. #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */
  1896. #define EXTI_SWIER_SWIER14_Pos (14U)
  1897. #define EXTI_SWIER_SWIER14_Msk (0x1U << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */
  1898. #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */
  1899. #define EXTI_SWIER_SWIER15_Pos (15U)
  1900. #define EXTI_SWIER_SWIER15_Msk (0x1U << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */
  1901. #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */
  1902. #define EXTI_SWIER_SWIER16_Pos (16U)
  1903. #define EXTI_SWIER_SWIER16_Msk (0x1U << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */
  1904. #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */
  1905. #define EXTI_SWIER_SWIER17_Pos (17U)
  1906. #define EXTI_SWIER_SWIER17_Msk (0x1U << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */
  1907. #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */
  1908. #define EXTI_SWIER_SWIER19_Pos (19U)
  1909. #define EXTI_SWIER_SWIER19_Msk (0x1U << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */
  1910. #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */
  1911. #define EXTI_SWIER_SWIER21_Pos (21U)
  1912. #define EXTI_SWIER_SWIER21_Msk (0x1U << EXTI_SWIER_SWIER21_Pos) /*!< 0x00200000 */
  1913. #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWIER21_Msk /*!< Software Interrupt on line 21 */
  1914. #define EXTI_SWIER_SWIER22_Pos (22U)
  1915. #define EXTI_SWIER_SWIER22_Msk (0x1U << EXTI_SWIER_SWIER22_Pos) /*!< 0x00400000 */
  1916. #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWIER22_Msk /*!< Software Interrupt on line 22 */
  1917. /* References Defines */
  1918. #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0
  1919. #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1
  1920. #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2
  1921. #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3
  1922. #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4
  1923. #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5
  1924. #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6
  1925. #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7
  1926. #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8
  1927. #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9
  1928. #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10
  1929. #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11
  1930. #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12
  1931. #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13
  1932. #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14
  1933. #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15
  1934. #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16
  1935. #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17
  1936. #define EXTI_SWIER_SWI19 EXTI_SWIER_SWIER19
  1937. #define EXTI_SWIER_SWI21 EXTI_SWIER_SWIER21
  1938. #define EXTI_SWIER_SWI22 EXTI_SWIER_SWIER22
  1939. /****************** Bit definition for EXTI_PR register *********************/
  1940. #define EXTI_PR_PR0_Pos (0U)
  1941. #define EXTI_PR_PR0_Msk (0x1U << EXTI_PR_PR0_Pos) /*!< 0x00000001 */
  1942. #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit 0 */
  1943. #define EXTI_PR_PR1_Pos (1U)
  1944. #define EXTI_PR_PR1_Msk (0x1U << EXTI_PR_PR1_Pos) /*!< 0x00000002 */
  1945. #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit 1 */
  1946. #define EXTI_PR_PR2_Pos (2U)
  1947. #define EXTI_PR_PR2_Msk (0x1U << EXTI_PR_PR2_Pos) /*!< 0x00000004 */
  1948. #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit 2 */
  1949. #define EXTI_PR_PR3_Pos (3U)
  1950. #define EXTI_PR_PR3_Msk (0x1U << EXTI_PR_PR3_Pos) /*!< 0x00000008 */
  1951. #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit 3 */
  1952. #define EXTI_PR_PR4_Pos (4U)
  1953. #define EXTI_PR_PR4_Msk (0x1U << EXTI_PR_PR4_Pos) /*!< 0x00000010 */
  1954. #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit 4 */
  1955. #define EXTI_PR_PR5_Pos (5U)
  1956. #define EXTI_PR_PR5_Msk (0x1U << EXTI_PR_PR5_Pos) /*!< 0x00000020 */
  1957. #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit 5 */
  1958. #define EXTI_PR_PR6_Pos (6U)
  1959. #define EXTI_PR_PR6_Msk (0x1U << EXTI_PR_PR6_Pos) /*!< 0x00000040 */
  1960. #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit 6 */
  1961. #define EXTI_PR_PR7_Pos (7U)
  1962. #define EXTI_PR_PR7_Msk (0x1U << EXTI_PR_PR7_Pos) /*!< 0x00000080 */
  1963. #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit 7 */
  1964. #define EXTI_PR_PR8_Pos (8U)
  1965. #define EXTI_PR_PR8_Msk (0x1U << EXTI_PR_PR8_Pos) /*!< 0x00000100 */
  1966. #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit 8 */
  1967. #define EXTI_PR_PR9_Pos (9U)
  1968. #define EXTI_PR_PR9_Msk (0x1U << EXTI_PR_PR9_Pos) /*!< 0x00000200 */
  1969. #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit 9 */
  1970. #define EXTI_PR_PR10_Pos (10U)
  1971. #define EXTI_PR_PR10_Msk (0x1U << EXTI_PR_PR10_Pos) /*!< 0x00000400 */
  1972. #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit 10 */
  1973. #define EXTI_PR_PR11_Pos (11U)
  1974. #define EXTI_PR_PR11_Msk (0x1U << EXTI_PR_PR11_Pos) /*!< 0x00000800 */
  1975. #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit 11 */
  1976. #define EXTI_PR_PR12_Pos (12U)
  1977. #define EXTI_PR_PR12_Msk (0x1U << EXTI_PR_PR12_Pos) /*!< 0x00001000 */
  1978. #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit 12 */
  1979. #define EXTI_PR_PR13_Pos (13U)
  1980. #define EXTI_PR_PR13_Msk (0x1U << EXTI_PR_PR13_Pos) /*!< 0x00002000 */
  1981. #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit 13 */
  1982. #define EXTI_PR_PR14_Pos (14U)
  1983. #define EXTI_PR_PR14_Msk (0x1U << EXTI_PR_PR14_Pos) /*!< 0x00004000 */
  1984. #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit 14 */
  1985. #define EXTI_PR_PR15_Pos (15U)
  1986. #define EXTI_PR_PR15_Msk (0x1U << EXTI_PR_PR15_Pos) /*!< 0x00008000 */
  1987. #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit 15 */
  1988. #define EXTI_PR_PR16_Pos (16U)
  1989. #define EXTI_PR_PR16_Msk (0x1U << EXTI_PR_PR16_Pos) /*!< 0x00010000 */
  1990. #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit 16 */
  1991. #define EXTI_PR_PR17_Pos (17U)
  1992. #define EXTI_PR_PR17_Msk (0x1U << EXTI_PR_PR17_Pos) /*!< 0x00020000 */
  1993. #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit 17 */
  1994. #define EXTI_PR_PR19_Pos (19U)
  1995. #define EXTI_PR_PR19_Msk (0x1U << EXTI_PR_PR19_Pos) /*!< 0x00080000 */
  1996. #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit 19 */
  1997. #define EXTI_PR_PR21_Pos (21U)
  1998. #define EXTI_PR_PR21_Msk (0x1U << EXTI_PR_PR21_Pos) /*!< 0x00200000 */
  1999. #define EXTI_PR_PR21 EXTI_PR_PR21_Msk /*!< Pending bit 21 */
  2000. #define EXTI_PR_PR22_Pos (22U)
  2001. #define EXTI_PR_PR22_Msk (0x1U << EXTI_PR_PR22_Pos) /*!< 0x00400000 */
  2002. #define EXTI_PR_PR22 EXTI_PR_PR22_Msk /*!< Pending bit 22 */
  2003. /* References Defines */
  2004. #define EXTI_PR_PIF0 EXTI_PR_PR0
  2005. #define EXTI_PR_PIF1 EXTI_PR_PR1
  2006. #define EXTI_PR_PIF2 EXTI_PR_PR2
  2007. #define EXTI_PR_PIF3 EXTI_PR_PR3
  2008. #define EXTI_PR_PIF4 EXTI_PR_PR4
  2009. #define EXTI_PR_PIF5 EXTI_PR_PR5
  2010. #define EXTI_PR_PIF6 EXTI_PR_PR6
  2011. #define EXTI_PR_PIF7 EXTI_PR_PR7
  2012. #define EXTI_PR_PIF8 EXTI_PR_PR8
  2013. #define EXTI_PR_PIF9 EXTI_PR_PR9
  2014. #define EXTI_PR_PIF10 EXTI_PR_PR10
  2015. #define EXTI_PR_PIF11 EXTI_PR_PR11
  2016. #define EXTI_PR_PIF12 EXTI_PR_PR12
  2017. #define EXTI_PR_PIF13 EXTI_PR_PR13
  2018. #define EXTI_PR_PIF14 EXTI_PR_PR14
  2019. #define EXTI_PR_PIF15 EXTI_PR_PR15
  2020. #define EXTI_PR_PIF16 EXTI_PR_PR16
  2021. #define EXTI_PR_PIF17 EXTI_PR_PR17
  2022. #define EXTI_PR_PIF19 EXTI_PR_PR19
  2023. #define EXTI_PR_PIF21 EXTI_PR_PR21
  2024. #define EXTI_PR_PIF22 EXTI_PR_PR22
  2025. /******************************************************************************/
  2026. /* */
  2027. /* FLASH and Option Bytes Registers */
  2028. /* */
  2029. /******************************************************************************/
  2030. /******************* Bit definition for FLASH_ACR register ******************/
  2031. #define FLASH_ACR_LATENCY_Pos (0U)
  2032. #define FLASH_ACR_LATENCY_Msk (0x1U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */
  2033. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY bit (Latency) */
  2034. #define FLASH_ACR_PRFTBE_Pos (4U)
  2035. #define FLASH_ACR_PRFTBE_Msk (0x1U << FLASH_ACR_PRFTBE_Pos) /*!< 0x00000010 */
  2036. #define FLASH_ACR_PRFTBE FLASH_ACR_PRFTBE_Msk /*!< Prefetch Buffer Enable */
  2037. #define FLASH_ACR_PRFTBS_Pos (5U)
  2038. #define FLASH_ACR_PRFTBS_Msk (0x1U << FLASH_ACR_PRFTBS_Pos) /*!< 0x00000020 */
  2039. #define FLASH_ACR_PRFTBS FLASH_ACR_PRFTBS_Msk /*!< Prefetch Buffer Status */
  2040. /****************** Bit definition for FLASH_KEYR register ******************/
  2041. #define FLASH_KEYR_FKEYR_Pos (0U)
  2042. #define FLASH_KEYR_FKEYR_Msk (0xFFFFFFFFU << FLASH_KEYR_FKEYR_Pos) /*!< 0xFFFFFFFF */
  2043. #define FLASH_KEYR_FKEYR FLASH_KEYR_FKEYR_Msk /*!< FPEC Key */
  2044. /***************** Bit definition for FLASH_OPTKEYR register ****************/
  2045. #define FLASH_OPTKEYR_OPTKEYR_Pos (0U)
  2046. #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFU << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */
  2047. #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option Byte Key */
  2048. /****************** FLASH Keys **********************************************/
  2049. #define FLASH_KEY1_Pos (0U)
  2050. #define FLASH_KEY1_Msk (0x45670123U << FLASH_KEY1_Pos) /*!< 0x45670123 */
  2051. #define FLASH_KEY1 FLASH_KEY1_Msk /*!< Flash program erase key1 */
  2052. #define FLASH_KEY2_Pos (0U)
  2053. #define FLASH_KEY2_Msk (0xCDEF89ABU << FLASH_KEY2_Pos) /*!< 0xCDEF89AB */
  2054. #define FLASH_KEY2 FLASH_KEY2_Msk /*!< Flash program erase key2: used with FLASH_PEKEY1
  2055. to unlock the write access to the FPEC. */
  2056. #define FLASH_OPTKEY1_Pos (0U)
  2057. #define FLASH_OPTKEY1_Msk (0x45670123U << FLASH_OPTKEY1_Pos) /*!< 0x45670123 */
  2058. #define FLASH_OPTKEY1 FLASH_OPTKEY1_Msk /*!< Flash option key1 */
  2059. #define FLASH_OPTKEY2_Pos (0U)
  2060. #define FLASH_OPTKEY2_Msk (0xCDEF89ABU << FLASH_OPTKEY2_Pos) /*!< 0xCDEF89AB */
  2061. #define FLASH_OPTKEY2 FLASH_OPTKEY2_Msk /*!< Flash option key2: used with FLASH_OPTKEY1 to
  2062. unlock the write access to the option byte block */
  2063. /****************** Bit definition for FLASH_SR register *******************/
  2064. #define FLASH_SR_BSY_Pos (0U)
  2065. #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00000001 */
  2066. #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */
  2067. #define FLASH_SR_PGERR_Pos (2U)
  2068. #define FLASH_SR_PGERR_Msk (0x1U << FLASH_SR_PGERR_Pos) /*!< 0x00000004 */
  2069. #define FLASH_SR_PGERR FLASH_SR_PGERR_Msk /*!< Programming Error */
  2070. #define FLASH_SR_WRPRTERR_Pos (4U)
  2071. #define FLASH_SR_WRPRTERR_Msk (0x1U << FLASH_SR_WRPRTERR_Pos) /*!< 0x00000010 */
  2072. #define FLASH_SR_WRPRTERR FLASH_SR_WRPRTERR_Msk /*!< Write Protection Error */
  2073. #define FLASH_SR_EOP_Pos (5U)
  2074. #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000020 */
  2075. #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End of operation */
  2076. #define FLASH_SR_WRPERR FLASH_SR_WRPRTERR /*!< Legacy of Write Protection Error */
  2077. /******************* Bit definition for FLASH_CR register *******************/
  2078. #define FLASH_CR_PG_Pos (0U)
  2079. #define FLASH_CR_PG_Msk (0x1U << FLASH_CR_PG_Pos) /*!< 0x00000001 */
  2080. #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Programming */
  2081. #define FLASH_CR_PER_Pos (1U)
  2082. #define FLASH_CR_PER_Msk (0x1U << FLASH_CR_PER_Pos) /*!< 0x00000002 */
  2083. #define FLASH_CR_PER FLASH_CR_PER_Msk /*!< Page Erase */
  2084. #define FLASH_CR_MER_Pos (2U)
  2085. #define FLASH_CR_MER_Msk (0x1U << FLASH_CR_MER_Pos) /*!< 0x00000004 */
  2086. #define FLASH_CR_MER FLASH_CR_MER_Msk /*!< Mass Erase */
  2087. #define FLASH_CR_OPTPG_Pos (4U)
  2088. #define FLASH_CR_OPTPG_Msk (0x1U << FLASH_CR_OPTPG_Pos) /*!< 0x00000010 */
  2089. #define FLASH_CR_OPTPG FLASH_CR_OPTPG_Msk /*!< Option Byte Programming */
  2090. #define FLASH_CR_OPTER_Pos (5U)
  2091. #define FLASH_CR_OPTER_Msk (0x1U << FLASH_CR_OPTER_Pos) /*!< 0x00000020 */
  2092. #define FLASH_CR_OPTER FLASH_CR_OPTER_Msk /*!< Option Byte Erase */
  2093. #define FLASH_CR_STRT_Pos (6U)
  2094. #define FLASH_CR_STRT_Msk (0x1U << FLASH_CR_STRT_Pos) /*!< 0x00000040 */
  2095. #define FLASH_CR_STRT FLASH_CR_STRT_Msk /*!< Start */
  2096. #define FLASH_CR_LOCK_Pos (7U)
  2097. #define FLASH_CR_LOCK_Msk (0x1U << FLASH_CR_LOCK_Pos) /*!< 0x00000080 */
  2098. #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Lock */
  2099. #define FLASH_CR_OPTWRE_Pos (9U)
  2100. #define FLASH_CR_OPTWRE_Msk (0x1U << FLASH_CR_OPTWRE_Pos) /*!< 0x00000200 */
  2101. #define FLASH_CR_OPTWRE FLASH_CR_OPTWRE_Msk /*!< Option Bytes Write Enable */
  2102. #define FLASH_CR_ERRIE_Pos (10U)
  2103. #define FLASH_CR_ERRIE_Msk (0x1U << FLASH_CR_ERRIE_Pos) /*!< 0x00000400 */
  2104. #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk /*!< Error Interrupt Enable */
  2105. #define FLASH_CR_EOPIE_Pos (12U)
  2106. #define FLASH_CR_EOPIE_Msk (0x1U << FLASH_CR_EOPIE_Pos) /*!< 0x00001000 */
  2107. #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End of operation interrupt enable */
  2108. #define FLASH_CR_OBL_LAUNCH_Pos (13U)
  2109. #define FLASH_CR_OBL_LAUNCH_Msk (0x1U << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x00002000 */
  2110. #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk /*!< Option Bytes Loader Launch */
  2111. /******************* Bit definition for FLASH_AR register *******************/
  2112. #define FLASH_AR_FAR_Pos (0U)
  2113. #define FLASH_AR_FAR_Msk (0xFFFFFFFFU << FLASH_AR_FAR_Pos) /*!< 0xFFFFFFFF */
  2114. #define FLASH_AR_FAR FLASH_AR_FAR_Msk /*!< Flash Address */
  2115. /****************** Bit definition for FLASH_OBR register *******************/
  2116. #define FLASH_OBR_OPTERR_Pos (0U)
  2117. #define FLASH_OBR_OPTERR_Msk (0x1U << FLASH_OBR_OPTERR_Pos) /*!< 0x00000001 */
  2118. #define FLASH_OBR_OPTERR FLASH_OBR_OPTERR_Msk /*!< Option Byte Error */
  2119. #define FLASH_OBR_RDPRT1_Pos (1U)
  2120. #define FLASH_OBR_RDPRT1_Msk (0x1U << FLASH_OBR_RDPRT1_Pos) /*!< 0x00000002 */
  2121. #define FLASH_OBR_RDPRT1 FLASH_OBR_RDPRT1_Msk /*!< Read protection Level 1 */
  2122. #define FLASH_OBR_RDPRT2_Pos (2U)
  2123. #define FLASH_OBR_RDPRT2_Msk (0x1U << FLASH_OBR_RDPRT2_Pos) /*!< 0x00000004 */
  2124. #define FLASH_OBR_RDPRT2 FLASH_OBR_RDPRT2_Msk /*!< Read protection Level 2 */
  2125. #define FLASH_OBR_USER_Pos (8U)
  2126. #define FLASH_OBR_USER_Msk (0x77U << FLASH_OBR_USER_Pos) /*!< 0x00007700 */
  2127. #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */
  2128. #define FLASH_OBR_IWDG_SW_Pos (8U)
  2129. #define FLASH_OBR_IWDG_SW_Msk (0x1U << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00000100 */
  2130. #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG SW */
  2131. #define FLASH_OBR_nRST_STOP_Pos (9U)
  2132. #define FLASH_OBR_nRST_STOP_Msk (0x1U << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00000200 */
  2133. #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */
  2134. #define FLASH_OBR_nRST_STDBY_Pos (10U)
  2135. #define FLASH_OBR_nRST_STDBY_Msk (0x1U << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00000400 */
  2136. #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */
  2137. #define FLASH_OBR_nBOOT1_Pos (12U)
  2138. #define FLASH_OBR_nBOOT1_Msk (0x1U << FLASH_OBR_nBOOT1_Pos) /*!< 0x00001000 */
  2139. #define FLASH_OBR_nBOOT1 FLASH_OBR_nBOOT1_Msk /*!< nBOOT1 */
  2140. #define FLASH_OBR_VDDA_MONITOR_Pos (13U)
  2141. #define FLASH_OBR_VDDA_MONITOR_Msk (0x1U << FLASH_OBR_VDDA_MONITOR_Pos) /*!< 0x00002000 */
  2142. #define FLASH_OBR_VDDA_MONITOR FLASH_OBR_VDDA_MONITOR_Msk /*!< VDDA power supply supervisor */
  2143. #define FLASH_OBR_RAM_PARITY_CHECK_Pos (14U)
  2144. #define FLASH_OBR_RAM_PARITY_CHECK_Msk (0x1U << FLASH_OBR_RAM_PARITY_CHECK_Pos) /*!< 0x00004000 */
  2145. #define FLASH_OBR_RAM_PARITY_CHECK FLASH_OBR_RAM_PARITY_CHECK_Msk /*!< RAM parity check */
  2146. #define FLASH_OBR_DATA0_Pos (16U)
  2147. #define FLASH_OBR_DATA0_Msk (0xFFU << FLASH_OBR_DATA0_Pos) /*!< 0x00FF0000 */
  2148. #define FLASH_OBR_DATA0 FLASH_OBR_DATA0_Msk /*!< Data0 */
  2149. #define FLASH_OBR_DATA1_Pos (24U)
  2150. #define FLASH_OBR_DATA1_Msk (0xFFU << FLASH_OBR_DATA1_Pos) /*!< 0xFF000000 */
  2151. #define FLASH_OBR_DATA1 FLASH_OBR_DATA1_Msk /*!< Data1 */
  2152. /* Old BOOT1 bit definition, maintained for legacy purpose */
  2153. #define FLASH_OBR_BOOT1 FLASH_OBR_nBOOT1
  2154. /* Old OBR_VDDA bit definition, maintained for legacy purpose */
  2155. #define FLASH_OBR_VDDA_ANALOG FLASH_OBR_VDDA_MONITOR
  2156. /****************** Bit definition for FLASH_WRPR register ******************/
  2157. #define FLASH_WRPR_WRP_Pos (0U)
  2158. #define FLASH_WRPR_WRP_Msk (0xFFFFU << FLASH_WRPR_WRP_Pos) /*!< 0x0000FFFF */
  2159. #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protect */
  2160. /*----------------------------------------------------------------------------*/
  2161. /****************** Bit definition for OB_RDP register **********************/
  2162. #define OB_RDP_RDP_Pos (0U)
  2163. #define OB_RDP_RDP_Msk (0xFFU << OB_RDP_RDP_Pos) /*!< 0x000000FF */
  2164. #define OB_RDP_RDP OB_RDP_RDP_Msk /*!< Read protection option byte */
  2165. #define OB_RDP_nRDP_Pos (8U)
  2166. #define OB_RDP_nRDP_Msk (0xFFU << OB_RDP_nRDP_Pos) /*!< 0x0000FF00 */
  2167. #define OB_RDP_nRDP OB_RDP_nRDP_Msk /*!< Read protection complemented option byte */
  2168. /****************** Bit definition for OB_USER register *********************/
  2169. #define OB_USER_USER_Pos (16U)
  2170. #define OB_USER_USER_Msk (0xFFU << OB_USER_USER_Pos) /*!< 0x00FF0000 */
  2171. #define OB_USER_USER OB_USER_USER_Msk /*!< User option byte */
  2172. #define OB_USER_nUSER_Pos (24U)
  2173. #define OB_USER_nUSER_Msk (0xFFU << OB_USER_nUSER_Pos) /*!< 0xFF000000 */
  2174. #define OB_USER_nUSER OB_USER_nUSER_Msk /*!< User complemented option byte */
  2175. /****************** Bit definition for OB_WRP0 register *********************/
  2176. #define OB_WRP0_WRP0_Pos (0U)
  2177. #define OB_WRP0_WRP0_Msk (0xFFU << OB_WRP0_WRP0_Pos) /*!< 0x000000FF */
  2178. #define OB_WRP0_WRP0 OB_WRP0_WRP0_Msk /*!< Flash memory write protection option bytes */
  2179. #define OB_WRP0_nWRP0_Pos (8U)
  2180. #define OB_WRP0_nWRP0_Msk (0xFFU << OB_WRP0_nWRP0_Pos) /*!< 0x0000FF00 */
  2181. #define OB_WRP0_nWRP0 OB_WRP0_nWRP0_Msk /*!< Flash memory write protection complemented option bytes */
  2182. /****************** Bit definition for OB_WRP1 register *********************/
  2183. #define OB_WRP1_WRP1_Pos (16U)
  2184. #define OB_WRP1_WRP1_Msk (0xFFU << OB_WRP1_WRP1_Pos) /*!< 0x00FF0000 */
  2185. #define OB_WRP1_WRP1 OB_WRP1_WRP1_Msk /*!< Flash memory write protection option bytes */
  2186. #define OB_WRP1_nWRP1_Pos (24U)
  2187. #define OB_WRP1_nWRP1_Msk (0xFFU << OB_WRP1_nWRP1_Pos) /*!< 0xFF000000 */
  2188. #define OB_WRP1_nWRP1 OB_WRP1_nWRP1_Msk /*!< Flash memory write protection complemented option bytes */
  2189. /******************************************************************************/
  2190. /* */
  2191. /* General Purpose IOs (GPIO) */
  2192. /* */
  2193. /******************************************************************************/
  2194. /******************* Bit definition for GPIO_MODER register *****************/
  2195. #define GPIO_MODER_MODER0_Pos (0U)
  2196. #define GPIO_MODER_MODER0_Msk (0x3U << GPIO_MODER_MODER0_Pos) /*!< 0x00000003 */
  2197. #define GPIO_MODER_MODER0 GPIO_MODER_MODER0_Msk
  2198. #define GPIO_MODER_MODER0_0 (0x1U << GPIO_MODER_MODER0_Pos) /*!< 0x00000001 */
  2199. #define GPIO_MODER_MODER0_1 (0x2U << GPIO_MODER_MODER0_Pos) /*!< 0x00000002 */
  2200. #define GPIO_MODER_MODER1_Pos (2U)
  2201. #define GPIO_MODER_MODER1_Msk (0x3U << GPIO_MODER_MODER1_Pos) /*!< 0x0000000C */
  2202. #define GPIO_MODER_MODER1 GPIO_MODER_MODER1_Msk
  2203. #define GPIO_MODER_MODER1_0 (0x1U << GPIO_MODER_MODER1_Pos) /*!< 0x00000004 */
  2204. #define GPIO_MODER_MODER1_1 (0x2U << GPIO_MODER_MODER1_Pos) /*!< 0x00000008 */
  2205. #define GPIO_MODER_MODER2_Pos (4U)
  2206. #define GPIO_MODER_MODER2_Msk (0x3U << GPIO_MODER_MODER2_Pos) /*!< 0x00000030 */
  2207. #define GPIO_MODER_MODER2 GPIO_MODER_MODER2_Msk
  2208. #define GPIO_MODER_MODER2_0 (0x1U << GPIO_MODER_MODER2_Pos) /*!< 0x00000010 */
  2209. #define GPIO_MODER_MODER2_1 (0x2U << GPIO_MODER_MODER2_Pos) /*!< 0x00000020 */
  2210. #define GPIO_MODER_MODER3_Pos (6U)
  2211. #define GPIO_MODER_MODER3_Msk (0x3U << GPIO_MODER_MODER3_Pos) /*!< 0x000000C0 */
  2212. #define GPIO_MODER_MODER3 GPIO_MODER_MODER3_Msk
  2213. #define GPIO_MODER_MODER3_0 (0x1U << GPIO_MODER_MODER3_Pos) /*!< 0x00000040 */
  2214. #define GPIO_MODER_MODER3_1 (0x2U << GPIO_MODER_MODER3_Pos) /*!< 0x00000080 */
  2215. #define GPIO_MODER_MODER4_Pos (8U)
  2216. #define GPIO_MODER_MODER4_Msk (0x3U << GPIO_MODER_MODER4_Pos) /*!< 0x00000300 */
  2217. #define GPIO_MODER_MODER4 GPIO_MODER_MODER4_Msk
  2218. #define GPIO_MODER_MODER4_0 (0x1U << GPIO_MODER_MODER4_Pos) /*!< 0x00000100 */
  2219. #define GPIO_MODER_MODER4_1 (0x2U << GPIO_MODER_MODER4_Pos) /*!< 0x00000200 */
  2220. #define GPIO_MODER_MODER5_Pos (10U)
  2221. #define GPIO_MODER_MODER5_Msk (0x3U << GPIO_MODER_MODER5_Pos) /*!< 0x00000C00 */
  2222. #define GPIO_MODER_MODER5 GPIO_MODER_MODER5_Msk
  2223. #define GPIO_MODER_MODER5_0 (0x1U << GPIO_MODER_MODER5_Pos) /*!< 0x00000400 */
  2224. #define GPIO_MODER_MODER5_1 (0x2U << GPIO_MODER_MODER5_Pos) /*!< 0x00000800 */
  2225. #define GPIO_MODER_MODER6_Pos (12U)
  2226. #define GPIO_MODER_MODER6_Msk (0x3U << GPIO_MODER_MODER6_Pos) /*!< 0x00003000 */
  2227. #define GPIO_MODER_MODER6 GPIO_MODER_MODER6_Msk
  2228. #define GPIO_MODER_MODER6_0 (0x1U << GPIO_MODER_MODER6_Pos) /*!< 0x00001000 */
  2229. #define GPIO_MODER_MODER6_1 (0x2U << GPIO_MODER_MODER6_Pos) /*!< 0x00002000 */
  2230. #define GPIO_MODER_MODER7_Pos (14U)
  2231. #define GPIO_MODER_MODER7_Msk (0x3U << GPIO_MODER_MODER7_Pos) /*!< 0x0000C000 */
  2232. #define GPIO_MODER_MODER7 GPIO_MODER_MODER7_Msk
  2233. #define GPIO_MODER_MODER7_0 (0x1U << GPIO_MODER_MODER7_Pos) /*!< 0x00004000 */
  2234. #define GPIO_MODER_MODER7_1 (0x2U << GPIO_MODER_MODER7_Pos) /*!< 0x00008000 */
  2235. #define GPIO_MODER_MODER8_Pos (16U)
  2236. #define GPIO_MODER_MODER8_Msk (0x3U << GPIO_MODER_MODER8_Pos) /*!< 0x00030000 */
  2237. #define GPIO_MODER_MODER8 GPIO_MODER_MODER8_Msk
  2238. #define GPIO_MODER_MODER8_0 (0x1U << GPIO_MODER_MODER8_Pos) /*!< 0x00010000 */
  2239. #define GPIO_MODER_MODER8_1 (0x2U << GPIO_MODER_MODER8_Pos) /*!< 0x00020000 */
  2240. #define GPIO_MODER_MODER9_Pos (18U)
  2241. #define GPIO_MODER_MODER9_Msk (0x3U << GPIO_MODER_MODER9_Pos) /*!< 0x000C0000 */
  2242. #define GPIO_MODER_MODER9 GPIO_MODER_MODER9_Msk
  2243. #define GPIO_MODER_MODER9_0 (0x1U << GPIO_MODER_MODER9_Pos) /*!< 0x00040000 */
  2244. #define GPIO_MODER_MODER9_1 (0x2U << GPIO_MODER_MODER9_Pos) /*!< 0x00080000 */
  2245. #define GPIO_MODER_MODER10_Pos (20U)
  2246. #define GPIO_MODER_MODER10_Msk (0x3U << GPIO_MODER_MODER10_Pos) /*!< 0x00300000 */
  2247. #define GPIO_MODER_MODER10 GPIO_MODER_MODER10_Msk
  2248. #define GPIO_MODER_MODER10_0 (0x1U << GPIO_MODER_MODER10_Pos) /*!< 0x00100000 */
  2249. #define GPIO_MODER_MODER10_1 (0x2U << GPIO_MODER_MODER10_Pos) /*!< 0x00200000 */
  2250. #define GPIO_MODER_MODER11_Pos (22U)
  2251. #define GPIO_MODER_MODER11_Msk (0x3U << GPIO_MODER_MODER11_Pos) /*!< 0x00C00000 */
  2252. #define GPIO_MODER_MODER11 GPIO_MODER_MODER11_Msk
  2253. #define GPIO_MODER_MODER11_0 (0x1U << GPIO_MODER_MODER11_Pos) /*!< 0x00400000 */
  2254. #define GPIO_MODER_MODER11_1 (0x2U << GPIO_MODER_MODER11_Pos) /*!< 0x00800000 */
  2255. #define GPIO_MODER_MODER12_Pos (24U)
  2256. #define GPIO_MODER_MODER12_Msk (0x3U << GPIO_MODER_MODER12_Pos) /*!< 0x03000000 */
  2257. #define GPIO_MODER_MODER12 GPIO_MODER_MODER12_Msk
  2258. #define GPIO_MODER_MODER12_0 (0x1U << GPIO_MODER_MODER12_Pos) /*!< 0x01000000 */
  2259. #define GPIO_MODER_MODER12_1 (0x2U << GPIO_MODER_MODER12_Pos) /*!< 0x02000000 */
  2260. #define GPIO_MODER_MODER13_Pos (26U)
  2261. #define GPIO_MODER_MODER13_Msk (0x3U << GPIO_MODER_MODER13_Pos) /*!< 0x0C000000 */
  2262. #define GPIO_MODER_MODER13 GPIO_MODER_MODER13_Msk
  2263. #define GPIO_MODER_MODER13_0 (0x1U << GPIO_MODER_MODER13_Pos) /*!< 0x04000000 */
  2264. #define GPIO_MODER_MODER13_1 (0x2U << GPIO_MODER_MODER13_Pos) /*!< 0x08000000 */
  2265. #define GPIO_MODER_MODER14_Pos (28U)
  2266. #define GPIO_MODER_MODER14_Msk (0x3U << GPIO_MODER_MODER14_Pos) /*!< 0x30000000 */
  2267. #define GPIO_MODER_MODER14 GPIO_MODER_MODER14_Msk
  2268. #define GPIO_MODER_MODER14_0 (0x1U << GPIO_MODER_MODER14_Pos) /*!< 0x10000000 */
  2269. #define GPIO_MODER_MODER14_1 (0x2U << GPIO_MODER_MODER14_Pos) /*!< 0x20000000 */
  2270. #define GPIO_MODER_MODER15_Pos (30U)
  2271. #define GPIO_MODER_MODER15_Msk (0x3U << GPIO_MODER_MODER15_Pos) /*!< 0xC0000000 */
  2272. #define GPIO_MODER_MODER15 GPIO_MODER_MODER15_Msk
  2273. #define GPIO_MODER_MODER15_0 (0x1U << GPIO_MODER_MODER15_Pos) /*!< 0x40000000 */
  2274. #define GPIO_MODER_MODER15_1 (0x2U << GPIO_MODER_MODER15_Pos) /*!< 0x80000000 */
  2275. /****************** Bit definition for GPIO_OTYPER register *****************/
  2276. #define GPIO_OTYPER_OT_0 (0x00000001U)
  2277. #define GPIO_OTYPER_OT_1 (0x00000002U)
  2278. #define GPIO_OTYPER_OT_2 (0x00000004U)
  2279. #define GPIO_OTYPER_OT_3 (0x00000008U)
  2280. #define GPIO_OTYPER_OT_4 (0x00000010U)
  2281. #define GPIO_OTYPER_OT_5 (0x00000020U)
  2282. #define GPIO_OTYPER_OT_6 (0x00000040U)
  2283. #define GPIO_OTYPER_OT_7 (0x00000080U)
  2284. #define GPIO_OTYPER_OT_8 (0x00000100U)
  2285. #define GPIO_OTYPER_OT_9 (0x00000200U)
  2286. #define GPIO_OTYPER_OT_10 (0x00000400U)
  2287. #define GPIO_OTYPER_OT_11 (0x00000800U)
  2288. #define GPIO_OTYPER_OT_12 (0x00001000U)
  2289. #define GPIO_OTYPER_OT_13 (0x00002000U)
  2290. #define GPIO_OTYPER_OT_14 (0x00004000U)
  2291. #define GPIO_OTYPER_OT_15 (0x00008000U)
  2292. /**************** Bit definition for GPIO_OSPEEDR register ******************/
  2293. #define GPIO_OSPEEDR_OSPEEDR0_Pos (0U)
  2294. #define GPIO_OSPEEDR_OSPEEDR0_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR0_Pos) /*!< 0x00000003 */
  2295. #define GPIO_OSPEEDR_OSPEEDR0 GPIO_OSPEEDR_OSPEEDR0_Msk
  2296. #define GPIO_OSPEEDR_OSPEEDR0_0 (0x1U << GPIO_OSPEEDR_OSPEEDR0_Pos) /*!< 0x00000001 */
  2297. #define GPIO_OSPEEDR_OSPEEDR0_1 (0x2U << GPIO_OSPEEDR_OSPEEDR0_Pos) /*!< 0x00000002 */
  2298. #define GPIO_OSPEEDR_OSPEEDR1_Pos (2U)
  2299. #define GPIO_OSPEEDR_OSPEEDR1_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR1_Pos) /*!< 0x0000000C */
  2300. #define GPIO_OSPEEDR_OSPEEDR1 GPIO_OSPEEDR_OSPEEDR1_Msk
  2301. #define GPIO_OSPEEDR_OSPEEDR1_0 (0x1U << GPIO_OSPEEDR_OSPEEDR1_Pos) /*!< 0x00000004 */
  2302. #define GPIO_OSPEEDR_OSPEEDR1_1 (0x2U << GPIO_OSPEEDR_OSPEEDR1_Pos) /*!< 0x00000008 */
  2303. #define GPIO_OSPEEDR_OSPEEDR2_Pos (4U)
  2304. #define GPIO_OSPEEDR_OSPEEDR2_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR2_Pos) /*!< 0x00000030 */
  2305. #define GPIO_OSPEEDR_OSPEEDR2 GPIO_OSPEEDR_OSPEEDR2_Msk
  2306. #define GPIO_OSPEEDR_OSPEEDR2_0 (0x1U << GPIO_OSPEEDR_OSPEEDR2_Pos) /*!< 0x00000010 */
  2307. #define GPIO_OSPEEDR_OSPEEDR2_1 (0x2U << GPIO_OSPEEDR_OSPEEDR2_Pos) /*!< 0x00000020 */
  2308. #define GPIO_OSPEEDR_OSPEEDR3_Pos (6U)
  2309. #define GPIO_OSPEEDR_OSPEEDR3_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR3_Pos) /*!< 0x000000C0 */
  2310. #define GPIO_OSPEEDR_OSPEEDR3 GPIO_OSPEEDR_OSPEEDR3_Msk
  2311. #define GPIO_OSPEEDR_OSPEEDR3_0 (0x1U << GPIO_OSPEEDR_OSPEEDR3_Pos) /*!< 0x00000040 */
  2312. #define GPIO_OSPEEDR_OSPEEDR3_1 (0x2U << GPIO_OSPEEDR_OSPEEDR3_Pos) /*!< 0x00000080 */
  2313. #define GPIO_OSPEEDR_OSPEEDR4_Pos (8U)
  2314. #define GPIO_OSPEEDR_OSPEEDR4_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR4_Pos) /*!< 0x00000300 */
  2315. #define GPIO_OSPEEDR_OSPEEDR4 GPIO_OSPEEDR_OSPEEDR4_Msk
  2316. #define GPIO_OSPEEDR_OSPEEDR4_0 (0x1U << GPIO_OSPEEDR_OSPEEDR4_Pos) /*!< 0x00000100 */
  2317. #define GPIO_OSPEEDR_OSPEEDR4_1 (0x2U << GPIO_OSPEEDR_OSPEEDR4_Pos) /*!< 0x00000200 */
  2318. #define GPIO_OSPEEDR_OSPEEDR5_Pos (10U)
  2319. #define GPIO_OSPEEDR_OSPEEDR5_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR5_Pos) /*!< 0x00000C00 */
  2320. #define GPIO_OSPEEDR_OSPEEDR5 GPIO_OSPEEDR_OSPEEDR5_Msk
  2321. #define GPIO_OSPEEDR_OSPEEDR5_0 (0x1U << GPIO_OSPEEDR_OSPEEDR5_Pos) /*!< 0x00000400 */
  2322. #define GPIO_OSPEEDR_OSPEEDR5_1 (0x2U << GPIO_OSPEEDR_OSPEEDR5_Pos) /*!< 0x00000800 */
  2323. #define GPIO_OSPEEDR_OSPEEDR6_Pos (12U)
  2324. #define GPIO_OSPEEDR_OSPEEDR6_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR6_Pos) /*!< 0x00003000 */
  2325. #define GPIO_OSPEEDR_OSPEEDR6 GPIO_OSPEEDR_OSPEEDR6_Msk
  2326. #define GPIO_OSPEEDR_OSPEEDR6_0 (0x1U << GPIO_OSPEEDR_OSPEEDR6_Pos) /*!< 0x00001000 */
  2327. #define GPIO_OSPEEDR_OSPEEDR6_1 (0x2U << GPIO_OSPEEDR_OSPEEDR6_Pos) /*!< 0x00002000 */
  2328. #define GPIO_OSPEEDR_OSPEEDR7_Pos (14U)
  2329. #define GPIO_OSPEEDR_OSPEEDR7_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR7_Pos) /*!< 0x0000C000 */
  2330. #define GPIO_OSPEEDR_OSPEEDR7 GPIO_OSPEEDR_OSPEEDR7_Msk
  2331. #define GPIO_OSPEEDR_OSPEEDR7_0 (0x1U << GPIO_OSPEEDR_OSPEEDR7_Pos) /*!< 0x00004000 */
  2332. #define GPIO_OSPEEDR_OSPEEDR7_1 (0x2U << GPIO_OSPEEDR_OSPEEDR7_Pos) /*!< 0x00008000 */
  2333. #define GPIO_OSPEEDR_OSPEEDR8_Pos (16U)
  2334. #define GPIO_OSPEEDR_OSPEEDR8_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR8_Pos) /*!< 0x00030000 */
  2335. #define GPIO_OSPEEDR_OSPEEDR8 GPIO_OSPEEDR_OSPEEDR8_Msk
  2336. #define GPIO_OSPEEDR_OSPEEDR8_0 (0x1U << GPIO_OSPEEDR_OSPEEDR8_Pos) /*!< 0x00010000 */
  2337. #define GPIO_OSPEEDR_OSPEEDR8_1 (0x2U << GPIO_OSPEEDR_OSPEEDR8_Pos) /*!< 0x00020000 */
  2338. #define GPIO_OSPEEDR_OSPEEDR9_Pos (18U)
  2339. #define GPIO_OSPEEDR_OSPEEDR9_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR9_Pos) /*!< 0x000C0000 */
  2340. #define GPIO_OSPEEDR_OSPEEDR9 GPIO_OSPEEDR_OSPEEDR9_Msk
  2341. #define GPIO_OSPEEDR_OSPEEDR9_0 (0x1U << GPIO_OSPEEDR_OSPEEDR9_Pos) /*!< 0x00040000 */
  2342. #define GPIO_OSPEEDR_OSPEEDR9_1 (0x2U << GPIO_OSPEEDR_OSPEEDR9_Pos) /*!< 0x00080000 */
  2343. #define GPIO_OSPEEDR_OSPEEDR10_Pos (20U)
  2344. #define GPIO_OSPEEDR_OSPEEDR10_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR10_Pos) /*!< 0x00300000 */
  2345. #define GPIO_OSPEEDR_OSPEEDR10 GPIO_OSPEEDR_OSPEEDR10_Msk
  2346. #define GPIO_OSPEEDR_OSPEEDR10_0 (0x1U << GPIO_OSPEEDR_OSPEEDR10_Pos) /*!< 0x00100000 */
  2347. #define GPIO_OSPEEDR_OSPEEDR10_1 (0x2U << GPIO_OSPEEDR_OSPEEDR10_Pos) /*!< 0x00200000 */
  2348. #define GPIO_OSPEEDR_OSPEEDR11_Pos (22U)
  2349. #define GPIO_OSPEEDR_OSPEEDR11_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR11_Pos) /*!< 0x00C00000 */
  2350. #define GPIO_OSPEEDR_OSPEEDR11 GPIO_OSPEEDR_OSPEEDR11_Msk
  2351. #define GPIO_OSPEEDR_OSPEEDR11_0 (0x1U << GPIO_OSPEEDR_OSPEEDR11_Pos) /*!< 0x00400000 */
  2352. #define GPIO_OSPEEDR_OSPEEDR11_1 (0x2U << GPIO_OSPEEDR_OSPEEDR11_Pos) /*!< 0x00800000 */
  2353. #define GPIO_OSPEEDR_OSPEEDR12_Pos (24U)
  2354. #define GPIO_OSPEEDR_OSPEEDR12_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR12_Pos) /*!< 0x03000000 */
  2355. #define GPIO_OSPEEDR_OSPEEDR12 GPIO_OSPEEDR_OSPEEDR12_Msk
  2356. #define GPIO_OSPEEDR_OSPEEDR12_0 (0x1U << GPIO_OSPEEDR_OSPEEDR12_Pos) /*!< 0x01000000 */
  2357. #define GPIO_OSPEEDR_OSPEEDR12_1 (0x2U << GPIO_OSPEEDR_OSPEEDR12_Pos) /*!< 0x02000000 */
  2358. #define GPIO_OSPEEDR_OSPEEDR13_Pos (26U)
  2359. #define GPIO_OSPEEDR_OSPEEDR13_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR13_Pos) /*!< 0x0C000000 */
  2360. #define GPIO_OSPEEDR_OSPEEDR13 GPIO_OSPEEDR_OSPEEDR13_Msk
  2361. #define GPIO_OSPEEDR_OSPEEDR13_0 (0x1U << GPIO_OSPEEDR_OSPEEDR13_Pos) /*!< 0x04000000 */
  2362. #define GPIO_OSPEEDR_OSPEEDR13_1 (0x2U << GPIO_OSPEEDR_OSPEEDR13_Pos) /*!< 0x08000000 */
  2363. #define GPIO_OSPEEDR_OSPEEDR14_Pos (28U)
  2364. #define GPIO_OSPEEDR_OSPEEDR14_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR14_Pos) /*!< 0x30000000 */
  2365. #define GPIO_OSPEEDR_OSPEEDR14 GPIO_OSPEEDR_OSPEEDR14_Msk
  2366. #define GPIO_OSPEEDR_OSPEEDR14_0 (0x1U << GPIO_OSPEEDR_OSPEEDR14_Pos) /*!< 0x10000000 */
  2367. #define GPIO_OSPEEDR_OSPEEDR14_1 (0x2U << GPIO_OSPEEDR_OSPEEDR14_Pos) /*!< 0x20000000 */
  2368. #define GPIO_OSPEEDR_OSPEEDR15_Pos (30U)
  2369. #define GPIO_OSPEEDR_OSPEEDR15_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR15_Pos) /*!< 0xC0000000 */
  2370. #define GPIO_OSPEEDR_OSPEEDR15 GPIO_OSPEEDR_OSPEEDR15_Msk
  2371. #define GPIO_OSPEEDR_OSPEEDR15_0 (0x1U << GPIO_OSPEEDR_OSPEEDR15_Pos) /*!< 0x40000000 */
  2372. #define GPIO_OSPEEDR_OSPEEDR15_1 (0x2U << GPIO_OSPEEDR_OSPEEDR15_Pos) /*!< 0x80000000 */
  2373. /* Old Bit definition for GPIO_OSPEEDR register maintained for legacy purpose */
  2374. #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEEDR0
  2375. #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEEDR0_0
  2376. #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEEDR0_1
  2377. #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEEDR1
  2378. #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEEDR1_0
  2379. #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEEDR1_1
  2380. #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEEDR2
  2381. #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEEDR2_0
  2382. #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEEDR2_1
  2383. #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEEDR3
  2384. #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEEDR3_0
  2385. #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEEDR3_1
  2386. #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEEDR4
  2387. #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEEDR4_0
  2388. #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEEDR4_1
  2389. #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEEDR5
  2390. #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEEDR5_0
  2391. #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEEDR5_1
  2392. #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEEDR6
  2393. #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEEDR6_0
  2394. #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEEDR6_1
  2395. #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEEDR7
  2396. #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEEDR7_0
  2397. #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEEDR7_1
  2398. #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEEDR8
  2399. #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEEDR8_0
  2400. #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEEDR8_1
  2401. #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEEDR9
  2402. #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEEDR9_0
  2403. #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEEDR9_1
  2404. #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEEDR10
  2405. #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEEDR10_0
  2406. #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEEDR10_1
  2407. #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEEDR11
  2408. #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEEDR11_0
  2409. #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEEDR11_1
  2410. #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEEDR12
  2411. #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEEDR12_0
  2412. #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEEDR12_1
  2413. #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEEDR13
  2414. #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEEDR13_0
  2415. #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEEDR13_1
  2416. #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEEDR14
  2417. #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEEDR14_0
  2418. #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEEDR14_1
  2419. #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEEDR15
  2420. #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEEDR15_0
  2421. #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEEDR15_1
  2422. /******************* Bit definition for GPIO_PUPDR register ******************/
  2423. #define GPIO_PUPDR_PUPDR0_Pos (0U)
  2424. #define GPIO_PUPDR_PUPDR0_Msk (0x3U << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000003 */
  2425. #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPDR0_Msk
  2426. #define GPIO_PUPDR_PUPDR0_0 (0x1U << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000001 */
  2427. #define GPIO_PUPDR_PUPDR0_1 (0x2U << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000002 */
  2428. #define GPIO_PUPDR_PUPDR1_Pos (2U)
  2429. #define GPIO_PUPDR_PUPDR1_Msk (0x3U << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x0000000C */
  2430. #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPDR1_Msk
  2431. #define GPIO_PUPDR_PUPDR1_0 (0x1U << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000004 */
  2432. #define GPIO_PUPDR_PUPDR1_1 (0x2U << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000008 */
  2433. #define GPIO_PUPDR_PUPDR2_Pos (4U)
  2434. #define GPIO_PUPDR_PUPDR2_Msk (0x3U << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000030 */
  2435. #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPDR2_Msk
  2436. #define GPIO_PUPDR_PUPDR2_0 (0x1U << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000010 */
  2437. #define GPIO_PUPDR_PUPDR2_1 (0x2U << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000020 */
  2438. #define GPIO_PUPDR_PUPDR3_Pos (6U)
  2439. #define GPIO_PUPDR_PUPDR3_Msk (0x3U << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x000000C0 */
  2440. #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPDR3_Msk
  2441. #define GPIO_PUPDR_PUPDR3_0 (0x1U << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000040 */
  2442. #define GPIO_PUPDR_PUPDR3_1 (0x2U << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000080 */
  2443. #define GPIO_PUPDR_PUPDR4_Pos (8U)
  2444. #define GPIO_PUPDR_PUPDR4_Msk (0x3U << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000300 */
  2445. #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPDR4_Msk
  2446. #define GPIO_PUPDR_PUPDR4_0 (0x1U << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000100 */
  2447. #define GPIO_PUPDR_PUPDR4_1 (0x2U << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000200 */
  2448. #define GPIO_PUPDR_PUPDR5_Pos (10U)
  2449. #define GPIO_PUPDR_PUPDR5_Msk (0x3U << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000C00 */
  2450. #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPDR5_Msk
  2451. #define GPIO_PUPDR_PUPDR5_0 (0x1U << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000400 */
  2452. #define GPIO_PUPDR_PUPDR5_1 (0x2U << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000800 */
  2453. #define GPIO_PUPDR_PUPDR6_Pos (12U)
  2454. #define GPIO_PUPDR_PUPDR6_Msk (0x3U << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00003000 */
  2455. #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPDR6_Msk
  2456. #define GPIO_PUPDR_PUPDR6_0 (0x1U << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00001000 */
  2457. #define GPIO_PUPDR_PUPDR6_1 (0x2U << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00002000 */
  2458. #define GPIO_PUPDR_PUPDR7_Pos (14U)
  2459. #define GPIO_PUPDR_PUPDR7_Msk (0x3U << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x0000C000 */
  2460. #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPDR7_Msk
  2461. #define GPIO_PUPDR_PUPDR7_0 (0x1U << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00004000 */
  2462. #define GPIO_PUPDR_PUPDR7_1 (0x2U << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00008000 */
  2463. #define GPIO_PUPDR_PUPDR8_Pos (16U)
  2464. #define GPIO_PUPDR_PUPDR8_Msk (0x3U << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00030000 */
  2465. #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPDR8_Msk
  2466. #define GPIO_PUPDR_PUPDR8_0 (0x1U << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00010000 */
  2467. #define GPIO_PUPDR_PUPDR8_1 (0x2U << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00020000 */
  2468. #define GPIO_PUPDR_PUPDR9_Pos (18U)
  2469. #define GPIO_PUPDR_PUPDR9_Msk (0x3U << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x000C0000 */
  2470. #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPDR9_Msk
  2471. #define GPIO_PUPDR_PUPDR9_0 (0x1U << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00040000 */
  2472. #define GPIO_PUPDR_PUPDR9_1 (0x2U << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00080000 */
  2473. #define GPIO_PUPDR_PUPDR10_Pos (20U)
  2474. #define GPIO_PUPDR_PUPDR10_Msk (0x3U << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00300000 */
  2475. #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPDR10_Msk
  2476. #define GPIO_PUPDR_PUPDR10_0 (0x1U << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00100000 */
  2477. #define GPIO_PUPDR_PUPDR10_1 (0x2U << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00200000 */
  2478. #define GPIO_PUPDR_PUPDR11_Pos (22U)
  2479. #define GPIO_PUPDR_PUPDR11_Msk (0x3U << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00C00000 */
  2480. #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPDR11_Msk
  2481. #define GPIO_PUPDR_PUPDR11_0 (0x1U << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00400000 */
  2482. #define GPIO_PUPDR_PUPDR11_1 (0x2U << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00800000 */
  2483. #define GPIO_PUPDR_PUPDR12_Pos (24U)
  2484. #define GPIO_PUPDR_PUPDR12_Msk (0x3U << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x03000000 */
  2485. #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPDR12_Msk
  2486. #define GPIO_PUPDR_PUPDR12_0 (0x1U << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x01000000 */
  2487. #define GPIO_PUPDR_PUPDR12_1 (0x2U << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x02000000 */
  2488. #define GPIO_PUPDR_PUPDR13_Pos (26U)
  2489. #define GPIO_PUPDR_PUPDR13_Msk (0x3U << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x0C000000 */
  2490. #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPDR13_Msk
  2491. #define GPIO_PUPDR_PUPDR13_0 (0x1U << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x04000000 */
  2492. #define GPIO_PUPDR_PUPDR13_1 (0x2U << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x08000000 */
  2493. #define GPIO_PUPDR_PUPDR14_Pos (28U)
  2494. #define GPIO_PUPDR_PUPDR14_Msk (0x3U << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x30000000 */
  2495. #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPDR14_Msk
  2496. #define GPIO_PUPDR_PUPDR14_0 (0x1U << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x10000000 */
  2497. #define GPIO_PUPDR_PUPDR14_1 (0x2U << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x20000000 */
  2498. #define GPIO_PUPDR_PUPDR15_Pos (30U)
  2499. #define GPIO_PUPDR_PUPDR15_Msk (0x3U << GPIO_PUPDR_PUPDR15_Pos) /*!< 0xC0000000 */
  2500. #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPDR15_Msk
  2501. #define GPIO_PUPDR_PUPDR15_0 (0x1U << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x40000000 */
  2502. #define GPIO_PUPDR_PUPDR15_1 (0x2U << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x80000000 */
  2503. /******************* Bit definition for GPIO_IDR register *******************/
  2504. #define GPIO_IDR_0 (0x00000001U)
  2505. #define GPIO_IDR_1 (0x00000002U)
  2506. #define GPIO_IDR_2 (0x00000004U)
  2507. #define GPIO_IDR_3 (0x00000008U)
  2508. #define GPIO_IDR_4 (0x00000010U)
  2509. #define GPIO_IDR_5 (0x00000020U)
  2510. #define GPIO_IDR_6 (0x00000040U)
  2511. #define GPIO_IDR_7 (0x00000080U)
  2512. #define GPIO_IDR_8 (0x00000100U)
  2513. #define GPIO_IDR_9 (0x00000200U)
  2514. #define GPIO_IDR_10 (0x00000400U)
  2515. #define GPIO_IDR_11 (0x00000800U)
  2516. #define GPIO_IDR_12 (0x00001000U)
  2517. #define GPIO_IDR_13 (0x00002000U)
  2518. #define GPIO_IDR_14 (0x00004000U)
  2519. #define GPIO_IDR_15 (0x00008000U)
  2520. /****************** Bit definition for GPIO_ODR register ********************/
  2521. #define GPIO_ODR_0 (0x00000001U)
  2522. #define GPIO_ODR_1 (0x00000002U)
  2523. #define GPIO_ODR_2 (0x00000004U)
  2524. #define GPIO_ODR_3 (0x00000008U)
  2525. #define GPIO_ODR_4 (0x00000010U)
  2526. #define GPIO_ODR_5 (0x00000020U)
  2527. #define GPIO_ODR_6 (0x00000040U)
  2528. #define GPIO_ODR_7 (0x00000080U)
  2529. #define GPIO_ODR_8 (0x00000100U)
  2530. #define GPIO_ODR_9 (0x00000200U)
  2531. #define GPIO_ODR_10 (0x00000400U)
  2532. #define GPIO_ODR_11 (0x00000800U)
  2533. #define GPIO_ODR_12 (0x00001000U)
  2534. #define GPIO_ODR_13 (0x00002000U)
  2535. #define GPIO_ODR_14 (0x00004000U)
  2536. #define GPIO_ODR_15 (0x00008000U)
  2537. /****************** Bit definition for GPIO_BSRR register ********************/
  2538. #define GPIO_BSRR_BS_0 (0x00000001U)
  2539. #define GPIO_BSRR_BS_1 (0x00000002U)
  2540. #define GPIO_BSRR_BS_2 (0x00000004U)
  2541. #define GPIO_BSRR_BS_3 (0x00000008U)
  2542. #define GPIO_BSRR_BS_4 (0x00000010U)
  2543. #define GPIO_BSRR_BS_5 (0x00000020U)
  2544. #define GPIO_BSRR_BS_6 (0x00000040U)
  2545. #define GPIO_BSRR_BS_7 (0x00000080U)
  2546. #define GPIO_BSRR_BS_8 (0x00000100U)
  2547. #define GPIO_BSRR_BS_9 (0x00000200U)
  2548. #define GPIO_BSRR_BS_10 (0x00000400U)
  2549. #define GPIO_BSRR_BS_11 (0x00000800U)
  2550. #define GPIO_BSRR_BS_12 (0x00001000U)
  2551. #define GPIO_BSRR_BS_13 (0x00002000U)
  2552. #define GPIO_BSRR_BS_14 (0x00004000U)
  2553. #define GPIO_BSRR_BS_15 (0x00008000U)
  2554. #define GPIO_BSRR_BR_0 (0x00010000U)
  2555. #define GPIO_BSRR_BR_1 (0x00020000U)
  2556. #define GPIO_BSRR_BR_2 (0x00040000U)
  2557. #define GPIO_BSRR_BR_3 (0x00080000U)
  2558. #define GPIO_BSRR_BR_4 (0x00100000U)
  2559. #define GPIO_BSRR_BR_5 (0x00200000U)
  2560. #define GPIO_BSRR_BR_6 (0x00400000U)
  2561. #define GPIO_BSRR_BR_7 (0x00800000U)
  2562. #define GPIO_BSRR_BR_8 (0x01000000U)
  2563. #define GPIO_BSRR_BR_9 (0x02000000U)
  2564. #define GPIO_BSRR_BR_10 (0x04000000U)
  2565. #define GPIO_BSRR_BR_11 (0x08000000U)
  2566. #define GPIO_BSRR_BR_12 (0x10000000U)
  2567. #define GPIO_BSRR_BR_13 (0x20000000U)
  2568. #define GPIO_BSRR_BR_14 (0x40000000U)
  2569. #define GPIO_BSRR_BR_15 (0x80000000U)
  2570. /****************** Bit definition for GPIO_LCKR register ********************/
  2571. #define GPIO_LCKR_LCK0_Pos (0U)
  2572. #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  2573. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  2574. #define GPIO_LCKR_LCK1_Pos (1U)
  2575. #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  2576. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  2577. #define GPIO_LCKR_LCK2_Pos (2U)
  2578. #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  2579. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  2580. #define GPIO_LCKR_LCK3_Pos (3U)
  2581. #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  2582. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  2583. #define GPIO_LCKR_LCK4_Pos (4U)
  2584. #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  2585. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  2586. #define GPIO_LCKR_LCK5_Pos (5U)
  2587. #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  2588. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  2589. #define GPIO_LCKR_LCK6_Pos (6U)
  2590. #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  2591. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  2592. #define GPIO_LCKR_LCK7_Pos (7U)
  2593. #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  2594. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  2595. #define GPIO_LCKR_LCK8_Pos (8U)
  2596. #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  2597. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  2598. #define GPIO_LCKR_LCK9_Pos (9U)
  2599. #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  2600. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  2601. #define GPIO_LCKR_LCK10_Pos (10U)
  2602. #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  2603. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  2604. #define GPIO_LCKR_LCK11_Pos (11U)
  2605. #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  2606. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  2607. #define GPIO_LCKR_LCK12_Pos (12U)
  2608. #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  2609. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  2610. #define GPIO_LCKR_LCK13_Pos (13U)
  2611. #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  2612. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  2613. #define GPIO_LCKR_LCK14_Pos (14U)
  2614. #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  2615. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  2616. #define GPIO_LCKR_LCK15_Pos (15U)
  2617. #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  2618. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  2619. #define GPIO_LCKR_LCKK_Pos (16U)
  2620. #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  2621. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  2622. /****************** Bit definition for GPIO_AFRL register ********************/
  2623. #define GPIO_AFRL_AFSEL0_Pos (0U)
  2624. #define GPIO_AFRL_AFSEL0_Msk (0xFU << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */
  2625. #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
  2626. #define GPIO_AFRL_AFSEL1_Pos (4U)
  2627. #define GPIO_AFRL_AFSEL1_Msk (0xFU << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */
  2628. #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
  2629. #define GPIO_AFRL_AFSEL2_Pos (8U)
  2630. #define GPIO_AFRL_AFSEL2_Msk (0xFU << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */
  2631. #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
  2632. #define GPIO_AFRL_AFSEL3_Pos (12U)
  2633. #define GPIO_AFRL_AFSEL3_Msk (0xFU << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */
  2634. #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
  2635. #define GPIO_AFRL_AFSEL4_Pos (16U)
  2636. #define GPIO_AFRL_AFSEL4_Msk (0xFU << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */
  2637. #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
  2638. #define GPIO_AFRL_AFSEL5_Pos (20U)
  2639. #define GPIO_AFRL_AFSEL5_Msk (0xFU << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */
  2640. #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
  2641. #define GPIO_AFRL_AFSEL6_Pos (24U)
  2642. #define GPIO_AFRL_AFSEL6_Msk (0xFU << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */
  2643. #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
  2644. #define GPIO_AFRL_AFSEL7_Pos (28U)
  2645. #define GPIO_AFRL_AFSEL7_Msk (0xFU << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */
  2646. #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
  2647. /* Legacy aliases */
  2648. #define GPIO_AFRL_AFRL0_Pos GPIO_AFRL_AFSEL0_Pos
  2649. #define GPIO_AFRL_AFRL0_Msk GPIO_AFRL_AFSEL0_Msk
  2650. #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0
  2651. #define GPIO_AFRL_AFRL1_Pos GPIO_AFRL_AFSEL1_Pos
  2652. #define GPIO_AFRL_AFRL1_Msk GPIO_AFRL_AFSEL1_Msk
  2653. #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1
  2654. #define GPIO_AFRL_AFRL2_Pos GPIO_AFRL_AFSEL2_Pos
  2655. #define GPIO_AFRL_AFRL2_Msk GPIO_AFRL_AFSEL2_Msk
  2656. #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2
  2657. #define GPIO_AFRL_AFRL3_Pos GPIO_AFRL_AFSEL3_Pos
  2658. #define GPIO_AFRL_AFRL3_Msk GPIO_AFRL_AFSEL3_Msk
  2659. #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3
  2660. #define GPIO_AFRL_AFRL4_Pos GPIO_AFRL_AFSEL4_Pos
  2661. #define GPIO_AFRL_AFRL4_Msk GPIO_AFRL_AFSEL4_Msk
  2662. #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4
  2663. #define GPIO_AFRL_AFRL5_Pos GPIO_AFRL_AFSEL5_Pos
  2664. #define GPIO_AFRL_AFRL5_Msk GPIO_AFRL_AFSEL5_Msk
  2665. #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5
  2666. #define GPIO_AFRL_AFRL6_Pos GPIO_AFRL_AFSEL6_Pos
  2667. #define GPIO_AFRL_AFRL6_Msk GPIO_AFRL_AFSEL6_Msk
  2668. #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6
  2669. #define GPIO_AFRL_AFRL7_Pos GPIO_AFRL_AFSEL7_Pos
  2670. #define GPIO_AFRL_AFRL7_Msk GPIO_AFRL_AFSEL7_Msk
  2671. #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7
  2672. /****************** Bit definition for GPIO_AFRH register ********************/
  2673. #define GPIO_AFRH_AFSEL8_Pos (0U)
  2674. #define GPIO_AFRH_AFSEL8_Msk (0xFU << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */
  2675. #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
  2676. #define GPIO_AFRH_AFSEL9_Pos (4U)
  2677. #define GPIO_AFRH_AFSEL9_Msk (0xFU << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */
  2678. #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
  2679. #define GPIO_AFRH_AFSEL10_Pos (8U)
  2680. #define GPIO_AFRH_AFSEL10_Msk (0xFU << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */
  2681. #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
  2682. #define GPIO_AFRH_AFSEL11_Pos (12U)
  2683. #define GPIO_AFRH_AFSEL11_Msk (0xFU << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */
  2684. #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
  2685. #define GPIO_AFRH_AFSEL12_Pos (16U)
  2686. #define GPIO_AFRH_AFSEL12_Msk (0xFU << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */
  2687. #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
  2688. #define GPIO_AFRH_AFSEL13_Pos (20U)
  2689. #define GPIO_AFRH_AFSEL13_Msk (0xFU << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */
  2690. #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
  2691. #define GPIO_AFRH_AFSEL14_Pos (24U)
  2692. #define GPIO_AFRH_AFSEL14_Msk (0xFU << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */
  2693. #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
  2694. #define GPIO_AFRH_AFSEL15_Pos (28U)
  2695. #define GPIO_AFRH_AFSEL15_Msk (0xFU << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */
  2696. #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
  2697. /* Legacy aliases */
  2698. #define GPIO_AFRH_AFRH0_Pos GPIO_AFRH_AFSEL8_Pos
  2699. #define GPIO_AFRH_AFRH0_Msk GPIO_AFRH_AFSEL8_Msk
  2700. #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8
  2701. #define GPIO_AFRH_AFRH1_Pos GPIO_AFRH_AFSEL9_Pos
  2702. #define GPIO_AFRH_AFRH1_Msk GPIO_AFRH_AFSEL9_Msk
  2703. #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9
  2704. #define GPIO_AFRH_AFRH2_Pos GPIO_AFRH_AFSEL10_Pos
  2705. #define GPIO_AFRH_AFRH2_Msk GPIO_AFRH_AFSEL10_Msk
  2706. #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10
  2707. #define GPIO_AFRH_AFRH3_Pos GPIO_AFRH_AFSEL11_Pos
  2708. #define GPIO_AFRH_AFRH3_Msk GPIO_AFRH_AFSEL11_Msk
  2709. #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11
  2710. #define GPIO_AFRH_AFRH4_Pos GPIO_AFRH_AFSEL12_Pos
  2711. #define GPIO_AFRH_AFRH4_Msk GPIO_AFRH_AFSEL12_Msk
  2712. #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12
  2713. #define GPIO_AFRH_AFRH5_Pos GPIO_AFRH_AFSEL13_Pos
  2714. #define GPIO_AFRH_AFRH5_Msk GPIO_AFRH_AFSEL13_Msk
  2715. #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13
  2716. #define GPIO_AFRH_AFRH6_Pos GPIO_AFRH_AFSEL14_Pos
  2717. #define GPIO_AFRH_AFRH6_Msk GPIO_AFRH_AFSEL14_Msk
  2718. #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14
  2719. #define GPIO_AFRH_AFRH7_Pos GPIO_AFRH_AFSEL15_Pos
  2720. #define GPIO_AFRH_AFRH7_Msk GPIO_AFRH_AFSEL15_Msk
  2721. #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15
  2722. /****************** Bit definition for GPIO_BRR register *********************/
  2723. #define GPIO_BRR_BR_0 (0x00000001U)
  2724. #define GPIO_BRR_BR_1 (0x00000002U)
  2725. #define GPIO_BRR_BR_2 (0x00000004U)
  2726. #define GPIO_BRR_BR_3 (0x00000008U)
  2727. #define GPIO_BRR_BR_4 (0x00000010U)
  2728. #define GPIO_BRR_BR_5 (0x00000020U)
  2729. #define GPIO_BRR_BR_6 (0x00000040U)
  2730. #define GPIO_BRR_BR_7 (0x00000080U)
  2731. #define GPIO_BRR_BR_8 (0x00000100U)
  2732. #define GPIO_BRR_BR_9 (0x00000200U)
  2733. #define GPIO_BRR_BR_10 (0x00000400U)
  2734. #define GPIO_BRR_BR_11 (0x00000800U)
  2735. #define GPIO_BRR_BR_12 (0x00001000U)
  2736. #define GPIO_BRR_BR_13 (0x00002000U)
  2737. #define GPIO_BRR_BR_14 (0x00004000U)
  2738. #define GPIO_BRR_BR_15 (0x00008000U)
  2739. /******************************************************************************/
  2740. /* */
  2741. /* Inter-integrated Circuit Interface (I2C) */
  2742. /* */
  2743. /******************************************************************************/
  2744. /******************* Bit definition for I2C_CR1 register *******************/
  2745. #define I2C_CR1_PE_Pos (0U)
  2746. #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  2747. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
  2748. #define I2C_CR1_TXIE_Pos (1U)
  2749. #define I2C_CR1_TXIE_Msk (0x1U << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
  2750. #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
  2751. #define I2C_CR1_RXIE_Pos (2U)
  2752. #define I2C_CR1_RXIE_Msk (0x1U << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
  2753. #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
  2754. #define I2C_CR1_ADDRIE_Pos (3U)
  2755. #define I2C_CR1_ADDRIE_Msk (0x1U << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
  2756. #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
  2757. #define I2C_CR1_NACKIE_Pos (4U)
  2758. #define I2C_CR1_NACKIE_Msk (0x1U << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
  2759. #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
  2760. #define I2C_CR1_STOPIE_Pos (5U)
  2761. #define I2C_CR1_STOPIE_Msk (0x1U << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
  2762. #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
  2763. #define I2C_CR1_TCIE_Pos (6U)
  2764. #define I2C_CR1_TCIE_Msk (0x1U << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
  2765. #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
  2766. #define I2C_CR1_ERRIE_Pos (7U)
  2767. #define I2C_CR1_ERRIE_Msk (0x1U << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
  2768. #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
  2769. #define I2C_CR1_DNF_Pos (8U)
  2770. #define I2C_CR1_DNF_Msk (0xFU << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
  2771. #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
  2772. #define I2C_CR1_ANFOFF_Pos (12U)
  2773. #define I2C_CR1_ANFOFF_Msk (0x1U << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
  2774. #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
  2775. #define I2C_CR1_SWRST_Pos (13U)
  2776. #define I2C_CR1_SWRST_Msk (0x1U << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */
  2777. #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */
  2778. #define I2C_CR1_TXDMAEN_Pos (14U)
  2779. #define I2C_CR1_TXDMAEN_Msk (0x1U << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
  2780. #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  2781. #define I2C_CR1_RXDMAEN_Pos (15U)
  2782. #define I2C_CR1_RXDMAEN_Msk (0x1U << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
  2783. #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
  2784. #define I2C_CR1_SBC_Pos (16U)
  2785. #define I2C_CR1_SBC_Msk (0x1U << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
  2786. #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
  2787. #define I2C_CR1_NOSTRETCH_Pos (17U)
  2788. #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
  2789. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
  2790. #define I2C_CR1_WUPEN_Pos (18U)
  2791. #define I2C_CR1_WUPEN_Msk (0x1U << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */
  2792. #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */
  2793. #define I2C_CR1_GCEN_Pos (19U)
  2794. #define I2C_CR1_GCEN_Msk (0x1U << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
  2795. #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
  2796. #define I2C_CR1_SMBHEN_Pos (20U)
  2797. #define I2C_CR1_SMBHEN_Msk (0x1U << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
  2798. #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
  2799. #define I2C_CR1_SMBDEN_Pos (21U)
  2800. #define I2C_CR1_SMBDEN_Msk (0x1U << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
  2801. #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
  2802. #define I2C_CR1_ALERTEN_Pos (22U)
  2803. #define I2C_CR1_ALERTEN_Msk (0x1U << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
  2804. #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
  2805. #define I2C_CR1_PECEN_Pos (23U)
  2806. #define I2C_CR1_PECEN_Msk (0x1U << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
  2807. #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
  2808. /****************** Bit definition for I2C_CR2 register ********************/
  2809. #define I2C_CR2_SADD_Pos (0U)
  2810. #define I2C_CR2_SADD_Msk (0x3FFU << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
  2811. #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
  2812. #define I2C_CR2_RD_WRN_Pos (10U)
  2813. #define I2C_CR2_RD_WRN_Msk (0x1U << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
  2814. #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
  2815. #define I2C_CR2_ADD10_Pos (11U)
  2816. #define I2C_CR2_ADD10_Msk (0x1U << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
  2817. #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
  2818. #define I2C_CR2_HEAD10R_Pos (12U)
  2819. #define I2C_CR2_HEAD10R_Msk (0x1U << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
  2820. #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
  2821. #define I2C_CR2_START_Pos (13U)
  2822. #define I2C_CR2_START_Msk (0x1U << I2C_CR2_START_Pos) /*!< 0x00002000 */
  2823. #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
  2824. #define I2C_CR2_STOP_Pos (14U)
  2825. #define I2C_CR2_STOP_Msk (0x1U << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
  2826. #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
  2827. #define I2C_CR2_NACK_Pos (15U)
  2828. #define I2C_CR2_NACK_Msk (0x1U << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
  2829. #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
  2830. #define I2C_CR2_NBYTES_Pos (16U)
  2831. #define I2C_CR2_NBYTES_Msk (0xFFU << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
  2832. #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
  2833. #define I2C_CR2_RELOAD_Pos (24U)
  2834. #define I2C_CR2_RELOAD_Msk (0x1U << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
  2835. #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
  2836. #define I2C_CR2_AUTOEND_Pos (25U)
  2837. #define I2C_CR2_AUTOEND_Msk (0x1U << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
  2838. #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
  2839. #define I2C_CR2_PECBYTE_Pos (26U)
  2840. #define I2C_CR2_PECBYTE_Msk (0x1U << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
  2841. #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
  2842. /******************* Bit definition for I2C_OAR1 register ******************/
  2843. #define I2C_OAR1_OA1_Pos (0U)
  2844. #define I2C_OAR1_OA1_Msk (0x3FFU << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
  2845. #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
  2846. #define I2C_OAR1_OA1MODE_Pos (10U)
  2847. #define I2C_OAR1_OA1MODE_Msk (0x1U << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
  2848. #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
  2849. #define I2C_OAR1_OA1EN_Pos (15U)
  2850. #define I2C_OAR1_OA1EN_Msk (0x1U << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
  2851. #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
  2852. /******************* Bit definition for I2C_OAR2 register ******************/
  2853. #define I2C_OAR2_OA2_Pos (1U)
  2854. #define I2C_OAR2_OA2_Msk (0x7FU << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
  2855. #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
  2856. #define I2C_OAR2_OA2MSK_Pos (8U)
  2857. #define I2C_OAR2_OA2MSK_Msk (0x7U << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
  2858. #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
  2859. #define I2C_OAR2_OA2NOMASK (0x00000000U) /*!< No mask */
  2860. #define I2C_OAR2_OA2MASK01_Pos (8U)
  2861. #define I2C_OAR2_OA2MASK01_Msk (0x1U << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
  2862. #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
  2863. #define I2C_OAR2_OA2MASK02_Pos (9U)
  2864. #define I2C_OAR2_OA2MASK02_Msk (0x1U << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
  2865. #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
  2866. #define I2C_OAR2_OA2MASK03_Pos (8U)
  2867. #define I2C_OAR2_OA2MASK03_Msk (0x3U << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
  2868. #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
  2869. #define I2C_OAR2_OA2MASK04_Pos (10U)
  2870. #define I2C_OAR2_OA2MASK04_Msk (0x1U << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
  2871. #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
  2872. #define I2C_OAR2_OA2MASK05_Pos (8U)
  2873. #define I2C_OAR2_OA2MASK05_Msk (0x5U << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
  2874. #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
  2875. #define I2C_OAR2_OA2MASK06_Pos (9U)
  2876. #define I2C_OAR2_OA2MASK06_Msk (0x3U << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
  2877. #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
  2878. #define I2C_OAR2_OA2MASK07_Pos (8U)
  2879. #define I2C_OAR2_OA2MASK07_Msk (0x7U << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
  2880. #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
  2881. #define I2C_OAR2_OA2EN_Pos (15U)
  2882. #define I2C_OAR2_OA2EN_Msk (0x1U << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
  2883. #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
  2884. /******************* Bit definition for I2C_TIMINGR register ****************/
  2885. #define I2C_TIMINGR_SCLL_Pos (0U)
  2886. #define I2C_TIMINGR_SCLL_Msk (0xFFU << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
  2887. #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
  2888. #define I2C_TIMINGR_SCLH_Pos (8U)
  2889. #define I2C_TIMINGR_SCLH_Msk (0xFFU << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
  2890. #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
  2891. #define I2C_TIMINGR_SDADEL_Pos (16U)
  2892. #define I2C_TIMINGR_SDADEL_Msk (0xFU << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
  2893. #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
  2894. #define I2C_TIMINGR_SCLDEL_Pos (20U)
  2895. #define I2C_TIMINGR_SCLDEL_Msk (0xFU << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
  2896. #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
  2897. #define I2C_TIMINGR_PRESC_Pos (28U)
  2898. #define I2C_TIMINGR_PRESC_Msk (0xFU << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
  2899. #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
  2900. /******************* Bit definition for I2C_TIMEOUTR register ****************/
  2901. #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
  2902. #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
  2903. #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
  2904. #define I2C_TIMEOUTR_TIDLE_Pos (12U)
  2905. #define I2C_TIMEOUTR_TIDLE_Msk (0x1U << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
  2906. #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
  2907. #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
  2908. #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1U << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
  2909. #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
  2910. #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
  2911. #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
  2912. #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/
  2913. #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
  2914. #define I2C_TIMEOUTR_TEXTEN_Msk (0x1U << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
  2915. #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
  2916. /****************** Bit definition for I2C_ISR register ********************/
  2917. #define I2C_ISR_TXE_Pos (0U)
  2918. #define I2C_ISR_TXE_Msk (0x1U << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
  2919. #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
  2920. #define I2C_ISR_TXIS_Pos (1U)
  2921. #define I2C_ISR_TXIS_Msk (0x1U << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
  2922. #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
  2923. #define I2C_ISR_RXNE_Pos (2U)
  2924. #define I2C_ISR_RXNE_Msk (0x1U << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
  2925. #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
  2926. #define I2C_ISR_ADDR_Pos (3U)
  2927. #define I2C_ISR_ADDR_Msk (0x1U << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
  2928. #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/
  2929. #define I2C_ISR_NACKF_Pos (4U)
  2930. #define I2C_ISR_NACKF_Msk (0x1U << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
  2931. #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
  2932. #define I2C_ISR_STOPF_Pos (5U)
  2933. #define I2C_ISR_STOPF_Msk (0x1U << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
  2934. #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
  2935. #define I2C_ISR_TC_Pos (6U)
  2936. #define I2C_ISR_TC_Msk (0x1U << I2C_ISR_TC_Pos) /*!< 0x00000040 */
  2937. #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
  2938. #define I2C_ISR_TCR_Pos (7U)
  2939. #define I2C_ISR_TCR_Msk (0x1U << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
  2940. #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
  2941. #define I2C_ISR_BERR_Pos (8U)
  2942. #define I2C_ISR_BERR_Msk (0x1U << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
  2943. #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
  2944. #define I2C_ISR_ARLO_Pos (9U)
  2945. #define I2C_ISR_ARLO_Msk (0x1U << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
  2946. #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
  2947. #define I2C_ISR_OVR_Pos (10U)
  2948. #define I2C_ISR_OVR_Msk (0x1U << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
  2949. #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
  2950. #define I2C_ISR_PECERR_Pos (11U)
  2951. #define I2C_ISR_PECERR_Msk (0x1U << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
  2952. #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
  2953. #define I2C_ISR_TIMEOUT_Pos (12U)
  2954. #define I2C_ISR_TIMEOUT_Msk (0x1U << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
  2955. #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
  2956. #define I2C_ISR_ALERT_Pos (13U)
  2957. #define I2C_ISR_ALERT_Msk (0x1U << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
  2958. #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
  2959. #define I2C_ISR_BUSY_Pos (15U)
  2960. #define I2C_ISR_BUSY_Msk (0x1U << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
  2961. #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
  2962. #define I2C_ISR_DIR_Pos (16U)
  2963. #define I2C_ISR_DIR_Msk (0x1U << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
  2964. #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
  2965. #define I2C_ISR_ADDCODE_Pos (17U)
  2966. #define I2C_ISR_ADDCODE_Msk (0x7FU << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
  2967. #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
  2968. /****************** Bit definition for I2C_ICR register ********************/
  2969. #define I2C_ICR_ADDRCF_Pos (3U)
  2970. #define I2C_ICR_ADDRCF_Msk (0x1U << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
  2971. #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
  2972. #define I2C_ICR_NACKCF_Pos (4U)
  2973. #define I2C_ICR_NACKCF_Msk (0x1U << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
  2974. #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
  2975. #define I2C_ICR_STOPCF_Pos (5U)
  2976. #define I2C_ICR_STOPCF_Msk (0x1U << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
  2977. #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
  2978. #define I2C_ICR_BERRCF_Pos (8U)
  2979. #define I2C_ICR_BERRCF_Msk (0x1U << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
  2980. #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
  2981. #define I2C_ICR_ARLOCF_Pos (9U)
  2982. #define I2C_ICR_ARLOCF_Msk (0x1U << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
  2983. #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
  2984. #define I2C_ICR_OVRCF_Pos (10U)
  2985. #define I2C_ICR_OVRCF_Msk (0x1U << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
  2986. #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
  2987. #define I2C_ICR_PECCF_Pos (11U)
  2988. #define I2C_ICR_PECCF_Msk (0x1U << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
  2989. #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
  2990. #define I2C_ICR_TIMOUTCF_Pos (12U)
  2991. #define I2C_ICR_TIMOUTCF_Msk (0x1U << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
  2992. #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
  2993. #define I2C_ICR_ALERTCF_Pos (13U)
  2994. #define I2C_ICR_ALERTCF_Msk (0x1U << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
  2995. #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
  2996. /****************** Bit definition for I2C_PECR register *******************/
  2997. #define I2C_PECR_PEC_Pos (0U)
  2998. #define I2C_PECR_PEC_Msk (0xFFU << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
  2999. #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
  3000. /****************** Bit definition for I2C_RXDR register *********************/
  3001. #define I2C_RXDR_RXDATA_Pos (0U)
  3002. #define I2C_RXDR_RXDATA_Msk (0xFFU << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  3003. #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  3004. /****************** Bit definition for I2C_TXDR register *******************/
  3005. #define I2C_TXDR_TXDATA_Pos (0U)
  3006. #define I2C_TXDR_TXDATA_Msk (0xFFU << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  3007. #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
  3008. /*****************************************************************************/
  3009. /* */
  3010. /* Independent WATCHDOG (IWDG) */
  3011. /* */
  3012. /*****************************************************************************/
  3013. /******************* Bit definition for IWDG_KR register *******************/
  3014. #define IWDG_KR_KEY_Pos (0U)
  3015. #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  3016. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */
  3017. /******************* Bit definition for IWDG_PR register *******************/
  3018. #define IWDG_PR_PR_Pos (0U)
  3019. #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  3020. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */
  3021. #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x01 */
  3022. #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x02 */
  3023. #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x04 */
  3024. /******************* Bit definition for IWDG_RLR register ******************/
  3025. #define IWDG_RLR_RL_Pos (0U)
  3026. #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  3027. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */
  3028. /******************* Bit definition for IWDG_SR register *******************/
  3029. #define IWDG_SR_PVU_Pos (0U)
  3030. #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  3031. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  3032. #define IWDG_SR_RVU_Pos (1U)
  3033. #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  3034. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  3035. #define IWDG_SR_WVU_Pos (2U)
  3036. #define IWDG_SR_WVU_Msk (0x1U << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
  3037. #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
  3038. /******************* Bit definition for IWDG_KR register *******************/
  3039. #define IWDG_WINR_WIN_Pos (0U)
  3040. #define IWDG_WINR_WIN_Msk (0xFFFU << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
  3041. #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
  3042. /*****************************************************************************/
  3043. /* */
  3044. /* Power Control (PWR) */
  3045. /* */
  3046. /*****************************************************************************/
  3047. /* Note: No specific macro feature on this device */
  3048. /******************** Bit definition for PWR_CR register *******************/
  3049. #define PWR_CR_LPDS_Pos (0U)
  3050. #define PWR_CR_LPDS_Msk (0x1U << PWR_CR_LPDS_Pos) /*!< 0x00000001 */
  3051. #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< Low-power Deepsleep */
  3052. #define PWR_CR_PDDS_Pos (1U)
  3053. #define PWR_CR_PDDS_Msk (0x1U << PWR_CR_PDDS_Pos) /*!< 0x00000002 */
  3054. #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */
  3055. #define PWR_CR_CWUF_Pos (2U)
  3056. #define PWR_CR_CWUF_Msk (0x1U << PWR_CR_CWUF_Pos) /*!< 0x00000004 */
  3057. #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */
  3058. #define PWR_CR_CSBF_Pos (3U)
  3059. #define PWR_CR_CSBF_Msk (0x1U << PWR_CR_CSBF_Pos) /*!< 0x00000008 */
  3060. #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */
  3061. #define PWR_CR_DBP_Pos (8U)
  3062. #define PWR_CR_DBP_Msk (0x1U << PWR_CR_DBP_Pos) /*!< 0x00000100 */
  3063. #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */
  3064. /******************* Bit definition for PWR_CSR register *******************/
  3065. #define PWR_CSR_WUF_Pos (0U)
  3066. #define PWR_CSR_WUF_Msk (0x1U << PWR_CSR_WUF_Pos) /*!< 0x00000001 */
  3067. #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */
  3068. #define PWR_CSR_SBF_Pos (1U)
  3069. #define PWR_CSR_SBF_Msk (0x1U << PWR_CSR_SBF_Pos) /*!< 0x00000002 */
  3070. #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */
  3071. #define PWR_CSR_VREFINTRDYF_Pos (3U)
  3072. #define PWR_CSR_VREFINTRDYF_Msk (0x1U << PWR_CSR_VREFINTRDYF_Pos) /*!< 0x00000008 */
  3073. #define PWR_CSR_VREFINTRDYF PWR_CSR_VREFINTRDYF_Msk /*!< Internal voltage reference (VREFINT) ready flag */
  3074. #define PWR_CSR_EWUP1_Pos (8U)
  3075. #define PWR_CSR_EWUP1_Msk (0x1U << PWR_CSR_EWUP1_Pos) /*!< 0x00000100 */
  3076. #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk /*!< Enable WKUP pin 1 */
  3077. #define PWR_CSR_EWUP2_Pos (9U)
  3078. #define PWR_CSR_EWUP2_Msk (0x1U << PWR_CSR_EWUP2_Pos) /*!< 0x00000200 */
  3079. #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk /*!< Enable WKUP pin 2 */
  3080. /*****************************************************************************/
  3081. /* */
  3082. /* Reset and Clock Control */
  3083. /* */
  3084. /*****************************************************************************/
  3085. /*
  3086. * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie)
  3087. */
  3088. /******************** Bit definition for RCC_CR register *******************/
  3089. #define RCC_CR_HSION_Pos (0U)
  3090. #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000001 */
  3091. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */
  3092. #define RCC_CR_HSIRDY_Pos (1U)
  3093. #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */
  3094. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */
  3095. #define RCC_CR_HSITRIM_Pos (3U)
  3096. #define RCC_CR_HSITRIM_Msk (0x1FU << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */
  3097. #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk /*!< Internal High Speed clock trimming */
  3098. #define RCC_CR_HSITRIM_0 (0x01U << RCC_CR_HSITRIM_Pos) /*!< 0x00000008 */
  3099. #define RCC_CR_HSITRIM_1 (0x02U << RCC_CR_HSITRIM_Pos) /*!< 0x00000010 */
  3100. #define RCC_CR_HSITRIM_2 (0x04U << RCC_CR_HSITRIM_Pos) /*!< 0x00000020 */
  3101. #define RCC_CR_HSITRIM_3 (0x08U << RCC_CR_HSITRIM_Pos) /*!< 0x00000040 */
  3102. #define RCC_CR_HSITRIM_4 (0x10U << RCC_CR_HSITRIM_Pos) /*!< 0x00000080 */
  3103. #define RCC_CR_HSICAL_Pos (8U)
  3104. #define RCC_CR_HSICAL_Msk (0xFFU << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */
  3105. #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk /*!< Internal High Speed clock Calibration */
  3106. #define RCC_CR_HSICAL_0 (0x01U << RCC_CR_HSICAL_Pos) /*!< 0x00000100 */
  3107. #define RCC_CR_HSICAL_1 (0x02U << RCC_CR_HSICAL_Pos) /*!< 0x00000200 */
  3108. #define RCC_CR_HSICAL_2 (0x04U << RCC_CR_HSICAL_Pos) /*!< 0x00000400 */
  3109. #define RCC_CR_HSICAL_3 (0x08U << RCC_CR_HSICAL_Pos) /*!< 0x00000800 */
  3110. #define RCC_CR_HSICAL_4 (0x10U << RCC_CR_HSICAL_Pos) /*!< 0x00001000 */
  3111. #define RCC_CR_HSICAL_5 (0x20U << RCC_CR_HSICAL_Pos) /*!< 0x00002000 */
  3112. #define RCC_CR_HSICAL_6 (0x40U << RCC_CR_HSICAL_Pos) /*!< 0x00004000 */
  3113. #define RCC_CR_HSICAL_7 (0x80U << RCC_CR_HSICAL_Pos) /*!< 0x00008000 */
  3114. #define RCC_CR_HSEON_Pos (16U)
  3115. #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  3116. #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */
  3117. #define RCC_CR_HSERDY_Pos (17U)
  3118. #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  3119. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */
  3120. #define RCC_CR_HSEBYP_Pos (18U)
  3121. #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  3122. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */
  3123. #define RCC_CR_CSSON_Pos (19U)
  3124. #define RCC_CR_CSSON_Msk (0x1U << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
  3125. #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< Clock Security System enable */
  3126. #define RCC_CR_PLLON_Pos (24U)
  3127. #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  3128. #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */
  3129. #define RCC_CR_PLLRDY_Pos (25U)
  3130. #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  3131. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */
  3132. /******************** Bit definition for RCC_CFGR register *****************/
  3133. /*!< SW configuration */
  3134. #define RCC_CFGR_SW_Pos (0U)
  3135. #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
  3136. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
  3137. #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  3138. #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  3139. #define RCC_CFGR_SW_HSI (0x00000000U) /*!< HSI selected as system clock */
  3140. #define RCC_CFGR_SW_HSE (0x00000001U) /*!< HSE selected as system clock */
  3141. #define RCC_CFGR_SW_PLL (0x00000002U) /*!< PLL selected as system clock */
  3142. /*!< SWS configuration */
  3143. #define RCC_CFGR_SWS_Pos (2U)
  3144. #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
  3145. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
  3146. #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
  3147. #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  3148. #define RCC_CFGR_SWS_HSI (0x00000000U) /*!< HSI oscillator used as system clock */
  3149. #define RCC_CFGR_SWS_HSE (0x00000004U) /*!< HSE oscillator used as system clock */
  3150. #define RCC_CFGR_SWS_PLL (0x00000008U) /*!< PLL used as system clock */
  3151. /*!< HPRE configuration */
  3152. #define RCC_CFGR_HPRE_Pos (4U)
  3153. #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
  3154. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  3155. #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
  3156. #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
  3157. #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
  3158. #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
  3159. #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */
  3160. #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */
  3161. #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */
  3162. #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */
  3163. #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */
  3164. #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */
  3165. #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */
  3166. #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */
  3167. #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */
  3168. /*!< PPRE configuration */
  3169. #define RCC_CFGR_PPRE_Pos (8U)
  3170. #define RCC_CFGR_PPRE_Msk (0x7U << RCC_CFGR_PPRE_Pos) /*!< 0x00000700 */
  3171. #define RCC_CFGR_PPRE RCC_CFGR_PPRE_Msk /*!< PRE[2:0] bits (APB prescaler) */
  3172. #define RCC_CFGR_PPRE_0 (0x1U << RCC_CFGR_PPRE_Pos) /*!< 0x00000100 */
  3173. #define RCC_CFGR_PPRE_1 (0x2U << RCC_CFGR_PPRE_Pos) /*!< 0x00000200 */
  3174. #define RCC_CFGR_PPRE_2 (0x4U << RCC_CFGR_PPRE_Pos) /*!< 0x00000400 */
  3175. #define RCC_CFGR_PPRE_DIV1 (0x00000000U) /*!< HCLK not divided */
  3176. #define RCC_CFGR_PPRE_DIV2_Pos (10U)
  3177. #define RCC_CFGR_PPRE_DIV2_Msk (0x1U << RCC_CFGR_PPRE_DIV2_Pos) /*!< 0x00000400 */
  3178. #define RCC_CFGR_PPRE_DIV2 RCC_CFGR_PPRE_DIV2_Msk /*!< HCLK divided by 2 */
  3179. #define RCC_CFGR_PPRE_DIV4_Pos (8U)
  3180. #define RCC_CFGR_PPRE_DIV4_Msk (0x5U << RCC_CFGR_PPRE_DIV4_Pos) /*!< 0x00000500 */
  3181. #define RCC_CFGR_PPRE_DIV4 RCC_CFGR_PPRE_DIV4_Msk /*!< HCLK divided by 4 */
  3182. #define RCC_CFGR_PPRE_DIV8_Pos (9U)
  3183. #define RCC_CFGR_PPRE_DIV8_Msk (0x3U << RCC_CFGR_PPRE_DIV8_Pos) /*!< 0x00000600 */
  3184. #define RCC_CFGR_PPRE_DIV8 RCC_CFGR_PPRE_DIV8_Msk /*!< HCLK divided by 8 */
  3185. #define RCC_CFGR_PPRE_DIV16_Pos (8U)
  3186. #define RCC_CFGR_PPRE_DIV16_Msk (0x7U << RCC_CFGR_PPRE_DIV16_Pos) /*!< 0x00000700 */
  3187. #define RCC_CFGR_PPRE_DIV16 RCC_CFGR_PPRE_DIV16_Msk /*!< HCLK divided by 16 */
  3188. /*!< ADCPPRE configuration */
  3189. #define RCC_CFGR_ADCPRE_Pos (14U)
  3190. #define RCC_CFGR_ADCPRE_Msk (0x1U << RCC_CFGR_ADCPRE_Pos) /*!< 0x00004000 */
  3191. #define RCC_CFGR_ADCPRE RCC_CFGR_ADCPRE_Msk /*!< ADCPRE bit (ADC prescaler) */
  3192. #define RCC_CFGR_ADCPRE_DIV2 (0x00000000U) /*!< PCLK divided by 2 */
  3193. #define RCC_CFGR_ADCPRE_DIV4 (0x00004000U) /*!< PCLK divided by 4 */
  3194. #define RCC_CFGR_PLLSRC_Pos (16U)
  3195. #define RCC_CFGR_PLLSRC_Msk (0x1U << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */
  3196. #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */
  3197. #define RCC_CFGR_PLLSRC_HSI_DIV2 (0x00000000U) /*!< HSI clock divided by 2 selected as PLL entry clock source */
  3198. #define RCC_CFGR_PLLSRC_HSE_PREDIV (0x00010000U) /*!< HSE/PREDIV clock selected as PLL entry clock source */
  3199. #define RCC_CFGR_PLLXTPRE_Pos (17U)
  3200. #define RCC_CFGR_PLLXTPRE_Msk (0x1U << RCC_CFGR_PLLXTPRE_Pos) /*!< 0x00020000 */
  3201. #define RCC_CFGR_PLLXTPRE RCC_CFGR_PLLXTPRE_Msk /*!< HSE divider for PLL entry */
  3202. #define RCC_CFGR_PLLXTPRE_HSE_PREDIV_DIV1 (0x00000000U) /*!< HSE/PREDIV clock not divided for PLL entry */
  3203. #define RCC_CFGR_PLLXTPRE_HSE_PREDIV_DIV2 (0x00020000U) /*!< HSE/PREDIV clock divided by 2 for PLL entry */
  3204. /*!< PLLMUL configuration */
  3205. #define RCC_CFGR_PLLMUL_Pos (18U)
  3206. #define RCC_CFGR_PLLMUL_Msk (0xFU << RCC_CFGR_PLLMUL_Pos) /*!< 0x003C0000 */
  3207. #define RCC_CFGR_PLLMUL RCC_CFGR_PLLMUL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */
  3208. #define RCC_CFGR_PLLMUL_0 (0x1U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00040000 */
  3209. #define RCC_CFGR_PLLMUL_1 (0x2U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00080000 */
  3210. #define RCC_CFGR_PLLMUL_2 (0x4U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00100000 */
  3211. #define RCC_CFGR_PLLMUL_3 (0x8U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00200000 */
  3212. #define RCC_CFGR_PLLMUL2 (0x00000000U) /*!< PLL input clock*2 */
  3213. #define RCC_CFGR_PLLMUL3 (0x00040000U) /*!< PLL input clock*3 */
  3214. #define RCC_CFGR_PLLMUL4 (0x00080000U) /*!< PLL input clock*4 */
  3215. #define RCC_CFGR_PLLMUL5 (0x000C0000U) /*!< PLL input clock*5 */
  3216. #define RCC_CFGR_PLLMUL6 (0x00100000U) /*!< PLL input clock*6 */
  3217. #define RCC_CFGR_PLLMUL7 (0x00140000U) /*!< PLL input clock*7 */
  3218. #define RCC_CFGR_PLLMUL8 (0x00180000U) /*!< PLL input clock*8 */
  3219. #define RCC_CFGR_PLLMUL9 (0x001C0000U) /*!< PLL input clock*9 */
  3220. #define RCC_CFGR_PLLMUL10 (0x00200000U) /*!< PLL input clock10 */
  3221. #define RCC_CFGR_PLLMUL11 (0x00240000U) /*!< PLL input clock*11 */
  3222. #define RCC_CFGR_PLLMUL12 (0x00280000U) /*!< PLL input clock*12 */
  3223. #define RCC_CFGR_PLLMUL13 (0x002C0000U) /*!< PLL input clock*13 */
  3224. #define RCC_CFGR_PLLMUL14 (0x00300000U) /*!< PLL input clock*14 */
  3225. #define RCC_CFGR_PLLMUL15 (0x00340000U) /*!< PLL input clock*15 */
  3226. #define RCC_CFGR_PLLMUL16 (0x00380000U) /*!< PLL input clock*16 */
  3227. /*!< MCO configuration */
  3228. #define RCC_CFGR_MCO_Pos (24U)
  3229. #define RCC_CFGR_MCO_Msk (0xFU << RCC_CFGR_MCO_Pos) /*!< 0x0F000000 */
  3230. #define RCC_CFGR_MCO RCC_CFGR_MCO_Msk /*!< MCO[3:0] bits (Microcontroller Clock Output) */
  3231. #define RCC_CFGR_MCO_0 (0x1U << RCC_CFGR_MCO_Pos) /*!< 0x01000000 */
  3232. #define RCC_CFGR_MCO_1 (0x2U << RCC_CFGR_MCO_Pos) /*!< 0x02000000 */
  3233. #define RCC_CFGR_MCO_2 (0x4U << RCC_CFGR_MCO_Pos) /*!< 0x04000000 */
  3234. #define RCC_CFGR_MCO_NOCLOCK (0x00000000U) /*!< No clock */
  3235. #define RCC_CFGR_MCO_HSI14 (0x01000000U) /*!< HSI14 clock selected as MCO source */
  3236. #define RCC_CFGR_MCO_LSI (0x02000000U) /*!< LSI clock selected as MCO source */
  3237. #define RCC_CFGR_MCO_LSE (0x03000000U) /*!< LSE clock selected as MCO source */
  3238. #define RCC_CFGR_MCO_SYSCLK (0x04000000U) /*!< System clock selected as MCO source */
  3239. #define RCC_CFGR_MCO_HSI (0x05000000U) /*!< HSI clock selected as MCO source */
  3240. #define RCC_CFGR_MCO_HSE (0x06000000U) /*!< HSE clock selected as MCO source */
  3241. #define RCC_CFGR_MCO_PLL (0x07000000U) /*!< PLL clock divided by 2 selected as MCO source */
  3242. /* Reference defines */
  3243. #define RCC_CFGR_MCOSEL RCC_CFGR_MCO
  3244. #define RCC_CFGR_MCOSEL_0 RCC_CFGR_MCO_0
  3245. #define RCC_CFGR_MCOSEL_1 RCC_CFGR_MCO_1
  3246. #define RCC_CFGR_MCOSEL_2 RCC_CFGR_MCO_2
  3247. #define RCC_CFGR_MCOSEL_NOCLOCK RCC_CFGR_MCO_NOCLOCK
  3248. #define RCC_CFGR_MCOSEL_HSI14 RCC_CFGR_MCO_HSI14
  3249. #define RCC_CFGR_MCOSEL_LSI RCC_CFGR_MCO_LSI
  3250. #define RCC_CFGR_MCOSEL_LSE RCC_CFGR_MCO_LSE
  3251. #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCO_SYSCLK
  3252. #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCO_HSI
  3253. #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCO_HSE
  3254. #define RCC_CFGR_MCOSEL_PLL_DIV2 RCC_CFGR_MCO_PLL
  3255. /*!<****************** Bit definition for RCC_CIR register *****************/
  3256. #define RCC_CIR_LSIRDYF_Pos (0U)
  3257. #define RCC_CIR_LSIRDYF_Msk (0x1U << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */
  3258. #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */
  3259. #define RCC_CIR_LSERDYF_Pos (1U)
  3260. #define RCC_CIR_LSERDYF_Msk (0x1U << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */
  3261. #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */
  3262. #define RCC_CIR_HSIRDYF_Pos (2U)
  3263. #define RCC_CIR_HSIRDYF_Msk (0x1U << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */
  3264. #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */
  3265. #define RCC_CIR_HSERDYF_Pos (3U)
  3266. #define RCC_CIR_HSERDYF_Msk (0x1U << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */
  3267. #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */
  3268. #define RCC_CIR_PLLRDYF_Pos (4U)
  3269. #define RCC_CIR_PLLRDYF_Msk (0x1U << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */
  3270. #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */
  3271. #define RCC_CIR_HSI14RDYF_Pos (5U)
  3272. #define RCC_CIR_HSI14RDYF_Msk (0x1U << RCC_CIR_HSI14RDYF_Pos) /*!< 0x00000020 */
  3273. #define RCC_CIR_HSI14RDYF RCC_CIR_HSI14RDYF_Msk /*!< HSI14 Ready Interrupt flag */
  3274. #define RCC_CIR_CSSF_Pos (7U)
  3275. #define RCC_CIR_CSSF_Msk (0x1U << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */
  3276. #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */
  3277. #define RCC_CIR_LSIRDYIE_Pos (8U)
  3278. #define RCC_CIR_LSIRDYIE_Msk (0x1U << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */
  3279. #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */
  3280. #define RCC_CIR_LSERDYIE_Pos (9U)
  3281. #define RCC_CIR_LSERDYIE_Msk (0x1U << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */
  3282. #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */
  3283. #define RCC_CIR_HSIRDYIE_Pos (10U)
  3284. #define RCC_CIR_HSIRDYIE_Msk (0x1U << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */
  3285. #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */
  3286. #define RCC_CIR_HSERDYIE_Pos (11U)
  3287. #define RCC_CIR_HSERDYIE_Msk (0x1U << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */
  3288. #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */
  3289. #define RCC_CIR_PLLRDYIE_Pos (12U)
  3290. #define RCC_CIR_PLLRDYIE_Msk (0x1U << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */
  3291. #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */
  3292. #define RCC_CIR_HSI14RDYIE_Pos (13U)
  3293. #define RCC_CIR_HSI14RDYIE_Msk (0x1U << RCC_CIR_HSI14RDYIE_Pos) /*!< 0x00002000 */
  3294. #define RCC_CIR_HSI14RDYIE RCC_CIR_HSI14RDYIE_Msk /*!< HSI14 Ready Interrupt Enable */
  3295. #define RCC_CIR_LSIRDYC_Pos (16U)
  3296. #define RCC_CIR_LSIRDYC_Msk (0x1U << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */
  3297. #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */
  3298. #define RCC_CIR_LSERDYC_Pos (17U)
  3299. #define RCC_CIR_LSERDYC_Msk (0x1U << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */
  3300. #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */
  3301. #define RCC_CIR_HSIRDYC_Pos (18U)
  3302. #define RCC_CIR_HSIRDYC_Msk (0x1U << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */
  3303. #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */
  3304. #define RCC_CIR_HSERDYC_Pos (19U)
  3305. #define RCC_CIR_HSERDYC_Msk (0x1U << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */
  3306. #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */
  3307. #define RCC_CIR_PLLRDYC_Pos (20U)
  3308. #define RCC_CIR_PLLRDYC_Msk (0x1U << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */
  3309. #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */
  3310. #define RCC_CIR_HSI14RDYC_Pos (21U)
  3311. #define RCC_CIR_HSI14RDYC_Msk (0x1U << RCC_CIR_HSI14RDYC_Pos) /*!< 0x00200000 */
  3312. #define RCC_CIR_HSI14RDYC RCC_CIR_HSI14RDYC_Msk /*!< HSI14 Ready Interrupt Clear */
  3313. #define RCC_CIR_CSSC_Pos (23U)
  3314. #define RCC_CIR_CSSC_Msk (0x1U << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */
  3315. #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */
  3316. /***************** Bit definition for RCC_APB2RSTR register ****************/
  3317. #define RCC_APB2RSTR_SYSCFGRST_Pos (0U)
  3318. #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1U << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */
  3319. #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk /*!< SYSCFG reset */
  3320. #define RCC_APB2RSTR_ADCRST_Pos (9U)
  3321. #define RCC_APB2RSTR_ADCRST_Msk (0x1U << RCC_APB2RSTR_ADCRST_Pos) /*!< 0x00000200 */
  3322. #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk /*!< ADC reset */
  3323. #define RCC_APB2RSTR_TIM1RST_Pos (11U)
  3324. #define RCC_APB2RSTR_TIM1RST_Msk (0x1U << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */
  3325. #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk /*!< TIM1 reset */
  3326. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  3327. #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
  3328. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI1 reset */
  3329. #define RCC_APB2RSTR_USART1RST_Pos (14U)
  3330. #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
  3331. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 reset */
  3332. #define RCC_APB2RSTR_TIM15RST_Pos (16U)
  3333. #define RCC_APB2RSTR_TIM15RST_Msk (0x1U << RCC_APB2RSTR_TIM15RST_Pos) /*!< 0x00010000 */
  3334. #define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk /*!< TIM15 reset */
  3335. #define RCC_APB2RSTR_TIM16RST_Pos (17U)
  3336. #define RCC_APB2RSTR_TIM16RST_Msk (0x1U << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */
  3337. #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk /*!< TIM16 reset */
  3338. #define RCC_APB2RSTR_TIM17RST_Pos (18U)
  3339. #define RCC_APB2RSTR_TIM17RST_Msk (0x1U << RCC_APB2RSTR_TIM17RST_Pos) /*!< 0x00040000 */
  3340. #define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk /*!< TIM17 reset */
  3341. #define RCC_APB2RSTR_DBGMCURST_Pos (22U)
  3342. #define RCC_APB2RSTR_DBGMCURST_Msk (0x1U << RCC_APB2RSTR_DBGMCURST_Pos) /*!< 0x00400000 */
  3343. #define RCC_APB2RSTR_DBGMCURST RCC_APB2RSTR_DBGMCURST_Msk /*!< DBGMCU reset */
  3344. /*!< Old ADC1 reset bit definition maintained for legacy purpose */
  3345. #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADCRST
  3346. /***************** Bit definition for RCC_APB1RSTR register ****************/
  3347. #define RCC_APB1RSTR_TIM2RST_Pos (0U)
  3348. #define RCC_APB1RSTR_TIM2RST_Msk (0x1U << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */
  3349. #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 reset */
  3350. #define RCC_APB1RSTR_TIM3RST_Pos (1U)
  3351. #define RCC_APB1RSTR_TIM3RST_Msk (0x1U << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */
  3352. #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 reset */
  3353. #define RCC_APB1RSTR_TIM6RST_Pos (4U)
  3354. #define RCC_APB1RSTR_TIM6RST_Msk (0x1U << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */
  3355. #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 reset */
  3356. #define RCC_APB1RSTR_TIM14RST_Pos (8U)
  3357. #define RCC_APB1RSTR_TIM14RST_Msk (0x1U << RCC_APB1RSTR_TIM14RST_Pos) /*!< 0x00000100 */
  3358. #define RCC_APB1RSTR_TIM14RST RCC_APB1RSTR_TIM14RST_Msk /*!< Timer 14 reset */
  3359. #define RCC_APB1RSTR_WWDGRST_Pos (11U)
  3360. #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */
  3361. #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog reset */
  3362. #define RCC_APB1RSTR_SPI2RST_Pos (14U)
  3363. #define RCC_APB1RSTR_SPI2RST_Msk (0x1U << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */
  3364. #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI2 reset */
  3365. #define RCC_APB1RSTR_USART2RST_Pos (17U)
  3366. #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */
  3367. #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 reset */
  3368. #define RCC_APB1RSTR_I2C1RST_Pos (21U)
  3369. #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */
  3370. #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 reset */
  3371. #define RCC_APB1RSTR_I2C2RST_Pos (22U)
  3372. #define RCC_APB1RSTR_I2C2RST_Msk (0x1U << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */
  3373. #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 reset */
  3374. #define RCC_APB1RSTR_PWRRST_Pos (28U)
  3375. #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */
  3376. #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< PWR reset */
  3377. #define RCC_APB1RSTR_DACRST_Pos (29U)
  3378. #define RCC_APB1RSTR_DACRST_Msk (0x1U << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */
  3379. #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC reset */
  3380. #define RCC_APB1RSTR_CECRST_Pos (30U)
  3381. #define RCC_APB1RSTR_CECRST_Msk (0x1U << RCC_APB1RSTR_CECRST_Pos) /*!< 0x40000000 */
  3382. #define RCC_APB1RSTR_CECRST RCC_APB1RSTR_CECRST_Msk /*!< CEC reset */
  3383. /****************** Bit definition for RCC_AHBENR register *****************/
  3384. #define RCC_AHBENR_DMAEN_Pos (0U)
  3385. #define RCC_AHBENR_DMAEN_Msk (0x1U << RCC_AHBENR_DMAEN_Pos) /*!< 0x00000001 */
  3386. #define RCC_AHBENR_DMAEN RCC_AHBENR_DMAEN_Msk /*!< DMA1 clock enable */
  3387. #define RCC_AHBENR_SRAMEN_Pos (2U)
  3388. #define RCC_AHBENR_SRAMEN_Msk (0x1U << RCC_AHBENR_SRAMEN_Pos) /*!< 0x00000004 */
  3389. #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk /*!< SRAM interface clock enable */
  3390. #define RCC_AHBENR_FLITFEN_Pos (4U)
  3391. #define RCC_AHBENR_FLITFEN_Msk (0x1U << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00000010 */
  3392. #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable */
  3393. #define RCC_AHBENR_CRCEN_Pos (6U)
  3394. #define RCC_AHBENR_CRCEN_Msk (0x1U << RCC_AHBENR_CRCEN_Pos) /*!< 0x00000040 */
  3395. #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */
  3396. #define RCC_AHBENR_GPIOAEN_Pos (17U)
  3397. #define RCC_AHBENR_GPIOAEN_Msk (0x1U << RCC_AHBENR_GPIOAEN_Pos) /*!< 0x00020000 */
  3398. #define RCC_AHBENR_GPIOAEN RCC_AHBENR_GPIOAEN_Msk /*!< GPIOA clock enable */
  3399. #define RCC_AHBENR_GPIOBEN_Pos (18U)
  3400. #define RCC_AHBENR_GPIOBEN_Msk (0x1U << RCC_AHBENR_GPIOBEN_Pos) /*!< 0x00040000 */
  3401. #define RCC_AHBENR_GPIOBEN RCC_AHBENR_GPIOBEN_Msk /*!< GPIOB clock enable */
  3402. #define RCC_AHBENR_GPIOCEN_Pos (19U)
  3403. #define RCC_AHBENR_GPIOCEN_Msk (0x1U << RCC_AHBENR_GPIOCEN_Pos) /*!< 0x00080000 */
  3404. #define RCC_AHBENR_GPIOCEN RCC_AHBENR_GPIOCEN_Msk /*!< GPIOC clock enable */
  3405. #define RCC_AHBENR_GPIODEN_Pos (20U)
  3406. #define RCC_AHBENR_GPIODEN_Msk (0x1U << RCC_AHBENR_GPIODEN_Pos) /*!< 0x00100000 */
  3407. #define RCC_AHBENR_GPIODEN RCC_AHBENR_GPIODEN_Msk /*!< GPIOD clock enable */
  3408. #define RCC_AHBENR_GPIOFEN_Pos (22U)
  3409. #define RCC_AHBENR_GPIOFEN_Msk (0x1U << RCC_AHBENR_GPIOFEN_Pos) /*!< 0x00400000 */
  3410. #define RCC_AHBENR_GPIOFEN RCC_AHBENR_GPIOFEN_Msk /*!< GPIOF clock enable */
  3411. #define RCC_AHBENR_TSCEN_Pos (24U)
  3412. #define RCC_AHBENR_TSCEN_Msk (0x1U << RCC_AHBENR_TSCEN_Pos) /*!< 0x01000000 */
  3413. #define RCC_AHBENR_TSCEN RCC_AHBENR_TSCEN_Msk /*!< TS controller clock enable */
  3414. /* Old Bit definition maintained for legacy purpose */
  3415. #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMAEN /*!< DMA1 clock enable */
  3416. #define RCC_AHBENR_TSEN RCC_AHBENR_TSCEN /*!< TS clock enable */
  3417. /***************** Bit definition for RCC_APB2ENR register *****************/
  3418. #define RCC_APB2ENR_SYSCFGCOMPEN_Pos (0U)
  3419. #define RCC_APB2ENR_SYSCFGCOMPEN_Msk (0x1U << RCC_APB2ENR_SYSCFGCOMPEN_Pos) /*!< 0x00000001 */
  3420. #define RCC_APB2ENR_SYSCFGCOMPEN RCC_APB2ENR_SYSCFGCOMPEN_Msk /*!< SYSCFG and comparator clock enable */
  3421. #define RCC_APB2ENR_ADCEN_Pos (9U)
  3422. #define RCC_APB2ENR_ADCEN_Msk (0x1U << RCC_APB2ENR_ADCEN_Pos) /*!< 0x00000200 */
  3423. #define RCC_APB2ENR_ADCEN RCC_APB2ENR_ADCEN_Msk /*!< ADC1 clock enable */
  3424. #define RCC_APB2ENR_TIM1EN_Pos (11U)
  3425. #define RCC_APB2ENR_TIM1EN_Msk (0x1U << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */
  3426. #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk /*!< TIM1 clock enable */
  3427. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  3428. #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  3429. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI1 clock enable */
  3430. #define RCC_APB2ENR_USART1EN_Pos (14U)
  3431. #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
  3432. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */
  3433. #define RCC_APB2ENR_TIM15EN_Pos (16U)
  3434. #define RCC_APB2ENR_TIM15EN_Msk (0x1U << RCC_APB2ENR_TIM15EN_Pos) /*!< 0x00010000 */
  3435. #define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk /*!< TIM15 clock enable */
  3436. #define RCC_APB2ENR_TIM16EN_Pos (17U)
  3437. #define RCC_APB2ENR_TIM16EN_Msk (0x1U << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */
  3438. #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk /*!< TIM16 clock enable */
  3439. #define RCC_APB2ENR_TIM17EN_Pos (18U)
  3440. #define RCC_APB2ENR_TIM17EN_Msk (0x1U << RCC_APB2ENR_TIM17EN_Pos) /*!< 0x00040000 */
  3441. #define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk /*!< TIM17 clock enable */
  3442. #define RCC_APB2ENR_DBGMCUEN_Pos (22U)
  3443. #define RCC_APB2ENR_DBGMCUEN_Msk (0x1U << RCC_APB2ENR_DBGMCUEN_Pos) /*!< 0x00400000 */
  3444. #define RCC_APB2ENR_DBGMCUEN RCC_APB2ENR_DBGMCUEN_Msk /*!< DBGMCU clock enable */
  3445. /* Old Bit definition maintained for legacy purpose */
  3446. #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGCOMPEN /*!< SYSCFG clock enable */
  3447. #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADCEN /*!< ADC1 clock enable */
  3448. /***************** Bit definition for RCC_APB1ENR register *****************/
  3449. #define RCC_APB1ENR_TIM2EN_Pos (0U)
  3450. #define RCC_APB1ENR_TIM2EN_Msk (0x1U << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */
  3451. #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enable */
  3452. #define RCC_APB1ENR_TIM3EN_Pos (1U)
  3453. #define RCC_APB1ENR_TIM3EN_Msk (0x1U << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */
  3454. #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */
  3455. #define RCC_APB1ENR_TIM6EN_Pos (4U)
  3456. #define RCC_APB1ENR_TIM6EN_Msk (0x1U << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */
  3457. #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */
  3458. #define RCC_APB1ENR_TIM14EN_Pos (8U)
  3459. #define RCC_APB1ENR_TIM14EN_Msk (0x1U << RCC_APB1ENR_TIM14EN_Pos) /*!< 0x00000100 */
  3460. #define RCC_APB1ENR_TIM14EN RCC_APB1ENR_TIM14EN_Msk /*!< Timer 14 clock enable */
  3461. #define RCC_APB1ENR_WWDGEN_Pos (11U)
  3462. #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */
  3463. #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */
  3464. #define RCC_APB1ENR_SPI2EN_Pos (14U)
  3465. #define RCC_APB1ENR_SPI2EN_Msk (0x1U << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */
  3466. #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI2 clock enable */
  3467. #define RCC_APB1ENR_USART2EN_Pos (17U)
  3468. #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */
  3469. #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART2 clock enable */
  3470. #define RCC_APB1ENR_I2C1EN_Pos (21U)
  3471. #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */
  3472. #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C1 clock enable */
  3473. #define RCC_APB1ENR_I2C2EN_Pos (22U)
  3474. #define RCC_APB1ENR_I2C2EN_Msk (0x1U << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */
  3475. #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C2 clock enable */
  3476. #define RCC_APB1ENR_PWREN_Pos (28U)
  3477. #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */
  3478. #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< PWR clock enable */
  3479. #define RCC_APB1ENR_DACEN_Pos (29U)
  3480. #define RCC_APB1ENR_DACEN_Msk (0x1U << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */
  3481. #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC clock enable */
  3482. #define RCC_APB1ENR_CECEN_Pos (30U)
  3483. #define RCC_APB1ENR_CECEN_Msk (0x1U << RCC_APB1ENR_CECEN_Pos) /*!< 0x40000000 */
  3484. #define RCC_APB1ENR_CECEN RCC_APB1ENR_CECEN_Msk /*!< CEC clock enable */
  3485. /******************* Bit definition for RCC_BDCR register ******************/
  3486. #define RCC_BDCR_LSEON_Pos (0U)
  3487. #define RCC_BDCR_LSEON_Msk (0x1U << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  3488. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk /*!< External Low Speed oscillator enable */
  3489. #define RCC_BDCR_LSERDY_Pos (1U)
  3490. #define RCC_BDCR_LSERDY_Msk (0x1U << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  3491. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk /*!< External Low Speed oscillator Ready */
  3492. #define RCC_BDCR_LSEBYP_Pos (2U)
  3493. #define RCC_BDCR_LSEBYP_Msk (0x1U << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  3494. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */
  3495. #define RCC_BDCR_LSEDRV_Pos (3U)
  3496. #define RCC_BDCR_LSEDRV_Msk (0x3U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */
  3497. #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk /*!< LSEDRV[1:0] bits (LSE Osc. drive capability) */
  3498. #define RCC_BDCR_LSEDRV_0 (0x1U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */
  3499. #define RCC_BDCR_LSEDRV_1 (0x2U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */
  3500. #define RCC_BDCR_RTCSEL_Pos (8U)
  3501. #define RCC_BDCR_RTCSEL_Msk (0x3U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
  3502. #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */
  3503. #define RCC_BDCR_RTCSEL_0 (0x1U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
  3504. #define RCC_BDCR_RTCSEL_1 (0x2U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
  3505. /*!< RTC configuration */
  3506. #define RCC_BDCR_RTCSEL_NOCLOCK (0x00000000U) /*!< No clock */
  3507. #define RCC_BDCR_RTCSEL_LSE (0x00000100U) /*!< LSE oscillator clock used as RTC clock */
  3508. #define RCC_BDCR_RTCSEL_LSI (0x00000200U) /*!< LSI oscillator clock used as RTC clock */
  3509. #define RCC_BDCR_RTCSEL_HSE (0x00000300U) /*!< HSE oscillator clock divided by 128 used as RTC clock */
  3510. #define RCC_BDCR_RTCEN_Pos (15U)
  3511. #define RCC_BDCR_RTCEN_Msk (0x1U << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
  3512. #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk /*!< RTC clock enable */
  3513. #define RCC_BDCR_BDRST_Pos (16U)
  3514. #define RCC_BDCR_BDRST_Msk (0x1U << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
  3515. #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk /*!< Backup domain software reset */
  3516. /******************* Bit definition for RCC_CSR register *******************/
  3517. #define RCC_CSR_LSION_Pos (0U)
  3518. #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  3519. #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */
  3520. #define RCC_CSR_LSIRDY_Pos (1U)
  3521. #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  3522. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */
  3523. #define RCC_CSR_RMVF_Pos (24U)
  3524. #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */
  3525. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */
  3526. #define RCC_CSR_OBLRSTF_Pos (25U)
  3527. #define RCC_CSR_OBLRSTF_Msk (0x1U << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
  3528. #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk /*!< OBL reset flag */
  3529. #define RCC_CSR_PINRSTF_Pos (26U)
  3530. #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  3531. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */
  3532. #define RCC_CSR_PORRSTF_Pos (27U)
  3533. #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */
  3534. #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */
  3535. #define RCC_CSR_SFTRSTF_Pos (28U)
  3536. #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  3537. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */
  3538. #define RCC_CSR_IWDGRSTF_Pos (29U)
  3539. #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  3540. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */
  3541. #define RCC_CSR_WWDGRSTF_Pos (30U)
  3542. #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  3543. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */
  3544. #define RCC_CSR_LPWRRSTF_Pos (31U)
  3545. #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  3546. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */
  3547. /* Old Bit definition maintained for legacy purpose */
  3548. #define RCC_CSR_OBL RCC_CSR_OBLRSTF /*!< OBL reset flag */
  3549. /******************* Bit definition for RCC_AHBRSTR register ***************/
  3550. #define RCC_AHBRSTR_GPIOARST_Pos (17U)
  3551. #define RCC_AHBRSTR_GPIOARST_Msk (0x1U << RCC_AHBRSTR_GPIOARST_Pos) /*!< 0x00020000 */
  3552. #define RCC_AHBRSTR_GPIOARST RCC_AHBRSTR_GPIOARST_Msk /*!< GPIOA reset */
  3553. #define RCC_AHBRSTR_GPIOBRST_Pos (18U)
  3554. #define RCC_AHBRSTR_GPIOBRST_Msk (0x1U << RCC_AHBRSTR_GPIOBRST_Pos) /*!< 0x00040000 */
  3555. #define RCC_AHBRSTR_GPIOBRST RCC_AHBRSTR_GPIOBRST_Msk /*!< GPIOB reset */
  3556. #define RCC_AHBRSTR_GPIOCRST_Pos (19U)
  3557. #define RCC_AHBRSTR_GPIOCRST_Msk (0x1U << RCC_AHBRSTR_GPIOCRST_Pos) /*!< 0x00080000 */
  3558. #define RCC_AHBRSTR_GPIOCRST RCC_AHBRSTR_GPIOCRST_Msk /*!< GPIOC reset */
  3559. #define RCC_AHBRSTR_GPIODRST_Pos (20U)
  3560. #define RCC_AHBRSTR_GPIODRST_Msk (0x1U << RCC_AHBRSTR_GPIODRST_Pos) /*!< 0x00100000 */
  3561. #define RCC_AHBRSTR_GPIODRST RCC_AHBRSTR_GPIODRST_Msk /*!< GPIOD reset */
  3562. #define RCC_AHBRSTR_GPIOFRST_Pos (22U)
  3563. #define RCC_AHBRSTR_GPIOFRST_Msk (0x1U << RCC_AHBRSTR_GPIOFRST_Pos) /*!< 0x00400000 */
  3564. #define RCC_AHBRSTR_GPIOFRST RCC_AHBRSTR_GPIOFRST_Msk /*!< GPIOF reset */
  3565. #define RCC_AHBRSTR_TSCRST_Pos (24U)
  3566. #define RCC_AHBRSTR_TSCRST_Msk (0x1U << RCC_AHBRSTR_TSCRST_Pos) /*!< 0x01000000 */
  3567. #define RCC_AHBRSTR_TSCRST RCC_AHBRSTR_TSCRST_Msk /*!< TS reset */
  3568. /* Old Bit definition maintained for legacy purpose */
  3569. #define RCC_AHBRSTR_TSRST RCC_AHBRSTR_TSCRST /*!< TS reset */
  3570. /******************* Bit definition for RCC_CFGR2 register *****************/
  3571. /*!< PREDIV configuration */
  3572. #define RCC_CFGR2_PREDIV_Pos (0U)
  3573. #define RCC_CFGR2_PREDIV_Msk (0xFU << RCC_CFGR2_PREDIV_Pos) /*!< 0x0000000F */
  3574. #define RCC_CFGR2_PREDIV RCC_CFGR2_PREDIV_Msk /*!< PREDIV[3:0] bits */
  3575. #define RCC_CFGR2_PREDIV_0 (0x1U << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000001 */
  3576. #define RCC_CFGR2_PREDIV_1 (0x2U << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000002 */
  3577. #define RCC_CFGR2_PREDIV_2 (0x4U << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000004 */
  3578. #define RCC_CFGR2_PREDIV_3 (0x8U << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000008 */
  3579. #define RCC_CFGR2_PREDIV_DIV1 (0x00000000U) /*!< PREDIV input clock not divided */
  3580. #define RCC_CFGR2_PREDIV_DIV2 (0x00000001U) /*!< PREDIV input clock divided by 2 */
  3581. #define RCC_CFGR2_PREDIV_DIV3 (0x00000002U) /*!< PREDIV input clock divided by 3 */
  3582. #define RCC_CFGR2_PREDIV_DIV4 (0x00000003U) /*!< PREDIV input clock divided by 4 */
  3583. #define RCC_CFGR2_PREDIV_DIV5 (0x00000004U) /*!< PREDIV input clock divided by 5 */
  3584. #define RCC_CFGR2_PREDIV_DIV6 (0x00000005U) /*!< PREDIV input clock divided by 6 */
  3585. #define RCC_CFGR2_PREDIV_DIV7 (0x00000006U) /*!< PREDIV input clock divided by 7 */
  3586. #define RCC_CFGR2_PREDIV_DIV8 (0x00000007U) /*!< PREDIV input clock divided by 8 */
  3587. #define RCC_CFGR2_PREDIV_DIV9 (0x00000008U) /*!< PREDIV input clock divided by 9 */
  3588. #define RCC_CFGR2_PREDIV_DIV10 (0x00000009U) /*!< PREDIV input clock divided by 10 */
  3589. #define RCC_CFGR2_PREDIV_DIV11 (0x0000000AU) /*!< PREDIV input clock divided by 11 */
  3590. #define RCC_CFGR2_PREDIV_DIV12 (0x0000000BU) /*!< PREDIV input clock divided by 12 */
  3591. #define RCC_CFGR2_PREDIV_DIV13 (0x0000000CU) /*!< PREDIV input clock divided by 13 */
  3592. #define RCC_CFGR2_PREDIV_DIV14 (0x0000000DU) /*!< PREDIV input clock divided by 14 */
  3593. #define RCC_CFGR2_PREDIV_DIV15 (0x0000000EU) /*!< PREDIV input clock divided by 15 */
  3594. #define RCC_CFGR2_PREDIV_DIV16 (0x0000000FU) /*!< PREDIV input clock divided by 16 */
  3595. /******************* Bit definition for RCC_CFGR3 register *****************/
  3596. /*!< USART1 Clock source selection */
  3597. #define RCC_CFGR3_USART1SW_Pos (0U)
  3598. #define RCC_CFGR3_USART1SW_Msk (0x3U << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000003 */
  3599. #define RCC_CFGR3_USART1SW RCC_CFGR3_USART1SW_Msk /*!< USART1SW[1:0] bits */
  3600. #define RCC_CFGR3_USART1SW_0 (0x1U << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000001 */
  3601. #define RCC_CFGR3_USART1SW_1 (0x2U << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000002 */
  3602. #define RCC_CFGR3_USART1SW_PCLK (0x00000000U) /*!< PCLK clock used as USART1 clock source */
  3603. #define RCC_CFGR3_USART1SW_SYSCLK (0x00000001U) /*!< System clock selected as USART1 clock source */
  3604. #define RCC_CFGR3_USART1SW_LSE (0x00000002U) /*!< LSE oscillator clock used as USART1 clock source */
  3605. #define RCC_CFGR3_USART1SW_HSI (0x00000003U) /*!< HSI oscillator clock used as USART1 clock source */
  3606. /*!< I2C1 Clock source selection */
  3607. #define RCC_CFGR3_I2C1SW_Pos (4U)
  3608. #define RCC_CFGR3_I2C1SW_Msk (0x1U << RCC_CFGR3_I2C1SW_Pos) /*!< 0x00000010 */
  3609. #define RCC_CFGR3_I2C1SW RCC_CFGR3_I2C1SW_Msk /*!< I2C1SW bits */
  3610. #define RCC_CFGR3_I2C1SW_HSI (0x00000000U) /*!< HSI oscillator clock used as I2C1 clock source */
  3611. #define RCC_CFGR3_I2C1SW_SYSCLK_Pos (4U)
  3612. #define RCC_CFGR3_I2C1SW_SYSCLK_Msk (0x1U << RCC_CFGR3_I2C1SW_SYSCLK_Pos) /*!< 0x00000010 */
  3613. #define RCC_CFGR3_I2C1SW_SYSCLK RCC_CFGR3_I2C1SW_SYSCLK_Msk /*!< System clock selected as I2C1 clock source */
  3614. /*!< CEC Clock source selection */
  3615. #define RCC_CFGR3_CECSW_Pos (6U)
  3616. #define RCC_CFGR3_CECSW_Msk (0x1U << RCC_CFGR3_CECSW_Pos) /*!< 0x00000040 */
  3617. #define RCC_CFGR3_CECSW RCC_CFGR3_CECSW_Msk /*!< CECSW bits */
  3618. #define RCC_CFGR3_CECSW_HSI_DIV244 (0x00000000U) /*!< HSI clock divided by 244 selected as HDMI CEC entry clock source */
  3619. #define RCC_CFGR3_CECSW_LSE_Pos (6U)
  3620. #define RCC_CFGR3_CECSW_LSE_Msk (0x1U << RCC_CFGR3_CECSW_LSE_Pos) /*!< 0x00000040 */
  3621. #define RCC_CFGR3_CECSW_LSE RCC_CFGR3_CECSW_LSE_Msk /*!< LSE clock selected as HDMI CEC entry clock source */
  3622. /******************* Bit definition for RCC_CR2 register *******************/
  3623. #define RCC_CR2_HSI14ON_Pos (0U)
  3624. #define RCC_CR2_HSI14ON_Msk (0x1U << RCC_CR2_HSI14ON_Pos) /*!< 0x00000001 */
  3625. #define RCC_CR2_HSI14ON RCC_CR2_HSI14ON_Msk /*!< Internal High Speed 14MHz clock enable */
  3626. #define RCC_CR2_HSI14RDY_Pos (1U)
  3627. #define RCC_CR2_HSI14RDY_Msk (0x1U << RCC_CR2_HSI14RDY_Pos) /*!< 0x00000002 */
  3628. #define RCC_CR2_HSI14RDY RCC_CR2_HSI14RDY_Msk /*!< Internal High Speed 14MHz clock ready flag */
  3629. #define RCC_CR2_HSI14DIS_Pos (2U)
  3630. #define RCC_CR2_HSI14DIS_Msk (0x1U << RCC_CR2_HSI14DIS_Pos) /*!< 0x00000004 */
  3631. #define RCC_CR2_HSI14DIS RCC_CR2_HSI14DIS_Msk /*!< Internal High Speed 14MHz clock disable */
  3632. #define RCC_CR2_HSI14TRIM_Pos (3U)
  3633. #define RCC_CR2_HSI14TRIM_Msk (0x1FU << RCC_CR2_HSI14TRIM_Pos) /*!< 0x000000F8 */
  3634. #define RCC_CR2_HSI14TRIM RCC_CR2_HSI14TRIM_Msk /*!< Internal High Speed 14MHz clock trimming */
  3635. #define RCC_CR2_HSI14CAL_Pos (8U)
  3636. #define RCC_CR2_HSI14CAL_Msk (0xFFU << RCC_CR2_HSI14CAL_Pos) /*!< 0x0000FF00 */
  3637. #define RCC_CR2_HSI14CAL RCC_CR2_HSI14CAL_Msk /*!< Internal High Speed 14MHz clock Calibration */
  3638. /*****************************************************************************/
  3639. /* */
  3640. /* Real-Time Clock (RTC) */
  3641. /* */
  3642. /*****************************************************************************/
  3643. /*
  3644. * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie)
  3645. */
  3646. #define RTC_TAMPER1_SUPPORT /*!< TAMPER 1 feature support */
  3647. #define RTC_TAMPER2_SUPPORT /*!< TAMPER 2 feature support */
  3648. #define RTC_BACKUP_SUPPORT /*!< BACKUP register feature support */
  3649. /******************** Bits definition for RTC_TR register ******************/
  3650. #define RTC_TR_PM_Pos (22U)
  3651. #define RTC_TR_PM_Msk (0x1U << RTC_TR_PM_Pos) /*!< 0x00400000 */
  3652. #define RTC_TR_PM RTC_TR_PM_Msk
  3653. #define RTC_TR_HT_Pos (20U)
  3654. #define RTC_TR_HT_Msk (0x3U << RTC_TR_HT_Pos) /*!< 0x00300000 */
  3655. #define RTC_TR_HT RTC_TR_HT_Msk
  3656. #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos) /*!< 0x00100000 */
  3657. #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos) /*!< 0x00200000 */
  3658. #define RTC_TR_HU_Pos (16U)
  3659. #define RTC_TR_HU_Msk (0xFU << RTC_TR_HU_Pos) /*!< 0x000F0000 */
  3660. #define RTC_TR_HU RTC_TR_HU_Msk
  3661. #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos) /*!< 0x00010000 */
  3662. #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos) /*!< 0x00020000 */
  3663. #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos) /*!< 0x00040000 */
  3664. #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos) /*!< 0x00080000 */
  3665. #define RTC_TR_MNT_Pos (12U)
  3666. #define RTC_TR_MNT_Msk (0x7U << RTC_TR_MNT_Pos) /*!< 0x00007000 */
  3667. #define RTC_TR_MNT RTC_TR_MNT_Msk
  3668. #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos) /*!< 0x00001000 */
  3669. #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos) /*!< 0x00002000 */
  3670. #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos) /*!< 0x00004000 */
  3671. #define RTC_TR_MNU_Pos (8U)
  3672. #define RTC_TR_MNU_Msk (0xFU << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
  3673. #define RTC_TR_MNU RTC_TR_MNU_Msk
  3674. #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos) /*!< 0x00000100 */
  3675. #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos) /*!< 0x00000200 */
  3676. #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos) /*!< 0x00000400 */
  3677. #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos) /*!< 0x00000800 */
  3678. #define RTC_TR_ST_Pos (4U)
  3679. #define RTC_TR_ST_Msk (0x7U << RTC_TR_ST_Pos) /*!< 0x00000070 */
  3680. #define RTC_TR_ST RTC_TR_ST_Msk
  3681. #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos) /*!< 0x00000010 */
  3682. #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos) /*!< 0x00000020 */
  3683. #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos) /*!< 0x00000040 */
  3684. #define RTC_TR_SU_Pos (0U)
  3685. #define RTC_TR_SU_Msk (0xFU << RTC_TR_SU_Pos) /*!< 0x0000000F */
  3686. #define RTC_TR_SU RTC_TR_SU_Msk
  3687. #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos) /*!< 0x00000001 */
  3688. #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos) /*!< 0x00000002 */
  3689. #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos) /*!< 0x00000004 */
  3690. #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos) /*!< 0x00000008 */
  3691. /******************** Bits definition for RTC_DR register ******************/
  3692. #define RTC_DR_YT_Pos (20U)
  3693. #define RTC_DR_YT_Msk (0xFU << RTC_DR_YT_Pos) /*!< 0x00F00000 */
  3694. #define RTC_DR_YT RTC_DR_YT_Msk
  3695. #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos) /*!< 0x00100000 */
  3696. #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos) /*!< 0x00200000 */
  3697. #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos) /*!< 0x00400000 */
  3698. #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos) /*!< 0x00800000 */
  3699. #define RTC_DR_YU_Pos (16U)
  3700. #define RTC_DR_YU_Msk (0xFU << RTC_DR_YU_Pos) /*!< 0x000F0000 */
  3701. #define RTC_DR_YU RTC_DR_YU_Msk
  3702. #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos) /*!< 0x00010000 */
  3703. #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos) /*!< 0x00020000 */
  3704. #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos) /*!< 0x00040000 */
  3705. #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos) /*!< 0x00080000 */
  3706. #define RTC_DR_WDU_Pos (13U)
  3707. #define RTC_DR_WDU_Msk (0x7U << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
  3708. #define RTC_DR_WDU RTC_DR_WDU_Msk
  3709. #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos) /*!< 0x00002000 */
  3710. #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos) /*!< 0x00004000 */
  3711. #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos) /*!< 0x00008000 */
  3712. #define RTC_DR_MT_Pos (12U)
  3713. #define RTC_DR_MT_Msk (0x1U << RTC_DR_MT_Pos) /*!< 0x00001000 */
  3714. #define RTC_DR_MT RTC_DR_MT_Msk
  3715. #define RTC_DR_MU_Pos (8U)
  3716. #define RTC_DR_MU_Msk (0xFU << RTC_DR_MU_Pos) /*!< 0x00000F00 */
  3717. #define RTC_DR_MU RTC_DR_MU_Msk
  3718. #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos) /*!< 0x00000100 */
  3719. #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos) /*!< 0x00000200 */
  3720. #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos) /*!< 0x00000400 */
  3721. #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos) /*!< 0x00000800 */
  3722. #define RTC_DR_DT_Pos (4U)
  3723. #define RTC_DR_DT_Msk (0x3U << RTC_DR_DT_Pos) /*!< 0x00000030 */
  3724. #define RTC_DR_DT RTC_DR_DT_Msk
  3725. #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos) /*!< 0x00000010 */
  3726. #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos) /*!< 0x00000020 */
  3727. #define RTC_DR_DU_Pos (0U)
  3728. #define RTC_DR_DU_Msk (0xFU << RTC_DR_DU_Pos) /*!< 0x0000000F */
  3729. #define RTC_DR_DU RTC_DR_DU_Msk
  3730. #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos) /*!< 0x00000001 */
  3731. #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos) /*!< 0x00000002 */
  3732. #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos) /*!< 0x00000004 */
  3733. #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos) /*!< 0x00000008 */
  3734. /******************** Bits definition for RTC_CR register ******************/
  3735. #define RTC_CR_COE_Pos (23U)
  3736. #define RTC_CR_COE_Msk (0x1U << RTC_CR_COE_Pos) /*!< 0x00800000 */
  3737. #define RTC_CR_COE RTC_CR_COE_Msk
  3738. #define RTC_CR_OSEL_Pos (21U)
  3739. #define RTC_CR_OSEL_Msk (0x3U << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
  3740. #define RTC_CR_OSEL RTC_CR_OSEL_Msk
  3741. #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
  3742. #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
  3743. #define RTC_CR_POL_Pos (20U)
  3744. #define RTC_CR_POL_Msk (0x1U << RTC_CR_POL_Pos) /*!< 0x00100000 */
  3745. #define RTC_CR_POL RTC_CR_POL_Msk
  3746. #define RTC_CR_COSEL_Pos (19U)
  3747. #define RTC_CR_COSEL_Msk (0x1U << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
  3748. #define RTC_CR_COSEL RTC_CR_COSEL_Msk
  3749. #define RTC_CR_BKP_Pos (18U)
  3750. #define RTC_CR_BKP_Msk (0x1U << RTC_CR_BKP_Pos) /*!< 0x00040000 */
  3751. #define RTC_CR_BKP RTC_CR_BKP_Msk
  3752. #define RTC_CR_SUB1H_Pos (17U)
  3753. #define RTC_CR_SUB1H_Msk (0x1U << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
  3754. #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
  3755. #define RTC_CR_ADD1H_Pos (16U)
  3756. #define RTC_CR_ADD1H_Msk (0x1U << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
  3757. #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
  3758. #define RTC_CR_TSIE_Pos (15U)
  3759. #define RTC_CR_TSIE_Msk (0x1U << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
  3760. #define RTC_CR_TSIE RTC_CR_TSIE_Msk
  3761. #define RTC_CR_ALRAIE_Pos (12U)
  3762. #define RTC_CR_ALRAIE_Msk (0x1U << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
  3763. #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
  3764. #define RTC_CR_TSE_Pos (11U)
  3765. #define RTC_CR_TSE_Msk (0x1U << RTC_CR_TSE_Pos) /*!< 0x00000800 */
  3766. #define RTC_CR_TSE RTC_CR_TSE_Msk
  3767. #define RTC_CR_ALRAE_Pos (8U)
  3768. #define RTC_CR_ALRAE_Msk (0x1U << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
  3769. #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
  3770. #define RTC_CR_FMT_Pos (6U)
  3771. #define RTC_CR_FMT_Msk (0x1U << RTC_CR_FMT_Pos) /*!< 0x00000040 */
  3772. #define RTC_CR_FMT RTC_CR_FMT_Msk
  3773. #define RTC_CR_BYPSHAD_Pos (5U)
  3774. #define RTC_CR_BYPSHAD_Msk (0x1U << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
  3775. #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
  3776. #define RTC_CR_REFCKON_Pos (4U)
  3777. #define RTC_CR_REFCKON_Msk (0x1U << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
  3778. #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
  3779. #define RTC_CR_TSEDGE_Pos (3U)
  3780. #define RTC_CR_TSEDGE_Msk (0x1U << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
  3781. #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
  3782. /* Legacy defines */
  3783. #define RTC_CR_BCK_Pos RTC_CR_BKP_Pos
  3784. #define RTC_CR_BCK_Msk RTC_CR_BKP_Msk
  3785. #define RTC_CR_BCK RTC_CR_BKP
  3786. /******************** Bits definition for RTC_ISR register *****************/
  3787. #define RTC_ISR_RECALPF_Pos (16U)
  3788. #define RTC_ISR_RECALPF_Msk (0x1U << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */
  3789. #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk
  3790. #define RTC_ISR_TAMP2F_Pos (14U)
  3791. #define RTC_ISR_TAMP2F_Msk (0x1U << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */
  3792. #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk
  3793. #define RTC_ISR_TAMP1F_Pos (13U)
  3794. #define RTC_ISR_TAMP1F_Msk (0x1U << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */
  3795. #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk
  3796. #define RTC_ISR_TSOVF_Pos (12U)
  3797. #define RTC_ISR_TSOVF_Msk (0x1U << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */
  3798. #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk
  3799. #define RTC_ISR_TSF_Pos (11U)
  3800. #define RTC_ISR_TSF_Msk (0x1U << RTC_ISR_TSF_Pos) /*!< 0x00000800 */
  3801. #define RTC_ISR_TSF RTC_ISR_TSF_Msk
  3802. #define RTC_ISR_ALRAF_Pos (8U)
  3803. #define RTC_ISR_ALRAF_Msk (0x1U << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */
  3804. #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk
  3805. #define RTC_ISR_INIT_Pos (7U)
  3806. #define RTC_ISR_INIT_Msk (0x1U << RTC_ISR_INIT_Pos) /*!< 0x00000080 */
  3807. #define RTC_ISR_INIT RTC_ISR_INIT_Msk
  3808. #define RTC_ISR_INITF_Pos (6U)
  3809. #define RTC_ISR_INITF_Msk (0x1U << RTC_ISR_INITF_Pos) /*!< 0x00000040 */
  3810. #define RTC_ISR_INITF RTC_ISR_INITF_Msk
  3811. #define RTC_ISR_RSF_Pos (5U)
  3812. #define RTC_ISR_RSF_Msk (0x1U << RTC_ISR_RSF_Pos) /*!< 0x00000020 */
  3813. #define RTC_ISR_RSF RTC_ISR_RSF_Msk
  3814. #define RTC_ISR_INITS_Pos (4U)
  3815. #define RTC_ISR_INITS_Msk (0x1U << RTC_ISR_INITS_Pos) /*!< 0x00000010 */
  3816. #define RTC_ISR_INITS RTC_ISR_INITS_Msk
  3817. #define RTC_ISR_SHPF_Pos (3U)
  3818. #define RTC_ISR_SHPF_Msk (0x1U << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */
  3819. #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk
  3820. #define RTC_ISR_ALRAWF_Pos (0U)
  3821. #define RTC_ISR_ALRAWF_Msk (0x1U << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */
  3822. #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk
  3823. /******************** Bits definition for RTC_PRER register ****************/
  3824. #define RTC_PRER_PREDIV_A_Pos (16U)
  3825. #define RTC_PRER_PREDIV_A_Msk (0x7FU << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
  3826. #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
  3827. #define RTC_PRER_PREDIV_S_Pos (0U)
  3828. #define RTC_PRER_PREDIV_S_Msk (0x7FFFU << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
  3829. #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
  3830. /******************** Bits definition for RTC_ALRMAR register **************/
  3831. #define RTC_ALRMAR_MSK4_Pos (31U)
  3832. #define RTC_ALRMAR_MSK4_Msk (0x1U << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
  3833. #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
  3834. #define RTC_ALRMAR_WDSEL_Pos (30U)
  3835. #define RTC_ALRMAR_WDSEL_Msk (0x1U << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
  3836. #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
  3837. #define RTC_ALRMAR_DT_Pos (28U)
  3838. #define RTC_ALRMAR_DT_Msk (0x3U << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
  3839. #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
  3840. #define RTC_ALRMAR_DT_0 (0x1U << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
  3841. #define RTC_ALRMAR_DT_1 (0x2U << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
  3842. #define RTC_ALRMAR_DU_Pos (24U)
  3843. #define RTC_ALRMAR_DU_Msk (0xFU << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
  3844. #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
  3845. #define RTC_ALRMAR_DU_0 (0x1U << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
  3846. #define RTC_ALRMAR_DU_1 (0x2U << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
  3847. #define RTC_ALRMAR_DU_2 (0x4U << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
  3848. #define RTC_ALRMAR_DU_3 (0x8U << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
  3849. #define RTC_ALRMAR_MSK3_Pos (23U)
  3850. #define RTC_ALRMAR_MSK3_Msk (0x1U << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
  3851. #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
  3852. #define RTC_ALRMAR_PM_Pos (22U)
  3853. #define RTC_ALRMAR_PM_Msk (0x1U << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
  3854. #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
  3855. #define RTC_ALRMAR_HT_Pos (20U)
  3856. #define RTC_ALRMAR_HT_Msk (0x3U << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
  3857. #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
  3858. #define RTC_ALRMAR_HT_0 (0x1U << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
  3859. #define RTC_ALRMAR_HT_1 (0x2U << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
  3860. #define RTC_ALRMAR_HU_Pos (16U)
  3861. #define RTC_ALRMAR_HU_Msk (0xFU << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
  3862. #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
  3863. #define RTC_ALRMAR_HU_0 (0x1U << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
  3864. #define RTC_ALRMAR_HU_1 (0x2U << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
  3865. #define RTC_ALRMAR_HU_2 (0x4U << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
  3866. #define RTC_ALRMAR_HU_3 (0x8U << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
  3867. #define RTC_ALRMAR_MSK2_Pos (15U)
  3868. #define RTC_ALRMAR_MSK2_Msk (0x1U << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
  3869. #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
  3870. #define RTC_ALRMAR_MNT_Pos (12U)
  3871. #define RTC_ALRMAR_MNT_Msk (0x7U << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
  3872. #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
  3873. #define RTC_ALRMAR_MNT_0 (0x1U << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
  3874. #define RTC_ALRMAR_MNT_1 (0x2U << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
  3875. #define RTC_ALRMAR_MNT_2 (0x4U << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
  3876. #define RTC_ALRMAR_MNU_Pos (8U)
  3877. #define RTC_ALRMAR_MNU_Msk (0xFU << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
  3878. #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
  3879. #define RTC_ALRMAR_MNU_0 (0x1U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
  3880. #define RTC_ALRMAR_MNU_1 (0x2U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
  3881. #define RTC_ALRMAR_MNU_2 (0x4U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
  3882. #define RTC_ALRMAR_MNU_3 (0x8U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
  3883. #define RTC_ALRMAR_MSK1_Pos (7U)
  3884. #define RTC_ALRMAR_MSK1_Msk (0x1U << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
  3885. #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
  3886. #define RTC_ALRMAR_ST_Pos (4U)
  3887. #define RTC_ALRMAR_ST_Msk (0x7U << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
  3888. #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
  3889. #define RTC_ALRMAR_ST_0 (0x1U << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
  3890. #define RTC_ALRMAR_ST_1 (0x2U << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
  3891. #define RTC_ALRMAR_ST_2 (0x4U << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
  3892. #define RTC_ALRMAR_SU_Pos (0U)
  3893. #define RTC_ALRMAR_SU_Msk (0xFU << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
  3894. #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
  3895. #define RTC_ALRMAR_SU_0 (0x1U << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
  3896. #define RTC_ALRMAR_SU_1 (0x2U << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
  3897. #define RTC_ALRMAR_SU_2 (0x4U << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
  3898. #define RTC_ALRMAR_SU_3 (0x8U << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
  3899. /******************** Bits definition for RTC_WPR register *****************/
  3900. #define RTC_WPR_KEY_Pos (0U)
  3901. #define RTC_WPR_KEY_Msk (0xFFU << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
  3902. #define RTC_WPR_KEY RTC_WPR_KEY_Msk
  3903. /******************** Bits definition for RTC_SSR register *****************/
  3904. #define RTC_SSR_SS_Pos (0U)
  3905. #define RTC_SSR_SS_Msk (0xFFFFU << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
  3906. #define RTC_SSR_SS RTC_SSR_SS_Msk
  3907. /******************** Bits definition for RTC_SHIFTR register **************/
  3908. #define RTC_SHIFTR_SUBFS_Pos (0U)
  3909. #define RTC_SHIFTR_SUBFS_Msk (0x7FFFU << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
  3910. #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
  3911. #define RTC_SHIFTR_ADD1S_Pos (31U)
  3912. #define RTC_SHIFTR_ADD1S_Msk (0x1U << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
  3913. #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
  3914. /******************** Bits definition for RTC_TSTR register ****************/
  3915. #define RTC_TSTR_PM_Pos (22U)
  3916. #define RTC_TSTR_PM_Msk (0x1U << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
  3917. #define RTC_TSTR_PM RTC_TSTR_PM_Msk
  3918. #define RTC_TSTR_HT_Pos (20U)
  3919. #define RTC_TSTR_HT_Msk (0x3U << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
  3920. #define RTC_TSTR_HT RTC_TSTR_HT_Msk
  3921. #define RTC_TSTR_HT_0 (0x1U << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
  3922. #define RTC_TSTR_HT_1 (0x2U << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
  3923. #define RTC_TSTR_HU_Pos (16U)
  3924. #define RTC_TSTR_HU_Msk (0xFU << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
  3925. #define RTC_TSTR_HU RTC_TSTR_HU_Msk
  3926. #define RTC_TSTR_HU_0 (0x1U << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
  3927. #define RTC_TSTR_HU_1 (0x2U << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
  3928. #define RTC_TSTR_HU_2 (0x4U << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
  3929. #define RTC_TSTR_HU_3 (0x8U << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
  3930. #define RTC_TSTR_MNT_Pos (12U)
  3931. #define RTC_TSTR_MNT_Msk (0x7U << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
  3932. #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
  3933. #define RTC_TSTR_MNT_0 (0x1U << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
  3934. #define RTC_TSTR_MNT_1 (0x2U << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
  3935. #define RTC_TSTR_MNT_2 (0x4U << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
  3936. #define RTC_TSTR_MNU_Pos (8U)
  3937. #define RTC_TSTR_MNU_Msk (0xFU << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
  3938. #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
  3939. #define RTC_TSTR_MNU_0 (0x1U << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
  3940. #define RTC_TSTR_MNU_1 (0x2U << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
  3941. #define RTC_TSTR_MNU_2 (0x4U << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
  3942. #define RTC_TSTR_MNU_3 (0x8U << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
  3943. #define RTC_TSTR_ST_Pos (4U)
  3944. #define RTC_TSTR_ST_Msk (0x7U << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
  3945. #define RTC_TSTR_ST RTC_TSTR_ST_Msk
  3946. #define RTC_TSTR_ST_0 (0x1U << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
  3947. #define RTC_TSTR_ST_1 (0x2U << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
  3948. #define RTC_TSTR_ST_2 (0x4U << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
  3949. #define RTC_TSTR_SU_Pos (0U)
  3950. #define RTC_TSTR_SU_Msk (0xFU << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
  3951. #define RTC_TSTR_SU RTC_TSTR_SU_Msk
  3952. #define RTC_TSTR_SU_0 (0x1U << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
  3953. #define RTC_TSTR_SU_1 (0x2U << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
  3954. #define RTC_TSTR_SU_2 (0x4U << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
  3955. #define RTC_TSTR_SU_3 (0x8U << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
  3956. /******************** Bits definition for RTC_TSDR register ****************/
  3957. #define RTC_TSDR_WDU_Pos (13U)
  3958. #define RTC_TSDR_WDU_Msk (0x7U << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
  3959. #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
  3960. #define RTC_TSDR_WDU_0 (0x1U << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
  3961. #define RTC_TSDR_WDU_1 (0x2U << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
  3962. #define RTC_TSDR_WDU_2 (0x4U << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
  3963. #define RTC_TSDR_MT_Pos (12U)
  3964. #define RTC_TSDR_MT_Msk (0x1U << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
  3965. #define RTC_TSDR_MT RTC_TSDR_MT_Msk
  3966. #define RTC_TSDR_MU_Pos (8U)
  3967. #define RTC_TSDR_MU_Msk (0xFU << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
  3968. #define RTC_TSDR_MU RTC_TSDR_MU_Msk
  3969. #define RTC_TSDR_MU_0 (0x1U << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
  3970. #define RTC_TSDR_MU_1 (0x2U << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
  3971. #define RTC_TSDR_MU_2 (0x4U << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
  3972. #define RTC_TSDR_MU_3 (0x8U << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
  3973. #define RTC_TSDR_DT_Pos (4U)
  3974. #define RTC_TSDR_DT_Msk (0x3U << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
  3975. #define RTC_TSDR_DT RTC_TSDR_DT_Msk
  3976. #define RTC_TSDR_DT_0 (0x1U << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
  3977. #define RTC_TSDR_DT_1 (0x2U << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
  3978. #define RTC_TSDR_DU_Pos (0U)
  3979. #define RTC_TSDR_DU_Msk (0xFU << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
  3980. #define RTC_TSDR_DU RTC_TSDR_DU_Msk
  3981. #define RTC_TSDR_DU_0 (0x1U << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
  3982. #define RTC_TSDR_DU_1 (0x2U << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
  3983. #define RTC_TSDR_DU_2 (0x4U << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
  3984. #define RTC_TSDR_DU_3 (0x8U << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
  3985. /******************** Bits definition for RTC_TSSSR register ***************/
  3986. #define RTC_TSSSR_SS_Pos (0U)
  3987. #define RTC_TSSSR_SS_Msk (0xFFFFU << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
  3988. #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
  3989. /******************** Bits definition for RTC_CALR register ****************/
  3990. #define RTC_CALR_CALP_Pos (15U)
  3991. #define RTC_CALR_CALP_Msk (0x1U << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
  3992. #define RTC_CALR_CALP RTC_CALR_CALP_Msk
  3993. #define RTC_CALR_CALW8_Pos (14U)
  3994. #define RTC_CALR_CALW8_Msk (0x1U << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
  3995. #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
  3996. #define RTC_CALR_CALW16_Pos (13U)
  3997. #define RTC_CALR_CALW16_Msk (0x1U << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
  3998. #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
  3999. #define RTC_CALR_CALM_Pos (0U)
  4000. #define RTC_CALR_CALM_Msk (0x1FFU << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
  4001. #define RTC_CALR_CALM RTC_CALR_CALM_Msk
  4002. #define RTC_CALR_CALM_0 (0x001U << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
  4003. #define RTC_CALR_CALM_1 (0x002U << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
  4004. #define RTC_CALR_CALM_2 (0x004U << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
  4005. #define RTC_CALR_CALM_3 (0x008U << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
  4006. #define RTC_CALR_CALM_4 (0x010U << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
  4007. #define RTC_CALR_CALM_5 (0x020U << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
  4008. #define RTC_CALR_CALM_6 (0x040U << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
  4009. #define RTC_CALR_CALM_7 (0x080U << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
  4010. #define RTC_CALR_CALM_8 (0x100U << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
  4011. /******************** Bits definition for RTC_TAFCR register ***************/
  4012. #define RTC_TAFCR_PC15MODE_Pos (23U)
  4013. #define RTC_TAFCR_PC15MODE_Msk (0x1U << RTC_TAFCR_PC15MODE_Pos) /*!< 0x00800000 */
  4014. #define RTC_TAFCR_PC15MODE RTC_TAFCR_PC15MODE_Msk
  4015. #define RTC_TAFCR_PC15VALUE_Pos (22U)
  4016. #define RTC_TAFCR_PC15VALUE_Msk (0x1U << RTC_TAFCR_PC15VALUE_Pos) /*!< 0x00400000 */
  4017. #define RTC_TAFCR_PC15VALUE RTC_TAFCR_PC15VALUE_Msk
  4018. #define RTC_TAFCR_PC14MODE_Pos (21U)
  4019. #define RTC_TAFCR_PC14MODE_Msk (0x1U << RTC_TAFCR_PC14MODE_Pos) /*!< 0x00200000 */
  4020. #define RTC_TAFCR_PC14MODE RTC_TAFCR_PC14MODE_Msk
  4021. #define RTC_TAFCR_PC14VALUE_Pos (20U)
  4022. #define RTC_TAFCR_PC14VALUE_Msk (0x1U << RTC_TAFCR_PC14VALUE_Pos) /*!< 0x00100000 */
  4023. #define RTC_TAFCR_PC14VALUE RTC_TAFCR_PC14VALUE_Msk
  4024. #define RTC_TAFCR_PC13MODE_Pos (19U)
  4025. #define RTC_TAFCR_PC13MODE_Msk (0x1U << RTC_TAFCR_PC13MODE_Pos) /*!< 0x00080000 */
  4026. #define RTC_TAFCR_PC13MODE RTC_TAFCR_PC13MODE_Msk
  4027. #define RTC_TAFCR_PC13VALUE_Pos (18U)
  4028. #define RTC_TAFCR_PC13VALUE_Msk (0x1U << RTC_TAFCR_PC13VALUE_Pos) /*!< 0x00040000 */
  4029. #define RTC_TAFCR_PC13VALUE RTC_TAFCR_PC13VALUE_Msk
  4030. #define RTC_TAFCR_TAMPPUDIS_Pos (15U)
  4031. #define RTC_TAFCR_TAMPPUDIS_Msk (0x1U << RTC_TAFCR_TAMPPUDIS_Pos) /*!< 0x00008000 */
  4032. #define RTC_TAFCR_TAMPPUDIS RTC_TAFCR_TAMPPUDIS_Msk
  4033. #define RTC_TAFCR_TAMPPRCH_Pos (13U)
  4034. #define RTC_TAFCR_TAMPPRCH_Msk (0x3U << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00006000 */
  4035. #define RTC_TAFCR_TAMPPRCH RTC_TAFCR_TAMPPRCH_Msk
  4036. #define RTC_TAFCR_TAMPPRCH_0 (0x1U << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00002000 */
  4037. #define RTC_TAFCR_TAMPPRCH_1 (0x2U << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00004000 */
  4038. #define RTC_TAFCR_TAMPFLT_Pos (11U)
  4039. #define RTC_TAFCR_TAMPFLT_Msk (0x3U << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001800 */
  4040. #define RTC_TAFCR_TAMPFLT RTC_TAFCR_TAMPFLT_Msk
  4041. #define RTC_TAFCR_TAMPFLT_0 (0x1U << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00000800 */
  4042. #define RTC_TAFCR_TAMPFLT_1 (0x2U << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001000 */
  4043. #define RTC_TAFCR_TAMPFREQ_Pos (8U)
  4044. #define RTC_TAFCR_TAMPFREQ_Msk (0x7U << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000700 */
  4045. #define RTC_TAFCR_TAMPFREQ RTC_TAFCR_TAMPFREQ_Msk
  4046. #define RTC_TAFCR_TAMPFREQ_0 (0x1U << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000100 */
  4047. #define RTC_TAFCR_TAMPFREQ_1 (0x2U << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000200 */
  4048. #define RTC_TAFCR_TAMPFREQ_2 (0x4U << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000400 */
  4049. #define RTC_TAFCR_TAMPTS_Pos (7U)
  4050. #define RTC_TAFCR_TAMPTS_Msk (0x1U << RTC_TAFCR_TAMPTS_Pos) /*!< 0x00000080 */
  4051. #define RTC_TAFCR_TAMPTS RTC_TAFCR_TAMPTS_Msk
  4052. #define RTC_TAFCR_TAMP2TRG_Pos (4U)
  4053. #define RTC_TAFCR_TAMP2TRG_Msk (0x1U << RTC_TAFCR_TAMP2TRG_Pos) /*!< 0x00000010 */
  4054. #define RTC_TAFCR_TAMP2TRG RTC_TAFCR_TAMP2TRG_Msk
  4055. #define RTC_TAFCR_TAMP2E_Pos (3U)
  4056. #define RTC_TAFCR_TAMP2E_Msk (0x1U << RTC_TAFCR_TAMP2E_Pos) /*!< 0x00000008 */
  4057. #define RTC_TAFCR_TAMP2E RTC_TAFCR_TAMP2E_Msk
  4058. #define RTC_TAFCR_TAMPIE_Pos (2U)
  4059. #define RTC_TAFCR_TAMPIE_Msk (0x1U << RTC_TAFCR_TAMPIE_Pos) /*!< 0x00000004 */
  4060. #define RTC_TAFCR_TAMPIE RTC_TAFCR_TAMPIE_Msk
  4061. #define RTC_TAFCR_TAMP1TRG_Pos (1U)
  4062. #define RTC_TAFCR_TAMP1TRG_Msk (0x1U << RTC_TAFCR_TAMP1TRG_Pos) /*!< 0x00000002 */
  4063. #define RTC_TAFCR_TAMP1TRG RTC_TAFCR_TAMP1TRG_Msk
  4064. #define RTC_TAFCR_TAMP1E_Pos (0U)
  4065. #define RTC_TAFCR_TAMP1E_Msk (0x1U << RTC_TAFCR_TAMP1E_Pos) /*!< 0x00000001 */
  4066. #define RTC_TAFCR_TAMP1E RTC_TAFCR_TAMP1E_Msk
  4067. /* Reference defines */
  4068. #define RTC_TAFCR_ALARMOUTTYPE RTC_TAFCR_PC13VALUE
  4069. /******************** Bits definition for RTC_ALRMASSR register ************/
  4070. #define RTC_ALRMASSR_MASKSS_Pos (24U)
  4071. #define RTC_ALRMASSR_MASKSS_Msk (0xFU << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
  4072. #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
  4073. #define RTC_ALRMASSR_MASKSS_0 (0x1U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
  4074. #define RTC_ALRMASSR_MASKSS_1 (0x2U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
  4075. #define RTC_ALRMASSR_MASKSS_2 (0x4U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
  4076. #define RTC_ALRMASSR_MASKSS_3 (0x8U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
  4077. #define RTC_ALRMASSR_SS_Pos (0U)
  4078. #define RTC_ALRMASSR_SS_Msk (0x7FFFU << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
  4079. #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
  4080. /******************** Bits definition for RTC_BKP0R register ***************/
  4081. #define RTC_BKP0R_Pos (0U)
  4082. #define RTC_BKP0R_Msk (0xFFFFFFFFU << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */
  4083. #define RTC_BKP0R RTC_BKP0R_Msk
  4084. /******************** Bits definition for RTC_BKP1R register ***************/
  4085. #define RTC_BKP1R_Pos (0U)
  4086. #define RTC_BKP1R_Msk (0xFFFFFFFFU << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */
  4087. #define RTC_BKP1R RTC_BKP1R_Msk
  4088. /******************** Bits definition for RTC_BKP2R register ***************/
  4089. #define RTC_BKP2R_Pos (0U)
  4090. #define RTC_BKP2R_Msk (0xFFFFFFFFU << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */
  4091. #define RTC_BKP2R RTC_BKP2R_Msk
  4092. /******************** Bits definition for RTC_BKP3R register ***************/
  4093. #define RTC_BKP3R_Pos (0U)
  4094. #define RTC_BKP3R_Msk (0xFFFFFFFFU << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */
  4095. #define RTC_BKP3R RTC_BKP3R_Msk
  4096. /******************** Bits definition for RTC_BKP4R register ***************/
  4097. #define RTC_BKP4R_Pos (0U)
  4098. #define RTC_BKP4R_Msk (0xFFFFFFFFU << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */
  4099. #define RTC_BKP4R RTC_BKP4R_Msk
  4100. /******************** Number of backup registers ******************************/
  4101. #define RTC_BKP_NUMBER 0x00000005U
  4102. /*****************************************************************************/
  4103. /* */
  4104. /* Serial Peripheral Interface (SPI) */
  4105. /* */
  4106. /*****************************************************************************/
  4107. /*
  4108. * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie)
  4109. */
  4110. #define SPI_I2S_SUPPORT /*!< I2S support */
  4111. /******************* Bit definition for SPI_CR1 register *******************/
  4112. #define SPI_CR1_CPHA_Pos (0U)
  4113. #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  4114. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */
  4115. #define SPI_CR1_CPOL_Pos (1U)
  4116. #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  4117. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */
  4118. #define SPI_CR1_MSTR_Pos (2U)
  4119. #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  4120. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */
  4121. #define SPI_CR1_BR_Pos (3U)
  4122. #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  4123. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */
  4124. #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  4125. #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  4126. #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  4127. #define SPI_CR1_SPE_Pos (6U)
  4128. #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  4129. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */
  4130. #define SPI_CR1_LSBFIRST_Pos (7U)
  4131. #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  4132. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */
  4133. #define SPI_CR1_SSI_Pos (8U)
  4134. #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  4135. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */
  4136. #define SPI_CR1_SSM_Pos (9U)
  4137. #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  4138. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */
  4139. #define SPI_CR1_RXONLY_Pos (10U)
  4140. #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  4141. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */
  4142. #define SPI_CR1_CRCL_Pos (11U)
  4143. #define SPI_CR1_CRCL_Msk (0x1U << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */
  4144. #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */
  4145. #define SPI_CR1_CRCNEXT_Pos (12U)
  4146. #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  4147. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */
  4148. #define SPI_CR1_CRCEN_Pos (13U)
  4149. #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  4150. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */
  4151. #define SPI_CR1_BIDIOE_Pos (14U)
  4152. #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  4153. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */
  4154. #define SPI_CR1_BIDIMODE_Pos (15U)
  4155. #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  4156. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */
  4157. /******************* Bit definition for SPI_CR2 register *******************/
  4158. #define SPI_CR2_RXDMAEN_Pos (0U)
  4159. #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  4160. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
  4161. #define SPI_CR2_TXDMAEN_Pos (1U)
  4162. #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  4163. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
  4164. #define SPI_CR2_SSOE_Pos (2U)
  4165. #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  4166. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
  4167. #define SPI_CR2_NSSP_Pos (3U)
  4168. #define SPI_CR2_NSSP_Msk (0x1U << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */
  4169. #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */
  4170. #define SPI_CR2_FRF_Pos (4U)
  4171. #define SPI_CR2_FRF_Msk (0x1U << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
  4172. #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */
  4173. #define SPI_CR2_ERRIE_Pos (5U)
  4174. #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  4175. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  4176. #define SPI_CR2_RXNEIE_Pos (6U)
  4177. #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  4178. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
  4179. #define SPI_CR2_TXEIE_Pos (7U)
  4180. #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  4181. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
  4182. #define SPI_CR2_DS_Pos (8U)
  4183. #define SPI_CR2_DS_Msk (0xFU << SPI_CR2_DS_Pos) /*!< 0x00000F00 */
  4184. #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */
  4185. #define SPI_CR2_DS_0 (0x1U << SPI_CR2_DS_Pos) /*!< 0x00000100 */
  4186. #define SPI_CR2_DS_1 (0x2U << SPI_CR2_DS_Pos) /*!< 0x00000200 */
  4187. #define SPI_CR2_DS_2 (0x4U << SPI_CR2_DS_Pos) /*!< 0x00000400 */
  4188. #define SPI_CR2_DS_3 (0x8U << SPI_CR2_DS_Pos) /*!< 0x00000800 */
  4189. #define SPI_CR2_FRXTH_Pos (12U)
  4190. #define SPI_CR2_FRXTH_Msk (0x1U << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */
  4191. #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */
  4192. #define SPI_CR2_LDMARX_Pos (13U)
  4193. #define SPI_CR2_LDMARX_Msk (0x1U << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */
  4194. #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */
  4195. #define SPI_CR2_LDMATX_Pos (14U)
  4196. #define SPI_CR2_LDMATX_Msk (0x1U << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */
  4197. #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */
  4198. /******************** Bit definition for SPI_SR register *******************/
  4199. #define SPI_SR_RXNE_Pos (0U)
  4200. #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  4201. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
  4202. #define SPI_SR_TXE_Pos (1U)
  4203. #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  4204. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
  4205. #define SPI_SR_CHSIDE_Pos (2U)
  4206. #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
  4207. #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
  4208. #define SPI_SR_UDR_Pos (3U)
  4209. #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */
  4210. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
  4211. #define SPI_SR_CRCERR_Pos (4U)
  4212. #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  4213. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
  4214. #define SPI_SR_MODF_Pos (5U)
  4215. #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  4216. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
  4217. #define SPI_SR_OVR_Pos (6U)
  4218. #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  4219. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
  4220. #define SPI_SR_BSY_Pos (7U)
  4221. #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  4222. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
  4223. #define SPI_SR_FRE_Pos (8U)
  4224. #define SPI_SR_FRE_Msk (0x1U << SPI_SR_FRE_Pos) /*!< 0x00000100 */
  4225. #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */
  4226. #define SPI_SR_FRLVL_Pos (9U)
  4227. #define SPI_SR_FRLVL_Msk (0x3U << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */
  4228. #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */
  4229. #define SPI_SR_FRLVL_0 (0x1U << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */
  4230. #define SPI_SR_FRLVL_1 (0x2U << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */
  4231. #define SPI_SR_FTLVL_Pos (11U)
  4232. #define SPI_SR_FTLVL_Msk (0x3U << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */
  4233. #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */
  4234. #define SPI_SR_FTLVL_0 (0x1U << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */
  4235. #define SPI_SR_FTLVL_1 (0x2U << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */
  4236. /******************** Bit definition for SPI_DR register *******************/
  4237. #define SPI_DR_DR_Pos (0U)
  4238. #define SPI_DR_DR_Msk (0xFFFFFFFFU << SPI_DR_DR_Pos) /*!< 0xFFFFFFFF */
  4239. #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */
  4240. /******************* Bit definition for SPI_CRCPR register *****************/
  4241. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  4242. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0xFFFFFFFF */
  4243. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */
  4244. /****************** Bit definition for SPI_RXCRCR register *****************/
  4245. #define SPI_RXCRCR_RXCRC_Pos (0U)
  4246. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0xFFFFFFFF */
  4247. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */
  4248. /****************** Bit definition for SPI_TXCRCR register *****************/
  4249. #define SPI_TXCRCR_TXCRC_Pos (0U)
  4250. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0xFFFFFFFF */
  4251. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */
  4252. /****************** Bit definition for SPI_I2SCFGR register ****************/
  4253. #define SPI_I2SCFGR_CHLEN_Pos (0U)
  4254. #define SPI_I2SCFGR_CHLEN_Msk (0x1U << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */
  4255. #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */
  4256. #define SPI_I2SCFGR_DATLEN_Pos (1U)
  4257. #define SPI_I2SCFGR_DATLEN_Msk (0x3U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */
  4258. #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */
  4259. #define SPI_I2SCFGR_DATLEN_0 (0x1U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */
  4260. #define SPI_I2SCFGR_DATLEN_1 (0x2U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */
  4261. #define SPI_I2SCFGR_CKPOL_Pos (3U)
  4262. #define SPI_I2SCFGR_CKPOL_Msk (0x1U << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */
  4263. #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */
  4264. #define SPI_I2SCFGR_I2SSTD_Pos (4U)
  4265. #define SPI_I2SCFGR_I2SSTD_Msk (0x3U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */
  4266. #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */
  4267. #define SPI_I2SCFGR_I2SSTD_0 (0x1U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */
  4268. #define SPI_I2SCFGR_I2SSTD_1 (0x2U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */
  4269. #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
  4270. #define SPI_I2SCFGR_PCMSYNC_Msk (0x1U << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */
  4271. #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */
  4272. #define SPI_I2SCFGR_I2SCFG_Pos (8U)
  4273. #define SPI_I2SCFGR_I2SCFG_Msk (0x3U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */
  4274. #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  4275. #define SPI_I2SCFGR_I2SCFG_0 (0x1U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */
  4276. #define SPI_I2SCFGR_I2SCFG_1 (0x2U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */
  4277. #define SPI_I2SCFGR_I2SE_Pos (10U)
  4278. #define SPI_I2SCFGR_I2SE_Msk (0x1U << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */
  4279. #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */
  4280. #define SPI_I2SCFGR_I2SMOD_Pos (11U)
  4281. #define SPI_I2SCFGR_I2SMOD_Msk (0x1U << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */
  4282. #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */
  4283. /****************** Bit definition for SPI_I2SPR register ******************/
  4284. #define SPI_I2SPR_I2SDIV_Pos (0U)
  4285. #define SPI_I2SPR_I2SDIV_Msk (0xFFU << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */
  4286. #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */
  4287. #define SPI_I2SPR_ODD_Pos (8U)
  4288. #define SPI_I2SPR_ODD_Msk (0x1U << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */
  4289. #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */
  4290. #define SPI_I2SPR_MCKOE_Pos (9U)
  4291. #define SPI_I2SPR_MCKOE_Msk (0x1U << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */
  4292. #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */
  4293. /*****************************************************************************/
  4294. /* */
  4295. /* System Configuration (SYSCFG) */
  4296. /* */
  4297. /*****************************************************************************/
  4298. /***************** Bit definition for SYSCFG_CFGR1 register ****************/
  4299. #define SYSCFG_CFGR1_MEM_MODE_Pos (0U)
  4300. #define SYSCFG_CFGR1_MEM_MODE_Msk (0x3U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */
  4301. #define SYSCFG_CFGR1_MEM_MODE SYSCFG_CFGR1_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
  4302. #define SYSCFG_CFGR1_MEM_MODE_0 (0x1U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000001 */
  4303. #define SYSCFG_CFGR1_MEM_MODE_1 (0x2U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000002 */
  4304. #define SYSCFG_CFGR1_DMA_RMP_Pos (8U)
  4305. #define SYSCFG_CFGR1_DMA_RMP_Msk (0x1FU << SYSCFG_CFGR1_DMA_RMP_Pos) /*!< 0x00001F00 */
  4306. #define SYSCFG_CFGR1_DMA_RMP SYSCFG_CFGR1_DMA_RMP_Msk /*!< DMA remap mask */
  4307. #define SYSCFG_CFGR1_ADC_DMA_RMP_Pos (8U)
  4308. #define SYSCFG_CFGR1_ADC_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_ADC_DMA_RMP_Pos) /*!< 0x00000100 */
  4309. #define SYSCFG_CFGR1_ADC_DMA_RMP SYSCFG_CFGR1_ADC_DMA_RMP_Msk /*!< ADC DMA remap */
  4310. #define SYSCFG_CFGR1_USART1TX_DMA_RMP_Pos (9U)
  4311. #define SYSCFG_CFGR1_USART1TX_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_USART1TX_DMA_RMP_Pos) /*!< 0x00000200 */
  4312. #define SYSCFG_CFGR1_USART1TX_DMA_RMP SYSCFG_CFGR1_USART1TX_DMA_RMP_Msk /*!< USART1 TX DMA remap */
  4313. #define SYSCFG_CFGR1_USART1RX_DMA_RMP_Pos (10U)
  4314. #define SYSCFG_CFGR1_USART1RX_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_USART1RX_DMA_RMP_Pos) /*!< 0x00000400 */
  4315. #define SYSCFG_CFGR1_USART1RX_DMA_RMP SYSCFG_CFGR1_USART1RX_DMA_RMP_Msk /*!< USART1 RX DMA remap */
  4316. #define SYSCFG_CFGR1_TIM16_DMA_RMP_Pos (11U)
  4317. #define SYSCFG_CFGR1_TIM16_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_TIM16_DMA_RMP_Pos) /*!< 0x00000800 */
  4318. #define SYSCFG_CFGR1_TIM16_DMA_RMP SYSCFG_CFGR1_TIM16_DMA_RMP_Msk /*!< Timer 16 DMA remap */
  4319. #define SYSCFG_CFGR1_TIM17_DMA_RMP_Pos (12U)
  4320. #define SYSCFG_CFGR1_TIM17_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_TIM17_DMA_RMP_Pos) /*!< 0x00001000 */
  4321. #define SYSCFG_CFGR1_TIM17_DMA_RMP SYSCFG_CFGR1_TIM17_DMA_RMP_Msk /*!< Timer 17 DMA remap */
  4322. #define SYSCFG_CFGR1_I2C_FMP_PB6_Pos (16U)
  4323. #define SYSCFG_CFGR1_I2C_FMP_PB6_Msk (0x1U << SYSCFG_CFGR1_I2C_FMP_PB6_Pos) /*!< 0x00010000 */
  4324. #define SYSCFG_CFGR1_I2C_FMP_PB6 SYSCFG_CFGR1_I2C_FMP_PB6_Msk /*!< I2C PB6 Fast mode plus */
  4325. #define SYSCFG_CFGR1_I2C_FMP_PB7_Pos (17U)
  4326. #define SYSCFG_CFGR1_I2C_FMP_PB7_Msk (0x1U << SYSCFG_CFGR1_I2C_FMP_PB7_Pos) /*!< 0x00020000 */
  4327. #define SYSCFG_CFGR1_I2C_FMP_PB7 SYSCFG_CFGR1_I2C_FMP_PB7_Msk /*!< I2C PB7 Fast mode plus */
  4328. #define SYSCFG_CFGR1_I2C_FMP_PB8_Pos (18U)
  4329. #define SYSCFG_CFGR1_I2C_FMP_PB8_Msk (0x1U << SYSCFG_CFGR1_I2C_FMP_PB8_Pos) /*!< 0x00040000 */
  4330. #define SYSCFG_CFGR1_I2C_FMP_PB8 SYSCFG_CFGR1_I2C_FMP_PB8_Msk /*!< I2C PB8 Fast mode plus */
  4331. #define SYSCFG_CFGR1_I2C_FMP_PB9_Pos (19U)
  4332. #define SYSCFG_CFGR1_I2C_FMP_PB9_Msk (0x1U << SYSCFG_CFGR1_I2C_FMP_PB9_Pos) /*!< 0x00080000 */
  4333. #define SYSCFG_CFGR1_I2C_FMP_PB9 SYSCFG_CFGR1_I2C_FMP_PB9_Msk /*!< I2C PB9 Fast mode plus */
  4334. /***************** Bit definition for SYSCFG_EXTICR1 register **************/
  4335. #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
  4336. #define SYSCFG_EXTICR1_EXTI0_Msk (0xFU << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
  4337. #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */
  4338. #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
  4339. #define SYSCFG_EXTICR1_EXTI1_Msk (0xFU << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
  4340. #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */
  4341. #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
  4342. #define SYSCFG_EXTICR1_EXTI2_Msk (0xFU << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
  4343. #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */
  4344. #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
  4345. #define SYSCFG_EXTICR1_EXTI3_Msk (0xFU << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
  4346. #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */
  4347. /**
  4348. * @brief EXTI0 configuration
  4349. */
  4350. #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!< PA[0] pin */
  4351. #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!< PB[0] pin */
  4352. #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!< PC[0] pin */
  4353. #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!< PD[0] pin */
  4354. #define SYSCFG_EXTICR1_EXTI0_PF (0x00000005U) /*!< PF[0] pin */
  4355. /**
  4356. * @brief EXTI1 configuration
  4357. */
  4358. #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!< PA[1] pin */
  4359. #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!< PB[1] pin */
  4360. #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!< PC[1] pin */
  4361. #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!< PD[1] pin */
  4362. #define SYSCFG_EXTICR1_EXTI1_PF (0x00000050U) /*!< PF[1] pin */
  4363. /**
  4364. * @brief EXTI2 configuration
  4365. */
  4366. #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!< PA[2] pin */
  4367. #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!< PB[2] pin */
  4368. #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!< PC[2] pin */
  4369. #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!< PD[2] pin */
  4370. #define SYSCFG_EXTICR1_EXTI2_PF (0x00000500U) /*!< PF[2] pin */
  4371. /**
  4372. * @brief EXTI3 configuration
  4373. */
  4374. #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!< PA[3] pin */
  4375. #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!< PB[3] pin */
  4376. #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!< PC[3] pin */
  4377. #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!< PD[3] pin */
  4378. #define SYSCFG_EXTICR1_EXTI3_PF (0x00005000U) /*!< PF[3] pin */
  4379. /***************** Bit definition for SYSCFG_EXTICR2 register **************/
  4380. #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
  4381. #define SYSCFG_EXTICR2_EXTI4_Msk (0xFU << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
  4382. #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */
  4383. #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
  4384. #define SYSCFG_EXTICR2_EXTI5_Msk (0xFU << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
  4385. #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */
  4386. #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
  4387. #define SYSCFG_EXTICR2_EXTI6_Msk (0xFU << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
  4388. #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */
  4389. #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
  4390. #define SYSCFG_EXTICR2_EXTI7_Msk (0xFU << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
  4391. #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */
  4392. /**
  4393. * @brief EXTI4 configuration
  4394. */
  4395. #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!< PA[4] pin */
  4396. #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!< PB[4] pin */
  4397. #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!< PC[4] pin */
  4398. #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!< PD[4] pin */
  4399. #define SYSCFG_EXTICR2_EXTI4_PF (0x00000005U) /*!< PF[4] pin */
  4400. /**
  4401. * @brief EXTI5 configuration
  4402. */
  4403. #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!< PA[5] pin */
  4404. #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!< PB[5] pin */
  4405. #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!< PC[5] pin */
  4406. #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!< PD[5] pin */
  4407. #define SYSCFG_EXTICR2_EXTI5_PF (0x00000050U) /*!< PF[5] pin */
  4408. /**
  4409. * @brief EXTI6 configuration
  4410. */
  4411. #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!< PA[6] pin */
  4412. #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!< PB[6] pin */
  4413. #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!< PC[6] pin */
  4414. #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!< PD[6] pin */
  4415. #define SYSCFG_EXTICR2_EXTI6_PF (0x00000500U) /*!< PF[6] pin */
  4416. /**
  4417. * @brief EXTI7 configuration
  4418. */
  4419. #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!< PA[7] pin */
  4420. #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!< PB[7] pin */
  4421. #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!< PC[7] pin */
  4422. #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!< PD[7] pin */
  4423. #define SYSCFG_EXTICR2_EXTI7_PF (0x00005000U) /*!< PF[7] pin */
  4424. /***************** Bit definition for SYSCFG_EXTICR3 register **************/
  4425. #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
  4426. #define SYSCFG_EXTICR3_EXTI8_Msk (0xFU << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
  4427. #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */
  4428. #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
  4429. #define SYSCFG_EXTICR3_EXTI9_Msk (0xFU << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
  4430. #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */
  4431. #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
  4432. #define SYSCFG_EXTICR3_EXTI10_Msk (0xFU << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
  4433. #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */
  4434. #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
  4435. #define SYSCFG_EXTICR3_EXTI11_Msk (0xFU << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
  4436. #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */
  4437. /**
  4438. * @brief EXTI8 configuration
  4439. */
  4440. #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!< PA[8] pin */
  4441. #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!< PB[8] pin */
  4442. #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!< PC[8] pin */
  4443. #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!< PD[8] pin */
  4444. #define SYSCFG_EXTICR3_EXTI8_PF (0x00000005U) /*!< PF[8] pin */
  4445. /**
  4446. * @brief EXTI9 configuration
  4447. */
  4448. #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!< PA[9] pin */
  4449. #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!< PB[9] pin */
  4450. #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!< PC[9] pin */
  4451. #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!< PD[9] pin */
  4452. #define SYSCFG_EXTICR3_EXTI9_PF (0x00000050U) /*!< PF[9] pin */
  4453. /**
  4454. * @brief EXTI10 configuration
  4455. */
  4456. #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!< PA[10] pin */
  4457. #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!< PB[10] pin */
  4458. #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!< PC[10] pin */
  4459. #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!< PD[10] pin */
  4460. #define SYSCFG_EXTICR3_EXTI10_PF (0x00000500U) /*!< PF[10] pin */
  4461. /**
  4462. * @brief EXTI11 configuration
  4463. */
  4464. #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!< PA[11] pin */
  4465. #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!< PB[11] pin */
  4466. #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!< PC[11] pin */
  4467. #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!< PD[11] pin */
  4468. #define SYSCFG_EXTICR3_EXTI11_PF (0x00005000U) /*!< PF[11] pin */
  4469. /***************** Bit definition for SYSCFG_EXTICR4 register **************/
  4470. #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
  4471. #define SYSCFG_EXTICR4_EXTI12_Msk (0xFU << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
  4472. #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */
  4473. #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
  4474. #define SYSCFG_EXTICR4_EXTI13_Msk (0xFU << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
  4475. #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */
  4476. #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
  4477. #define SYSCFG_EXTICR4_EXTI14_Msk (0xFU << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
  4478. #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */
  4479. #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
  4480. #define SYSCFG_EXTICR4_EXTI15_Msk (0xFU << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
  4481. #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */
  4482. /**
  4483. * @brief EXTI12 configuration
  4484. */
  4485. #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!< PA[12] pin */
  4486. #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!< PB[12] pin */
  4487. #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!< PC[12] pin */
  4488. #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!< PD[12] pin */
  4489. #define SYSCFG_EXTICR4_EXTI12_PF (0x00000005U) /*!< PF[12] pin */
  4490. /**
  4491. * @brief EXTI13 configuration
  4492. */
  4493. #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!< PA[13] pin */
  4494. #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!< PB[13] pin */
  4495. #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!< PC[13] pin */
  4496. #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!< PD[13] pin */
  4497. #define SYSCFG_EXTICR4_EXTI13_PF (0x00000050U) /*!< PF[13] pin */
  4498. /**
  4499. * @brief EXTI14 configuration
  4500. */
  4501. #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!< PA[14] pin */
  4502. #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!< PB[14] pin */
  4503. #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!< PC[14] pin */
  4504. #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!< PD[14] pin */
  4505. #define SYSCFG_EXTICR4_EXTI14_PF (0x00000500U) /*!< PF[14] pin */
  4506. /**
  4507. * @brief EXTI15 configuration
  4508. */
  4509. #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!< PA[15] pin */
  4510. #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!< PB[15] pin */
  4511. #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!< PC[15] pin */
  4512. #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!< PD[15] pin */
  4513. #define SYSCFG_EXTICR4_EXTI15_PF (0x00005000U) /*!< PF[15] pin */
  4514. /***************** Bit definition for SYSCFG_CFGR2 register ****************/
  4515. #define SYSCFG_CFGR2_LOCKUP_LOCK_Pos (0U)
  4516. #define SYSCFG_CFGR2_LOCKUP_LOCK_Msk (0x1U << SYSCFG_CFGR2_LOCKUP_LOCK_Pos) /*!< 0x00000001 */
  4517. #define SYSCFG_CFGR2_LOCKUP_LOCK SYSCFG_CFGR2_LOCKUP_LOCK_Msk /*!< Enables and locks the LOCKUP (Hardfault) output of CortexM0 with Break Input of TIMER1 */
  4518. #define SYSCFG_CFGR2_SRAM_PARITY_LOCK_Pos (1U)
  4519. #define SYSCFG_CFGR2_SRAM_PARITY_LOCK_Msk (0x1U << SYSCFG_CFGR2_SRAM_PARITY_LOCK_Pos) /*!< 0x00000002 */
  4520. #define SYSCFG_CFGR2_SRAM_PARITY_LOCK SYSCFG_CFGR2_SRAM_PARITY_LOCK_Msk /*!< Enables and locks the SRAM_PARITY error signal with Break Input of TIMER1 */
  4521. #define SYSCFG_CFGR2_SRAM_PEF_Pos (8U)
  4522. #define SYSCFG_CFGR2_SRAM_PEF_Msk (0x1U << SYSCFG_CFGR2_SRAM_PEF_Pos) /*!< 0x00000100 */
  4523. #define SYSCFG_CFGR2_SRAM_PEF SYSCFG_CFGR2_SRAM_PEF_Msk /*!< SRAM Parity error flag */
  4524. #define SYSCFG_CFGR2_SRAM_PE SYSCFG_CFGR2_SRAM_PEF /*!< SRAM Parity error flag (define maintained for legacy purpose) */
  4525. /*****************************************************************************/
  4526. /* */
  4527. /* Timers (TIM) */
  4528. /* */
  4529. /*****************************************************************************/
  4530. /******************* Bit definition for TIM_CR1 register *******************/
  4531. #define TIM_CR1_CEN_Pos (0U)
  4532. #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  4533. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  4534. #define TIM_CR1_UDIS_Pos (1U)
  4535. #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  4536. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  4537. #define TIM_CR1_URS_Pos (2U)
  4538. #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  4539. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  4540. #define TIM_CR1_OPM_Pos (3U)
  4541. #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  4542. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  4543. #define TIM_CR1_DIR_Pos (4U)
  4544. #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  4545. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  4546. #define TIM_CR1_CMS_Pos (5U)
  4547. #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  4548. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  4549. #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  4550. #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  4551. #define TIM_CR1_ARPE_Pos (7U)
  4552. #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  4553. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  4554. #define TIM_CR1_CKD_Pos (8U)
  4555. #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  4556. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  4557. #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  4558. #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  4559. /******************* Bit definition for TIM_CR2 register *******************/
  4560. #define TIM_CR2_CCPC_Pos (0U)
  4561. #define TIM_CR2_CCPC_Msk (0x1U << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  4562. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  4563. #define TIM_CR2_CCUS_Pos (2U)
  4564. #define TIM_CR2_CCUS_Msk (0x1U << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  4565. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  4566. #define TIM_CR2_CCDS_Pos (3U)
  4567. #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  4568. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  4569. #define TIM_CR2_MMS_Pos (4U)
  4570. #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  4571. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  4572. #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  4573. #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  4574. #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  4575. #define TIM_CR2_TI1S_Pos (7U)
  4576. #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  4577. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  4578. #define TIM_CR2_OIS1_Pos (8U)
  4579. #define TIM_CR2_OIS1_Msk (0x1U << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  4580. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  4581. #define TIM_CR2_OIS1N_Pos (9U)
  4582. #define TIM_CR2_OIS1N_Msk (0x1U << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  4583. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  4584. #define TIM_CR2_OIS2_Pos (10U)
  4585. #define TIM_CR2_OIS2_Msk (0x1U << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  4586. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  4587. #define TIM_CR2_OIS2N_Pos (11U)
  4588. #define TIM_CR2_OIS2N_Msk (0x1U << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  4589. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  4590. #define TIM_CR2_OIS3_Pos (12U)
  4591. #define TIM_CR2_OIS3_Msk (0x1U << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  4592. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  4593. #define TIM_CR2_OIS3N_Pos (13U)
  4594. #define TIM_CR2_OIS3N_Msk (0x1U << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  4595. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  4596. #define TIM_CR2_OIS4_Pos (14U)
  4597. #define TIM_CR2_OIS4_Msk (0x1U << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  4598. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  4599. /******************* Bit definition for TIM_SMCR register ******************/
  4600. #define TIM_SMCR_SMS_Pos (0U)
  4601. #define TIM_SMCR_SMS_Msk (0x7U << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */
  4602. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  4603. #define TIM_SMCR_SMS_0 (0x1U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  4604. #define TIM_SMCR_SMS_1 (0x2U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  4605. #define TIM_SMCR_SMS_2 (0x4U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  4606. #define TIM_SMCR_OCCS_Pos (3U)
  4607. #define TIM_SMCR_OCCS_Msk (0x1U << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
  4608. #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
  4609. #define TIM_SMCR_TS_Pos (4U)
  4610. #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
  4611. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  4612. #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  4613. #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  4614. #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  4615. #define TIM_SMCR_MSM_Pos (7U)
  4616. #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  4617. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  4618. #define TIM_SMCR_ETF_Pos (8U)
  4619. #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  4620. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  4621. #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  4622. #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  4623. #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  4624. #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  4625. #define TIM_SMCR_ETPS_Pos (12U)
  4626. #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  4627. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  4628. #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  4629. #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  4630. #define TIM_SMCR_ECE_Pos (14U)
  4631. #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  4632. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  4633. #define TIM_SMCR_ETP_Pos (15U)
  4634. #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  4635. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  4636. /******************* Bit definition for TIM_DIER register ******************/
  4637. #define TIM_DIER_UIE_Pos (0U)
  4638. #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  4639. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  4640. #define TIM_DIER_CC1IE_Pos (1U)
  4641. #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  4642. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  4643. #define TIM_DIER_CC2IE_Pos (2U)
  4644. #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  4645. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  4646. #define TIM_DIER_CC3IE_Pos (3U)
  4647. #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  4648. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  4649. #define TIM_DIER_CC4IE_Pos (4U)
  4650. #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  4651. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  4652. #define TIM_DIER_COMIE_Pos (5U)
  4653. #define TIM_DIER_COMIE_Msk (0x1U << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  4654. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  4655. #define TIM_DIER_TIE_Pos (6U)
  4656. #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  4657. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  4658. #define TIM_DIER_BIE_Pos (7U)
  4659. #define TIM_DIER_BIE_Msk (0x1U << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  4660. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  4661. #define TIM_DIER_UDE_Pos (8U)
  4662. #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  4663. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  4664. #define TIM_DIER_CC1DE_Pos (9U)
  4665. #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  4666. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  4667. #define TIM_DIER_CC2DE_Pos (10U)
  4668. #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  4669. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  4670. #define TIM_DIER_CC3DE_Pos (11U)
  4671. #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  4672. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  4673. #define TIM_DIER_CC4DE_Pos (12U)
  4674. #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  4675. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  4676. #define TIM_DIER_COMDE_Pos (13U)
  4677. #define TIM_DIER_COMDE_Msk (0x1U << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
  4678. #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
  4679. #define TIM_DIER_TDE_Pos (14U)
  4680. #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  4681. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  4682. /******************** Bit definition for TIM_SR register *******************/
  4683. #define TIM_SR_UIF_Pos (0U)
  4684. #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  4685. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  4686. #define TIM_SR_CC1IF_Pos (1U)
  4687. #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  4688. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  4689. #define TIM_SR_CC2IF_Pos (2U)
  4690. #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  4691. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  4692. #define TIM_SR_CC3IF_Pos (3U)
  4693. #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  4694. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  4695. #define TIM_SR_CC4IF_Pos (4U)
  4696. #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  4697. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  4698. #define TIM_SR_COMIF_Pos (5U)
  4699. #define TIM_SR_COMIF_Msk (0x1U << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  4700. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  4701. #define TIM_SR_TIF_Pos (6U)
  4702. #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  4703. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  4704. #define TIM_SR_BIF_Pos (7U)
  4705. #define TIM_SR_BIF_Msk (0x1U << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  4706. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  4707. #define TIM_SR_CC1OF_Pos (9U)
  4708. #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  4709. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  4710. #define TIM_SR_CC2OF_Pos (10U)
  4711. #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  4712. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  4713. #define TIM_SR_CC3OF_Pos (11U)
  4714. #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  4715. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  4716. #define TIM_SR_CC4OF_Pos (12U)
  4717. #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  4718. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  4719. /******************* Bit definition for TIM_EGR register *******************/
  4720. #define TIM_EGR_UG_Pos (0U)
  4721. #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  4722. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  4723. #define TIM_EGR_CC1G_Pos (1U)
  4724. #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  4725. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  4726. #define TIM_EGR_CC2G_Pos (2U)
  4727. #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  4728. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  4729. #define TIM_EGR_CC3G_Pos (3U)
  4730. #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  4731. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  4732. #define TIM_EGR_CC4G_Pos (4U)
  4733. #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  4734. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  4735. #define TIM_EGR_COMG_Pos (5U)
  4736. #define TIM_EGR_COMG_Msk (0x1U << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  4737. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  4738. #define TIM_EGR_TG_Pos (6U)
  4739. #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  4740. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  4741. #define TIM_EGR_BG_Pos (7U)
  4742. #define TIM_EGR_BG_Msk (0x1U << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  4743. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  4744. /****************** Bit definition for TIM_CCMR1 register ******************/
  4745. #define TIM_CCMR1_CC1S_Pos (0U)
  4746. #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  4747. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  4748. #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  4749. #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  4750. #define TIM_CCMR1_OC1FE_Pos (2U)
  4751. #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  4752. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  4753. #define TIM_CCMR1_OC1PE_Pos (3U)
  4754. #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  4755. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  4756. #define TIM_CCMR1_OC1M_Pos (4U)
  4757. #define TIM_CCMR1_OC1M_Msk (0x7U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */
  4758. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  4759. #define TIM_CCMR1_OC1M_0 (0x1U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  4760. #define TIM_CCMR1_OC1M_1 (0x2U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  4761. #define TIM_CCMR1_OC1M_2 (0x4U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  4762. #define TIM_CCMR1_OC1CE_Pos (7U)
  4763. #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  4764. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
  4765. #define TIM_CCMR1_CC2S_Pos (8U)
  4766. #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  4767. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  4768. #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  4769. #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  4770. #define TIM_CCMR1_OC2FE_Pos (10U)
  4771. #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  4772. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  4773. #define TIM_CCMR1_OC2PE_Pos (11U)
  4774. #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  4775. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  4776. #define TIM_CCMR1_OC2M_Pos (12U)
  4777. #define TIM_CCMR1_OC2M_Msk (0x7U << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */
  4778. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  4779. #define TIM_CCMR1_OC2M_0 (0x1U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  4780. #define TIM_CCMR1_OC2M_1 (0x2U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  4781. #define TIM_CCMR1_OC2M_2 (0x4U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  4782. #define TIM_CCMR1_OC2CE_Pos (15U)
  4783. #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  4784. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  4785. /*---------------------------------------------------------------------------*/
  4786. #define TIM_CCMR1_IC1PSC_Pos (2U)
  4787. #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  4788. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  4789. #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  4790. #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  4791. #define TIM_CCMR1_IC1F_Pos (4U)
  4792. #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  4793. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  4794. #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  4795. #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  4796. #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  4797. #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  4798. #define TIM_CCMR1_IC2PSC_Pos (10U)
  4799. #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  4800. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  4801. #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  4802. #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  4803. #define TIM_CCMR1_IC2F_Pos (12U)
  4804. #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  4805. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  4806. #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  4807. #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  4808. #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  4809. #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  4810. /****************** Bit definition for TIM_CCMR2 register ******************/
  4811. #define TIM_CCMR2_CC3S_Pos (0U)
  4812. #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  4813. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  4814. #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  4815. #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  4816. #define TIM_CCMR2_OC3FE_Pos (2U)
  4817. #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  4818. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  4819. #define TIM_CCMR2_OC3PE_Pos (3U)
  4820. #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  4821. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  4822. #define TIM_CCMR2_OC3M_Pos (4U)
  4823. #define TIM_CCMR2_OC3M_Msk (0x7U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */
  4824. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  4825. #define TIM_CCMR2_OC3M_0 (0x1U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  4826. #define TIM_CCMR2_OC3M_1 (0x2U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  4827. #define TIM_CCMR2_OC3M_2 (0x4U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  4828. #define TIM_CCMR2_OC3CE_Pos (7U)
  4829. #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  4830. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  4831. #define TIM_CCMR2_CC4S_Pos (8U)
  4832. #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  4833. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  4834. #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  4835. #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  4836. #define TIM_CCMR2_OC4FE_Pos (10U)
  4837. #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  4838. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  4839. #define TIM_CCMR2_OC4PE_Pos (11U)
  4840. #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  4841. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  4842. #define TIM_CCMR2_OC4M_Pos (12U)
  4843. #define TIM_CCMR2_OC4M_Msk (0x7U << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */
  4844. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  4845. #define TIM_CCMR2_OC4M_0 (0x1U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  4846. #define TIM_CCMR2_OC4M_1 (0x2U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  4847. #define TIM_CCMR2_OC4M_2 (0x4U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  4848. #define TIM_CCMR2_OC4CE_Pos (15U)
  4849. #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  4850. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  4851. /*---------------------------------------------------------------------------*/
  4852. #define TIM_CCMR2_IC3PSC_Pos (2U)
  4853. #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  4854. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  4855. #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  4856. #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  4857. #define TIM_CCMR2_IC3F_Pos (4U)
  4858. #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  4859. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  4860. #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  4861. #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  4862. #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  4863. #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  4864. #define TIM_CCMR2_IC4PSC_Pos (10U)
  4865. #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  4866. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  4867. #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  4868. #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  4869. #define TIM_CCMR2_IC4F_Pos (12U)
  4870. #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  4871. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  4872. #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  4873. #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  4874. #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  4875. #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  4876. /******************* Bit definition for TIM_CCER register ******************/
  4877. #define TIM_CCER_CC1E_Pos (0U)
  4878. #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  4879. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  4880. #define TIM_CCER_CC1P_Pos (1U)
  4881. #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  4882. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  4883. #define TIM_CCER_CC1NE_Pos (2U)
  4884. #define TIM_CCER_CC1NE_Msk (0x1U << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  4885. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  4886. #define TIM_CCER_CC1NP_Pos (3U)
  4887. #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  4888. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  4889. #define TIM_CCER_CC2E_Pos (4U)
  4890. #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  4891. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  4892. #define TIM_CCER_CC2P_Pos (5U)
  4893. #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  4894. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  4895. #define TIM_CCER_CC2NE_Pos (6U)
  4896. #define TIM_CCER_CC2NE_Msk (0x1U << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  4897. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  4898. #define TIM_CCER_CC2NP_Pos (7U)
  4899. #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  4900. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  4901. #define TIM_CCER_CC3E_Pos (8U)
  4902. #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  4903. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  4904. #define TIM_CCER_CC3P_Pos (9U)
  4905. #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  4906. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  4907. #define TIM_CCER_CC3NE_Pos (10U)
  4908. #define TIM_CCER_CC3NE_Msk (0x1U << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  4909. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  4910. #define TIM_CCER_CC3NP_Pos (11U)
  4911. #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  4912. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  4913. #define TIM_CCER_CC4E_Pos (12U)
  4914. #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  4915. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  4916. #define TIM_CCER_CC4P_Pos (13U)
  4917. #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  4918. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  4919. #define TIM_CCER_CC4NP_Pos (15U)
  4920. #define TIM_CCER_CC4NP_Msk (0x1U << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  4921. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  4922. /******************* Bit definition for TIM_CNT register *******************/
  4923. #define TIM_CNT_CNT_Pos (0U)
  4924. #define TIM_CNT_CNT_Msk (0xFFFFFFFFU << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  4925. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  4926. /******************* Bit definition for TIM_PSC register *******************/
  4927. #define TIM_PSC_PSC_Pos (0U)
  4928. #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  4929. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  4930. /******************* Bit definition for TIM_ARR register *******************/
  4931. #define TIM_ARR_ARR_Pos (0U)
  4932. #define TIM_ARR_ARR_Msk (0xFFFFFFFFU << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  4933. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
  4934. /******************* Bit definition for TIM_RCR register *******************/
  4935. #define TIM_RCR_REP_Pos (0U)
  4936. #define TIM_RCR_REP_Msk (0xFFU << TIM_RCR_REP_Pos) /*!< 0x000000FF */
  4937. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  4938. /******************* Bit definition for TIM_CCR1 register ******************/
  4939. #define TIM_CCR1_CCR1_Pos (0U)
  4940. #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  4941. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  4942. /******************* Bit definition for TIM_CCR2 register ******************/
  4943. #define TIM_CCR2_CCR2_Pos (0U)
  4944. #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  4945. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  4946. /******************* Bit definition for TIM_CCR3 register ******************/
  4947. #define TIM_CCR3_CCR3_Pos (0U)
  4948. #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  4949. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  4950. /******************* Bit definition for TIM_CCR4 register ******************/
  4951. #define TIM_CCR4_CCR4_Pos (0U)
  4952. #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  4953. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  4954. /******************* Bit definition for TIM_BDTR register ******************/
  4955. #define TIM_BDTR_DTG_Pos (0U)
  4956. #define TIM_BDTR_DTG_Msk (0xFFU << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  4957. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  4958. #define TIM_BDTR_DTG_0 (0x01U << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
  4959. #define TIM_BDTR_DTG_1 (0x02U << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
  4960. #define TIM_BDTR_DTG_2 (0x04U << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
  4961. #define TIM_BDTR_DTG_3 (0x08U << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
  4962. #define TIM_BDTR_DTG_4 (0x10U << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
  4963. #define TIM_BDTR_DTG_5 (0x20U << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
  4964. #define TIM_BDTR_DTG_6 (0x40U << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
  4965. #define TIM_BDTR_DTG_7 (0x80U << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
  4966. #define TIM_BDTR_LOCK_Pos (8U)
  4967. #define TIM_BDTR_LOCK_Msk (0x3U << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  4968. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  4969. #define TIM_BDTR_LOCK_0 (0x1U << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
  4970. #define TIM_BDTR_LOCK_1 (0x2U << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
  4971. #define TIM_BDTR_OSSI_Pos (10U)
  4972. #define TIM_BDTR_OSSI_Msk (0x1U << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  4973. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  4974. #define TIM_BDTR_OSSR_Pos (11U)
  4975. #define TIM_BDTR_OSSR_Msk (0x1U << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  4976. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  4977. #define TIM_BDTR_BKE_Pos (12U)
  4978. #define TIM_BDTR_BKE_Msk (0x1U << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  4979. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */
  4980. #define TIM_BDTR_BKP_Pos (13U)
  4981. #define TIM_BDTR_BKP_Msk (0x1U << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  4982. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */
  4983. #define TIM_BDTR_AOE_Pos (14U)
  4984. #define TIM_BDTR_AOE_Msk (0x1U << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  4985. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  4986. #define TIM_BDTR_MOE_Pos (15U)
  4987. #define TIM_BDTR_MOE_Msk (0x1U << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  4988. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  4989. /******************* Bit definition for TIM_DCR register *******************/
  4990. #define TIM_DCR_DBA_Pos (0U)
  4991. #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  4992. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  4993. #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
  4994. #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
  4995. #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
  4996. #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
  4997. #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
  4998. #define TIM_DCR_DBL_Pos (8U)
  4999. #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  5000. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  5001. #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
  5002. #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
  5003. #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
  5004. #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
  5005. #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
  5006. /******************* Bit definition for TIM_DMAR register ******************/
  5007. #define TIM_DMAR_DMAB_Pos (0U)
  5008. #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
  5009. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  5010. /******************* Bit definition for TIM14_OR register ********************/
  5011. #define TIM14_OR_TI1_RMP_Pos (0U)
  5012. #define TIM14_OR_TI1_RMP_Msk (0x3U << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000003 */
  5013. #define TIM14_OR_TI1_RMP TIM14_OR_TI1_RMP_Msk /*!<TI1_RMP[1:0] bits (TIM14 Input 4 remap) */
  5014. #define TIM14_OR_TI1_RMP_0 (0x1U << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000001 */
  5015. #define TIM14_OR_TI1_RMP_1 (0x2U << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000002 */
  5016. /******************************************************************************/
  5017. /* */
  5018. /* Touch Sensing Controller (TSC) */
  5019. /* */
  5020. /******************************************************************************/
  5021. /******************* Bit definition for TSC_CR register *********************/
  5022. #define TSC_CR_TSCE_Pos (0U)
  5023. #define TSC_CR_TSCE_Msk (0x1U << TSC_CR_TSCE_Pos) /*!< 0x00000001 */
  5024. #define TSC_CR_TSCE TSC_CR_TSCE_Msk /*!<Touch sensing controller enable */
  5025. #define TSC_CR_START_Pos (1U)
  5026. #define TSC_CR_START_Msk (0x1U << TSC_CR_START_Pos) /*!< 0x00000002 */
  5027. #define TSC_CR_START TSC_CR_START_Msk /*!<Start acquisition */
  5028. #define TSC_CR_AM_Pos (2U)
  5029. #define TSC_CR_AM_Msk (0x1U << TSC_CR_AM_Pos) /*!< 0x00000004 */
  5030. #define TSC_CR_AM TSC_CR_AM_Msk /*!<Acquisition mode */
  5031. #define TSC_CR_SYNCPOL_Pos (3U)
  5032. #define TSC_CR_SYNCPOL_Msk (0x1U << TSC_CR_SYNCPOL_Pos) /*!< 0x00000008 */
  5033. #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk /*!<Synchronization pin polarity */
  5034. #define TSC_CR_IODEF_Pos (4U)
  5035. #define TSC_CR_IODEF_Msk (0x1U << TSC_CR_IODEF_Pos) /*!< 0x00000010 */
  5036. #define TSC_CR_IODEF TSC_CR_IODEF_Msk /*!<IO default mode */
  5037. #define TSC_CR_MCV_Pos (5U)
  5038. #define TSC_CR_MCV_Msk (0x7U << TSC_CR_MCV_Pos) /*!< 0x000000E0 */
  5039. #define TSC_CR_MCV TSC_CR_MCV_Msk /*!<MCV[2:0] bits (Max Count Value) */
  5040. #define TSC_CR_MCV_0 (0x1U << TSC_CR_MCV_Pos) /*!< 0x00000020 */
  5041. #define TSC_CR_MCV_1 (0x2U << TSC_CR_MCV_Pos) /*!< 0x00000040 */
  5042. #define TSC_CR_MCV_2 (0x4U << TSC_CR_MCV_Pos) /*!< 0x00000080 */
  5043. #define TSC_CR_PGPSC_Pos (12U)
  5044. #define TSC_CR_PGPSC_Msk (0x7U << TSC_CR_PGPSC_Pos) /*!< 0x00007000 */
  5045. #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */
  5046. #define TSC_CR_PGPSC_0 (0x1U << TSC_CR_PGPSC_Pos) /*!< 0x00001000 */
  5047. #define TSC_CR_PGPSC_1 (0x2U << TSC_CR_PGPSC_Pos) /*!< 0x00002000 */
  5048. #define TSC_CR_PGPSC_2 (0x4U << TSC_CR_PGPSC_Pos) /*!< 0x00004000 */
  5049. #define TSC_CR_SSPSC_Pos (15U)
  5050. #define TSC_CR_SSPSC_Msk (0x1U << TSC_CR_SSPSC_Pos) /*!< 0x00008000 */
  5051. #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk /*!<Spread Spectrum Prescaler */
  5052. #define TSC_CR_SSE_Pos (16U)
  5053. #define TSC_CR_SSE_Msk (0x1U << TSC_CR_SSE_Pos) /*!< 0x00010000 */
  5054. #define TSC_CR_SSE TSC_CR_SSE_Msk /*!<Spread Spectrum Enable */
  5055. #define TSC_CR_SSD_Pos (17U)
  5056. #define TSC_CR_SSD_Msk (0x7FU << TSC_CR_SSD_Pos) /*!< 0x00FE0000 */
  5057. #define TSC_CR_SSD TSC_CR_SSD_Msk /*!<SSD[6:0] bits (Spread Spectrum Deviation) */
  5058. #define TSC_CR_SSD_0 (0x01U << TSC_CR_SSD_Pos) /*!< 0x00020000 */
  5059. #define TSC_CR_SSD_1 (0x02U << TSC_CR_SSD_Pos) /*!< 0x00040000 */
  5060. #define TSC_CR_SSD_2 (0x04U << TSC_CR_SSD_Pos) /*!< 0x00080000 */
  5061. #define TSC_CR_SSD_3 (0x08U << TSC_CR_SSD_Pos) /*!< 0x00100000 */
  5062. #define TSC_CR_SSD_4 (0x10U << TSC_CR_SSD_Pos) /*!< 0x00200000 */
  5063. #define TSC_CR_SSD_5 (0x20U << TSC_CR_SSD_Pos) /*!< 0x00400000 */
  5064. #define TSC_CR_SSD_6 (0x40U << TSC_CR_SSD_Pos) /*!< 0x00800000 */
  5065. #define TSC_CR_CTPL_Pos (24U)
  5066. #define TSC_CR_CTPL_Msk (0xFU << TSC_CR_CTPL_Pos) /*!< 0x0F000000 */
  5067. #define TSC_CR_CTPL TSC_CR_CTPL_Msk /*!<CTPL[3:0] bits (Charge Transfer pulse low) */
  5068. #define TSC_CR_CTPL_0 (0x1U << TSC_CR_CTPL_Pos) /*!< 0x01000000 */
  5069. #define TSC_CR_CTPL_1 (0x2U << TSC_CR_CTPL_Pos) /*!< 0x02000000 */
  5070. #define TSC_CR_CTPL_2 (0x4U << TSC_CR_CTPL_Pos) /*!< 0x04000000 */
  5071. #define TSC_CR_CTPL_3 (0x8U << TSC_CR_CTPL_Pos) /*!< 0x08000000 */
  5072. #define TSC_CR_CTPH_Pos (28U)
  5073. #define TSC_CR_CTPH_Msk (0xFU << TSC_CR_CTPH_Pos) /*!< 0xF0000000 */
  5074. #define TSC_CR_CTPH TSC_CR_CTPH_Msk /*!<CTPH[3:0] bits (Charge Transfer pulse high) */
  5075. #define TSC_CR_CTPH_0 (0x1U << TSC_CR_CTPH_Pos) /*!< 0x10000000 */
  5076. #define TSC_CR_CTPH_1 (0x2U << TSC_CR_CTPH_Pos) /*!< 0x20000000 */
  5077. #define TSC_CR_CTPH_2 (0x4U << TSC_CR_CTPH_Pos) /*!< 0x40000000 */
  5078. #define TSC_CR_CTPH_3 (0x8U << TSC_CR_CTPH_Pos) /*!< 0x80000000 */
  5079. /******************* Bit definition for TSC_IER register ********************/
  5080. #define TSC_IER_EOAIE_Pos (0U)
  5081. #define TSC_IER_EOAIE_Msk (0x1U << TSC_IER_EOAIE_Pos) /*!< 0x00000001 */
  5082. #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk /*!<End of acquisition interrupt enable */
  5083. #define TSC_IER_MCEIE_Pos (1U)
  5084. #define TSC_IER_MCEIE_Msk (0x1U << TSC_IER_MCEIE_Pos) /*!< 0x00000002 */
  5085. #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk /*!<Max count error interrupt enable */
  5086. /******************* Bit definition for TSC_ICR register ********************/
  5087. #define TSC_ICR_EOAIC_Pos (0U)
  5088. #define TSC_ICR_EOAIC_Msk (0x1U << TSC_ICR_EOAIC_Pos) /*!< 0x00000001 */
  5089. #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk /*!<End of acquisition interrupt clear */
  5090. #define TSC_ICR_MCEIC_Pos (1U)
  5091. #define TSC_ICR_MCEIC_Msk (0x1U << TSC_ICR_MCEIC_Pos) /*!< 0x00000002 */
  5092. #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk /*!<Max count error interrupt clear */
  5093. /******************* Bit definition for TSC_ISR register ********************/
  5094. #define TSC_ISR_EOAF_Pos (0U)
  5095. #define TSC_ISR_EOAF_Msk (0x1U << TSC_ISR_EOAF_Pos) /*!< 0x00000001 */
  5096. #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk /*!<End of acquisition flag */
  5097. #define TSC_ISR_MCEF_Pos (1U)
  5098. #define TSC_ISR_MCEF_Msk (0x1U << TSC_ISR_MCEF_Pos) /*!< 0x00000002 */
  5099. #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk /*!<Max count error flag */
  5100. /******************* Bit definition for TSC_IOHCR register ******************/
  5101. #define TSC_IOHCR_G1_IO1_Pos (0U)
  5102. #define TSC_IOHCR_G1_IO1_Msk (0x1U << TSC_IOHCR_G1_IO1_Pos) /*!< 0x00000001 */
  5103. #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk /*!<GROUP1_IO1 schmitt trigger hysteresis mode */
  5104. #define TSC_IOHCR_G1_IO2_Pos (1U)
  5105. #define TSC_IOHCR_G1_IO2_Msk (0x1U << TSC_IOHCR_G1_IO2_Pos) /*!< 0x00000002 */
  5106. #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk /*!<GROUP1_IO2 schmitt trigger hysteresis mode */
  5107. #define TSC_IOHCR_G1_IO3_Pos (2U)
  5108. #define TSC_IOHCR_G1_IO3_Msk (0x1U << TSC_IOHCR_G1_IO3_Pos) /*!< 0x00000004 */
  5109. #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk /*!<GROUP1_IO3 schmitt trigger hysteresis mode */
  5110. #define TSC_IOHCR_G1_IO4_Pos (3U)
  5111. #define TSC_IOHCR_G1_IO4_Msk (0x1U << TSC_IOHCR_G1_IO4_Pos) /*!< 0x00000008 */
  5112. #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk /*!<GROUP1_IO4 schmitt trigger hysteresis mode */
  5113. #define TSC_IOHCR_G2_IO1_Pos (4U)
  5114. #define TSC_IOHCR_G2_IO1_Msk (0x1U << TSC_IOHCR_G2_IO1_Pos) /*!< 0x00000010 */
  5115. #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk /*!<GROUP2_IO1 schmitt trigger hysteresis mode */
  5116. #define TSC_IOHCR_G2_IO2_Pos (5U)
  5117. #define TSC_IOHCR_G2_IO2_Msk (0x1U << TSC_IOHCR_G2_IO2_Pos) /*!< 0x00000020 */
  5118. #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk /*!<GROUP2_IO2 schmitt trigger hysteresis mode */
  5119. #define TSC_IOHCR_G2_IO3_Pos (6U)
  5120. #define TSC_IOHCR_G2_IO3_Msk (0x1U << TSC_IOHCR_G2_IO3_Pos) /*!< 0x00000040 */
  5121. #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk /*!<GROUP2_IO3 schmitt trigger hysteresis mode */
  5122. #define TSC_IOHCR_G2_IO4_Pos (7U)
  5123. #define TSC_IOHCR_G2_IO4_Msk (0x1U << TSC_IOHCR_G2_IO4_Pos) /*!< 0x00000080 */
  5124. #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk /*!<GROUP2_IO4 schmitt trigger hysteresis mode */
  5125. #define TSC_IOHCR_G3_IO1_Pos (8U)
  5126. #define TSC_IOHCR_G3_IO1_Msk (0x1U << TSC_IOHCR_G3_IO1_Pos) /*!< 0x00000100 */
  5127. #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk /*!<GROUP3_IO1 schmitt trigger hysteresis mode */
  5128. #define TSC_IOHCR_G3_IO2_Pos (9U)
  5129. #define TSC_IOHCR_G3_IO2_Msk (0x1U << TSC_IOHCR_G3_IO2_Pos) /*!< 0x00000200 */
  5130. #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk /*!<GROUP3_IO2 schmitt trigger hysteresis mode */
  5131. #define TSC_IOHCR_G3_IO3_Pos (10U)
  5132. #define TSC_IOHCR_G3_IO3_Msk (0x1U << TSC_IOHCR_G3_IO3_Pos) /*!< 0x00000400 */
  5133. #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk /*!<GROUP3_IO3 schmitt trigger hysteresis mode */
  5134. #define TSC_IOHCR_G3_IO4_Pos (11U)
  5135. #define TSC_IOHCR_G3_IO4_Msk (0x1U << TSC_IOHCR_G3_IO4_Pos) /*!< 0x00000800 */
  5136. #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk /*!<GROUP3_IO4 schmitt trigger hysteresis mode */
  5137. #define TSC_IOHCR_G4_IO1_Pos (12U)
  5138. #define TSC_IOHCR_G4_IO1_Msk (0x1U << TSC_IOHCR_G4_IO1_Pos) /*!< 0x00001000 */
  5139. #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk /*!<GROUP4_IO1 schmitt trigger hysteresis mode */
  5140. #define TSC_IOHCR_G4_IO2_Pos (13U)
  5141. #define TSC_IOHCR_G4_IO2_Msk (0x1U << TSC_IOHCR_G4_IO2_Pos) /*!< 0x00002000 */
  5142. #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk /*!<GROUP4_IO2 schmitt trigger hysteresis mode */
  5143. #define TSC_IOHCR_G4_IO3_Pos (14U)
  5144. #define TSC_IOHCR_G4_IO3_Msk (0x1U << TSC_IOHCR_G4_IO3_Pos) /*!< 0x00004000 */
  5145. #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk /*!<GROUP4_IO3 schmitt trigger hysteresis mode */
  5146. #define TSC_IOHCR_G4_IO4_Pos (15U)
  5147. #define TSC_IOHCR_G4_IO4_Msk (0x1U << TSC_IOHCR_G4_IO4_Pos) /*!< 0x00008000 */
  5148. #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk /*!<GROUP4_IO4 schmitt trigger hysteresis mode */
  5149. #define TSC_IOHCR_G5_IO1_Pos (16U)
  5150. #define TSC_IOHCR_G5_IO1_Msk (0x1U << TSC_IOHCR_G5_IO1_Pos) /*!< 0x00010000 */
  5151. #define TSC_IOHCR_G5_IO1 TSC_IOHCR_G5_IO1_Msk /*!<GROUP5_IO1 schmitt trigger hysteresis mode */
  5152. #define TSC_IOHCR_G5_IO2_Pos (17U)
  5153. #define TSC_IOHCR_G5_IO2_Msk (0x1U << TSC_IOHCR_G5_IO2_Pos) /*!< 0x00020000 */
  5154. #define TSC_IOHCR_G5_IO2 TSC_IOHCR_G5_IO2_Msk /*!<GROUP5_IO2 schmitt trigger hysteresis mode */
  5155. #define TSC_IOHCR_G5_IO3_Pos (18U)
  5156. #define TSC_IOHCR_G5_IO3_Msk (0x1U << TSC_IOHCR_G5_IO3_Pos) /*!< 0x00040000 */
  5157. #define TSC_IOHCR_G5_IO3 TSC_IOHCR_G5_IO3_Msk /*!<GROUP5_IO3 schmitt trigger hysteresis mode */
  5158. #define TSC_IOHCR_G5_IO4_Pos (19U)
  5159. #define TSC_IOHCR_G5_IO4_Msk (0x1U << TSC_IOHCR_G5_IO4_Pos) /*!< 0x00080000 */
  5160. #define TSC_IOHCR_G5_IO4 TSC_IOHCR_G5_IO4_Msk /*!<GROUP5_IO4 schmitt trigger hysteresis mode */
  5161. #define TSC_IOHCR_G6_IO1_Pos (20U)
  5162. #define TSC_IOHCR_G6_IO1_Msk (0x1U << TSC_IOHCR_G6_IO1_Pos) /*!< 0x00100000 */
  5163. #define TSC_IOHCR_G6_IO1 TSC_IOHCR_G6_IO1_Msk /*!<GROUP6_IO1 schmitt trigger hysteresis mode */
  5164. #define TSC_IOHCR_G6_IO2_Pos (21U)
  5165. #define TSC_IOHCR_G6_IO2_Msk (0x1U << TSC_IOHCR_G6_IO2_Pos) /*!< 0x00200000 */
  5166. #define TSC_IOHCR_G6_IO2 TSC_IOHCR_G6_IO2_Msk /*!<GROUP6_IO2 schmitt trigger hysteresis mode */
  5167. #define TSC_IOHCR_G6_IO3_Pos (22U)
  5168. #define TSC_IOHCR_G6_IO3_Msk (0x1U << TSC_IOHCR_G6_IO3_Pos) /*!< 0x00400000 */
  5169. #define TSC_IOHCR_G6_IO3 TSC_IOHCR_G6_IO3_Msk /*!<GROUP6_IO3 schmitt trigger hysteresis mode */
  5170. #define TSC_IOHCR_G6_IO4_Pos (23U)
  5171. #define TSC_IOHCR_G6_IO4_Msk (0x1U << TSC_IOHCR_G6_IO4_Pos) /*!< 0x00800000 */
  5172. #define TSC_IOHCR_G6_IO4 TSC_IOHCR_G6_IO4_Msk /*!<GROUP6_IO4 schmitt trigger hysteresis mode */
  5173. #define TSC_IOHCR_G7_IO1_Pos (24U)
  5174. #define TSC_IOHCR_G7_IO1_Msk (0x1U << TSC_IOHCR_G7_IO1_Pos) /*!< 0x01000000 */
  5175. #define TSC_IOHCR_G7_IO1 TSC_IOHCR_G7_IO1_Msk /*!<GROUP7_IO1 schmitt trigger hysteresis mode */
  5176. #define TSC_IOHCR_G7_IO2_Pos (25U)
  5177. #define TSC_IOHCR_G7_IO2_Msk (0x1U << TSC_IOHCR_G7_IO2_Pos) /*!< 0x02000000 */
  5178. #define TSC_IOHCR_G7_IO2 TSC_IOHCR_G7_IO2_Msk /*!<GROUP7_IO2 schmitt trigger hysteresis mode */
  5179. #define TSC_IOHCR_G7_IO3_Pos (26U)
  5180. #define TSC_IOHCR_G7_IO3_Msk (0x1U << TSC_IOHCR_G7_IO3_Pos) /*!< 0x04000000 */
  5181. #define TSC_IOHCR_G7_IO3 TSC_IOHCR_G7_IO3_Msk /*!<GROUP7_IO3 schmitt trigger hysteresis mode */
  5182. #define TSC_IOHCR_G7_IO4_Pos (27U)
  5183. #define TSC_IOHCR_G7_IO4_Msk (0x1U << TSC_IOHCR_G7_IO4_Pos) /*!< 0x08000000 */
  5184. #define TSC_IOHCR_G7_IO4 TSC_IOHCR_G7_IO4_Msk /*!<GROUP7_IO4 schmitt trigger hysteresis mode */
  5185. #define TSC_IOHCR_G8_IO1_Pos (28U)
  5186. #define TSC_IOHCR_G8_IO1_Msk (0x1U << TSC_IOHCR_G8_IO1_Pos) /*!< 0x10000000 */
  5187. #define TSC_IOHCR_G8_IO1 TSC_IOHCR_G8_IO1_Msk /*!<GROUP8_IO1 schmitt trigger hysteresis mode */
  5188. #define TSC_IOHCR_G8_IO2_Pos (29U)
  5189. #define TSC_IOHCR_G8_IO2_Msk (0x1U << TSC_IOHCR_G8_IO2_Pos) /*!< 0x20000000 */
  5190. #define TSC_IOHCR_G8_IO2 TSC_IOHCR_G8_IO2_Msk /*!<GROUP8_IO2 schmitt trigger hysteresis mode */
  5191. #define TSC_IOHCR_G8_IO3_Pos (30U)
  5192. #define TSC_IOHCR_G8_IO3_Msk (0x1U << TSC_IOHCR_G8_IO3_Pos) /*!< 0x40000000 */
  5193. #define TSC_IOHCR_G8_IO3 TSC_IOHCR_G8_IO3_Msk /*!<GROUP8_IO3 schmitt trigger hysteresis mode */
  5194. #define TSC_IOHCR_G8_IO4_Pos (31U)
  5195. #define TSC_IOHCR_G8_IO4_Msk (0x1U << TSC_IOHCR_G8_IO4_Pos) /*!< 0x80000000 */
  5196. #define TSC_IOHCR_G8_IO4 TSC_IOHCR_G8_IO4_Msk /*!<GROUP8_IO4 schmitt trigger hysteresis mode */
  5197. /******************* Bit definition for TSC_IOASCR register *****************/
  5198. #define TSC_IOASCR_G1_IO1_Pos (0U)
  5199. #define TSC_IOASCR_G1_IO1_Msk (0x1U << TSC_IOASCR_G1_IO1_Pos) /*!< 0x00000001 */
  5200. #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk /*!<GROUP1_IO1 analog switch enable */
  5201. #define TSC_IOASCR_G1_IO2_Pos (1U)
  5202. #define TSC_IOASCR_G1_IO2_Msk (0x1U << TSC_IOASCR_G1_IO2_Pos) /*!< 0x00000002 */
  5203. #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk /*!<GROUP1_IO2 analog switch enable */
  5204. #define TSC_IOASCR_G1_IO3_Pos (2U)
  5205. #define TSC_IOASCR_G1_IO3_Msk (0x1U << TSC_IOASCR_G1_IO3_Pos) /*!< 0x00000004 */
  5206. #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk /*!<GROUP1_IO3 analog switch enable */
  5207. #define TSC_IOASCR_G1_IO4_Pos (3U)
  5208. #define TSC_IOASCR_G1_IO4_Msk (0x1U << TSC_IOASCR_G1_IO4_Pos) /*!< 0x00000008 */
  5209. #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk /*!<GROUP1_IO4 analog switch enable */
  5210. #define TSC_IOASCR_G2_IO1_Pos (4U)
  5211. #define TSC_IOASCR_G2_IO1_Msk (0x1U << TSC_IOASCR_G2_IO1_Pos) /*!< 0x00000010 */
  5212. #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk /*!<GROUP2_IO1 analog switch enable */
  5213. #define TSC_IOASCR_G2_IO2_Pos (5U)
  5214. #define TSC_IOASCR_G2_IO2_Msk (0x1U << TSC_IOASCR_G2_IO2_Pos) /*!< 0x00000020 */
  5215. #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk /*!<GROUP2_IO2 analog switch enable */
  5216. #define TSC_IOASCR_G2_IO3_Pos (6U)
  5217. #define TSC_IOASCR_G2_IO3_Msk (0x1U << TSC_IOASCR_G2_IO3_Pos) /*!< 0x00000040 */
  5218. #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk /*!<GROUP2_IO3 analog switch enable */
  5219. #define TSC_IOASCR_G2_IO4_Pos (7U)
  5220. #define TSC_IOASCR_G2_IO4_Msk (0x1U << TSC_IOASCR_G2_IO4_Pos) /*!< 0x00000080 */
  5221. #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk /*!<GROUP2_IO4 analog switch enable */
  5222. #define TSC_IOASCR_G3_IO1_Pos (8U)
  5223. #define TSC_IOASCR_G3_IO1_Msk (0x1U << TSC_IOASCR_G3_IO1_Pos) /*!< 0x00000100 */
  5224. #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk /*!<GROUP3_IO1 analog switch enable */
  5225. #define TSC_IOASCR_G3_IO2_Pos (9U)
  5226. #define TSC_IOASCR_G3_IO2_Msk (0x1U << TSC_IOASCR_G3_IO2_Pos) /*!< 0x00000200 */
  5227. #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk /*!<GROUP3_IO2 analog switch enable */
  5228. #define TSC_IOASCR_G3_IO3_Pos (10U)
  5229. #define TSC_IOASCR_G3_IO3_Msk (0x1U << TSC_IOASCR_G3_IO3_Pos) /*!< 0x00000400 */
  5230. #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk /*!<GROUP3_IO3 analog switch enable */
  5231. #define TSC_IOASCR_G3_IO4_Pos (11U)
  5232. #define TSC_IOASCR_G3_IO4_Msk (0x1U << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
  5233. #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk /*!<GROUP3_IO4 analog switch enable */
  5234. #define TSC_IOASCR_G4_IO1_Pos (12U)
  5235. #define TSC_IOASCR_G4_IO1_Msk (0x1U << TSC_IOASCR_G4_IO1_Pos) /*!< 0x00001000 */
  5236. #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk /*!<GROUP4_IO1 analog switch enable */
  5237. #define TSC_IOASCR_G4_IO2_Pos (13U)
  5238. #define TSC_IOASCR_G4_IO2_Msk (0x1U << TSC_IOASCR_G4_IO2_Pos) /*!< 0x00002000 */
  5239. #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk /*!<GROUP4_IO2 analog switch enable */
  5240. #define TSC_IOASCR_G4_IO3_Pos (14U)
  5241. #define TSC_IOASCR_G4_IO3_Msk (0x1U << TSC_IOASCR_G4_IO3_Pos) /*!< 0x00004000 */
  5242. #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk /*!<GROUP4_IO3 analog switch enable */
  5243. #define TSC_IOASCR_G4_IO4_Pos (15U)
  5244. #define TSC_IOASCR_G4_IO4_Msk (0x1U << TSC_IOASCR_G4_IO4_Pos) /*!< 0x00008000 */
  5245. #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk /*!<GROUP4_IO4 analog switch enable */
  5246. #define TSC_IOASCR_G5_IO1_Pos (16U)
  5247. #define TSC_IOASCR_G5_IO1_Msk (0x1U << TSC_IOASCR_G5_IO1_Pos) /*!< 0x00010000 */
  5248. #define TSC_IOASCR_G5_IO1 TSC_IOASCR_G5_IO1_Msk /*!<GROUP5_IO1 analog switch enable */
  5249. #define TSC_IOASCR_G5_IO2_Pos (17U)
  5250. #define TSC_IOASCR_G5_IO2_Msk (0x1U << TSC_IOASCR_G5_IO2_Pos) /*!< 0x00020000 */
  5251. #define TSC_IOASCR_G5_IO2 TSC_IOASCR_G5_IO2_Msk /*!<GROUP5_IO2 analog switch enable */
  5252. #define TSC_IOASCR_G5_IO3_Pos (18U)
  5253. #define TSC_IOASCR_G5_IO3_Msk (0x1U << TSC_IOASCR_G5_IO3_Pos) /*!< 0x00040000 */
  5254. #define TSC_IOASCR_G5_IO3 TSC_IOASCR_G5_IO3_Msk /*!<GROUP5_IO3 analog switch enable */
  5255. #define TSC_IOASCR_G5_IO4_Pos (19U)
  5256. #define TSC_IOASCR_G5_IO4_Msk (0x1U << TSC_IOASCR_G5_IO4_Pos) /*!< 0x00080000 */
  5257. #define TSC_IOASCR_G5_IO4 TSC_IOASCR_G5_IO4_Msk /*!<GROUP5_IO4 analog switch enable */
  5258. #define TSC_IOASCR_G6_IO1_Pos (20U)
  5259. #define TSC_IOASCR_G6_IO1_Msk (0x1U << TSC_IOASCR_G6_IO1_Pos) /*!< 0x00100000 */
  5260. #define TSC_IOASCR_G6_IO1 TSC_IOASCR_G6_IO1_Msk /*!<GROUP6_IO1 analog switch enable */
  5261. #define TSC_IOASCR_G6_IO2_Pos (21U)
  5262. #define TSC_IOASCR_G6_IO2_Msk (0x1U << TSC_IOASCR_G6_IO2_Pos) /*!< 0x00200000 */
  5263. #define TSC_IOASCR_G6_IO2 TSC_IOASCR_G6_IO2_Msk /*!<GROUP6_IO2 analog switch enable */
  5264. #define TSC_IOASCR_G6_IO3_Pos (22U)
  5265. #define TSC_IOASCR_G6_IO3_Msk (0x1U << TSC_IOASCR_G6_IO3_Pos) /*!< 0x00400000 */
  5266. #define TSC_IOASCR_G6_IO3 TSC_IOASCR_G6_IO3_Msk /*!<GROUP6_IO3 analog switch enable */
  5267. #define TSC_IOASCR_G6_IO4_Pos (23U)
  5268. #define TSC_IOASCR_G6_IO4_Msk (0x1U << TSC_IOASCR_G6_IO4_Pos) /*!< 0x00800000 */
  5269. #define TSC_IOASCR_G6_IO4 TSC_IOASCR_G6_IO4_Msk /*!<GROUP6_IO4 analog switch enable */
  5270. #define TSC_IOASCR_G7_IO1_Pos (24U)
  5271. #define TSC_IOASCR_G7_IO1_Msk (0x1U << TSC_IOASCR_G7_IO1_Pos) /*!< 0x01000000 */
  5272. #define TSC_IOASCR_G7_IO1 TSC_IOASCR_G7_IO1_Msk /*!<GROUP7_IO1 analog switch enable */
  5273. #define TSC_IOASCR_G7_IO2_Pos (25U)
  5274. #define TSC_IOASCR_G7_IO2_Msk (0x1U << TSC_IOASCR_G7_IO2_Pos) /*!< 0x02000000 */
  5275. #define TSC_IOASCR_G7_IO2 TSC_IOASCR_G7_IO2_Msk /*!<GROUP7_IO2 analog switch enable */
  5276. #define TSC_IOASCR_G7_IO3_Pos (26U)
  5277. #define TSC_IOASCR_G7_IO3_Msk (0x1U << TSC_IOASCR_G7_IO3_Pos) /*!< 0x04000000 */
  5278. #define TSC_IOASCR_G7_IO3 TSC_IOASCR_G7_IO3_Msk /*!<GROUP7_IO3 analog switch enable */
  5279. #define TSC_IOASCR_G7_IO4_Pos (27U)
  5280. #define TSC_IOASCR_G7_IO4_Msk (0x1U << TSC_IOASCR_G7_IO4_Pos) /*!< 0x08000000 */
  5281. #define TSC_IOASCR_G7_IO4 TSC_IOASCR_G7_IO4_Msk /*!<GROUP7_IO4 analog switch enable */
  5282. #define TSC_IOASCR_G8_IO1_Pos (28U)
  5283. #define TSC_IOASCR_G8_IO1_Msk (0x1U << TSC_IOASCR_G8_IO1_Pos) /*!< 0x10000000 */
  5284. #define TSC_IOASCR_G8_IO1 TSC_IOASCR_G8_IO1_Msk /*!<GROUP8_IO1 analog switch enable */
  5285. #define TSC_IOASCR_G8_IO2_Pos (29U)
  5286. #define TSC_IOASCR_G8_IO2_Msk (0x1U << TSC_IOASCR_G8_IO2_Pos) /*!< 0x20000000 */
  5287. #define TSC_IOASCR_G8_IO2 TSC_IOASCR_G8_IO2_Msk /*!<GROUP8_IO2 analog switch enable */
  5288. #define TSC_IOASCR_G8_IO3_Pos (30U)
  5289. #define TSC_IOASCR_G8_IO3_Msk (0x1U << TSC_IOASCR_G8_IO3_Pos) /*!< 0x40000000 */
  5290. #define TSC_IOASCR_G8_IO3 TSC_IOASCR_G8_IO3_Msk /*!<GROUP8_IO3 analog switch enable */
  5291. #define TSC_IOASCR_G8_IO4_Pos (31U)
  5292. #define TSC_IOASCR_G8_IO4_Msk (0x1U << TSC_IOASCR_G8_IO4_Pos) /*!< 0x80000000 */
  5293. #define TSC_IOASCR_G8_IO4 TSC_IOASCR_G8_IO4_Msk /*!<GROUP8_IO4 analog switch enable */
  5294. /******************* Bit definition for TSC_IOSCR register ******************/
  5295. #define TSC_IOSCR_G1_IO1_Pos (0U)
  5296. #define TSC_IOSCR_G1_IO1_Msk (0x1U << TSC_IOSCR_G1_IO1_Pos) /*!< 0x00000001 */
  5297. #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk /*!<GROUP1_IO1 sampling mode */
  5298. #define TSC_IOSCR_G1_IO2_Pos (1U)
  5299. #define TSC_IOSCR_G1_IO2_Msk (0x1U << TSC_IOSCR_G1_IO2_Pos) /*!< 0x00000002 */
  5300. #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk /*!<GROUP1_IO2 sampling mode */
  5301. #define TSC_IOSCR_G1_IO3_Pos (2U)
  5302. #define TSC_IOSCR_G1_IO3_Msk (0x1U << TSC_IOSCR_G1_IO3_Pos) /*!< 0x00000004 */
  5303. #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk /*!<GROUP1_IO3 sampling mode */
  5304. #define TSC_IOSCR_G1_IO4_Pos (3U)
  5305. #define TSC_IOSCR_G1_IO4_Msk (0x1U << TSC_IOSCR_G1_IO4_Pos) /*!< 0x00000008 */
  5306. #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk /*!<GROUP1_IO4 sampling mode */
  5307. #define TSC_IOSCR_G2_IO1_Pos (4U)
  5308. #define TSC_IOSCR_G2_IO1_Msk (0x1U << TSC_IOSCR_G2_IO1_Pos) /*!< 0x00000010 */
  5309. #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk /*!<GROUP2_IO1 sampling mode */
  5310. #define TSC_IOSCR_G2_IO2_Pos (5U)
  5311. #define TSC_IOSCR_G2_IO2_Msk (0x1U << TSC_IOSCR_G2_IO2_Pos) /*!< 0x00000020 */
  5312. #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk /*!<GROUP2_IO2 sampling mode */
  5313. #define TSC_IOSCR_G2_IO3_Pos (6U)
  5314. #define TSC_IOSCR_G2_IO3_Msk (0x1U << TSC_IOSCR_G2_IO3_Pos) /*!< 0x00000040 */
  5315. #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk /*!<GROUP2_IO3 sampling mode */
  5316. #define TSC_IOSCR_G2_IO4_Pos (7U)
  5317. #define TSC_IOSCR_G2_IO4_Msk (0x1U << TSC_IOSCR_G2_IO4_Pos) /*!< 0x00000080 */
  5318. #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk /*!<GROUP2_IO4 sampling mode */
  5319. #define TSC_IOSCR_G3_IO1_Pos (8U)
  5320. #define TSC_IOSCR_G3_IO1_Msk (0x1U << TSC_IOSCR_G3_IO1_Pos) /*!< 0x00000100 */
  5321. #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk /*!<GROUP3_IO1 sampling mode */
  5322. #define TSC_IOSCR_G3_IO2_Pos (9U)
  5323. #define TSC_IOSCR_G3_IO2_Msk (0x1U << TSC_IOSCR_G3_IO2_Pos) /*!< 0x00000200 */
  5324. #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk /*!<GROUP3_IO2 sampling mode */
  5325. #define TSC_IOSCR_G3_IO3_Pos (10U)
  5326. #define TSC_IOSCR_G3_IO3_Msk (0x1U << TSC_IOSCR_G3_IO3_Pos) /*!< 0x00000400 */
  5327. #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk /*!<GROUP3_IO3 sampling mode */
  5328. #define TSC_IOSCR_G3_IO4_Pos (11U)
  5329. #define TSC_IOSCR_G3_IO4_Msk (0x1U << TSC_IOSCR_G3_IO4_Pos) /*!< 0x00000800 */
  5330. #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk /*!<GROUP3_IO4 sampling mode */
  5331. #define TSC_IOSCR_G4_IO1_Pos (12U)
  5332. #define TSC_IOSCR_G4_IO1_Msk (0x1U << TSC_IOSCR_G4_IO1_Pos) /*!< 0x00001000 */
  5333. #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk /*!<GROUP4_IO1 sampling mode */
  5334. #define TSC_IOSCR_G4_IO2_Pos (13U)
  5335. #define TSC_IOSCR_G4_IO2_Msk (0x1U << TSC_IOSCR_G4_IO2_Pos) /*!< 0x00002000 */
  5336. #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk /*!<GROUP4_IO2 sampling mode */
  5337. #define TSC_IOSCR_G4_IO3_Pos (14U)
  5338. #define TSC_IOSCR_G4_IO3_Msk (0x1U << TSC_IOSCR_G4_IO3_Pos) /*!< 0x00004000 */
  5339. #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk /*!<GROUP4_IO3 sampling mode */
  5340. #define TSC_IOSCR_G4_IO4_Pos (15U)
  5341. #define TSC_IOSCR_G4_IO4_Msk (0x1U << TSC_IOSCR_G4_IO4_Pos) /*!< 0x00008000 */
  5342. #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk /*!<GROUP4_IO4 sampling mode */
  5343. #define TSC_IOSCR_G5_IO1_Pos (16U)
  5344. #define TSC_IOSCR_G5_IO1_Msk (0x1U << TSC_IOSCR_G5_IO1_Pos) /*!< 0x00010000 */
  5345. #define TSC_IOSCR_G5_IO1 TSC_IOSCR_G5_IO1_Msk /*!<GROUP5_IO1 sampling mode */
  5346. #define TSC_IOSCR_G5_IO2_Pos (17U)
  5347. #define TSC_IOSCR_G5_IO2_Msk (0x1U << TSC_IOSCR_G5_IO2_Pos) /*!< 0x00020000 */
  5348. #define TSC_IOSCR_G5_IO2 TSC_IOSCR_G5_IO2_Msk /*!<GROUP5_IO2 sampling mode */
  5349. #define TSC_IOSCR_G5_IO3_Pos (18U)
  5350. #define TSC_IOSCR_G5_IO3_Msk (0x1U << TSC_IOSCR_G5_IO3_Pos) /*!< 0x00040000 */
  5351. #define TSC_IOSCR_G5_IO3 TSC_IOSCR_G5_IO3_Msk /*!<GROUP5_IO3 sampling mode */
  5352. #define TSC_IOSCR_G5_IO4_Pos (19U)
  5353. #define TSC_IOSCR_G5_IO4_Msk (0x1U << TSC_IOSCR_G5_IO4_Pos) /*!< 0x00080000 */
  5354. #define TSC_IOSCR_G5_IO4 TSC_IOSCR_G5_IO4_Msk /*!<GROUP5_IO4 sampling mode */
  5355. #define TSC_IOSCR_G6_IO1_Pos (20U)
  5356. #define TSC_IOSCR_G6_IO1_Msk (0x1U << TSC_IOSCR_G6_IO1_Pos) /*!< 0x00100000 */
  5357. #define TSC_IOSCR_G6_IO1 TSC_IOSCR_G6_IO1_Msk /*!<GROUP6_IO1 sampling mode */
  5358. #define TSC_IOSCR_G6_IO2_Pos (21U)
  5359. #define TSC_IOSCR_G6_IO2_Msk (0x1U << TSC_IOSCR_G6_IO2_Pos) /*!< 0x00200000 */
  5360. #define TSC_IOSCR_G6_IO2 TSC_IOSCR_G6_IO2_Msk /*!<GROUP6_IO2 sampling mode */
  5361. #define TSC_IOSCR_G6_IO3_Pos (22U)
  5362. #define TSC_IOSCR_G6_IO3_Msk (0x1U << TSC_IOSCR_G6_IO3_Pos) /*!< 0x00400000 */
  5363. #define TSC_IOSCR_G6_IO3 TSC_IOSCR_G6_IO3_Msk /*!<GROUP6_IO3 sampling mode */
  5364. #define TSC_IOSCR_G6_IO4_Pos (23U)
  5365. #define TSC_IOSCR_G6_IO4_Msk (0x1U << TSC_IOSCR_G6_IO4_Pos) /*!< 0x00800000 */
  5366. #define TSC_IOSCR_G6_IO4 TSC_IOSCR_G6_IO4_Msk /*!<GROUP6_IO4 sampling mode */
  5367. #define TSC_IOSCR_G7_IO1_Pos (24U)
  5368. #define TSC_IOSCR_G7_IO1_Msk (0x1U << TSC_IOSCR_G7_IO1_Pos) /*!< 0x01000000 */
  5369. #define TSC_IOSCR_G7_IO1 TSC_IOSCR_G7_IO1_Msk /*!<GROUP7_IO1 sampling mode */
  5370. #define TSC_IOSCR_G7_IO2_Pos (25U)
  5371. #define TSC_IOSCR_G7_IO2_Msk (0x1U << TSC_IOSCR_G7_IO2_Pos) /*!< 0x02000000 */
  5372. #define TSC_IOSCR_G7_IO2 TSC_IOSCR_G7_IO2_Msk /*!<GROUP7_IO2 sampling mode */
  5373. #define TSC_IOSCR_G7_IO3_Pos (26U)
  5374. #define TSC_IOSCR_G7_IO3_Msk (0x1U << TSC_IOSCR_G7_IO3_Pos) /*!< 0x04000000 */
  5375. #define TSC_IOSCR_G7_IO3 TSC_IOSCR_G7_IO3_Msk /*!<GROUP7_IO3 sampling mode */
  5376. #define TSC_IOSCR_G7_IO4_Pos (27U)
  5377. #define TSC_IOSCR_G7_IO4_Msk (0x1U << TSC_IOSCR_G7_IO4_Pos) /*!< 0x08000000 */
  5378. #define TSC_IOSCR_G7_IO4 TSC_IOSCR_G7_IO4_Msk /*!<GROUP7_IO4 sampling mode */
  5379. #define TSC_IOSCR_G8_IO1_Pos (28U)
  5380. #define TSC_IOSCR_G8_IO1_Msk (0x1U << TSC_IOSCR_G8_IO1_Pos) /*!< 0x10000000 */
  5381. #define TSC_IOSCR_G8_IO1 TSC_IOSCR_G8_IO1_Msk /*!<GROUP8_IO1 sampling mode */
  5382. #define TSC_IOSCR_G8_IO2_Pos (29U)
  5383. #define TSC_IOSCR_G8_IO2_Msk (0x1U << TSC_IOSCR_G8_IO2_Pos) /*!< 0x20000000 */
  5384. #define TSC_IOSCR_G8_IO2 TSC_IOSCR_G8_IO2_Msk /*!<GROUP8_IO2 sampling mode */
  5385. #define TSC_IOSCR_G8_IO3_Pos (30U)
  5386. #define TSC_IOSCR_G8_IO3_Msk (0x1U << TSC_IOSCR_G8_IO3_Pos) /*!< 0x40000000 */
  5387. #define TSC_IOSCR_G8_IO3 TSC_IOSCR_G8_IO3_Msk /*!<GROUP8_IO3 sampling mode */
  5388. #define TSC_IOSCR_G8_IO4_Pos (31U)
  5389. #define TSC_IOSCR_G8_IO4_Msk (0x1U << TSC_IOSCR_G8_IO4_Pos) /*!< 0x80000000 */
  5390. #define TSC_IOSCR_G8_IO4 TSC_IOSCR_G8_IO4_Msk /*!<GROUP8_IO4 sampling mode */
  5391. /******************* Bit definition for TSC_IOCCR register ******************/
  5392. #define TSC_IOCCR_G1_IO1_Pos (0U)
  5393. #define TSC_IOCCR_G1_IO1_Msk (0x1U << TSC_IOCCR_G1_IO1_Pos) /*!< 0x00000001 */
  5394. #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk /*!<GROUP1_IO1 channel mode */
  5395. #define TSC_IOCCR_G1_IO2_Pos (1U)
  5396. #define TSC_IOCCR_G1_IO2_Msk (0x1U << TSC_IOCCR_G1_IO2_Pos) /*!< 0x00000002 */
  5397. #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk /*!<GROUP1_IO2 channel mode */
  5398. #define TSC_IOCCR_G1_IO3_Pos (2U)
  5399. #define TSC_IOCCR_G1_IO3_Msk (0x1U << TSC_IOCCR_G1_IO3_Pos) /*!< 0x00000004 */
  5400. #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk /*!<GROUP1_IO3 channel mode */
  5401. #define TSC_IOCCR_G1_IO4_Pos (3U)
  5402. #define TSC_IOCCR_G1_IO4_Msk (0x1U << TSC_IOCCR_G1_IO4_Pos) /*!< 0x00000008 */
  5403. #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk /*!<GROUP1_IO4 channel mode */
  5404. #define TSC_IOCCR_G2_IO1_Pos (4U)
  5405. #define TSC_IOCCR_G2_IO1_Msk (0x1U << TSC_IOCCR_G2_IO1_Pos) /*!< 0x00000010 */
  5406. #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk /*!<GROUP2_IO1 channel mode */
  5407. #define TSC_IOCCR_G2_IO2_Pos (5U)
  5408. #define TSC_IOCCR_G2_IO2_Msk (0x1U << TSC_IOCCR_G2_IO2_Pos) /*!< 0x00000020 */
  5409. #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk /*!<GROUP2_IO2 channel mode */
  5410. #define TSC_IOCCR_G2_IO3_Pos (6U)
  5411. #define TSC_IOCCR_G2_IO3_Msk (0x1U << TSC_IOCCR_G2_IO3_Pos) /*!< 0x00000040 */
  5412. #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk /*!<GROUP2_IO3 channel mode */
  5413. #define TSC_IOCCR_G2_IO4_Pos (7U)
  5414. #define TSC_IOCCR_G2_IO4_Msk (0x1U << TSC_IOCCR_G2_IO4_Pos) /*!< 0x00000080 */
  5415. #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk /*!<GROUP2_IO4 channel mode */
  5416. #define TSC_IOCCR_G3_IO1_Pos (8U)
  5417. #define TSC_IOCCR_G3_IO1_Msk (0x1U << TSC_IOCCR_G3_IO1_Pos) /*!< 0x00000100 */
  5418. #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk /*!<GROUP3_IO1 channel mode */
  5419. #define TSC_IOCCR_G3_IO2_Pos (9U)
  5420. #define TSC_IOCCR_G3_IO2_Msk (0x1U << TSC_IOCCR_G3_IO2_Pos) /*!< 0x00000200 */
  5421. #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk /*!<GROUP3_IO2 channel mode */
  5422. #define TSC_IOCCR_G3_IO3_Pos (10U)
  5423. #define TSC_IOCCR_G3_IO3_Msk (0x1U << TSC_IOCCR_G3_IO3_Pos) /*!< 0x00000400 */
  5424. #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk /*!<GROUP3_IO3 channel mode */
  5425. #define TSC_IOCCR_G3_IO4_Pos (11U)
  5426. #define TSC_IOCCR_G3_IO4_Msk (0x1U << TSC_IOCCR_G3_IO4_Pos) /*!< 0x00000800 */
  5427. #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk /*!<GROUP3_IO4 channel mode */
  5428. #define TSC_IOCCR_G4_IO1_Pos (12U)
  5429. #define TSC_IOCCR_G4_IO1_Msk (0x1U << TSC_IOCCR_G4_IO1_Pos) /*!< 0x00001000 */
  5430. #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk /*!<GROUP4_IO1 channel mode */
  5431. #define TSC_IOCCR_G4_IO2_Pos (13U)
  5432. #define TSC_IOCCR_G4_IO2_Msk (0x1U << TSC_IOCCR_G4_IO2_Pos) /*!< 0x00002000 */
  5433. #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk /*!<GROUP4_IO2 channel mode */
  5434. #define TSC_IOCCR_G4_IO3_Pos (14U)
  5435. #define TSC_IOCCR_G4_IO3_Msk (0x1U << TSC_IOCCR_G4_IO3_Pos) /*!< 0x00004000 */
  5436. #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk /*!<GROUP4_IO3 channel mode */
  5437. #define TSC_IOCCR_G4_IO4_Pos (15U)
  5438. #define TSC_IOCCR_G4_IO4_Msk (0x1U << TSC_IOCCR_G4_IO4_Pos) /*!< 0x00008000 */
  5439. #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk /*!<GROUP4_IO4 channel mode */
  5440. #define TSC_IOCCR_G5_IO1_Pos (16U)
  5441. #define TSC_IOCCR_G5_IO1_Msk (0x1U << TSC_IOCCR_G5_IO1_Pos) /*!< 0x00010000 */
  5442. #define TSC_IOCCR_G5_IO1 TSC_IOCCR_G5_IO1_Msk /*!<GROUP5_IO1 channel mode */
  5443. #define TSC_IOCCR_G5_IO2_Pos (17U)
  5444. #define TSC_IOCCR_G5_IO2_Msk (0x1U << TSC_IOCCR_G5_IO2_Pos) /*!< 0x00020000 */
  5445. #define TSC_IOCCR_G5_IO2 TSC_IOCCR_G5_IO2_Msk /*!<GROUP5_IO2 channel mode */
  5446. #define TSC_IOCCR_G5_IO3_Pos (18U)
  5447. #define TSC_IOCCR_G5_IO3_Msk (0x1U << TSC_IOCCR_G5_IO3_Pos) /*!< 0x00040000 */
  5448. #define TSC_IOCCR_G5_IO3 TSC_IOCCR_G5_IO3_Msk /*!<GROUP5_IO3 channel mode */
  5449. #define TSC_IOCCR_G5_IO4_Pos (19U)
  5450. #define TSC_IOCCR_G5_IO4_Msk (0x1U << TSC_IOCCR_G5_IO4_Pos) /*!< 0x00080000 */
  5451. #define TSC_IOCCR_G5_IO4 TSC_IOCCR_G5_IO4_Msk /*!<GROUP5_IO4 channel mode */
  5452. #define TSC_IOCCR_G6_IO1_Pos (20U)
  5453. #define TSC_IOCCR_G6_IO1_Msk (0x1U << TSC_IOCCR_G6_IO1_Pos) /*!< 0x00100000 */
  5454. #define TSC_IOCCR_G6_IO1 TSC_IOCCR_G6_IO1_Msk /*!<GROUP6_IO1 channel mode */
  5455. #define TSC_IOCCR_G6_IO2_Pos (21U)
  5456. #define TSC_IOCCR_G6_IO2_Msk (0x1U << TSC_IOCCR_G6_IO2_Pos) /*!< 0x00200000 */
  5457. #define TSC_IOCCR_G6_IO2 TSC_IOCCR_G6_IO2_Msk /*!<GROUP6_IO2 channel mode */
  5458. #define TSC_IOCCR_G6_IO3_Pos (22U)
  5459. #define TSC_IOCCR_G6_IO3_Msk (0x1U << TSC_IOCCR_G6_IO3_Pos) /*!< 0x00400000 */
  5460. #define TSC_IOCCR_G6_IO3 TSC_IOCCR_G6_IO3_Msk /*!<GROUP6_IO3 channel mode */
  5461. #define TSC_IOCCR_G6_IO4_Pos (23U)
  5462. #define TSC_IOCCR_G6_IO4_Msk (0x1U << TSC_IOCCR_G6_IO4_Pos) /*!< 0x00800000 */
  5463. #define TSC_IOCCR_G6_IO4 TSC_IOCCR_G6_IO4_Msk /*!<GROUP6_IO4 channel mode */
  5464. #define TSC_IOCCR_G7_IO1_Pos (24U)
  5465. #define TSC_IOCCR_G7_IO1_Msk (0x1U << TSC_IOCCR_G7_IO1_Pos) /*!< 0x01000000 */
  5466. #define TSC_IOCCR_G7_IO1 TSC_IOCCR_G7_IO1_Msk /*!<GROUP7_IO1 channel mode */
  5467. #define TSC_IOCCR_G7_IO2_Pos (25U)
  5468. #define TSC_IOCCR_G7_IO2_Msk (0x1U << TSC_IOCCR_G7_IO2_Pos) /*!< 0x02000000 */
  5469. #define TSC_IOCCR_G7_IO2 TSC_IOCCR_G7_IO2_Msk /*!<GROUP7_IO2 channel mode */
  5470. #define TSC_IOCCR_G7_IO3_Pos (26U)
  5471. #define TSC_IOCCR_G7_IO3_Msk (0x1U << TSC_IOCCR_G7_IO3_Pos) /*!< 0x04000000 */
  5472. #define TSC_IOCCR_G7_IO3 TSC_IOCCR_G7_IO3_Msk /*!<GROUP7_IO3 channel mode */
  5473. #define TSC_IOCCR_G7_IO4_Pos (27U)
  5474. #define TSC_IOCCR_G7_IO4_Msk (0x1U << TSC_IOCCR_G7_IO4_Pos) /*!< 0x08000000 */
  5475. #define TSC_IOCCR_G7_IO4 TSC_IOCCR_G7_IO4_Msk /*!<GROUP7_IO4 channel mode */
  5476. #define TSC_IOCCR_G8_IO1_Pos (28U)
  5477. #define TSC_IOCCR_G8_IO1_Msk (0x1U << TSC_IOCCR_G8_IO1_Pos) /*!< 0x10000000 */
  5478. #define TSC_IOCCR_G8_IO1 TSC_IOCCR_G8_IO1_Msk /*!<GROUP8_IO1 channel mode */
  5479. #define TSC_IOCCR_G8_IO2_Pos (29U)
  5480. #define TSC_IOCCR_G8_IO2_Msk (0x1U << TSC_IOCCR_G8_IO2_Pos) /*!< 0x20000000 */
  5481. #define TSC_IOCCR_G8_IO2 TSC_IOCCR_G8_IO2_Msk /*!<GROUP8_IO2 channel mode */
  5482. #define TSC_IOCCR_G8_IO3_Pos (30U)
  5483. #define TSC_IOCCR_G8_IO3_Msk (0x1U << TSC_IOCCR_G8_IO3_Pos) /*!< 0x40000000 */
  5484. #define TSC_IOCCR_G8_IO3 TSC_IOCCR_G8_IO3_Msk /*!<GROUP8_IO3 channel mode */
  5485. #define TSC_IOCCR_G8_IO4_Pos (31U)
  5486. #define TSC_IOCCR_G8_IO4_Msk (0x1U << TSC_IOCCR_G8_IO4_Pos) /*!< 0x80000000 */
  5487. #define TSC_IOCCR_G8_IO4 TSC_IOCCR_G8_IO4_Msk /*!<GROUP8_IO4 channel mode */
  5488. /******************* Bit definition for TSC_IOGCSR register *****************/
  5489. #define TSC_IOGCSR_G1E_Pos (0U)
  5490. #define TSC_IOGCSR_G1E_Msk (0x1U << TSC_IOGCSR_G1E_Pos) /*!< 0x00000001 */
  5491. #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk /*!<Analog IO GROUP1 enable */
  5492. #define TSC_IOGCSR_G2E_Pos (1U)
  5493. #define TSC_IOGCSR_G2E_Msk (0x1U << TSC_IOGCSR_G2E_Pos) /*!< 0x00000002 */
  5494. #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk /*!<Analog IO GROUP2 enable */
  5495. #define TSC_IOGCSR_G3E_Pos (2U)
  5496. #define TSC_IOGCSR_G3E_Msk (0x1U << TSC_IOGCSR_G3E_Pos) /*!< 0x00000004 */
  5497. #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk /*!<Analog IO GROUP3 enable */
  5498. #define TSC_IOGCSR_G4E_Pos (3U)
  5499. #define TSC_IOGCSR_G4E_Msk (0x1U << TSC_IOGCSR_G4E_Pos) /*!< 0x00000008 */
  5500. #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk /*!<Analog IO GROUP4 enable */
  5501. #define TSC_IOGCSR_G5E_Pos (4U)
  5502. #define TSC_IOGCSR_G5E_Msk (0x1U << TSC_IOGCSR_G5E_Pos) /*!< 0x00000010 */
  5503. #define TSC_IOGCSR_G5E TSC_IOGCSR_G5E_Msk /*!<Analog IO GROUP5 enable */
  5504. #define TSC_IOGCSR_G6E_Pos (5U)
  5505. #define TSC_IOGCSR_G6E_Msk (0x1U << TSC_IOGCSR_G6E_Pos) /*!< 0x00000020 */
  5506. #define TSC_IOGCSR_G6E TSC_IOGCSR_G6E_Msk /*!<Analog IO GROUP6 enable */
  5507. #define TSC_IOGCSR_G7E_Pos (6U)
  5508. #define TSC_IOGCSR_G7E_Msk (0x1U << TSC_IOGCSR_G7E_Pos) /*!< 0x00000040 */
  5509. #define TSC_IOGCSR_G7E TSC_IOGCSR_G7E_Msk /*!<Analog IO GROUP7 enable */
  5510. #define TSC_IOGCSR_G8E_Pos (7U)
  5511. #define TSC_IOGCSR_G8E_Msk (0x1U << TSC_IOGCSR_G8E_Pos) /*!< 0x00000080 */
  5512. #define TSC_IOGCSR_G8E TSC_IOGCSR_G8E_Msk /*!<Analog IO GROUP8 enable */
  5513. #define TSC_IOGCSR_G1S_Pos (16U)
  5514. #define TSC_IOGCSR_G1S_Msk (0x1U << TSC_IOGCSR_G1S_Pos) /*!< 0x00010000 */
  5515. #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk /*!<Analog IO GROUP1 status */
  5516. #define TSC_IOGCSR_G2S_Pos (17U)
  5517. #define TSC_IOGCSR_G2S_Msk (0x1U << TSC_IOGCSR_G2S_Pos) /*!< 0x00020000 */
  5518. #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk /*!<Analog IO GROUP2 status */
  5519. #define TSC_IOGCSR_G3S_Pos (18U)
  5520. #define TSC_IOGCSR_G3S_Msk (0x1U << TSC_IOGCSR_G3S_Pos) /*!< 0x00040000 */
  5521. #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk /*!<Analog IO GROUP3 status */
  5522. #define TSC_IOGCSR_G4S_Pos (19U)
  5523. #define TSC_IOGCSR_G4S_Msk (0x1U << TSC_IOGCSR_G4S_Pos) /*!< 0x00080000 */
  5524. #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk /*!<Analog IO GROUP4 status */
  5525. #define TSC_IOGCSR_G5S_Pos (20U)
  5526. #define TSC_IOGCSR_G5S_Msk (0x1U << TSC_IOGCSR_G5S_Pos) /*!< 0x00100000 */
  5527. #define TSC_IOGCSR_G5S TSC_IOGCSR_G5S_Msk /*!<Analog IO GROUP5 status */
  5528. #define TSC_IOGCSR_G6S_Pos (21U)
  5529. #define TSC_IOGCSR_G6S_Msk (0x1U << TSC_IOGCSR_G6S_Pos) /*!< 0x00200000 */
  5530. #define TSC_IOGCSR_G6S TSC_IOGCSR_G6S_Msk /*!<Analog IO GROUP6 status */
  5531. #define TSC_IOGCSR_G7S_Pos (22U)
  5532. #define TSC_IOGCSR_G7S_Msk (0x1U << TSC_IOGCSR_G7S_Pos) /*!< 0x00400000 */
  5533. #define TSC_IOGCSR_G7S TSC_IOGCSR_G7S_Msk /*!<Analog IO GROUP7 status */
  5534. #define TSC_IOGCSR_G8S_Pos (23U)
  5535. #define TSC_IOGCSR_G8S_Msk (0x1U << TSC_IOGCSR_G8S_Pos) /*!< 0x00800000 */
  5536. #define TSC_IOGCSR_G8S TSC_IOGCSR_G8S_Msk /*!<Analog IO GROUP8 status */
  5537. /******************* Bit definition for TSC_IOGXCR register *****************/
  5538. #define TSC_IOGXCR_CNT_Pos (0U)
  5539. #define TSC_IOGXCR_CNT_Msk (0x3FFFU << TSC_IOGXCR_CNT_Pos) /*!< 0x00003FFF */
  5540. #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk /*!<CNT[13:0] bits (Counter value) */
  5541. /******************************************************************************/
  5542. /* */
  5543. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  5544. /* */
  5545. /******************************************************************************/
  5546. /*
  5547. * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie)
  5548. */
  5549. /* Support of LIN feature */
  5550. #define USART_LIN_SUPPORT
  5551. /* Support of Smartcard feature */
  5552. #define USART_SMARTCARD_SUPPORT
  5553. /* Support of Irda feature */
  5554. #define USART_IRDA_SUPPORT
  5555. /* Support of Wake Up from Stop Mode feature */
  5556. #define USART_WUSM_SUPPORT
  5557. /****************** Bit definition for USART_CR1 register *******************/
  5558. #define USART_CR1_UE_Pos (0U)
  5559. #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00000001 */
  5560. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  5561. #define USART_CR1_UESM_Pos (1U)
  5562. #define USART_CR1_UESM_Msk (0x1U << USART_CR1_UESM_Pos) /*!< 0x00000002 */
  5563. #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */
  5564. #define USART_CR1_RE_Pos (2U)
  5565. #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */
  5566. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  5567. #define USART_CR1_TE_Pos (3U)
  5568. #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */
  5569. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  5570. #define USART_CR1_IDLEIE_Pos (4U)
  5571. #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  5572. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  5573. #define USART_CR1_RXNEIE_Pos (5U)
  5574. #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  5575. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
  5576. #define USART_CR1_TCIE_Pos (6U)
  5577. #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  5578. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  5579. #define USART_CR1_TXEIE_Pos (7U)
  5580. #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  5581. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */
  5582. #define USART_CR1_PEIE_Pos (8U)
  5583. #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  5584. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  5585. #define USART_CR1_PS_Pos (9U)
  5586. #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */
  5587. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  5588. #define USART_CR1_PCE_Pos (10U)
  5589. #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  5590. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  5591. #define USART_CR1_WAKE_Pos (11U)
  5592. #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  5593. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
  5594. #define USART_CR1_M_Pos (12U)
  5595. #define USART_CR1_M_Msk (0x1U << USART_CR1_M_Pos) /*!< 0x00001000 */
  5596. #define USART_CR1_M USART_CR1_M_Msk /*!< Word Length */
  5597. #define USART_CR1_MME_Pos (13U)
  5598. #define USART_CR1_MME_Msk (0x1U << USART_CR1_MME_Pos) /*!< 0x00002000 */
  5599. #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
  5600. #define USART_CR1_CMIE_Pos (14U)
  5601. #define USART_CR1_CMIE_Msk (0x1U << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
  5602. #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
  5603. #define USART_CR1_OVER8_Pos (15U)
  5604. #define USART_CR1_OVER8_Msk (0x1U << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
  5605. #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
  5606. #define USART_CR1_DEDT_Pos (16U)
  5607. #define USART_CR1_DEDT_Msk (0x1FU << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
  5608. #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
  5609. #define USART_CR1_DEDT_0 (0x01U << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
  5610. #define USART_CR1_DEDT_1 (0x02U << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
  5611. #define USART_CR1_DEDT_2 (0x04U << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
  5612. #define USART_CR1_DEDT_3 (0x08U << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
  5613. #define USART_CR1_DEDT_4 (0x10U << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
  5614. #define USART_CR1_DEAT_Pos (21U)
  5615. #define USART_CR1_DEAT_Msk (0x1FU << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
  5616. #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
  5617. #define USART_CR1_DEAT_0 (0x01U << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
  5618. #define USART_CR1_DEAT_1 (0x02U << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
  5619. #define USART_CR1_DEAT_2 (0x04U << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
  5620. #define USART_CR1_DEAT_3 (0x08U << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
  5621. #define USART_CR1_DEAT_4 (0x10U << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
  5622. #define USART_CR1_RTOIE_Pos (26U)
  5623. #define USART_CR1_RTOIE_Msk (0x1U << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
  5624. #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */
  5625. #define USART_CR1_EOBIE_Pos (27U)
  5626. #define USART_CR1_EOBIE_Msk (0x1U << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
  5627. #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */
  5628. /****************** Bit definition for USART_CR2 register *******************/
  5629. #define USART_CR2_ADDM7_Pos (4U)
  5630. #define USART_CR2_ADDM7_Msk (0x1U << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
  5631. #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
  5632. #define USART_CR2_LBDL_Pos (5U)
  5633. #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  5634. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  5635. #define USART_CR2_LBDIE_Pos (6U)
  5636. #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  5637. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  5638. #define USART_CR2_LBCL_Pos (8U)
  5639. #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  5640. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  5641. #define USART_CR2_CPHA_Pos (9U)
  5642. #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  5643. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  5644. #define USART_CR2_CPOL_Pos (10U)
  5645. #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  5646. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  5647. #define USART_CR2_CLKEN_Pos (11U)
  5648. #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  5649. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  5650. #define USART_CR2_STOP_Pos (12U)
  5651. #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  5652. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  5653. #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  5654. #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  5655. #define USART_CR2_LINEN_Pos (14U)
  5656. #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  5657. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  5658. #define USART_CR2_SWAP_Pos (15U)
  5659. #define USART_CR2_SWAP_Msk (0x1U << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
  5660. #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
  5661. #define USART_CR2_RXINV_Pos (16U)
  5662. #define USART_CR2_RXINV_Msk (0x1U << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
  5663. #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
  5664. #define USART_CR2_TXINV_Pos (17U)
  5665. #define USART_CR2_TXINV_Msk (0x1U << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
  5666. #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
  5667. #define USART_CR2_DATAINV_Pos (18U)
  5668. #define USART_CR2_DATAINV_Msk (0x1U << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
  5669. #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
  5670. #define USART_CR2_MSBFIRST_Pos (19U)
  5671. #define USART_CR2_MSBFIRST_Msk (0x1U << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
  5672. #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
  5673. #define USART_CR2_ABREN_Pos (20U)
  5674. #define USART_CR2_ABREN_Msk (0x1U << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
  5675. #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/
  5676. #define USART_CR2_ABRMODE_Pos (21U)
  5677. #define USART_CR2_ABRMODE_Msk (0x3U << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
  5678. #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
  5679. #define USART_CR2_ABRMODE_0 (0x1U << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
  5680. #define USART_CR2_ABRMODE_1 (0x2U << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
  5681. #define USART_CR2_RTOEN_Pos (23U)
  5682. #define USART_CR2_RTOEN_Msk (0x1U << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
  5683. #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
  5684. #define USART_CR2_ADD_Pos (24U)
  5685. #define USART_CR2_ADD_Msk (0xFFU << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
  5686. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  5687. /****************** Bit definition for USART_CR3 register *******************/
  5688. #define USART_CR3_EIE_Pos (0U)
  5689. #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  5690. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  5691. #define USART_CR3_IREN_Pos (1U)
  5692. #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  5693. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  5694. #define USART_CR3_IRLP_Pos (2U)
  5695. #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  5696. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  5697. #define USART_CR3_HDSEL_Pos (3U)
  5698. #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  5699. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  5700. #define USART_CR3_NACK_Pos (4U)
  5701. #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  5702. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
  5703. #define USART_CR3_SCEN_Pos (5U)
  5704. #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  5705. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
  5706. #define USART_CR3_DMAR_Pos (6U)
  5707. #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  5708. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  5709. #define USART_CR3_DMAT_Pos (7U)
  5710. #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  5711. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  5712. #define USART_CR3_RTSE_Pos (8U)
  5713. #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  5714. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  5715. #define USART_CR3_CTSE_Pos (9U)
  5716. #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  5717. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  5718. #define USART_CR3_CTSIE_Pos (10U)
  5719. #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  5720. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  5721. #define USART_CR3_ONEBIT_Pos (11U)
  5722. #define USART_CR3_ONEBIT_Msk (0x1U << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
  5723. #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
  5724. #define USART_CR3_OVRDIS_Pos (12U)
  5725. #define USART_CR3_OVRDIS_Msk (0x1U << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
  5726. #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
  5727. #define USART_CR3_DDRE_Pos (13U)
  5728. #define USART_CR3_DDRE_Msk (0x1U << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
  5729. #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
  5730. #define USART_CR3_DEM_Pos (14U)
  5731. #define USART_CR3_DEM_Msk (0x1U << USART_CR3_DEM_Pos) /*!< 0x00004000 */
  5732. #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
  5733. #define USART_CR3_DEP_Pos (15U)
  5734. #define USART_CR3_DEP_Msk (0x1U << USART_CR3_DEP_Pos) /*!< 0x00008000 */
  5735. #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
  5736. #define USART_CR3_SCARCNT_Pos (17U)
  5737. #define USART_CR3_SCARCNT_Msk (0x7U << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
  5738. #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
  5739. #define USART_CR3_SCARCNT_0 (0x1U << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
  5740. #define USART_CR3_SCARCNT_1 (0x2U << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
  5741. #define USART_CR3_SCARCNT_2 (0x4U << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
  5742. #define USART_CR3_WUS_Pos (20U)
  5743. #define USART_CR3_WUS_Msk (0x3U << USART_CR3_WUS_Pos) /*!< 0x00300000 */
  5744. #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
  5745. #define USART_CR3_WUS_0 (0x1U << USART_CR3_WUS_Pos) /*!< 0x00100000 */
  5746. #define USART_CR3_WUS_1 (0x2U << USART_CR3_WUS_Pos) /*!< 0x00200000 */
  5747. #define USART_CR3_WUFIE_Pos (22U)
  5748. #define USART_CR3_WUFIE_Msk (0x1U << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */
  5749. #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */
  5750. /****************** Bit definition for USART_BRR register *******************/
  5751. #define USART_BRR_DIV_FRACTION_Pos (0U)
  5752. #define USART_BRR_DIV_FRACTION_Msk (0xFU << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */
  5753. #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */
  5754. #define USART_BRR_DIV_MANTISSA_Pos (4U)
  5755. #define USART_BRR_DIV_MANTISSA_Msk (0xFFFU << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */
  5756. #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */
  5757. /****************** Bit definition for USART_GTPR register ******************/
  5758. #define USART_GTPR_PSC_Pos (0U)
  5759. #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  5760. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  5761. #define USART_GTPR_GT_Pos (8U)
  5762. #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  5763. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
  5764. /******************* Bit definition for USART_RTOR register *****************/
  5765. #define USART_RTOR_RTO_Pos (0U)
  5766. #define USART_RTOR_RTO_Msk (0xFFFFFFU << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
  5767. #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */
  5768. #define USART_RTOR_BLEN_Pos (24U)
  5769. #define USART_RTOR_BLEN_Msk (0xFFU << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
  5770. #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
  5771. /******************* Bit definition for USART_RQR register ******************/
  5772. #define USART_RQR_ABRRQ_Pos (0U)
  5773. #define USART_RQR_ABRRQ_Msk (0x1U << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */
  5774. #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */
  5775. #define USART_RQR_SBKRQ_Pos (1U)
  5776. #define USART_RQR_SBKRQ_Msk (0x1U << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */
  5777. #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */
  5778. #define USART_RQR_MMRQ_Pos (2U)
  5779. #define USART_RQR_MMRQ_Msk (0x1U << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */
  5780. #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */
  5781. #define USART_RQR_RXFRQ_Pos (3U)
  5782. #define USART_RQR_RXFRQ_Msk (0x1U << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */
  5783. #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */
  5784. #define USART_RQR_TXFRQ_Pos (4U)
  5785. #define USART_RQR_TXFRQ_Msk (0x1U << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */
  5786. #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */
  5787. /******************* Bit definition for USART_ISR register ******************/
  5788. #define USART_ISR_PE_Pos (0U)
  5789. #define USART_ISR_PE_Msk (0x1U << USART_ISR_PE_Pos) /*!< 0x00000001 */
  5790. #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
  5791. #define USART_ISR_FE_Pos (1U)
  5792. #define USART_ISR_FE_Msk (0x1U << USART_ISR_FE_Pos) /*!< 0x00000002 */
  5793. #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
  5794. #define USART_ISR_NE_Pos (2U)
  5795. #define USART_ISR_NE_Msk (0x1U << USART_ISR_NE_Pos) /*!< 0x00000004 */
  5796. #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */
  5797. #define USART_ISR_ORE_Pos (3U)
  5798. #define USART_ISR_ORE_Msk (0x1U << USART_ISR_ORE_Pos) /*!< 0x00000008 */
  5799. #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
  5800. #define USART_ISR_IDLE_Pos (4U)
  5801. #define USART_ISR_IDLE_Msk (0x1U << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
  5802. #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
  5803. #define USART_ISR_RXNE_Pos (5U)
  5804. #define USART_ISR_RXNE_Msk (0x1U << USART_ISR_RXNE_Pos) /*!< 0x00000020 */
  5805. #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */
  5806. #define USART_ISR_TC_Pos (6U)
  5807. #define USART_ISR_TC_Msk (0x1U << USART_ISR_TC_Pos) /*!< 0x00000040 */
  5808. #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
  5809. #define USART_ISR_TXE_Pos (7U)
  5810. #define USART_ISR_TXE_Msk (0x1U << USART_ISR_TXE_Pos) /*!< 0x00000080 */
  5811. #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */
  5812. #define USART_ISR_LBDF_Pos (8U)
  5813. #define USART_ISR_LBDF_Msk (0x1U << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
  5814. #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
  5815. #define USART_ISR_CTSIF_Pos (9U)
  5816. #define USART_ISR_CTSIF_Msk (0x1U << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
  5817. #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */
  5818. #define USART_ISR_CTS_Pos (10U)
  5819. #define USART_ISR_CTS_Msk (0x1U << USART_ISR_CTS_Pos) /*!< 0x00000400 */
  5820. #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */
  5821. #define USART_ISR_RTOF_Pos (11U)
  5822. #define USART_ISR_RTOF_Msk (0x1U << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
  5823. #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */
  5824. #define USART_ISR_EOBF_Pos (12U)
  5825. #define USART_ISR_EOBF_Msk (0x1U << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
  5826. #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
  5827. #define USART_ISR_ABRE_Pos (14U)
  5828. #define USART_ISR_ABRE_Msk (0x1U << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
  5829. #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
  5830. #define USART_ISR_ABRF_Pos (15U)
  5831. #define USART_ISR_ABRF_Msk (0x1U << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
  5832. #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
  5833. #define USART_ISR_BUSY_Pos (16U)
  5834. #define USART_ISR_BUSY_Msk (0x1U << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
  5835. #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
  5836. #define USART_ISR_CMF_Pos (17U)
  5837. #define USART_ISR_CMF_Msk (0x1U << USART_ISR_CMF_Pos) /*!< 0x00020000 */
  5838. #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
  5839. #define USART_ISR_SBKF_Pos (18U)
  5840. #define USART_ISR_SBKF_Msk (0x1U << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
  5841. #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
  5842. #define USART_ISR_RWU_Pos (19U)
  5843. #define USART_ISR_RWU_Msk (0x1U << USART_ISR_RWU_Pos) /*!< 0x00080000 */
  5844. #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
  5845. #define USART_ISR_WUF_Pos (20U)
  5846. #define USART_ISR_WUF_Msk (0x1U << USART_ISR_WUF_Pos) /*!< 0x00100000 */
  5847. #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */
  5848. #define USART_ISR_TEACK_Pos (21U)
  5849. #define USART_ISR_TEACK_Msk (0x1U << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
  5850. #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
  5851. #define USART_ISR_REACK_Pos (22U)
  5852. #define USART_ISR_REACK_Msk (0x1U << USART_ISR_REACK_Pos) /*!< 0x00400000 */
  5853. #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */
  5854. /******************* Bit definition for USART_ICR register ******************/
  5855. #define USART_ICR_PECF_Pos (0U)
  5856. #define USART_ICR_PECF_Msk (0x1U << USART_ICR_PECF_Pos) /*!< 0x00000001 */
  5857. #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
  5858. #define USART_ICR_FECF_Pos (1U)
  5859. #define USART_ICR_FECF_Msk (0x1U << USART_ICR_FECF_Pos) /*!< 0x00000002 */
  5860. #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
  5861. #define USART_ICR_NCF_Pos (2U)
  5862. #define USART_ICR_NCF_Msk (0x1U << USART_ICR_NCF_Pos) /*!< 0x00000004 */
  5863. #define USART_ICR_NCF USART_ICR_NCF_Msk /*!< Noise detected Clear Flag */
  5864. #define USART_ICR_ORECF_Pos (3U)
  5865. #define USART_ICR_ORECF_Msk (0x1U << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
  5866. #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
  5867. #define USART_ICR_IDLECF_Pos (4U)
  5868. #define USART_ICR_IDLECF_Msk (0x1U << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
  5869. #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
  5870. #define USART_ICR_TCCF_Pos (6U)
  5871. #define USART_ICR_TCCF_Msk (0x1U << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
  5872. #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
  5873. #define USART_ICR_LBDCF_Pos (8U)
  5874. #define USART_ICR_LBDCF_Msk (0x1U << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
  5875. #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
  5876. #define USART_ICR_CTSCF_Pos (9U)
  5877. #define USART_ICR_CTSCF_Msk (0x1U << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
  5878. #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
  5879. #define USART_ICR_RTOCF_Pos (11U)
  5880. #define USART_ICR_RTOCF_Msk (0x1U << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
  5881. #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
  5882. #define USART_ICR_EOBCF_Pos (12U)
  5883. #define USART_ICR_EOBCF_Msk (0x1U << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
  5884. #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
  5885. #define USART_ICR_CMCF_Pos (17U)
  5886. #define USART_ICR_CMCF_Msk (0x1U << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
  5887. #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
  5888. #define USART_ICR_WUCF_Pos (20U)
  5889. #define USART_ICR_WUCF_Msk (0x1U << USART_ICR_WUCF_Pos) /*!< 0x00100000 */
  5890. #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */
  5891. /******************* Bit definition for USART_RDR register ******************/
  5892. #define USART_RDR_RDR ((uint16_t)0x01FFU) /*!< RDR[8:0] bits (Receive Data value) */
  5893. /******************* Bit definition for USART_TDR register ******************/
  5894. #define USART_TDR_TDR ((uint16_t)0x01FFU) /*!< TDR[8:0] bits (Transmit Data value) */
  5895. /******************************************************************************/
  5896. /* */
  5897. /* Window WATCHDOG (WWDG) */
  5898. /* */
  5899. /******************************************************************************/
  5900. /******************* Bit definition for WWDG_CR register ********************/
  5901. #define WWDG_CR_T_Pos (0U)
  5902. #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */
  5903. #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */
  5904. #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */
  5905. #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */
  5906. #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */
  5907. #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */
  5908. #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */
  5909. #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */
  5910. #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */
  5911. /* Legacy defines */
  5912. #define WWDG_CR_T0 WWDG_CR_T_0
  5913. #define WWDG_CR_T1 WWDG_CR_T_1
  5914. #define WWDG_CR_T2 WWDG_CR_T_2
  5915. #define WWDG_CR_T3 WWDG_CR_T_3
  5916. #define WWDG_CR_T4 WWDG_CR_T_4
  5917. #define WWDG_CR_T5 WWDG_CR_T_5
  5918. #define WWDG_CR_T6 WWDG_CR_T_6
  5919. #define WWDG_CR_WDGA_Pos (7U)
  5920. #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  5921. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */
  5922. /******************* Bit definition for WWDG_CFR register *******************/
  5923. #define WWDG_CFR_W_Pos (0U)
  5924. #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  5925. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */
  5926. #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */
  5927. #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */
  5928. #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */
  5929. #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */
  5930. #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */
  5931. #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */
  5932. #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */
  5933. /* Legacy defines */
  5934. #define WWDG_CFR_W0 WWDG_CFR_W_0
  5935. #define WWDG_CFR_W1 WWDG_CFR_W_1
  5936. #define WWDG_CFR_W2 WWDG_CFR_W_2
  5937. #define WWDG_CFR_W3 WWDG_CFR_W_3
  5938. #define WWDG_CFR_W4 WWDG_CFR_W_4
  5939. #define WWDG_CFR_W5 WWDG_CFR_W_5
  5940. #define WWDG_CFR_W6 WWDG_CFR_W_6
  5941. #define WWDG_CFR_WDGTB_Pos (7U)
  5942. #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
  5943. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */
  5944. #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */
  5945. #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */
  5946. /* Legacy defines */
  5947. #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
  5948. #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
  5949. #define WWDG_CFR_EWI_Pos (9U)
  5950. #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  5951. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */
  5952. /******************* Bit definition for WWDG_SR register ********************/
  5953. #define WWDG_SR_EWIF_Pos (0U)
  5954. #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  5955. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */
  5956. /**
  5957. * @}
  5958. */
  5959. /**
  5960. * @}
  5961. */
  5962. /** @addtogroup Exported_macro
  5963. * @{
  5964. */
  5965. /****************************** ADC Instances *********************************/
  5966. #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  5967. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC)
  5968. /****************************** COMP Instances *********************************/
  5969. #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
  5970. ((INSTANCE) == COMP2))
  5971. #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON)
  5972. #define IS_COMP_DAC1SWITCH_INSTANCE(INSTANCE) ((INSTANCE) == COMP1)
  5973. #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2)
  5974. /****************************** CEC Instances *********************************/
  5975. #define IS_CEC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CEC)
  5976. /****************************** CRC Instances *********************************/
  5977. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  5978. /******************************* DAC Instances ********************************/
  5979. #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1)
  5980. /******************************* DMA Instances ********************************/
  5981. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
  5982. ((INSTANCE) == DMA1_Channel2) || \
  5983. ((INSTANCE) == DMA1_Channel3) || \
  5984. ((INSTANCE) == DMA1_Channel4) || \
  5985. ((INSTANCE) == DMA1_Channel5))
  5986. /****************************** GPIO Instances ********************************/
  5987. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  5988. ((INSTANCE) == GPIOB) || \
  5989. ((INSTANCE) == GPIOC) || \
  5990. ((INSTANCE) == GPIOD) || \
  5991. ((INSTANCE) == GPIOF))
  5992. /**************************** GPIO Alternate Function Instances ***************/
  5993. #define IS_GPIO_AF_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  5994. ((INSTANCE) == GPIOB))
  5995. /****************************** GPIO Lock Instances ***************************/
  5996. #define IS_GPIO_LOCK_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  5997. ((INSTANCE) == GPIOB))
  5998. /****************************** I2C Instances *********************************/
  5999. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  6000. ((INSTANCE) == I2C2))
  6001. /****************** I2C Instances : wakeup capability from stop modes *********/
  6002. #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) ((INSTANCE) == I2C1)
  6003. /****************************** I2S Instances *********************************/
  6004. #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  6005. ((INSTANCE) == SPI2))
  6006. /****************************** IWDG Instances ********************************/
  6007. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  6008. /****************************** RTC Instances *********************************/
  6009. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  6010. /****************************** SMBUS Instances *********************************/
  6011. #define IS_SMBUS_ALL_INSTANCE(INSTANCE) ((INSTANCE) == I2C1)
  6012. /****************************** SPI Instances *********************************/
  6013. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  6014. ((INSTANCE) == SPI2))
  6015. /****************************** TIM Instances *********************************/
  6016. #define IS_TIM_INSTANCE(INSTANCE)\
  6017. (((INSTANCE) == TIM1) || \
  6018. ((INSTANCE) == TIM2) || \
  6019. ((INSTANCE) == TIM3) || \
  6020. ((INSTANCE) == TIM6) || \
  6021. ((INSTANCE) == TIM14) || \
  6022. ((INSTANCE) == TIM15) || \
  6023. ((INSTANCE) == TIM16) || \
  6024. ((INSTANCE) == TIM17))
  6025. #define IS_TIM_CC1_INSTANCE(INSTANCE)\
  6026. (((INSTANCE) == TIM1) || \
  6027. ((INSTANCE) == TIM2) || \
  6028. ((INSTANCE) == TIM3) || \
  6029. ((INSTANCE) == TIM14) || \
  6030. ((INSTANCE) == TIM15) || \
  6031. ((INSTANCE) == TIM16) || \
  6032. ((INSTANCE) == TIM17))
  6033. #define IS_TIM_CC2_INSTANCE(INSTANCE)\
  6034. (((INSTANCE) == TIM1) || \
  6035. ((INSTANCE) == TIM2) || \
  6036. ((INSTANCE) == TIM3) || \
  6037. ((INSTANCE) == TIM15))
  6038. #define IS_TIM_CC3_INSTANCE(INSTANCE)\
  6039. (((INSTANCE) == TIM1) || \
  6040. ((INSTANCE) == TIM2) || \
  6041. ((INSTANCE) == TIM3))
  6042. #define IS_TIM_CC4_INSTANCE(INSTANCE)\
  6043. (((INSTANCE) == TIM1) || \
  6044. ((INSTANCE) == TIM2) || \
  6045. ((INSTANCE) == TIM3))
  6046. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\
  6047. (((INSTANCE) == TIM1) || \
  6048. ((INSTANCE) == TIM2) || \
  6049. ((INSTANCE) == TIM3))
  6050. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\
  6051. (((INSTANCE) == TIM1) || \
  6052. ((INSTANCE) == TIM2) || \
  6053. ((INSTANCE) == TIM3))
  6054. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\
  6055. (((INSTANCE) == TIM1) || \
  6056. ((INSTANCE) == TIM2) || \
  6057. ((INSTANCE) == TIM3) || \
  6058. ((INSTANCE) == TIM15))
  6059. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\
  6060. (((INSTANCE) == TIM1) || \
  6061. ((INSTANCE) == TIM2) || \
  6062. ((INSTANCE) == TIM3) || \
  6063. ((INSTANCE) == TIM15))
  6064. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\
  6065. (((INSTANCE) == TIM1) || \
  6066. ((INSTANCE) == TIM2) || \
  6067. ((INSTANCE) == TIM3))
  6068. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)\
  6069. (((INSTANCE) == TIM1) || \
  6070. ((INSTANCE) == TIM2) || \
  6071. ((INSTANCE) == TIM3))
  6072. #define IS_TIM_HALL_INTERFACE_INSTANCE(INSTANCE)\
  6073. (((INSTANCE) == TIM1))
  6074. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE)\
  6075. (((INSTANCE) == TIM1))
  6076. #define IS_TIM_XOR_INSTANCE(INSTANCE)\
  6077. (((INSTANCE) == TIM1) || \
  6078. ((INSTANCE) == TIM2) || \
  6079. ((INSTANCE) == TIM3))
  6080. #define IS_TIM_MASTER_INSTANCE(INSTANCE)\
  6081. (((INSTANCE) == TIM1) || \
  6082. ((INSTANCE) == TIM2) || \
  6083. ((INSTANCE) == TIM3) || \
  6084. ((INSTANCE) == TIM6) || \
  6085. ((INSTANCE) == TIM15))
  6086. #define IS_TIM_SLAVE_INSTANCE(INSTANCE)\
  6087. (((INSTANCE) == TIM1) || \
  6088. ((INSTANCE) == TIM2) || \
  6089. ((INSTANCE) == TIM3) || \
  6090. ((INSTANCE) == TIM15))
  6091. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)\
  6092. ((INSTANCE) == TIM2)
  6093. #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\
  6094. (((INSTANCE) == TIM1) || \
  6095. ((INSTANCE) == TIM2) || \
  6096. ((INSTANCE) == TIM3) || \
  6097. ((INSTANCE) == TIM15) || \
  6098. ((INSTANCE) == TIM16) || \
  6099. ((INSTANCE) == TIM17))
  6100. #define IS_TIM_BREAK_INSTANCE(INSTANCE)\
  6101. (((INSTANCE) == TIM1) || \
  6102. ((INSTANCE) == TIM15) || \
  6103. ((INSTANCE) == TIM16) || \
  6104. ((INSTANCE) == TIM17))
  6105. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  6106. ((((INSTANCE) == TIM1) && \
  6107. (((CHANNEL) == TIM_CHANNEL_1) || \
  6108. ((CHANNEL) == TIM_CHANNEL_2) || \
  6109. ((CHANNEL) == TIM_CHANNEL_3) || \
  6110. ((CHANNEL) == TIM_CHANNEL_4))) \
  6111. || \
  6112. (((INSTANCE) == TIM2) && \
  6113. (((CHANNEL) == TIM_CHANNEL_1) || \
  6114. ((CHANNEL) == TIM_CHANNEL_2) || \
  6115. ((CHANNEL) == TIM_CHANNEL_3) || \
  6116. ((CHANNEL) == TIM_CHANNEL_4))) \
  6117. || \
  6118. (((INSTANCE) == TIM3) && \
  6119. (((CHANNEL) == TIM_CHANNEL_1) || \
  6120. ((CHANNEL) == TIM_CHANNEL_2) || \
  6121. ((CHANNEL) == TIM_CHANNEL_3) || \
  6122. ((CHANNEL) == TIM_CHANNEL_4))) \
  6123. || \
  6124. (((INSTANCE) == TIM14) && \
  6125. (((CHANNEL) == TIM_CHANNEL_1))) \
  6126. || \
  6127. (((INSTANCE) == TIM15) && \
  6128. (((CHANNEL) == TIM_CHANNEL_1) || \
  6129. ((CHANNEL) == TIM_CHANNEL_2))) \
  6130. || \
  6131. (((INSTANCE) == TIM16) && \
  6132. (((CHANNEL) == TIM_CHANNEL_1))) \
  6133. || \
  6134. (((INSTANCE) == TIM17) && \
  6135. (((CHANNEL) == TIM_CHANNEL_1))))
  6136. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  6137. ((((INSTANCE) == TIM1) && \
  6138. (((CHANNEL) == TIM_CHANNEL_1) || \
  6139. ((CHANNEL) == TIM_CHANNEL_2) || \
  6140. ((CHANNEL) == TIM_CHANNEL_3))) \
  6141. || \
  6142. (((INSTANCE) == TIM15) && \
  6143. ((CHANNEL) == TIM_CHANNEL_1)) \
  6144. || \
  6145. (((INSTANCE) == TIM16) && \
  6146. ((CHANNEL) == TIM_CHANNEL_1)) \
  6147. || \
  6148. (((INSTANCE) == TIM17) && \
  6149. ((CHANNEL) == TIM_CHANNEL_1)))
  6150. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\
  6151. (((INSTANCE) == TIM1) || \
  6152. ((INSTANCE) == TIM2) || \
  6153. ((INSTANCE) == TIM3))
  6154. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)\
  6155. (((INSTANCE) == TIM1) || \
  6156. ((INSTANCE) == TIM15) || \
  6157. ((INSTANCE) == TIM16) || \
  6158. ((INSTANCE) == TIM17))
  6159. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\
  6160. (((INSTANCE) == TIM1) || \
  6161. ((INSTANCE) == TIM2) || \
  6162. ((INSTANCE) == TIM3) || \
  6163. ((INSTANCE) == TIM14) || \
  6164. ((INSTANCE) == TIM15) || \
  6165. ((INSTANCE) == TIM16) || \
  6166. ((INSTANCE) == TIM17))
  6167. #define IS_TIM_DMA_INSTANCE(INSTANCE)\
  6168. (((INSTANCE) == TIM1) || \
  6169. ((INSTANCE) == TIM2) || \
  6170. ((INSTANCE) == TIM3) || \
  6171. ((INSTANCE) == TIM6) || \
  6172. ((INSTANCE) == TIM15) || \
  6173. ((INSTANCE) == TIM16) || \
  6174. ((INSTANCE) == TIM17))
  6175. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)\
  6176. (((INSTANCE) == TIM1) || \
  6177. ((INSTANCE) == TIM2) || \
  6178. ((INSTANCE) == TIM3) || \
  6179. ((INSTANCE) == TIM15) || \
  6180. ((INSTANCE) == TIM16) || \
  6181. ((INSTANCE) == TIM17))
  6182. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE)\
  6183. (((INSTANCE) == TIM1) || \
  6184. ((INSTANCE) == TIM15) || \
  6185. ((INSTANCE) == TIM16) || \
  6186. ((INSTANCE) == TIM17))
  6187. #define IS_TIM_REMAP_INSTANCE(INSTANCE)\
  6188. ((INSTANCE) == TIM14)
  6189. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE)\
  6190. ((INSTANCE) == TIM1)
  6191. /****************************** TSC Instances *********************************/
  6192. #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC)
  6193. /*********************** UART Instances : IRDA mode ***************************/
  6194. #define IS_IRDA_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  6195. /********************* UART Instances : Smard card mode ***********************/
  6196. #define IS_SMARTCARD_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  6197. /******************** USART Instances : Synchronous mode **********************/
  6198. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6199. ((INSTANCE) == USART2))
  6200. /******************** USART Instances : auto Baud rate detection **************/
  6201. #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  6202. /******************** UART Instances : Asynchronous mode **********************/
  6203. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6204. ((INSTANCE) == USART2))
  6205. /******************** UART Instances : Half-Duplex mode **********************/
  6206. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6207. ((INSTANCE) == USART2))
  6208. /****************** UART Instances : Hardware Flow control ********************/
  6209. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6210. ((INSTANCE) == USART2))
  6211. /****************** UART Instances : LIN mode ********************/
  6212. #define IS_UART_LIN_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  6213. /****************** UART Instances : wakeup from stop mode ********************/
  6214. #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  6215. /* Old macro definition maintained for legacy purpose */
  6216. #define IS_UART_WAKEUP_INSTANCE IS_UART_WAKEUP_FROMSTOP_INSTANCE
  6217. /****************** UART Instances : Driver enable detection ********************/
  6218. #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6219. ((INSTANCE) == USART2))
  6220. /****************************** WWDG Instances ********************************/
  6221. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  6222. /**
  6223. * @}
  6224. */
  6225. /******************************************************************************/
  6226. /* For a painless codes migration between the STM32F0xx device product */
  6227. /* lines, the aliases defined below are put in place to overcome the */
  6228. /* differences in the interrupt handlers and IRQn definitions. */
  6229. /* No need to update developed interrupt code when moving across */
  6230. /* product lines within the same STM32F0 Family */
  6231. /******************************************************************************/
  6232. /* Aliases for __IRQn */
  6233. #define ADC1_IRQn ADC1_COMP_IRQn
  6234. #define DMA1_Ch1_IRQn DMA1_Channel1_IRQn
  6235. #define DMA1_Ch2_3_DMA2_Ch1_2_IRQn DMA1_Channel2_3_IRQn
  6236. #define DMA1_Channel4_5_6_7_IRQn DMA1_Channel4_5_IRQn
  6237. #define DMA1_Ch4_7_DMA2_Ch3_5_IRQn DMA1_Channel4_5_IRQn
  6238. #define RCC_CRS_IRQn RCC_IRQn
  6239. #define TIM6_IRQn TIM6_DAC_IRQn
  6240. /* Aliases for __IRQHandler */
  6241. #define ADC1_IRQHandler ADC1_COMP_IRQHandler
  6242. #define DMA1_Ch1_IRQHandler DMA1_Channel1_IRQHandler
  6243. #define DMA1_Ch2_3_DMA2_Ch1_2_IRQHandler DMA1_Channel2_3_IRQHandler
  6244. #define DMA1_Channel4_5_6_7_IRQHandler DMA1_Channel4_5_IRQHandler
  6245. #define DMA1_Ch4_7_DMA2_Ch3_5_IRQHandler DMA1_Channel4_5_IRQHandler
  6246. #define RCC_CRS_IRQHandler RCC_IRQHandler
  6247. #define TIM6_IRQHandler TIM6_DAC_IRQHandler
  6248. #ifdef __cplusplus
  6249. }
  6250. #endif /* __cplusplus */
  6251. #endif /* __STM32F058xx_H */
  6252. /**
  6253. * @}
  6254. */
  6255. /**
  6256. * @}
  6257. */
  6258. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/