123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359 |
- /*
- ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
- Licensed under the Apache License, Version 2.0 (the "License");
- you may not use this file except in compliance with the License.
- You may obtain a copy of the License at
- http://www.apache.org/licenses/LICENSE-2.0
- Unless required by applicable law or agreed to in writing, software
- distributed under the License is distributed on an "AS IS" BASIS,
- WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
- See the License for the specific language governing permissions and
- limitations under the License.
- */
- /*
- * STM32L4xx drivers configuration.
- * The following settings override the default settings present in
- * the various device driver implementation headers.
- * Note that the settings for each driver only have effect if the whole
- * driver is enabled in halconf.h.
- *
- * IRQ priorities:
- * 15...0 Lowest...Highest.
- *
- * DMA priorities:
- * 0...3 Lowest...Highest.
- */
- #ifndef MCUCONF_H
- #define MCUCONF_H
- #define STM32L4xx_MCUCONF
- #define STM32L4R5_MCUCONF
- #define STM32L4S5_MCUCONF
- #define STM32L4R7_MCUCONF
- #define STM32L4S7_MCUCONF
- #define STM32L4R9_MCUCONF
- #define STM32L4S9_MCUCONF
- /*
- * HAL driver system settings.
- */
- #define STM32_NO_INIT FALSE
- #define STM32_VOS STM32_VOS_RANGE1
- #define STM32_PVD_ENABLE FALSE
- #define STM32_PLS STM32_PLS_LEV0
- #define STM32_HSI16_ENABLED FALSE
- #define STM32_HSI48_ENABLED FALSE
- #define STM32_LSI_ENABLED TRUE
- #define STM32_HSE_ENABLED TRUE
- #define STM32_LSE_ENABLED FALSE
- #define STM32_MSIPLL_ENABLED FALSE
- #define STM32_MSIRANGE STM32_MSIRANGE_4M
- #define STM32_MSISRANGE STM32_MSISRANGE_4M
- #define STM32_SW STM32_SW_PLL
- #define STM32_PLLSRC STM32_PLLSRC_HSE
- #define STM32_PLLM_VALUE 4
- #define STM32_PLLN_VALUE 60
- #define STM32_PLLPDIV_VALUE 0
- #define STM32_PLLP_VALUE 7
- #define STM32_PLLQ_VALUE 4
- #define STM32_PLLR_VALUE 2
- #define STM32_HPRE STM32_HPRE_DIV1
- #define STM32_PPRE1 STM32_PPRE1_DIV1
- #define STM32_PPRE2 STM32_PPRE2_DIV1
- #define STM32_STOPWUCK STM32_STOPWUCK_MSI
- #define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
- #define STM32_MCOPRE STM32_MCOPRE_DIV1
- #define STM32_LSCOSEL STM32_LSCOSEL_NOCLOCK
- #define STM32_PLLSAI1M_VALUE 4
- #define STM32_PLLSAI1N_VALUE 72
- #define STM32_PLLSAI1PDIV_VALUE 6
- #define STM32_PLLSAI1P_VALUE 7
- #define STM32_PLLSAI1Q_VALUE 6
- #define STM32_PLLSAI1R_VALUE 6
- #define STM32_PLLSAI2M_VALUE 4
- #define STM32_PLLSAI2N_VALUE 72
- #define STM32_PLLSAI2PDIV_VALUE 6
- #define STM32_PLLSAI2P_VALUE 7
- #define STM32_PLLSAI2Q_VALUE 6
- #define STM32_PLLSAI2R_VALUE 6
- /*
- * Peripherals clock sources.
- */
- #define STM32_USART1SEL STM32_USART1SEL_SYSCLK
- #define STM32_USART2SEL STM32_USART2SEL_SYSCLK
- #define STM32_USART3SEL STM32_USART3SEL_SYSCLK
- #define STM32_UART4SEL STM32_UART4SEL_SYSCLK
- #define STM32_UART5SEL STM32_UART5SEL_SYSCLK
- #define STM32_LPUART1SEL STM32_LPUART1SEL_SYSCLK
- #define STM32_I2C1SEL STM32_I2C1SEL_SYSCLK
- #define STM32_I2C2SEL STM32_I2C2SEL_SYSCLK
- #define STM32_I2C3SEL STM32_I2C3SEL_SYSCLK
- #define STM32_LPTIM1SEL STM32_LPTIM1SEL_PCLK1
- #define STM32_LPTIM2SEL STM32_LPTIM2SEL_PCLK1
- #define STM32_CLK48SEL STM32_CLK48SEL_PLLSAI1
- #define STM32_ADCSEL STM32_ADCSEL_SYSCLK
- #define STM32_DFSDMSEL STM32_DFSDMSEL_PCLK2
- #define STM32_ADFSDMSEL STM32_ADFSDMSEL_SAI1CLK
- #define STM32_SAI1SEL STM32_SAI1SEL_OFF
- #define STM32_SAI2SEL STM32_SAI2SEL_OFF
- #define STM32_DSISEL STM32_DSISEL_DSIPHY
- #define STM32_SDMMC STM32_SDMMCSEL_48CLK
- #define STM32_OSPISEL STM32_OSPISEL_SYSCLK
- #define STM32_RTCSEL STM32_RTCSEL_LSI
- /*
- * IRQ system settings.
- */
- #define STM32_IRQ_EXTI0_PRIORITY 6
- #define STM32_IRQ_EXTI1_PRIORITY 6
- #define STM32_IRQ_EXTI2_PRIORITY 6
- #define STM32_IRQ_EXTI3_PRIORITY 6
- #define STM32_IRQ_EXTI4_PRIORITY 6
- #define STM32_IRQ_EXTI5_9_PRIORITY 6
- #define STM32_IRQ_EXTI10_15_PRIORITY 6
- #define STM32_IRQ_EXTI1635_38_PRIORITY 6
- #define STM32_IRQ_EXTI18_PRIORITY 6
- #define STM32_IRQ_EXTI19_PRIORITY 6
- #define STM32_IRQ_EXTI20_PRIORITY 6
- #define STM32_IRQ_EXTI21_22_PRIORITY 6
- #define STM32_IRQ_TIM1_BRK_TIM15_PRIORITY 7
- #define STM32_IRQ_TIM1_UP_TIM16_PRIORITY 7
- #define STM32_IRQ_TIM1_TRGCO_TIM17_PRIORITY 7
- #define STM32_IRQ_TIM1_CC_PRIORITY 7
- /*
- * ADC driver system settings.
- */
- #define STM32_ADC_COMPACT_SAMPLES FALSE
- #define STM32_ADC_USE_ADC1 FALSE
- #define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_ADC_ADC1_DMA_PRIORITY 2
- #define STM32_ADC_ADC12_IRQ_PRIORITY 5
- #define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 5
- #define STM32_ADC_ADC123_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV2
- /*
- * CAN driver system settings.
- */
- #define STM32_CAN_USE_CAN1 FALSE
- #define STM32_CAN_CAN1_IRQ_PRIORITY 11
- /*
- * DAC driver system settings.
- */
- #define STM32_DAC_DUAL_MODE FALSE
- #define STM32_DAC_USE_DAC1_CH1 FALSE
- #define STM32_DAC_USE_DAC1_CH2 FALSE
- #define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
- #define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
- #define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
- #define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
- #define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- /*
- * GPT driver system settings.
- */
- #define STM32_GPT_USE_TIM1 FALSE
- #define STM32_GPT_USE_TIM2 FALSE
- #define STM32_GPT_USE_TIM3 FALSE
- #define STM32_GPT_USE_TIM4 FALSE
- #define STM32_GPT_USE_TIM5 FALSE
- #define STM32_GPT_USE_TIM6 FALSE
- #define STM32_GPT_USE_TIM7 FALSE
- #define STM32_GPT_USE_TIM8 FALSE
- #define STM32_GPT_USE_TIM15 FALSE
- #define STM32_GPT_USE_TIM16 FALSE
- #define STM32_GPT_USE_TIM17 FALSE
- #define STM32_GPT_TIM1_IRQ_PRIORITY 7
- #define STM32_GPT_TIM2_IRQ_PRIORITY 7
- #define STM32_GPT_TIM3_IRQ_PRIORITY 7
- #define STM32_GPT_TIM4_IRQ_PRIORITY 7
- #define STM32_GPT_TIM5_IRQ_PRIORITY 7
- #define STM32_GPT_TIM6_IRQ_PRIORITY 7
- #define STM32_GPT_TIM7_IRQ_PRIORITY 7
- #define STM32_GPT_TIM8_IRQ_PRIORITY 7
- /*
- * I2C driver system settings.
- */
- #define STM32_I2C_USE_I2C1 FALSE
- #define STM32_I2C_USE_I2C2 FALSE
- #define STM32_I2C_USE_I2C3 FALSE
- #define STM32_I2C_BUSY_TIMEOUT 50
- #define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_I2C_I2C1_IRQ_PRIORITY 5
- #define STM32_I2C_I2C2_IRQ_PRIORITY 5
- #define STM32_I2C_I2C3_IRQ_PRIORITY 5
- #define STM32_I2C_I2C1_DMA_PRIORITY 3
- #define STM32_I2C_I2C2_DMA_PRIORITY 3
- #define STM32_I2C_I2C3_DMA_PRIORITY 3
- #define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
- /*
- * ICU driver system settings.
- */
- #define STM32_ICU_USE_TIM1 FALSE
- #define STM32_ICU_USE_TIM2 FALSE
- #define STM32_ICU_USE_TIM3 FALSE
- #define STM32_ICU_USE_TIM4 FALSE
- #define STM32_ICU_USE_TIM5 FALSE
- #define STM32_ICU_USE_TIM8 FALSE
- #define STM32_ICU_USE_TIM15 FALSE
- #define STM32_ICU_TIM1_IRQ_PRIORITY 7
- #define STM32_ICU_TIM2_IRQ_PRIORITY 7
- #define STM32_ICU_TIM3_IRQ_PRIORITY 7
- #define STM32_ICU_TIM4_IRQ_PRIORITY 7
- #define STM32_ICU_TIM5_IRQ_PRIORITY 7
- #define STM32_ICU_TIM8_IRQ_PRIORITY 7
- /*
- * PWM driver system settings.
- */
- #define STM32_PWM_USE_ADVANCED FALSE
- #define STM32_PWM_USE_TIM1 FALSE
- #define STM32_PWM_USE_TIM2 FALSE
- #define STM32_PWM_USE_TIM3 FALSE
- #define STM32_PWM_USE_TIM4 FALSE
- #define STM32_PWM_USE_TIM5 FALSE
- #define STM32_PWM_USE_TIM8 FALSE
- #define STM32_PWM_USE_TIM15 FALSE
- #define STM32_PWM_USE_TIM16 FALSE
- #define STM32_PWM_USE_TIM17 FALSE
- #define STM32_PWM_TIM1_IRQ_PRIORITY 7
- #define STM32_PWM_TIM2_IRQ_PRIORITY 7
- #define STM32_PWM_TIM3_IRQ_PRIORITY 7
- #define STM32_PWM_TIM4_IRQ_PRIORITY 7
- #define STM32_PWM_TIM5_IRQ_PRIORITY 7
- #define STM32_PWM_TIM8_IRQ_PRIORITY 7
- /*
- * RTC driver system settings.
- */
- #define STM32_RTC_PRESA_VALUE 32
- #define STM32_RTC_PRESS_VALUE 1024
- #define STM32_RTC_CR_INIT 0
- #define STM32_RTC_TAMPCR_INIT 0
- /*
- * SDC driver system settings.
- */
- /*
- * SERIAL driver system settings.
- */
- #define STM32_SERIAL_USE_USART1 FALSE
- #define STM32_SERIAL_USE_USART2 TRUE
- #define STM32_SERIAL_USE_USART3 FALSE
- #define STM32_SERIAL_USE_UART4 FALSE
- #define STM32_SERIAL_USE_UART5 FALSE
- #define STM32_SERIAL_USE_LPUART1 FALSE
- #define STM32_SERIAL_USART1_PRIORITY 12
- #define STM32_SERIAL_USART2_PRIORITY 12
- #define STM32_SERIAL_USART3_PRIORITY 12
- #define STM32_SERIAL_UART4_PRIORITY 12
- #define STM32_SERIAL_UART5_PRIORITY 12
- #define STM32_SERIAL_LPUART1_PRIORITY 12
- /*
- * SPI driver system settings.
- */
- #define STM32_SPI_USE_SPI1 FALSE
- #define STM32_SPI_USE_SPI2 FALSE
- #define STM32_SPI_USE_SPI3 FALSE
- #define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SPI_SPI1_DMA_PRIORITY 1
- #define STM32_SPI_SPI2_DMA_PRIORITY 1
- #define STM32_SPI_SPI3_DMA_PRIORITY 1
- #define STM32_SPI_SPI1_IRQ_PRIORITY 10
- #define STM32_SPI_SPI2_IRQ_PRIORITY 10
- #define STM32_SPI_SPI3_IRQ_PRIORITY 10
- #define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
- /*
- * ST driver system settings.
- */
- #define STM32_ST_IRQ_PRIORITY 8
- #define STM32_ST_USE_TIMER 2
- /*
- * TRNG driver system settings.
- */
- #define STM32_TRNG_USE_RNG1 FALSE
- /*
- * UART driver system settings.
- */
- #define STM32_UART_USE_USART1 FALSE
- #define STM32_UART_USE_USART2 FALSE
- #define STM32_UART_USE_USART3 FALSE
- #define STM32_UART_USE_UART4 FALSE
- #define STM32_UART_USE_UART5 FALSE
- #define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_UART5_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_UART5_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_USART1_IRQ_PRIORITY 12
- #define STM32_UART_USART2_IRQ_PRIORITY 12
- #define STM32_UART_USART3_IRQ_PRIORITY 12
- #define STM32_UART_UART4_IRQ_PRIORITY 12
- #define STM32_UART_UART5_IRQ_PRIORITY 12
- #define STM32_UART_USART1_DMA_PRIORITY 0
- #define STM32_UART_USART2_DMA_PRIORITY 0
- #define STM32_UART_USART3_DMA_PRIORITY 0
- #define STM32_UART_UART4_DMA_PRIORITY 0
- #define STM32_UART_UART5_DMA_PRIORITY 0
- #define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
- /*
- * USB driver system settings.
- */
- #define STM32_USB_USE_OTG1 FALSE
- #define STM32_USB_OTG1_IRQ_PRIORITY 14
- #define STM32_USB_OTG1_RX_FIFO_SIZE 512
- /*
- * WDG driver system settings.
- */
- #define STM32_WDG_USE_IWDG FALSE
- /*
- * WSPI driver system settings.
- */
- #define STM32_WSPI_USE_OCTOSPI1 FALSE
- #define STM32_WSPI_USE_OCTOSPI2 TRUE
- #define STM32_WSPI_OCTOSPI1_PRESCALER_VALUE 1
- #define STM32_WSPI_OCTOSPI2_PRESCALER_VALUE 1
- #define STM32_WSPI_OCTOSPI1_IRQ_PRIORITY 10
- #define STM32_WSPI_OCTOSPI2_IRQ_PRIORITY 10
- #define STM32_WSPI_OCTOSPI1_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_WSPI_OCTOSPI2_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_WSPI_OCTOSPI1_DMA_PRIORITY 1
- #define STM32_WSPI_OCTOSPI2_DMA_PRIORITY 1
- #define STM32_WSPI_OCTOSPI1_DMA_IRQ_PRIORITY 10
- #define STM32_WSPI_OCTOSPI2_DMA_IRQ_PRIORITY 10
- #define STM32_WSPI_DMA_ERROR_HOOK(qspip) osalSysHalt("DMA failure")
- #endif /* MCUCONF_H */
|