mcuconf.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253
  1. /*
  2. ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
  3. Licensed under the Apache License, Version 2.0 (the "License");
  4. you may not use this file except in compliance with the License.
  5. You may obtain a copy of the License at
  6. http://www.apache.org/licenses/LICENSE-2.0
  7. Unless required by applicable law or agreed to in writing, software
  8. distributed under the License is distributed on an "AS IS" BASIS,
  9. WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  10. See the License for the specific language governing permissions and
  11. limitations under the License.
  12. */
  13. #ifndef MCUCONF_H
  14. #define MCUCONF_H
  15. /*
  16. * STM32F0xx drivers configuration.
  17. * The following settings override the default settings present in
  18. * the various device driver implementation headers.
  19. * Note that the settings for each driver only have effect if the whole
  20. * driver is enabled in halconf.h.
  21. *
  22. * IRQ priorities:
  23. * 3...0 Lowest...Highest.
  24. *
  25. * DMA priorities:
  26. * 0...3 Lowest...Highest.
  27. */
  28. #define STM32F0xx_MCUCONF
  29. /*
  30. * HAL driver system settings.
  31. */
  32. #define STM32_NO_INIT FALSE
  33. #define STM32_PVD_ENABLE FALSE
  34. #define STM32_PLS STM32_PLS_LEV0
  35. #define STM32_HSI_ENABLED TRUE
  36. #define STM32_HSI14_ENABLED TRUE
  37. #define STM32_HSI48_ENABLED FALSE
  38. #define STM32_LSI_ENABLED TRUE
  39. #define STM32_HSE_ENABLED FALSE
  40. #define STM32_LSE_ENABLED FALSE
  41. #define STM32_SW STM32_SW_PLL
  42. #define STM32_PLLSRC STM32_PLLSRC_HSI_DIV2
  43. #define STM32_PREDIV_VALUE 1
  44. #define STM32_PLLMUL_VALUE 12
  45. #define STM32_HPRE STM32_HPRE_DIV1
  46. #define STM32_PPRE STM32_PPRE_DIV1
  47. #define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
  48. #define STM32_MCOPRE STM32_MCOPRE_DIV1
  49. #define STM32_PLLNODIV STM32_PLLNODIV_DIV2
  50. #define STM32_CECSW STM32_CECSW_HSI
  51. #define STM32_I2C1SW STM32_I2C1SW_HSI
  52. #define STM32_USART1SW STM32_USART1SW_PCLK
  53. #define STM32_RTCSEL STM32_RTCSEL_LSI
  54. /*
  55. * IRQ system settings.
  56. */
  57. #define STM32_IRQ_EXTI0_1_IRQ_PRIORITY 3
  58. #define STM32_IRQ_EXTI2_3_IRQ_PRIORITY 3
  59. #define STM32_IRQ_EXTI4_15_IRQ_PRIORITY 3
  60. #define STM32_IRQ_EXTI16_IRQ_PRIORITY 3
  61. #define STM32_IRQ_EXTI17_20_IRQ_PRIORITY 3
  62. /*
  63. * ADC driver system settings.
  64. */
  65. #define STM32_ADC_USE_ADC1 FALSE
  66. #define STM32_ADC_ADC1_CKMODE STM32_ADC_CKMODE_ADCCLK
  67. #define STM32_ADC_ADC1_DMA_PRIORITY 2
  68. #define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 2
  69. #define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
  70. /*
  71. * CAN driver system settings.
  72. */
  73. #define STM32_CAN_USE_CAN1 FALSE
  74. #define STM32_CAN_CAN1_IRQ_PRIORITY 3
  75. /*
  76. * DAC driver system settings.
  77. */
  78. #define STM32_DAC_DUAL_MODE FALSE
  79. #define STM32_DAC_USE_DAC1_CH1 FALSE
  80. #define STM32_DAC_USE_DAC1_CH2 FALSE
  81. #define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 2
  82. #define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 2
  83. #define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
  84. #define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
  85. #define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  86. #define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  87. /*
  88. * GPT driver system settings.
  89. */
  90. #define STM32_GPT_USE_TIM1 FALSE
  91. #define STM32_GPT_USE_TIM2 FALSE
  92. #define STM32_GPT_USE_TIM3 FALSE
  93. #define STM32_GPT_USE_TIM6 FALSE
  94. #define STM32_GPT_USE_TIM7 FALSE
  95. #define STM32_GPT_USE_TIM14 FALSE
  96. #define STM32_GPT_TIM1_IRQ_PRIORITY 2
  97. #define STM32_GPT_TIM2_IRQ_PRIORITY 2
  98. #define STM32_GPT_TIM3_IRQ_PRIORITY 2
  99. #define STM32_GPT_TIM6_IRQ_PRIORITY 2
  100. #define STM32_GPT_TIM7_IRQ_PRIORITY 2
  101. #define STM32_GPT_TIM14_IRQ_PRIORITY 2
  102. /*
  103. * I2C driver system settings.
  104. */
  105. #define STM32_I2C_USE_I2C1 FALSE
  106. #define STM32_I2C_USE_I2C2 FALSE
  107. #define STM32_I2C_BUSY_TIMEOUT 50
  108. #define STM32_I2C_I2C1_IRQ_PRIORITY 3
  109. #define STM32_I2C_I2C2_IRQ_PRIORITY 3
  110. #define STM32_I2C_USE_DMA TRUE
  111. #define STM32_I2C_I2C1_DMA_PRIORITY 1
  112. #define STM32_I2C_I2C2_DMA_PRIORITY 1
  113. #define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  114. #define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  115. #define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
  116. #define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  117. #define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
  118. /*
  119. * I2S driver system settings.
  120. */
  121. #define STM32_I2S_USE_SPI1 FALSE
  122. #define STM32_I2S_USE_SPI2 FALSE
  123. #define STM32_I2S_SPI1_MODE (STM32_I2S_MODE_MASTER | \
  124. STM32_I2S_MODE_RX)
  125. #define STM32_I2S_SPI2_MODE (STM32_I2S_MODE_MASTER | \
  126. STM32_I2S_MODE_RX)
  127. #define STM32_I2S_SPI1_IRQ_PRIORITY 2
  128. #define STM32_I2S_SPI2_IRQ_PRIORITY 2
  129. #define STM32_I2S_SPI1_DMA_PRIORITY 1
  130. #define STM32_I2S_SPI2_DMA_PRIORITY 1
  131. #define STM32_I2S_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  132. #define STM32_I2S_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  133. #define STM32_I2S_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  134. #define STM32_I2S_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
  135. #define STM32_I2S_DMA_ERROR_HOOK(i2sp) osalSysHalt("DMA failure")
  136. /*
  137. * ICU driver system settings.
  138. */
  139. #define STM32_ICU_USE_TIM1 FALSE
  140. #define STM32_ICU_USE_TIM2 FALSE
  141. #define STM32_ICU_USE_TIM3 FALSE
  142. #define STM32_ICU_TIM1_IRQ_PRIORITY 3
  143. #define STM32_ICU_TIM2_IRQ_PRIORITY 3
  144. #define STM32_ICU_TIM3_IRQ_PRIORITY 3
  145. /*
  146. * PWM driver system settings.
  147. */
  148. #define STM32_PWM_USE_ADVANCED FALSE
  149. #define STM32_PWM_USE_TIM1 FALSE
  150. #define STM32_PWM_USE_TIM2 FALSE
  151. #define STM32_PWM_USE_TIM3 FALSE
  152. #define STM32_PWM_TIM1_IRQ_PRIORITY 3
  153. #define STM32_PWM_TIM2_IRQ_PRIORITY 3
  154. #define STM32_PWM_TIM3_IRQ_PRIORITY 3
  155. /*
  156. * SERIAL driver system settings.
  157. */
  158. #define STM32_SERIAL_USE_USART1 FALSE
  159. #define STM32_SERIAL_USE_USART2 TRUE
  160. #define STM32_SERIAL_USE_USART3 FALSE
  161. #define STM32_SERIAL_USE_UART4 FALSE
  162. #define STM32_SERIAL_USE_UART5 FALSE
  163. #define STM32_SERIAL_USE_USART6 FALSE
  164. #define STM32_SERIAL_USE_UART7 FALSE
  165. #define STM32_SERIAL_USE_UART8 FALSE
  166. #define STM32_SERIAL_USART1_PRIORITY 3
  167. #define STM32_SERIAL_USART2_PRIORITY 3
  168. #define STM32_SERIAL_USART3_8_PRIORITY 3
  169. /*
  170. * SPI driver system settings.
  171. */
  172. #define STM32_SPI_USE_SPI1 FALSE
  173. #define STM32_SPI_USE_SPI2 FALSE
  174. #define STM32_SPI_SPI1_DMA_PRIORITY 1
  175. #define STM32_SPI_SPI2_DMA_PRIORITY 1
  176. #define STM32_SPI_SPI1_IRQ_PRIORITY 2
  177. #define STM32_SPI_SPI2_IRQ_PRIORITY 2
  178. #define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  179. #define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  180. #define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  181. #define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
  182. #define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
  183. /*
  184. * ST driver system settings.
  185. */
  186. #define STM32_ST_IRQ_PRIORITY 2
  187. #define STM32_ST_USE_TIMER 2
  188. /*
  189. * UART driver system settings.
  190. */
  191. #define STM32_UART_USE_USART1 FALSE
  192. #define STM32_UART_USE_USART2 TRUE
  193. #define STM32_UART_USE_USART3 FALSE
  194. #define STM32_UART_USE_UART4 FALSE
  195. #define STM32_UART_USE_UART5 FALSE
  196. #define STM32_UART_USE_USART6 FALSE
  197. #define STM32_UART_USE_UART7 FALSE
  198. #define STM32_UART_USE_UART8 FALSE
  199. #define STM32_UART_USART1_IRQ_PRIORITY 3
  200. #define STM32_UART_USART2_IRQ_PRIORITY 3
  201. #define STM32_UART_USART3_8_IRQ_PRIORITY 3
  202. #define STM32_UART_USART1_DMA_PRIORITY 0
  203. #define STM32_UART_USART2_DMA_PRIORITY 0
  204. #define STM32_UART_USART3_DMA_PRIORITY 0
  205. #define STM32_UART_UART4_DMA_PRIORITY 0
  206. #define STM32_UART_UART5_DMA_PRIORITY 0
  207. #define STM32_UART_USART6_DMA_PRIORITY 0
  208. #define STM32_UART_UART7_DMA_PRIORITY 0
  209. #define STM32_UART_UART8_DMA_PRIORITY 0
  210. #define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  211. #define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  212. #define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
  213. #define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  214. #define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  215. #define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  216. #define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
  217. #define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  218. #define STM32_UART_UART5_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  219. #define STM32_UART_UART5_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  220. #define STM32_UART_USART6_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
  221. #define STM32_UART_USART6_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  222. #define STM32_UART_UART7_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  223. #define STM32_UART_UART7_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  224. #define STM32_UART_UART8_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
  225. #define STM32_UART_UART8_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  226. #define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
  227. /*
  228. * WDG driver system settings.
  229. */
  230. #define STM32_WDG_USE_IWDG FALSE
  231. #endif /* MCUCONF_H */