mcuconf.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
  3. Licensed under the Apache License, Version 2.0 (the "License");
  4. you may not use this file except in compliance with the License.
  5. You may obtain a copy of the License at
  6. http://www.apache.org/licenses/LICENSE-2.0
  7. Unless required by applicable law or agreed to in writing, software
  8. distributed under the License is distributed on an "AS IS" BASIS,
  9. WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  10. See the License for the specific language governing permissions and
  11. limitations under the License.
  12. */
  13. #ifndef MCUCONF_H
  14. #define MCUCONF_H
  15. /*
  16. * STM32F7xx drivers configuration.
  17. * The following settings override the default settings present in
  18. * the various device driver implementation headers.
  19. * Note that the settings for each driver only have effect if the whole
  20. * driver is enabled in halconf.h.
  21. *
  22. * IRQ priorities:
  23. * 15...0 Lowest...Highest.
  24. *
  25. * DMA priorities:
  26. * 0...3 Lowest...Highest.
  27. */
  28. #define STM32F7xx_MCUCONF
  29. #define STM32F746_MCUCONF
  30. #define STM32F756_MCUCONF
  31. /*
  32. * HAL driver system settings.
  33. */
  34. #define STM32_NO_INIT FALSE
  35. #define STM32_PVD_ENABLE FALSE
  36. #define STM32_PLS STM32_PLS_LEV0
  37. #define STM32_BKPRAM_ENABLE FALSE
  38. #define STM32_HSI_ENABLED TRUE
  39. #define STM32_LSI_ENABLED FALSE
  40. #define STM32_HSE_ENABLED TRUE
  41. #define STM32_LSE_ENABLED TRUE
  42. #define STM32_CLOCK48_REQUIRED TRUE
  43. #define STM32_SW STM32_SW_PLL
  44. #define STM32_PLLSRC STM32_PLLSRC_HSE
  45. #define STM32_PLLM_VALUE 25
  46. #define STM32_PLLN_VALUE 432
  47. #define STM32_PLLP_VALUE 2
  48. #define STM32_PLLQ_VALUE 9
  49. #define STM32_HPRE STM32_HPRE_DIV1
  50. #define STM32_PPRE1 STM32_PPRE1_DIV4
  51. #define STM32_PPRE2 STM32_PPRE2_DIV2
  52. #define STM32_RTCSEL STM32_RTCSEL_LSE
  53. #define STM32_RTCPRE_VALUE 25
  54. #define STM32_MCO1SEL STM32_MCO1SEL_HSI
  55. #define STM32_MCO1PRE STM32_MCO1PRE_DIV1
  56. #define STM32_MCO2SEL STM32_MCO2SEL_SYSCLK
  57. #define STM32_MCO2PRE STM32_MCO2PRE_DIV4
  58. #define STM32_I2SSRC STM32_I2SSRC_OFF
  59. #define STM32_PLLI2SN_VALUE 192
  60. #define STM32_PLLI2SP_VALUE 4
  61. #define STM32_PLLI2SQ_VALUE 4
  62. #define STM32_PLLI2SR_VALUE 4
  63. #define STM32_PLLI2SDIVQ_VALUE 2
  64. #define STM32_PLLSAIN_VALUE 192
  65. #define STM32_PLLSAIP_VALUE 4
  66. #define STM32_PLLSAIQ_VALUE 4
  67. #define STM32_PLLSAIR_VALUE 4
  68. #define STM32_PLLSAIDIVQ_VALUE 2
  69. #define STM32_PLLSAIDIVR_VALUE 2
  70. #define STM32_SAI1SEL STM32_SAI1SEL_OFF
  71. #define STM32_SAI2SEL STM32_SAI2SEL_OFF
  72. #define STM32_LCDTFT_REQUIRED FALSE
  73. #define STM32_USART1SEL STM32_USART1SEL_PCLK2
  74. #define STM32_USART2SEL STM32_USART2SEL_PCLK1
  75. #define STM32_USART3SEL STM32_USART3SEL_PCLK1
  76. #define STM32_UART4SEL STM32_UART4SEL_PCLK1
  77. #define STM32_UART5SEL STM32_UART5SEL_PCLK1
  78. #define STM32_USART6SEL STM32_USART6SEL_PCLK2
  79. #define STM32_UART7SEL STM32_UART7SEL_PCLK1
  80. #define STM32_UART8SEL STM32_UART8SEL_PCLK1
  81. #define STM32_I2C1SEL STM32_I2C1SEL_PCLK1
  82. #define STM32_I2C2SEL STM32_I2C2SEL_PCLK1
  83. #define STM32_I2C3SEL STM32_I2C3SEL_PCLK1
  84. #define STM32_I2C4SEL STM32_I2C4SEL_PCLK1
  85. #define STM32_LPTIM1SEL STM32_LPTIM1SEL_PCLK1
  86. #define STM32_CECSEL STM32_CECSEL_LSE
  87. #define STM32_CK48MSEL STM32_CK48MSEL_PLL
  88. #define STM32_SDMMC1SEL STM32_SDMMC1SEL_PLL48CLK
  89. #define STM32_SRAM2_NOCACHE FALSE
  90. /*
  91. * IRQ system settings.
  92. */
  93. #define STM32_IRQ_EXTI0_PRIORITY 6
  94. #define STM32_IRQ_EXTI1_PRIORITY 6
  95. #define STM32_IRQ_EXTI2_PRIORITY 6
  96. #define STM32_IRQ_EXTI3_PRIORITY 6
  97. #define STM32_IRQ_EXTI4_PRIORITY 6
  98. #define STM32_IRQ_EXTI5_9_PRIORITY 6
  99. #define STM32_IRQ_EXTI10_15_PRIORITY 6
  100. #define STM32_IRQ_EXTI16_PRIORITY 6
  101. #define STM32_IRQ_EXTI17_PRIORITY 15
  102. #define STM32_IRQ_EXTI18_PRIORITY 6
  103. #define STM32_IRQ_EXTI19_PRIORITY 6
  104. #define STM32_IRQ_EXTI20_PRIORITY 6
  105. #define STM32_IRQ_EXTI21_PRIORITY 15
  106. #define STM32_IRQ_EXTI22_PRIORITY 15
  107. /*
  108. * ADC driver system settings.
  109. */
  110. #define STM32_ADC_ADCPRE ADC_CCR_ADCPRE_DIV4
  111. #define STM32_ADC_USE_ADC1 FALSE
  112. #define STM32_ADC_USE_ADC2 FALSE
  113. #define STM32_ADC_USE_ADC3 FALSE
  114. #define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
  115. #define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
  116. #define STM32_ADC_ADC3_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
  117. #define STM32_ADC_ADC1_DMA_PRIORITY 2
  118. #define STM32_ADC_ADC2_DMA_PRIORITY 2
  119. #define STM32_ADC_ADC3_DMA_PRIORITY 2
  120. #define STM32_ADC_IRQ_PRIORITY 6
  121. #define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 6
  122. #define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 6
  123. #define STM32_ADC_ADC3_DMA_IRQ_PRIORITY 6
  124. /*
  125. * CAN driver system settings.
  126. */
  127. #define STM32_CAN_USE_CAN1 FALSE
  128. #define STM32_CAN_USE_CAN2 FALSE
  129. #define STM32_CAN_USE_CAN3 FALSE
  130. #define STM32_CAN_CAN1_IRQ_PRIORITY 11
  131. #define STM32_CAN_CAN2_IRQ_PRIORITY 11
  132. #define STM32_CAN_CAN3_IRQ_PRIORITY 11
  133. /*
  134. * CRY driver system settings.
  135. */
  136. #define STM32_CRY_USE_CRYP1 FALSE
  137. #define STM32_CRY_USE_HASH1 FALSE
  138. #define STM32_CRY_CRYP1_IRQ_PRIORITY 9
  139. #define STM32_CRY_HASH1_IRQ_PRIORITY 9
  140. #define STM32_CRY_HASH1_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
  141. #define STM32_CRY_HASH1_DMA_PRIORITY 0
  142. #define STM32_CRY_HASH_SIZE_THRESHOLD 1024
  143. #define STM32_CRY_HASH_DMA_ERROR_HOOK(cryp) osalSysHalt("DMA failure")
  144. /*
  145. * DAC driver system settings.
  146. */
  147. #define STM32_DAC_DUAL_MODE FALSE
  148. #define STM32_DAC_USE_DAC1_CH1 FALSE
  149. #define STM32_DAC_USE_DAC1_CH2 FALSE
  150. #define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
  151. #define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
  152. #define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
  153. #define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
  154. #define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
  155. #define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
  156. /*
  157. * GPT driver system settings.
  158. */
  159. #define STM32_GPT_USE_TIM1 FALSE
  160. #define STM32_GPT_USE_TIM2 FALSE
  161. #define STM32_GPT_USE_TIM3 FALSE
  162. #define STM32_GPT_USE_TIM4 FALSE
  163. #define STM32_GPT_USE_TIM5 FALSE
  164. #define STM32_GPT_USE_TIM6 FALSE
  165. #define STM32_GPT_USE_TIM7 FALSE
  166. #define STM32_GPT_USE_TIM8 FALSE
  167. #define STM32_GPT_USE_TIM9 FALSE
  168. #define STM32_GPT_USE_TIM11 FALSE
  169. #define STM32_GPT_USE_TIM12 FALSE
  170. #define STM32_GPT_USE_TIM14 FALSE
  171. #define STM32_GPT_TIM1_IRQ_PRIORITY 7
  172. #define STM32_GPT_TIM2_IRQ_PRIORITY 7
  173. #define STM32_GPT_TIM3_IRQ_PRIORITY 7
  174. #define STM32_GPT_TIM4_IRQ_PRIORITY 7
  175. #define STM32_GPT_TIM5_IRQ_PRIORITY 7
  176. #define STM32_GPT_TIM6_IRQ_PRIORITY 7
  177. #define STM32_GPT_TIM7_IRQ_PRIORITY 7
  178. #define STM32_GPT_TIM8_IRQ_PRIORITY 7
  179. #define STM32_GPT_TIM9_IRQ_PRIORITY 7
  180. #define STM32_GPT_TIM11_IRQ_PRIORITY 7
  181. #define STM32_GPT_TIM12_IRQ_PRIORITY 7
  182. #define STM32_GPT_TIM14_IRQ_PRIORITY 7
  183. /*
  184. * I2C driver system settings.
  185. */
  186. #define STM32_I2C_USE_I2C1 FALSE
  187. #define STM32_I2C_USE_I2C2 FALSE
  188. #define STM32_I2C_USE_I2C3 FALSE
  189. #define STM32_I2C_USE_I2C4 FALSE
  190. #define STM32_I2C_BUSY_TIMEOUT 50
  191. #define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
  192. #define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
  193. #define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  194. #define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
  195. #define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  196. #define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  197. #define STM32_I2C_I2C4_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  198. #define STM32_I2C_I2C4_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
  199. #define STM32_I2C_I2C1_IRQ_PRIORITY 5
  200. #define STM32_I2C_I2C2_IRQ_PRIORITY 5
  201. #define STM32_I2C_I2C3_IRQ_PRIORITY 5
  202. #define STM32_I2C_I2C4_IRQ_PRIORITY 5
  203. #define STM32_I2C_I2C1_DMA_PRIORITY 3
  204. #define STM32_I2C_I2C2_DMA_PRIORITY 3
  205. #define STM32_I2C_I2C3_DMA_PRIORITY 3
  206. #define STM32_I2C_I2C4_DMA_PRIORITY 3
  207. #define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
  208. /*
  209. * ICU driver system settings.
  210. */
  211. #define STM32_ICU_USE_TIM1 FALSE
  212. #define STM32_ICU_USE_TIM2 FALSE
  213. #define STM32_ICU_USE_TIM3 FALSE
  214. #define STM32_ICU_USE_TIM4 FALSE
  215. #define STM32_ICU_USE_TIM5 FALSE
  216. #define STM32_ICU_USE_TIM8 FALSE
  217. #define STM32_ICU_USE_TIM9 FALSE
  218. #define STM32_ICU_TIM1_IRQ_PRIORITY 7
  219. #define STM32_ICU_TIM2_IRQ_PRIORITY 7
  220. #define STM32_ICU_TIM3_IRQ_PRIORITY 7
  221. #define STM32_ICU_TIM4_IRQ_PRIORITY 7
  222. #define STM32_ICU_TIM5_IRQ_PRIORITY 7
  223. #define STM32_ICU_TIM8_IRQ_PRIORITY 7
  224. #define STM32_ICU_TIM9_IRQ_PRIORITY 7
  225. /*
  226. * MAC driver system settings.
  227. */
  228. #define STM32_MAC_TRANSMIT_BUFFERS 2
  229. #define STM32_MAC_RECEIVE_BUFFERS 4
  230. #define STM32_MAC_BUFFERS_SIZE 1522
  231. #define STM32_MAC_PHY_TIMEOUT 100
  232. #define STM32_MAC_ETH1_CHANGE_PHY_STATE TRUE
  233. #define STM32_MAC_ETH1_IRQ_PRIORITY 13
  234. #define STM32_MAC_IP_CHECKSUM_OFFLOAD 0
  235. /*
  236. * PWM driver system settings.
  237. */
  238. #define STM32_PWM_USE_ADVANCED FALSE
  239. #define STM32_PWM_USE_TIM1 FALSE
  240. #define STM32_PWM_USE_TIM2 FALSE
  241. #define STM32_PWM_USE_TIM3 FALSE
  242. #define STM32_PWM_USE_TIM4 FALSE
  243. #define STM32_PWM_USE_TIM5 FALSE
  244. #define STM32_PWM_USE_TIM8 FALSE
  245. #define STM32_PWM_USE_TIM9 FALSE
  246. #define STM32_PWM_TIM1_IRQ_PRIORITY 7
  247. #define STM32_PWM_TIM2_IRQ_PRIORITY 7
  248. #define STM32_PWM_TIM3_IRQ_PRIORITY 7
  249. #define STM32_PWM_TIM4_IRQ_PRIORITY 7
  250. #define STM32_PWM_TIM5_IRQ_PRIORITY 7
  251. #define STM32_PWM_TIM8_IRQ_PRIORITY 7
  252. #define STM32_PWM_TIM9_IRQ_PRIORITY 7
  253. /*
  254. * RTC driver system settings.
  255. */
  256. #define STM32_RTC_PRESA_VALUE 32
  257. #define STM32_RTC_PRESS_VALUE 1024
  258. #define STM32_RTC_CR_INIT 0
  259. #define STM32_RTC_TAMPCR_INIT 0
  260. /*
  261. * SDC driver system settings.
  262. */
  263. #define STM32_SDC_USE_SDMMC1 FALSE
  264. #define STM32_SDC_SDMMC_UNALIGNED_SUPPORT TRUE
  265. #define STM32_SDC_SDMMC_WRITE_TIMEOUT 1000
  266. #define STM32_SDC_SDMMC_READ_TIMEOUT 1000
  267. #define STM32_SDC_SDMMC_CLOCK_DELAY 10
  268. #define STM32_SDC_SDMMC1_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
  269. #define STM32_SDC_SDMMC1_DMA_PRIORITY 3
  270. #define STM32_SDC_SDMMC1_IRQ_PRIORITY 9
  271. /*
  272. * SERIAL driver system settings.
  273. */
  274. #define STM32_SERIAL_USE_USART1 TRUE
  275. #define STM32_SERIAL_USE_USART2 FALSE
  276. #define STM32_SERIAL_USE_USART3 FALSE
  277. #define STM32_SERIAL_USE_UART4 FALSE
  278. #define STM32_SERIAL_USE_UART5 FALSE
  279. #define STM32_SERIAL_USE_USART6 FALSE
  280. #define STM32_SERIAL_USE_UART7 FALSE
  281. #define STM32_SERIAL_USE_UART8 FALSE
  282. #define STM32_SERIAL_USART1_PRIORITY 12
  283. #define STM32_SERIAL_USART2_PRIORITY 12
  284. #define STM32_SERIAL_USART3_PRIORITY 12
  285. #define STM32_SERIAL_UART4_PRIORITY 12
  286. #define STM32_SERIAL_UART5_PRIORITY 12
  287. #define STM32_SERIAL_USART6_PRIORITY 12
  288. #define STM32_SERIAL_UART7_PRIORITY 12
  289. #define STM32_SERIAL_UART8_PRIORITY 12
  290. /*
  291. * SPI driver system settings.
  292. */
  293. #define STM32_SPI_USE_SPI1 FALSE
  294. #define STM32_SPI_USE_SPI2 FALSE
  295. #define STM32_SPI_USE_SPI3 FALSE
  296. #define STM32_SPI_USE_SPI4 FALSE
  297. #define STM32_SPI_USE_SPI5 FALSE
  298. #define STM32_SPI_USE_SPI6 FALSE
  299. #define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 0)
  300. #define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
  301. #define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  302. #define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  303. #define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
  304. #define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
  305. #define STM32_SPI_SPI4_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 0)
  306. #define STM32_SPI_SPI4_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
  307. #define STM32_SPI_SPI5_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
  308. #define STM32_SPI_SPI5_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
  309. #define STM32_SPI_SPI6_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 6)
  310. #define STM32_SPI_SPI6_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
  311. #define STM32_SPI_SPI1_DMA_PRIORITY 1
  312. #define STM32_SPI_SPI2_DMA_PRIORITY 1
  313. #define STM32_SPI_SPI3_DMA_PRIORITY 1
  314. #define STM32_SPI_SPI4_DMA_PRIORITY 1
  315. #define STM32_SPI_SPI5_DMA_PRIORITY 1
  316. #define STM32_SPI_SPI6_DMA_PRIORITY 1
  317. #define STM32_SPI_SPI1_IRQ_PRIORITY 10
  318. #define STM32_SPI_SPI2_IRQ_PRIORITY 10
  319. #define STM32_SPI_SPI3_IRQ_PRIORITY 10
  320. #define STM32_SPI_SPI4_IRQ_PRIORITY 10
  321. #define STM32_SPI_SPI5_IRQ_PRIORITY 10
  322. #define STM32_SPI_SPI6_IRQ_PRIORITY 10
  323. #define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
  324. /*
  325. * ST driver system settings.
  326. */
  327. #define STM32_ST_IRQ_PRIORITY 8
  328. #define STM32_ST_USE_TIMER 2
  329. /*
  330. * UART driver system settings.
  331. */
  332. #define STM32_UART_USE_USART1 FALSE
  333. #define STM32_UART_USE_USART2 FALSE
  334. #define STM32_UART_USE_USART3 FALSE
  335. #define STM32_UART_USE_UART4 FALSE
  336. #define STM32_UART_USE_UART5 FALSE
  337. #define STM32_UART_USE_USART6 FALSE
  338. #define STM32_UART_USE_UART7 FALSE
  339. #define STM32_UART_USE_UART8 FALSE
  340. #define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
  341. #define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
  342. #define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
  343. #define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
  344. #define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
  345. #define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  346. #define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  347. #define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  348. #define STM32_UART_UART5_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
  349. #define STM32_UART_UART5_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
  350. #define STM32_UART_USART6_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
  351. #define STM32_UART_USART6_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
  352. #define STM32_UART_UART7_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  353. #define STM32_UART_UART7_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
  354. #define STM32_UART_UART8_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
  355. #define STM32_UART_UART8_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
  356. #define STM32_UART_USART1_IRQ_PRIORITY 12
  357. #define STM32_UART_USART2_IRQ_PRIORITY 12
  358. #define STM32_UART_USART3_IRQ_PRIORITY 12
  359. #define STM32_UART_UART4_IRQ_PRIORITY 12
  360. #define STM32_UART_UART5_IRQ_PRIORITY 12
  361. #define STM32_UART_USART6_IRQ_PRIORITY 12
  362. #define STM32_UART_UART7_IRQ_PRIORITY 12
  363. #define STM32_UART_UART8_IRQ_PRIORITY 12
  364. #define STM32_UART_USART1_DMA_PRIORITY 0
  365. #define STM32_UART_USART2_DMA_PRIORITY 0
  366. #define STM32_UART_USART3_DMA_PRIORITY 0
  367. #define STM32_UART_UART4_DMA_PRIORITY 0
  368. #define STM32_UART_UART5_DMA_PRIORITY 0
  369. #define STM32_UART_USART6_DMA_PRIORITY 0
  370. #define STM32_UART_UART7_DMA_PRIORITY 0
  371. #define STM32_UART_UART8_DMA_PRIORITY 0
  372. #define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
  373. /*
  374. * USB driver system settings.
  375. */
  376. #define STM32_USB_USE_OTG1 FALSE
  377. #define STM32_USB_USE_OTG2 FALSE
  378. #define STM32_USB_OTG1_IRQ_PRIORITY 14
  379. #define STM32_USB_OTG2_IRQ_PRIORITY 14
  380. #define STM32_USB_OTG1_RX_FIFO_SIZE 512
  381. #define STM32_USB_OTG2_RX_FIFO_SIZE 1024
  382. /*
  383. * WDG driver system settings.
  384. */
  385. #define STM32_WDG_USE_IWDG FALSE
  386. /*
  387. * WSPI driver system settings.
  388. */
  389. #define STM32_WSPI_USE_QUADSPI1 FALSE
  390. #define STM32_WSPI_QUADSPI1_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
  391. #endif /* MCUCONF_H */