mcuconf.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /*
  2. ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
  3. Licensed under the Apache License, Version 2.0 (the "License");
  4. you may not use this file except in compliance with the License.
  5. You may obtain a copy of the License at
  6. http://www.apache.org/licenses/LICENSE-2.0
  7. Unless required by applicable law or agreed to in writing, software
  8. distributed under the License is distributed on an "AS IS" BASIS,
  9. WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  10. See the License for the specific language governing permissions and
  11. limitations under the License.
  12. */
  13. /*
  14. * STM32L4xx drivers configuration.
  15. * The following settings override the default settings present in
  16. * the various device driver implementation headers.
  17. * Note that the settings for each driver only have effect if the whole
  18. * driver is enabled in halconf.h.
  19. *
  20. * IRQ priorities:
  21. * 15...0 Lowest...Highest.
  22. *
  23. * DMA priorities:
  24. * 0...3 Lowest...Highest.
  25. */
  26. #ifndef MCUCONF_H
  27. #define MCUCONF_H
  28. #define STM32L4xx_MCUCONF
  29. #define STM32L4R5_MCUCONF
  30. #define STM32L4S5_MCUCONF
  31. #define STM32L4R7_MCUCONF
  32. #define STM32L4S7_MCUCONF
  33. #define STM32L4R9_MCUCONF
  34. #define STM32L4S9_MCUCONF
  35. /*
  36. * HAL driver system settings.
  37. */
  38. #define STM32_NO_INIT FALSE
  39. #define STM32_VOS STM32_VOS_RANGE1
  40. #define STM32_PVD_ENABLE FALSE
  41. #define STM32_PLS STM32_PLS_LEV0
  42. #define STM32_HSI16_ENABLED FALSE
  43. #define STM32_HSI48_ENABLED FALSE
  44. #define STM32_LSI_ENABLED TRUE
  45. #define STM32_HSE_ENABLED FALSE
  46. #define STM32_LSE_ENABLED FALSE
  47. #define STM32_MSIPLL_ENABLED FALSE
  48. #define STM32_MSIRANGE STM32_MSIRANGE_4M
  49. #define STM32_MSISRANGE STM32_MSISRANGE_4M
  50. #define STM32_SW STM32_SW_PLL
  51. #define STM32_PLLSRC STM32_PLLSRC_MSI
  52. #define STM32_PLLM_VALUE 1
  53. #define STM32_PLLN_VALUE 60
  54. #define STM32_PLLPDIV_VALUE 0
  55. #define STM32_PLLP_VALUE 7
  56. #define STM32_PLLQ_VALUE 4
  57. #define STM32_PLLR_VALUE 2
  58. #define STM32_HPRE STM32_HPRE_DIV1
  59. #define STM32_PPRE1 STM32_PPRE1_DIV1
  60. #define STM32_PPRE2 STM32_PPRE2_DIV1
  61. #define STM32_STOPWUCK STM32_STOPWUCK_MSI
  62. #define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
  63. #define STM32_MCOPRE STM32_MCOPRE_DIV1
  64. #define STM32_LSCOSEL STM32_LSCOSEL_NOCLOCK
  65. #define STM32_PLLSAI1M_VALUE 1
  66. #define STM32_PLLSAI1N_VALUE 72
  67. #define STM32_PLLSAI1PDIV_VALUE 6
  68. #define STM32_PLLSAI1P_VALUE 7
  69. #define STM32_PLLSAI1Q_VALUE 6
  70. #define STM32_PLLSAI1R_VALUE 6
  71. #define STM32_PLLSAI2M_VALUE 1
  72. #define STM32_PLLSAI2N_VALUE 72
  73. #define STM32_PLLSAI2PDIV_VALUE 6
  74. #define STM32_PLLSAI2P_VALUE 7
  75. #define STM32_PLLSAI2Q_VALUE 6
  76. #define STM32_PLLSAI2R_VALUE 6
  77. /*
  78. * Peripherals clock sources.
  79. */
  80. #define STM32_USART1SEL STM32_USART1SEL_SYSCLK
  81. #define STM32_USART2SEL STM32_USART2SEL_SYSCLK
  82. #define STM32_USART3SEL STM32_USART3SEL_SYSCLK
  83. #define STM32_UART4SEL STM32_UART4SEL_SYSCLK
  84. #define STM32_UART5SEL STM32_UART5SEL_SYSCLK
  85. #define STM32_LPUART1SEL STM32_LPUART1SEL_SYSCLK
  86. #define STM32_I2C1SEL STM32_I2C1SEL_SYSCLK
  87. #define STM32_I2C2SEL STM32_I2C2SEL_SYSCLK
  88. #define STM32_I2C3SEL STM32_I2C3SEL_SYSCLK
  89. #define STM32_LPTIM1SEL STM32_LPTIM1SEL_PCLK1
  90. #define STM32_LPTIM2SEL STM32_LPTIM2SEL_PCLK1
  91. #define STM32_CLK48SEL STM32_CLK48SEL_PLLSAI1
  92. #define STM32_ADCSEL STM32_ADCSEL_SYSCLK
  93. #define STM32_DFSDMSEL STM32_DFSDMSEL_PCLK2
  94. #define STM32_ADFSDMSEL STM32_ADFSDMSEL_SAI1CLK
  95. #define STM32_SAI1SEL STM32_SAI1SEL_OFF
  96. #define STM32_SAI2SEL STM32_SAI2SEL_OFF
  97. #define STM32_DSISEL STM32_DSISEL_DSIPHY
  98. #define STM32_SDMMC STM32_SDMMCSEL_48CLK
  99. #define STM32_OSPISEL STM32_OSPISEL_SYSCLK
  100. #define STM32_RTCSEL STM32_RTCSEL_LSI
  101. /*
  102. * IRQ system settings.
  103. */
  104. #define STM32_IRQ_EXTI0_PRIORITY 6
  105. #define STM32_IRQ_EXTI1_PRIORITY 6
  106. #define STM32_IRQ_EXTI2_PRIORITY 6
  107. #define STM32_IRQ_EXTI3_PRIORITY 6
  108. #define STM32_IRQ_EXTI4_PRIORITY 6
  109. #define STM32_IRQ_EXTI5_9_PRIORITY 6
  110. #define STM32_IRQ_EXTI10_15_PRIORITY 6
  111. #define STM32_IRQ_EXTI1635_38_PRIORITY 6
  112. #define STM32_IRQ_EXTI18_PRIORITY 6
  113. #define STM32_IRQ_EXTI19_PRIORITY 6
  114. #define STM32_IRQ_EXTI20_PRIORITY 6
  115. #define STM32_IRQ_EXTI21_22_PRIORITY 6
  116. #define STM32_IRQ_TIM1_BRK_TIM15_PRIORITY 7
  117. #define STM32_IRQ_TIM1_UP_TIM16_PRIORITY 7
  118. #define STM32_IRQ_TIM1_TRGCO_TIM17_PRIORITY 7
  119. #define STM32_IRQ_TIM1_CC_PRIORITY 7
  120. /*
  121. * ADC driver system settings.
  122. */
  123. #define STM32_ADC_COMPACT_SAMPLES FALSE
  124. #define STM32_ADC_USE_ADC1 FALSE
  125. #define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  126. #define STM32_ADC_ADC1_DMA_PRIORITY 2
  127. #define STM32_ADC_ADC12_IRQ_PRIORITY 5
  128. #define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 5
  129. #define STM32_ADC_ADC123_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV2
  130. /*
  131. * CAN driver system settings.
  132. */
  133. #define STM32_CAN_USE_CAN1 FALSE
  134. #define STM32_CAN_CAN1_IRQ_PRIORITY 11
  135. /*
  136. * DAC driver system settings.
  137. */
  138. #define STM32_DAC_DUAL_MODE FALSE
  139. #define STM32_DAC_USE_DAC1_CH1 TRUE
  140. #define STM32_DAC_USE_DAC1_CH2 TRUE
  141. #define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
  142. #define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
  143. #define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
  144. #define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
  145. #define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  146. #define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  147. /*
  148. * GPT driver system settings.
  149. */
  150. #define STM32_GPT_USE_TIM1 FALSE
  151. #define STM32_GPT_USE_TIM2 FALSE
  152. #define STM32_GPT_USE_TIM3 FALSE
  153. #define STM32_GPT_USE_TIM4 FALSE
  154. #define STM32_GPT_USE_TIM5 FALSE
  155. #define STM32_GPT_USE_TIM6 TRUE
  156. #define STM32_GPT_USE_TIM7 FALSE
  157. #define STM32_GPT_USE_TIM8 FALSE
  158. #define STM32_GPT_USE_TIM15 FALSE
  159. #define STM32_GPT_USE_TIM16 FALSE
  160. #define STM32_GPT_USE_TIM17 FALSE
  161. #define STM32_GPT_TIM1_IRQ_PRIORITY 7
  162. #define STM32_GPT_TIM2_IRQ_PRIORITY 7
  163. #define STM32_GPT_TIM3_IRQ_PRIORITY 7
  164. #define STM32_GPT_TIM4_IRQ_PRIORITY 7
  165. #define STM32_GPT_TIM5_IRQ_PRIORITY 7
  166. #define STM32_GPT_TIM6_IRQ_PRIORITY 7
  167. #define STM32_GPT_TIM7_IRQ_PRIORITY 7
  168. #define STM32_GPT_TIM8_IRQ_PRIORITY 7
  169. /*
  170. * I2C driver system settings.
  171. */
  172. #define STM32_I2C_USE_I2C1 FALSE
  173. #define STM32_I2C_USE_I2C2 FALSE
  174. #define STM32_I2C_USE_I2C3 FALSE
  175. #define STM32_I2C_BUSY_TIMEOUT 50
  176. #define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  177. #define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  178. #define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  179. #define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  180. #define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  181. #define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  182. #define STM32_I2C_I2C1_IRQ_PRIORITY 5
  183. #define STM32_I2C_I2C2_IRQ_PRIORITY 5
  184. #define STM32_I2C_I2C3_IRQ_PRIORITY 5
  185. #define STM32_I2C_I2C1_DMA_PRIORITY 3
  186. #define STM32_I2C_I2C2_DMA_PRIORITY 3
  187. #define STM32_I2C_I2C3_DMA_PRIORITY 3
  188. #define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
  189. /*
  190. * ICU driver system settings.
  191. */
  192. #define STM32_ICU_USE_TIM1 FALSE
  193. #define STM32_ICU_USE_TIM2 FALSE
  194. #define STM32_ICU_USE_TIM3 FALSE
  195. #define STM32_ICU_USE_TIM4 FALSE
  196. #define STM32_ICU_USE_TIM5 FALSE
  197. #define STM32_ICU_USE_TIM8 FALSE
  198. #define STM32_ICU_USE_TIM15 FALSE
  199. #define STM32_ICU_TIM1_IRQ_PRIORITY 7
  200. #define STM32_ICU_TIM2_IRQ_PRIORITY 7
  201. #define STM32_ICU_TIM3_IRQ_PRIORITY 7
  202. #define STM32_ICU_TIM4_IRQ_PRIORITY 7
  203. #define STM32_ICU_TIM5_IRQ_PRIORITY 7
  204. #define STM32_ICU_TIM8_IRQ_PRIORITY 7
  205. /*
  206. * PWM driver system settings.
  207. */
  208. #define STM32_PWM_USE_ADVANCED FALSE
  209. #define STM32_PWM_USE_TIM1 FALSE
  210. #define STM32_PWM_USE_TIM2 FALSE
  211. #define STM32_PWM_USE_TIM3 FALSE
  212. #define STM32_PWM_USE_TIM4 FALSE
  213. #define STM32_PWM_USE_TIM5 FALSE
  214. #define STM32_PWM_USE_TIM8 FALSE
  215. #define STM32_PWM_USE_TIM15 FALSE
  216. #define STM32_PWM_USE_TIM16 FALSE
  217. #define STM32_PWM_USE_TIM17 FALSE
  218. #define STM32_PWM_TIM1_IRQ_PRIORITY 7
  219. #define STM32_PWM_TIM2_IRQ_PRIORITY 7
  220. #define STM32_PWM_TIM3_IRQ_PRIORITY 7
  221. #define STM32_PWM_TIM4_IRQ_PRIORITY 7
  222. #define STM32_PWM_TIM5_IRQ_PRIORITY 7
  223. #define STM32_PWM_TIM8_IRQ_PRIORITY 7
  224. /*
  225. * RTC driver system settings.
  226. */
  227. #define STM32_RTC_PRESA_VALUE 32
  228. #define STM32_RTC_PRESS_VALUE 1024
  229. #define STM32_RTC_CR_INIT 0
  230. #define STM32_RTC_TAMPCR_INIT 0
  231. /*
  232. * SDC driver system settings.
  233. */
  234. /*
  235. * SERIAL driver system settings.
  236. */
  237. #define STM32_SERIAL_USE_USART1 FALSE
  238. #define STM32_SERIAL_USE_USART2 FALSE
  239. #define STM32_SERIAL_USE_USART3 FALSE
  240. #define STM32_SERIAL_USE_UART4 FALSE
  241. #define STM32_SERIAL_USE_UART5 FALSE
  242. #define STM32_SERIAL_USE_LPUART1 TRUE
  243. #define STM32_SERIAL_USART1_PRIORITY 12
  244. #define STM32_SERIAL_USART2_PRIORITY 12
  245. #define STM32_SERIAL_USART3_PRIORITY 12
  246. #define STM32_SERIAL_UART4_PRIORITY 12
  247. #define STM32_SERIAL_UART5_PRIORITY 12
  248. #define STM32_SERIAL_LPUART1_PRIORITY 12
  249. /*
  250. * SPI driver system settings.
  251. */
  252. #define STM32_SPI_USE_SPI1 FALSE
  253. #define STM32_SPI_USE_SPI2 FALSE
  254. #define STM32_SPI_USE_SPI3 FALSE
  255. #define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  256. #define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  257. #define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  258. #define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  259. #define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  260. #define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  261. #define STM32_SPI_SPI1_DMA_PRIORITY 1
  262. #define STM32_SPI_SPI2_DMA_PRIORITY 1
  263. #define STM32_SPI_SPI3_DMA_PRIORITY 1
  264. #define STM32_SPI_SPI1_IRQ_PRIORITY 10
  265. #define STM32_SPI_SPI2_IRQ_PRIORITY 10
  266. #define STM32_SPI_SPI3_IRQ_PRIORITY 10
  267. #define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
  268. /*
  269. * ST driver system settings.
  270. */
  271. #define STM32_ST_IRQ_PRIORITY 8
  272. #define STM32_ST_USE_TIMER 2
  273. /*
  274. * TRNG driver system settings.
  275. */
  276. #define STM32_TRNG_USE_RNG1 FALSE
  277. /*
  278. * UART driver system settings.
  279. */
  280. #define STM32_UART_USE_USART1 FALSE
  281. #define STM32_UART_USE_USART2 FALSE
  282. #define STM32_UART_USE_USART3 FALSE
  283. #define STM32_UART_USE_UART4 FALSE
  284. #define STM32_UART_USE_UART5 FALSE
  285. #define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  286. #define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  287. #define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  288. #define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  289. #define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  290. #define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  291. #define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  292. #define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  293. #define STM32_UART_UART5_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  294. #define STM32_UART_UART5_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  295. #define STM32_UART_USART1_IRQ_PRIORITY 12
  296. #define STM32_UART_USART2_IRQ_PRIORITY 12
  297. #define STM32_UART_USART3_IRQ_PRIORITY 12
  298. #define STM32_UART_UART4_IRQ_PRIORITY 12
  299. #define STM32_UART_UART5_IRQ_PRIORITY 12
  300. #define STM32_UART_USART1_DMA_PRIORITY 0
  301. #define STM32_UART_USART2_DMA_PRIORITY 0
  302. #define STM32_UART_USART3_DMA_PRIORITY 0
  303. #define STM32_UART_UART4_DMA_PRIORITY 0
  304. #define STM32_UART_UART5_DMA_PRIORITY 0
  305. #define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
  306. /*
  307. * USB driver system settings.
  308. */
  309. #define STM32_USB_USE_OTG1 FALSE
  310. #define STM32_USB_OTG1_IRQ_PRIORITY 14
  311. #define STM32_USB_OTG1_RX_FIFO_SIZE 512
  312. /*
  313. * WDG driver system settings.
  314. */
  315. #define STM32_WDG_USE_IWDG FALSE
  316. /*
  317. * WSPI driver system settings.
  318. */
  319. #define STM32_WSPI_USE_OCTOSPI1 FALSE
  320. #define STM32_WSPI_USE_OCTOSPI2 FALSE
  321. #define STM32_WSPI_OCTOSPI1_PRESCALER_VALUE 1
  322. #define STM32_WSPI_OCTOSPI2_PRESCALER_VALUE 1
  323. #define STM32_WSPI_OCTOSPI1_IRQ_PRIORITY 10
  324. #define STM32_WSPI_OCTOSPI2_IRQ_PRIORITY 10
  325. #define STM32_WSPI_OCTOSPI1_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  326. #define STM32_WSPI_OCTOSPI2_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  327. #define STM32_WSPI_OCTOSPI1_DMA_PRIORITY 1
  328. #define STM32_WSPI_OCTOSPI2_DMA_PRIORITY 1
  329. #define STM32_WSPI_OCTOSPI1_DMA_IRQ_PRIORITY 10
  330. #define STM32_WSPI_OCTOSPI2_DMA_IRQ_PRIORITY 10
  331. #define STM32_WSPI_DMA_ERROR_HOOK(qspip) osalSysHalt("DMA failure")
  332. #endif /* MCUCONF_H */