123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462 |
- /*
- ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
- Licensed under the Apache License, Version 2.0 (the "License");
- you may not use this file except in compliance with the License.
- You may obtain a copy of the License at
- http://www.apache.org/licenses/LICENSE-2.0
- Unless required by applicable law or agreed to in writing, software
- distributed under the License is distributed on an "AS IS" BASIS,
- WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
- See the License for the specific language governing permissions and
- limitations under the License.
- */
- #ifndef MCUCONF_H
- #define MCUCONF_H
- /*
- * STM32H7xx drivers configuration.
- * The following settings override the default settings present in
- * the various device driver implementation headers.
- * Note that the settings for each driver only have effect if the whole
- * driver is enabled in halconf.h.
- *
- * IRQ priorities:
- * 15...0 Lowest...Highest.
- *
- * DMA priorities:
- * 0...3 Lowest...Highest.
- */
- #define STM32H7xx_MCUCONF
- #define STM32H743_MCUCONF
- /*
- * General settings.
- */
- #define STM32_NO_INIT FALSE
- #define STM32_SYS_CK_ENFORCED_VALUE STM32_HSICLK
- /*
- * Memory attributes settings.
- */
- #define STM32_NOCACHE_SRAM1_SRAM2 FALSE
- #define STM32_NOCACHE_SRAM3 TRUE
- /*
- * PWR system settings.
- * Reading STM32 Reference Manual is required.
- * Register constants are taken from the ST header.
- */
- #define STM32_VOS STM32_VOS_SCALE1
- #define STM32_PWR_CR1 (PWR_CR1_SVOS_1 | PWR_CR1_SVOS_0)
- #define STM32_PWR_CR2 (PWR_CR2_BREN)
- #define STM32_PWR_CR3 (PWR_CR3_LDOEN | PWR_CR3_USB33DEN)
- #define STM32_PWR_CPUCR 0
- /*
- * Clock tree static settings.
- * Reading STM32 Reference Manual is required.
- */
- #define STM32_HSI_ENABLED TRUE
- #define STM32_LSI_ENABLED TRUE
- #define STM32_CSI_ENABLED TRUE
- #define STM32_HSI48_ENABLED TRUE
- #define STM32_HSE_ENABLED TRUE
- #define STM32_LSE_ENABLED TRUE
- #define STM32_HSIDIV STM32_HSIDIV_DIV1
- /*
- * PLLs static settings.
- * Reading STM32 Reference Manual is required.
- */
- #define STM32_PLLSRC STM32_PLLSRC_HSE_CK
- #define STM32_PLLCFGR_MASK ~0
- #define STM32_PLL1_ENABLED TRUE
- #define STM32_PLL1_P_ENABLED TRUE
- #define STM32_PLL1_Q_ENABLED TRUE
- #define STM32_PLL1_R_ENABLED TRUE
- #define STM32_PLL1_DIVM_VALUE 4
- #define STM32_PLL1_DIVN_VALUE 400
- #define STM32_PLL1_FRACN_VALUE 0
- #define STM32_PLL1_DIVP_VALUE 2
- #define STM32_PLL1_DIVQ_VALUE 8
- #define STM32_PLL1_DIVR_VALUE 8
- #define STM32_PLL2_ENABLED TRUE
- #define STM32_PLL2_P_ENABLED TRUE
- #define STM32_PLL2_Q_ENABLED TRUE
- #define STM32_PLL2_R_ENABLED TRUE
- #define STM32_PLL2_DIVM_VALUE 4
- #define STM32_PLL2_DIVN_VALUE 400
- #define STM32_PLL2_FRACN_VALUE 0
- #define STM32_PLL2_DIVP_VALUE 40
- #define STM32_PLL2_DIVQ_VALUE 8
- #define STM32_PLL2_DIVR_VALUE 8
- #define STM32_PLL3_ENABLED TRUE
- #define STM32_PLL3_P_ENABLED TRUE
- #define STM32_PLL3_Q_ENABLED TRUE
- #define STM32_PLL3_R_ENABLED TRUE
- #define STM32_PLL3_DIVM_VALUE 4
- #define STM32_PLL3_DIVN_VALUE 400
- #define STM32_PLL3_FRACN_VALUE 0
- #define STM32_PLL3_DIVP_VALUE 8
- #define STM32_PLL3_DIVQ_VALUE 8
- #define STM32_PLL3_DIVR_VALUE 8
- /*
- * Core clocks dynamic settings (can be changed at runtime).
- * Reading STM32 Reference Manual is required.
- */
- #define STM32_SW STM32_SW_PLL1_P_CK
- #define STM32_RTCSEL STM32_RTCSEL_LSE_CK
- #define STM32_D1CPRE STM32_D1CPRE_DIV1
- #define STM32_D1HPRE STM32_D1HPRE_DIV4
- #define STM32_D1PPRE3 STM32_D1PPRE3_DIV1
- #define STM32_D2PPRE1 STM32_D2PPRE1_DIV1
- #define STM32_D2PPRE2 STM32_D2PPRE2_DIV1
- #define STM32_D3PPRE4 STM32_D3PPRE4_DIV1
- /*
- * Peripherals clocks static settings.
- * Reading STM32 Reference Manual is required.
- */
- #define STM32_MCO1SEL STM32_MCO1SEL_HSI_CK
- #define STM32_MCO1PRE_VALUE 4
- #define STM32_MCO2SEL STM32_MCO2SEL_SYS_CK
- #define STM32_MCO2PRE_VALUE 4
- #define STM32_TIMPRE_ENABLE TRUE
- #define STM32_HRTIMSEL 0
- #define STM32_STOPKERWUCK 0
- #define STM32_STOPWUCK 0
- #define STM32_RTCPRE_VALUE 8
- #define STM32_CKPERSEL STM32_CKPERSEL_HSE_CK
- #define STM32_SDMMCSEL STM32_SDMMCSEL_PLL1_Q_CK
- #define STM32_QSPISEL STM32_QSPISEL_HCLK
- #define STM32_FMCSEL STM32_QSPISEL_HCLK
- #define STM32_SWPSEL STM32_SWPSEL_PCLK1
- #define STM32_FDCANSEL STM32_FDCANSEL_HSE_CK
- #define STM32_DFSDM1SEL STM32_DFSDM1SEL_PCLK2
- #define STM32_SPDIFSEL STM32_SPDIFSEL_PLL1_Q_CK
- #define STM32_SPI45SEL STM32_SPI45SEL_PCLK2
- #define STM32_SPI123SEL STM32_SPI123SEL_PLL1_Q_CK
- #define STM32_SAI23SEL STM32_SAI23SEL_PLL1_Q_CK
- #define STM32_SAI1SEL STM32_SAI1SEL_PLL1_Q_CK
- #define STM32_LPTIM1SEL STM32_LPTIM1SEL_PCLK1
- #define STM32_CECSEL STM32_CECSEL_LSE_CK
- #define STM32_USBSEL STM32_USBSEL_PLL1_Q_CK
- #define STM32_I2C123SEL STM32_I2C123SEL_PCLK1
- #define STM32_RNGSEL STM32_RNGSEL_HSI48_CK
- #define STM32_USART16SEL STM32_USART16SEL_PCLK2
- #define STM32_USART234578SEL STM32_USART234578SEL_PCLK1
- #define STM32_SPI6SEL STM32_SPI6SEL_PCLK4
- #define STM32_SAI4BSEL STM32_SAI4BSEL_PLL1_Q_CK
- #define STM32_SAI4ASEL STM32_SAI4ASEL_PLL1_Q_CK
- #define STM32_ADCSEL STM32_ADCSEL_PLL2_P_CK
- #define STM32_LPTIM345SEL STM32_LPTIM345SEL_PCLK4
- #define STM32_LPTIM2SEL STM32_LPTIM2SEL_PCLK4
- #define STM32_I2C4SEL STM32_I2C4SEL_PCLK4
- #define STM32_LPUART1SEL STM32_LPUART1SEL_PCLK4
- /*
- * IRQ system settings.
- */
- #define STM32_IRQ_EXTI0_PRIORITY 6
- #define STM32_IRQ_EXTI1_PRIORITY 6
- #define STM32_IRQ_EXTI2_PRIORITY 6
- #define STM32_IRQ_EXTI3_PRIORITY 6
- #define STM32_IRQ_EXTI4_PRIORITY 6
- #define STM32_IRQ_EXTI5_9_PRIORITY 6
- #define STM32_IRQ_EXTI10_15_PRIORITY 6
- #define STM32_IRQ_EXTI16_PRIORITY 6
- #define STM32_IRQ_EXTI17_PRIORITY 15
- #define STM32_IRQ_EXTI18_PRIORITY 6
- #define STM32_IRQ_EXTI19_PRIORITY 6
- #define STM32_IRQ_EXTI20_PRIORITY 6
- #define STM32_IRQ_EXTI21_PRIORITY 15
- #define STM32_IRQ_EXTI22_PRIORITY 15
- /*
- * ADC driver system settings.
- */
- #define STM32_ADC_DUAL_MODE FALSE
- #define STM32_ADC_COMPACT_SAMPLES FALSE
- #define STM32_ADC_USE_ADC12 FALSE
- #define STM32_ADC_USE_ADC3 FALSE
- #define STM32_ADC_ADC12_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_ADC_ADC3_BDMA_STREAM STM32_BDMA_STREAM_ID_ANY
- #define STM32_ADC_ADC12_DMA_PRIORITY 2
- #define STM32_ADC_ADC3_DMA_PRIORITY 2
- #define STM32_ADC_ADC12_IRQ_PRIORITY 5
- #define STM32_ADC_ADC3_IRQ_PRIORITY 5
- #define STM32_ADC_ADC12_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV4
- #define STM32_ADC_ADC3_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV4
- /*
- * CAN driver system settings.
- */
- #define STM32_CAN_USE_CAN1 FALSE
- #define STM32_CAN_USE_CAN2 FALSE
- #define STM32_CAN_USE_CAN3 FALSE
- #define STM32_CAN_CAN1_IRQ_PRIORITY 11
- #define STM32_CAN_CAN2_IRQ_PRIORITY 11
- #define STM32_CAN_CAN3_IRQ_PRIORITY 11
- /*
- * DAC driver system settings.
- */
- #define STM32_DAC_DUAL_MODE FALSE
- #define STM32_DAC_USE_DAC1_CH1 TRUE
- #define STM32_DAC_USE_DAC1_CH2 TRUE
- #define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
- #define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
- #define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
- #define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
- #define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- /*
- * GPT driver system settings.
- */
- #define STM32_GPT_USE_TIM1 FALSE
- #define STM32_GPT_USE_TIM2 FALSE
- #define STM32_GPT_USE_TIM3 FALSE
- #define STM32_GPT_USE_TIM4 FALSE
- #define STM32_GPT_USE_TIM5 FALSE
- #define STM32_GPT_USE_TIM6 TRUE
- #define STM32_GPT_USE_TIM7 FALSE
- #define STM32_GPT_USE_TIM8 FALSE
- #define STM32_GPT_USE_TIM9 FALSE
- #define STM32_GPT_USE_TIM11 FALSE
- #define STM32_GPT_USE_TIM12 FALSE
- #define STM32_GPT_USE_TIM14 FALSE
- #define STM32_GPT_TIM1_IRQ_PRIORITY 7
- #define STM32_GPT_TIM2_IRQ_PRIORITY 7
- #define STM32_GPT_TIM3_IRQ_PRIORITY 7
- #define STM32_GPT_TIM4_IRQ_PRIORITY 7
- #define STM32_GPT_TIM5_IRQ_PRIORITY 7
- #define STM32_GPT_TIM6_IRQ_PRIORITY 7
- #define STM32_GPT_TIM7_IRQ_PRIORITY 7
- #define STM32_GPT_TIM8_IRQ_PRIORITY 7
- #define STM32_GPT_TIM9_IRQ_PRIORITY 7
- #define STM32_GPT_TIM11_IRQ_PRIORITY 7
- #define STM32_GPT_TIM12_IRQ_PRIORITY 7
- #define STM32_GPT_TIM14_IRQ_PRIORITY 7
- /*
- * I2C driver system settings.
- */
- #define STM32_I2C_USE_I2C1 FALSE
- #define STM32_I2C_USE_I2C2 FALSE
- #define STM32_I2C_USE_I2C3 FALSE
- #define STM32_I2C_USE_I2C4 FALSE
- #define STM32_I2C_BUSY_TIMEOUT 50
- #define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_I2C_I2C4_RX_BDMA_STREAM STM32_BDMA_STREAM_ID_ANY
- #define STM32_I2C_I2C4_TX_BDMA_STREAM STM32_BDMA_STREAM_ID_ANY
- #define STM32_I2C_I2C1_IRQ_PRIORITY 5
- #define STM32_I2C_I2C2_IRQ_PRIORITY 5
- #define STM32_I2C_I2C3_IRQ_PRIORITY 5
- #define STM32_I2C_I2C4_IRQ_PRIORITY 5
- #define STM32_I2C_I2C1_DMA_PRIORITY 3
- #define STM32_I2C_I2C2_DMA_PRIORITY 3
- #define STM32_I2C_I2C3_DMA_PRIORITY 3
- #define STM32_I2C_I2C4_DMA_PRIORITY 3
- #define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
- /*
- * ICU driver system settings.
- */
- #define STM32_ICU_USE_TIM1 FALSE
- #define STM32_ICU_USE_TIM2 FALSE
- #define STM32_ICU_USE_TIM3 FALSE
- #define STM32_ICU_USE_TIM4 FALSE
- #define STM32_ICU_USE_TIM5 FALSE
- #define STM32_ICU_USE_TIM8 FALSE
- #define STM32_ICU_USE_TIM9 FALSE
- #define STM32_ICU_TIM1_IRQ_PRIORITY 7
- #define STM32_ICU_TIM2_IRQ_PRIORITY 7
- #define STM32_ICU_TIM3_IRQ_PRIORITY 7
- #define STM32_ICU_TIM4_IRQ_PRIORITY 7
- #define STM32_ICU_TIM5_IRQ_PRIORITY 7
- #define STM32_ICU_TIM8_IRQ_PRIORITY 7
- #define STM32_ICU_TIM9_IRQ_PRIORITY 7
- /*
- * MAC driver system settings.
- */
- #define STM32_MAC_TRANSMIT_BUFFERS 2
- #define STM32_MAC_RECEIVE_BUFFERS 4
- #define STM32_MAC_BUFFERS_SIZE 1522
- #define STM32_MAC_PHY_TIMEOUT 100
- #define STM32_MAC_ETH1_CHANGE_PHY_STATE TRUE
- #define STM32_MAC_ETH1_IRQ_PRIORITY 13
- #define STM32_MAC_IP_CHECKSUM_OFFLOAD 0
- /*
- * PWM driver system settings.
- */
- #define STM32_PWM_USE_ADVANCED FALSE
- #define STM32_PWM_USE_TIM1 FALSE
- #define STM32_PWM_USE_TIM2 FALSE
- #define STM32_PWM_USE_TIM3 FALSE
- #define STM32_PWM_USE_TIM4 FALSE
- #define STM32_PWM_USE_TIM5 FALSE
- #define STM32_PWM_USE_TIM8 FALSE
- #define STM32_PWM_USE_TIM9 FALSE
- #define STM32_PWM_TIM1_IRQ_PRIORITY 7
- #define STM32_PWM_TIM2_IRQ_PRIORITY 7
- #define STM32_PWM_TIM3_IRQ_PRIORITY 7
- #define STM32_PWM_TIM4_IRQ_PRIORITY 7
- #define STM32_PWM_TIM5_IRQ_PRIORITY 7
- #define STM32_PWM_TIM8_IRQ_PRIORITY 7
- #define STM32_PWM_TIM9_IRQ_PRIORITY 7
- /*
- * RTC driver system settings.
- */
- #define STM32_RTC_PRESA_VALUE 32
- #define STM32_RTC_PRESS_VALUE 1024
- #define STM32_RTC_CR_INIT 0
- #define STM32_RTC_TAMPCR_INIT 0
- /*
- * SDC driver system settings.
- */
- #define STM32_SDC_USE_SDMMC1 FALSE
- #define STM32_SDC_SDMMC_UNALIGNED_SUPPORT TRUE
- #define STM32_SDC_SDMMC_WRITE_TIMEOUT 1000
- #define STM32_SDC_SDMMC_READ_TIMEOUT 1000
- #define STM32_SDC_SDMMC_CLOCK_DELAY 10
- #define STM32_SDC_SDMMC1_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SDC_SDMMC1_DMA_PRIORITY 3
- #define STM32_SDC_SDMMC1_IRQ_PRIORITY 9
- /*
- * SERIAL driver system settings.
- */
- #define STM32_SERIAL_USE_USART1 FALSE
- #define STM32_SERIAL_USE_USART2 FALSE
- #define STM32_SERIAL_USE_USART3 TRUE
- #define STM32_SERIAL_USE_UART4 FALSE
- #define STM32_SERIAL_USE_UART5 FALSE
- #define STM32_SERIAL_USE_USART6 FALSE
- #define STM32_SERIAL_USE_UART7 FALSE
- #define STM32_SERIAL_USE_UART8 FALSE
- #define STM32_SERIAL_USART1_PRIORITY 12
- #define STM32_SERIAL_USART2_PRIORITY 12
- #define STM32_SERIAL_USART3_PRIORITY 12
- #define STM32_SERIAL_UART4_PRIORITY 12
- #define STM32_SERIAL_UART5_PRIORITY 12
- #define STM32_SERIAL_USART6_PRIORITY 12
- #define STM32_SERIAL_UART7_PRIORITY 12
- #define STM32_SERIAL_UART8_PRIORITY 12
- /*
- * SPI driver system settings.
- */
- #define STM32_SPI_USE_SPI1 FALSE
- #define STM32_SPI_USE_SPI2 FALSE
- #define STM32_SPI_USE_SPI3 FALSE
- #define STM32_SPI_USE_SPI4 FALSE
- #define STM32_SPI_USE_SPI5 FALSE
- #define STM32_SPI_USE_SPI6 FALSE
- #define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SPI_SPI4_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SPI_SPI4_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SPI_SPI5_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SPI_SPI5_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_SPI_SPI6_RX_BDMA_STREAM STM32_BDMA_STREAM_ID_ANY
- #define STM32_SPI_SPI6_TX_BDMA_STREAM STM32_BDMA_STREAM_ID_ANY
- #define STM32_SPI_SPI1_DMA_PRIORITY 1
- #define STM32_SPI_SPI2_DMA_PRIORITY 1
- #define STM32_SPI_SPI3_DMA_PRIORITY 1
- #define STM32_SPI_SPI4_DMA_PRIORITY 1
- #define STM32_SPI_SPI5_DMA_PRIORITY 1
- #define STM32_SPI_SPI6_DMA_PRIORITY 1
- #define STM32_SPI_SPI1_IRQ_PRIORITY 10
- #define STM32_SPI_SPI2_IRQ_PRIORITY 10
- #define STM32_SPI_SPI3_IRQ_PRIORITY 10
- #define STM32_SPI_SPI4_IRQ_PRIORITY 10
- #define STM32_SPI_SPI5_IRQ_PRIORITY 10
- #define STM32_SPI_SPI6_IRQ_PRIORITY 10
- #define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
- /*
- * ST driver system settings.
- */
- #define STM32_ST_IRQ_PRIORITY 8
- #define STM32_ST_USE_TIMER 2
- /*
- * UART driver system settings.
- */
- #define STM32_UART_USE_USART1 FALSE
- #define STM32_UART_USE_USART2 FALSE
- #define STM32_UART_USE_USART3 FALSE
- #define STM32_UART_USE_UART4 FALSE
- #define STM32_UART_USE_UART5 FALSE
- #define STM32_UART_USE_USART6 FALSE
- #define STM32_UART_USE_UART7 FALSE
- #define STM32_UART_USE_UART8 FALSE
- #define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_UART5_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_UART5_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_USART6_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_USART6_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_UART7_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_UART7_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_UART8_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_UART8_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
- #define STM32_UART_USART1_IRQ_PRIORITY 12
- #define STM32_UART_USART2_IRQ_PRIORITY 12
- #define STM32_UART_USART3_IRQ_PRIORITY 12
- #define STM32_UART_UART4_IRQ_PRIORITY 12
- #define STM32_UART_UART5_IRQ_PRIORITY 12
- #define STM32_UART_USART6_IRQ_PRIORITY 12
- #define STM32_UART_USART1_DMA_PRIORITY 0
- #define STM32_UART_USART2_DMA_PRIORITY 0
- #define STM32_UART_USART3_DMA_PRIORITY 0
- #define STM32_UART_UART4_DMA_PRIORITY 0
- #define STM32_UART_UART5_DMA_PRIORITY 0
- #define STM32_UART_USART6_DMA_PRIORITY 0
- #define STM32_UART_UART7_DMA_PRIORITY 0
- #define STM32_UART_UART8_DMA_PRIORITY 0
- #define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
- /*
- * USB driver system settings.
- */
- #define STM32_USB_USE_OTG1 FALSE
- #define STM32_USB_USE_OTG2 FALSE
- #define STM32_USB_OTG1_IRQ_PRIORITY 14
- #define STM32_USB_OTG2_IRQ_PRIORITY 14
- #define STM32_USB_OTG1_RX_FIFO_SIZE 512
- #define STM32_USB_OTG2_RX_FIFO_SIZE 1024
- #define STM32_USB_HOST_WAKEUP_DURATION 2
- /*
- * WDG driver system settings.
- */
- #define STM32_WDG_USE_IWDG FALSE
- #endif /* MCUCONF_H */
|