mcuconf.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. /*
  2. ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
  3. Licensed under the Apache License, Version 2.0 (the "License");
  4. you may not use this file except in compliance with the License.
  5. You may obtain a copy of the License at
  6. http://www.apache.org/licenses/LICENSE-2.0
  7. Unless required by applicable law or agreed to in writing, software
  8. distributed under the License is distributed on an "AS IS" BASIS,
  9. WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  10. See the License for the specific language governing permissions and
  11. limitations under the License.
  12. */
  13. #ifndef MCUCONF_H
  14. #define MCUCONF_H
  15. /*
  16. * STM32F4xx drivers configuration.
  17. * The following settings override the default settings present in
  18. * the various device driver implementation headers.
  19. * Note that the settings for each driver only have effect if the whole
  20. * driver is enabled in halconf.h.
  21. *
  22. * IRQ priorities:
  23. * 15...0 Lowest...Highest.
  24. *
  25. * DMA priorities:
  26. * 0...3 Lowest...Highest.
  27. */
  28. #define STM32F4xx_MCUCONF
  29. /*
  30. * HAL driver system settings.
  31. */
  32. #define STM32_NO_INIT FALSE
  33. #define STM32_HSI_ENABLED TRUE
  34. #define STM32_LSI_ENABLED TRUE
  35. #define STM32_HSE_ENABLED TRUE
  36. #define STM32_LSE_ENABLED FALSE
  37. #define STM32_CLOCK48_REQUIRED TRUE
  38. #define STM32_SW STM32_SW_PLL
  39. #define STM32_PLLSRC STM32_PLLSRC_HSE
  40. #define STM32_PLLM_VALUE 8
  41. #define STM32_PLLN_VALUE 360
  42. #define STM32_PLLP_VALUE 2
  43. #define STM32_PLLQ_VALUE 7
  44. #define STM32_PLLI2SN_VALUE 192
  45. #define STM32_PLLI2SR_VALUE 4
  46. #define STM32_PLLI2SQ_VALUE 4
  47. #define STM32_PLLSAIN_VALUE 192
  48. #define STM32_PLLSAIR_VALUE 4
  49. #define STM32_PLLSAIP_VALUE 4
  50. #define STM32_PLLSAIQ_VALUE 4
  51. #define STM32_HPRE STM32_HPRE_DIV1
  52. #define STM32_PPRE1 STM32_PPRE1_DIV4
  53. #define STM32_PPRE2 STM32_PPRE2_DIV2
  54. #define STM32_RTCSEL STM32_RTCSEL_LSI
  55. #define STM32_RTCPRE_VALUE 8
  56. #define STM32_MCO1SEL STM32_MCO1SEL_HSI
  57. #define STM32_MCO1PRE STM32_MCO1PRE_DIV1
  58. #define STM32_MCO2SEL STM32_MCO2SEL_PLLI2S
  59. #define STM32_MCO2PRE STM32_MCO2PRE_DIV1
  60. #define STM32_I2SSRC STM32_I2SSRC_PLLI2S
  61. #define STM32_SAI1SEL STM32_SAI2SEL_PLLR
  62. #define STM32_SAI2SEL STM32_SAI2SEL_PLLR
  63. #define STM32_CK48MSEL STM32_CK48MSEL_PLLALT
  64. #define STM32_PVD_ENABLE FALSE
  65. #define STM32_PLS STM32_PLS_LEV0
  66. #define STM32_BKPRAM_ENABLE FALSE
  67. /*
  68. * IRQ system settings.
  69. */
  70. #define STM32_IRQ_EXTI0_PRIORITY 6
  71. #define STM32_IRQ_EXTI1_PRIORITY 6
  72. #define STM32_IRQ_EXTI2_PRIORITY 6
  73. #define STM32_IRQ_EXTI3_PRIORITY 6
  74. #define STM32_IRQ_EXTI4_PRIORITY 6
  75. #define STM32_IRQ_EXTI5_9_PRIORITY 6
  76. #define STM32_IRQ_EXTI10_15_PRIORITY 6
  77. #define STM32_IRQ_EXTI16_PRIORITY 6
  78. #define STM32_IRQ_EXTI17_PRIORITY 15
  79. #define STM32_IRQ_EXTI18_PRIORITY 6
  80. #define STM32_IRQ_EXTI19_PRIORITY 6
  81. #define STM32_IRQ_EXTI20_PRIORITY 6
  82. #define STM32_IRQ_EXTI21_PRIORITY 15
  83. #define STM32_IRQ_EXTI22_PRIORITY 15
  84. /*
  85. * ADC driver system settings.
  86. */
  87. #define STM32_ADC_ADCPRE ADC_CCR_ADCPRE_DIV4
  88. #define STM32_ADC_USE_ADC1 FALSE
  89. #define STM32_ADC_USE_ADC2 FALSE
  90. #define STM32_ADC_USE_ADC3 FALSE
  91. #define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
  92. #define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
  93. #define STM32_ADC_ADC3_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
  94. #define STM32_ADC_ADC1_DMA_PRIORITY 2
  95. #define STM32_ADC_ADC2_DMA_PRIORITY 2
  96. #define STM32_ADC_ADC3_DMA_PRIORITY 2
  97. #define STM32_ADC_IRQ_PRIORITY 6
  98. #define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 6
  99. #define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 6
  100. #define STM32_ADC_ADC3_DMA_IRQ_PRIORITY 6
  101. /*
  102. * CAN driver system settings.
  103. */
  104. #define STM32_CAN_USE_CAN1 FALSE
  105. #define STM32_CAN_USE_CAN2 FALSE
  106. #define STM32_CAN_CAN1_IRQ_PRIORITY 11
  107. #define STM32_CAN_CAN2_IRQ_PRIORITY 11
  108. /*
  109. * DAC driver system settings.
  110. */
  111. #define STM32_DAC_DUAL_MODE FALSE
  112. #define STM32_DAC_USE_DAC1_CH1 FALSE
  113. #define STM32_DAC_USE_DAC1_CH2 FALSE
  114. #define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
  115. #define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
  116. #define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
  117. #define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
  118. #define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
  119. #define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
  120. /*
  121. * GPT driver system settings.
  122. */
  123. #define STM32_GPT_USE_TIM1 FALSE
  124. #define STM32_GPT_USE_TIM2 FALSE
  125. #define STM32_GPT_USE_TIM3 FALSE
  126. #define STM32_GPT_USE_TIM4 FALSE
  127. #define STM32_GPT_USE_TIM5 FALSE
  128. #define STM32_GPT_USE_TIM6 FALSE
  129. #define STM32_GPT_USE_TIM7 FALSE
  130. #define STM32_GPT_USE_TIM8 FALSE
  131. #define STM32_GPT_USE_TIM9 FALSE
  132. #define STM32_GPT_USE_TIM11 FALSE
  133. #define STM32_GPT_USE_TIM12 FALSE
  134. #define STM32_GPT_USE_TIM14 FALSE
  135. #define STM32_GPT_TIM1_IRQ_PRIORITY 7
  136. #define STM32_GPT_TIM2_IRQ_PRIORITY 7
  137. #define STM32_GPT_TIM3_IRQ_PRIORITY 7
  138. #define STM32_GPT_TIM4_IRQ_PRIORITY 7
  139. #define STM32_GPT_TIM5_IRQ_PRIORITY 7
  140. #define STM32_GPT_TIM6_IRQ_PRIORITY 7
  141. #define STM32_GPT_TIM7_IRQ_PRIORITY 7
  142. #define STM32_GPT_TIM8_IRQ_PRIORITY 7
  143. #define STM32_GPT_TIM9_IRQ_PRIORITY 7
  144. #define STM32_GPT_TIM11_IRQ_PRIORITY 7
  145. #define STM32_GPT_TIM12_IRQ_PRIORITY 7
  146. #define STM32_GPT_TIM14_IRQ_PRIORITY 7
  147. /*
  148. * I2C driver system settings.
  149. */
  150. #define STM32_I2C_USE_I2C1 FALSE
  151. #define STM32_I2C_USE_I2C2 FALSE
  152. #define STM32_I2C_USE_I2C3 FALSE
  153. #define STM32_I2C_BUSY_TIMEOUT 50
  154. #define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
  155. #define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
  156. #define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  157. #define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
  158. #define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  159. #define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  160. #define STM32_I2C_I2C1_IRQ_PRIORITY 5
  161. #define STM32_I2C_I2C2_IRQ_PRIORITY 5
  162. #define STM32_I2C_I2C3_IRQ_PRIORITY 5
  163. #define STM32_I2C_I2C1_DMA_PRIORITY 3
  164. #define STM32_I2C_I2C2_DMA_PRIORITY 3
  165. #define STM32_I2C_I2C3_DMA_PRIORITY 3
  166. #define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
  167. /*
  168. * I2S driver system settings.
  169. */
  170. #define STM32_I2S_USE_SPI2 FALSE
  171. #define STM32_I2S_USE_SPI3 FALSE
  172. #define STM32_I2S_SPI2_IRQ_PRIORITY 10
  173. #define STM32_I2S_SPI3_IRQ_PRIORITY 10
  174. #define STM32_I2S_SPI2_DMA_PRIORITY 1
  175. #define STM32_I2S_SPI3_DMA_PRIORITY 1
  176. #define STM32_I2S_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  177. #define STM32_I2S_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  178. #define STM32_I2S_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
  179. #define STM32_I2S_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
  180. #define STM32_I2S_DMA_ERROR_HOOK(i2sp) osalSysHalt("DMA failure")
  181. /*
  182. * ICU driver system settings.
  183. */
  184. #define STM32_ICU_USE_TIM1 FALSE
  185. #define STM32_ICU_USE_TIM2 FALSE
  186. #define STM32_ICU_USE_TIM3 FALSE
  187. #define STM32_ICU_USE_TIM4 FALSE
  188. #define STM32_ICU_USE_TIM5 FALSE
  189. #define STM32_ICU_USE_TIM8 FALSE
  190. #define STM32_ICU_USE_TIM9 FALSE
  191. #define STM32_ICU_TIM1_IRQ_PRIORITY 7
  192. #define STM32_ICU_TIM2_IRQ_PRIORITY 7
  193. #define STM32_ICU_TIM3_IRQ_PRIORITY 7
  194. #define STM32_ICU_TIM4_IRQ_PRIORITY 7
  195. #define STM32_ICU_TIM5_IRQ_PRIORITY 7
  196. #define STM32_ICU_TIM8_IRQ_PRIORITY 7
  197. #define STM32_ICU_TIM9_IRQ_PRIORITY 7
  198. /*
  199. * MAC driver system settings.
  200. */
  201. #define STM32_MAC_TRANSMIT_BUFFERS 2
  202. #define STM32_MAC_RECEIVE_BUFFERS 4
  203. #define STM32_MAC_BUFFERS_SIZE 1522
  204. #define STM32_MAC_PHY_TIMEOUT 100
  205. #define STM32_MAC_ETH1_CHANGE_PHY_STATE TRUE
  206. #define STM32_MAC_ETH1_IRQ_PRIORITY 13
  207. #define STM32_MAC_IP_CHECKSUM_OFFLOAD 0
  208. /*
  209. * PWM driver system settings.
  210. */
  211. #define STM32_PWM_USE_ADVANCED FALSE
  212. #define STM32_PWM_USE_TIM1 FALSE
  213. #define STM32_PWM_USE_TIM2 FALSE
  214. #define STM32_PWM_USE_TIM3 FALSE
  215. #define STM32_PWM_USE_TIM4 FALSE
  216. #define STM32_PWM_USE_TIM5 FALSE
  217. #define STM32_PWM_USE_TIM8 FALSE
  218. #define STM32_PWM_USE_TIM9 FALSE
  219. #define STM32_PWM_TIM1_IRQ_PRIORITY 7
  220. #define STM32_PWM_TIM2_IRQ_PRIORITY 7
  221. #define STM32_PWM_TIM3_IRQ_PRIORITY 7
  222. #define STM32_PWM_TIM4_IRQ_PRIORITY 7
  223. #define STM32_PWM_TIM5_IRQ_PRIORITY 7
  224. #define STM32_PWM_TIM8_IRQ_PRIORITY 7
  225. #define STM32_PWM_TIM9_IRQ_PRIORITY 7
  226. /*
  227. * SDC driver system settings.
  228. */
  229. #define STM32_SDC_SDIO_DMA_PRIORITY 3
  230. #define STM32_SDC_SDIO_IRQ_PRIORITY 9
  231. #define STM32_SDC_WRITE_TIMEOUT_MS 1000
  232. #define STM32_SDC_READ_TIMEOUT_MS 1000
  233. #define STM32_SDC_CLOCK_ACTIVATION_DELAY 10
  234. #define STM32_SDC_SDIO_UNALIGNED_SUPPORT TRUE
  235. #define STM32_SDC_SDIO_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
  236. /*
  237. * SERIAL driver system settings.
  238. */
  239. #define STM32_SERIAL_USE_USART1 FALSE
  240. #define STM32_SERIAL_USE_USART2 FALSE
  241. #define STM32_SERIAL_USE_USART3 TRUE
  242. #define STM32_SERIAL_USE_UART4 FALSE
  243. #define STM32_SERIAL_USE_UART5 FALSE
  244. #define STM32_SERIAL_USE_USART6 FALSE
  245. #define STM32_SERIAL_USE_UART7 FALSE
  246. #define STM32_SERIAL_USE_UART8 FALSE
  247. #define STM32_SERIAL_USART1_PRIORITY 12
  248. #define STM32_SERIAL_USART2_PRIORITY 12
  249. #define STM32_SERIAL_USART3_PRIORITY 12
  250. #define STM32_SERIAL_UART4_PRIORITY 12
  251. #define STM32_SERIAL_UART5_PRIORITY 12
  252. #define STM32_SERIAL_USART6_PRIORITY 12
  253. #define STM32_SERIAL_UART7_PRIORITY 12
  254. #define STM32_SERIAL_UART8_PRIORITY 12
  255. /*
  256. * SPI driver system settings.
  257. */
  258. #define STM32_SPI_USE_SPI1 FALSE
  259. #define STM32_SPI_USE_SPI2 FALSE
  260. #define STM32_SPI_USE_SPI3 FALSE
  261. #define STM32_SPI_USE_SPI4 FALSE
  262. #define STM32_SPI_USE_SPI5 FALSE
  263. #define STM32_SPI_USE_SPI6 FALSE
  264. #define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 0)
  265. #define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
  266. #define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  267. #define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  268. #define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
  269. #define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
  270. #define STM32_SPI_SPI4_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 0)
  271. #define STM32_SPI_SPI4_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
  272. #define STM32_SPI_SPI5_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
  273. #define STM32_SPI_SPI5_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
  274. #define STM32_SPI_SPI6_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 6)
  275. #define STM32_SPI_SPI6_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
  276. #define STM32_SPI_SPI1_DMA_PRIORITY 1
  277. #define STM32_SPI_SPI2_DMA_PRIORITY 1
  278. #define STM32_SPI_SPI3_DMA_PRIORITY 1
  279. #define STM32_SPI_SPI4_DMA_PRIORITY 1
  280. #define STM32_SPI_SPI5_DMA_PRIORITY 1
  281. #define STM32_SPI_SPI6_DMA_PRIORITY 1
  282. #define STM32_SPI_SPI1_IRQ_PRIORITY 10
  283. #define STM32_SPI_SPI2_IRQ_PRIORITY 10
  284. #define STM32_SPI_SPI3_IRQ_PRIORITY 10
  285. #define STM32_SPI_SPI4_IRQ_PRIORITY 10
  286. #define STM32_SPI_SPI5_IRQ_PRIORITY 10
  287. #define STM32_SPI_SPI6_IRQ_PRIORITY 10
  288. #define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
  289. /*
  290. * ST driver system settings.
  291. */
  292. #define STM32_ST_IRQ_PRIORITY 8
  293. #define STM32_ST_USE_TIMER 2
  294. /*
  295. * UART driver system settings.
  296. */
  297. #define STM32_UART_USE_USART1 FALSE
  298. #define STM32_UART_USE_USART2 FALSE
  299. #define STM32_UART_USE_USART3 FALSE
  300. #define STM32_UART_USE_UART4 FALSE
  301. #define STM32_UART_USE_UART5 FALSE
  302. #define STM32_UART_USE_USART6 FALSE
  303. #define STM32_UART_USE_UART7 FALSE
  304. #define STM32_UART_USE_UART8 FALSE
  305. #define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
  306. #define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
  307. #define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
  308. #define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
  309. #define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
  310. #define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  311. #define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  312. #define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  313. #define STM32_UART_UART5_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
  314. #define STM32_UART_UART5_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
  315. #define STM32_UART_USART6_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
  316. #define STM32_UART_USART6_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
  317. #define STM32_UART_UART7_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  318. #define STM32_UART_UART7_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
  319. #define STM32_UART_UART8_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
  320. #define STM32_UART_UART8_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
  321. #define STM32_UART_USART1_IRQ_PRIORITY 12
  322. #define STM32_UART_USART2_IRQ_PRIORITY 12
  323. #define STM32_UART_USART3_IRQ_PRIORITY 12
  324. #define STM32_UART_UART4_IRQ_PRIORITY 12
  325. #define STM32_UART_UART5_IRQ_PRIORITY 12
  326. #define STM32_UART_USART6_IRQ_PRIORITY 12
  327. #define STM32_UART_UART7_IRQ_PRIORITY 12
  328. #define STM32_UART_UART8_IRQ_PRIORITY 12
  329. #define STM32_UART_USART1_DMA_PRIORITY 0
  330. #define STM32_UART_USART2_DMA_PRIORITY 0
  331. #define STM32_UART_USART3_DMA_PRIORITY 0
  332. #define STM32_UART_UART4_DMA_PRIORITY 0
  333. #define STM32_UART_UART5_DMA_PRIORITY 0
  334. #define STM32_UART_USART6_DMA_PRIORITY 0
  335. #define STM32_UART_UART7_DMA_PRIORITY 0
  336. #define STM32_UART_UART8_DMA_PRIORITY 0
  337. #define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
  338. /*
  339. * USB driver system settings.
  340. */
  341. #define STM32_USB_USE_OTG1 FALSE
  342. #define STM32_USB_USE_OTG2 FALSE
  343. #define STM32_USB_OTG1_IRQ_PRIORITY 14
  344. #define STM32_USB_OTG2_IRQ_PRIORITY 14
  345. #define STM32_USB_OTG1_RX_FIFO_SIZE 512
  346. #define STM32_USB_OTG2_RX_FIFO_SIZE 1024
  347. #define STM32_USB_OTG_THREAD_PRIO LOWPRIO
  348. #define STM32_USB_OTG_THREAD_STACK_SIZE 128
  349. #define STM32_USB_OTGFIFO_FILL_BASEPRI 0
  350. /*
  351. * WDG driver system settings.
  352. */
  353. #define STM32_WDG_USE_IWDG FALSE
  354. #endif /* MCUCONF_H */