mcuconf.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205
  1. /*
  2. ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
  3. Licensed under the Apache License, Version 2.0 (the "License");
  4. you may not use this file except in compliance with the License.
  5. You may obtain a copy of the License at
  6. http://www.apache.org/licenses/LICENSE-2.0
  7. Unless required by applicable law or agreed to in writing, software
  8. distributed under the License is distributed on an "AS IS" BASIS,
  9. WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  10. See the License for the specific language governing permissions and
  11. limitations under the License.
  12. */
  13. #ifndef MCUCONF_H
  14. #define MCUCONF_H
  15. /*
  16. * STM32F3xx drivers configuration.
  17. * The following settings override the default settings present in
  18. * the various device driver implementation headers.
  19. * Note that the settings for each driver only have effect if the whole
  20. * driver is enabled in halconf.h.
  21. *
  22. * IRQ priorities:
  23. * 15...0 Lowest...Highest.
  24. *
  25. * DMA priorities:
  26. * 0...3 Lowest...Highest.
  27. */
  28. #define STM32F3xx_MCUCONF
  29. /*
  30. * HAL driver system settings.
  31. */
  32. #define STM32_NO_INIT FALSE
  33. #define STM32_PVD_ENABLE FALSE
  34. #define STM32_PLS STM32_PLS_LEV0
  35. #define STM32_HSI_ENABLED TRUE
  36. #define STM32_LSI_ENABLED TRUE
  37. #define STM32_HSE_ENABLED FALSE
  38. #define STM32_LSE_ENABLED FALSE
  39. #define STM32_SW STM32_SW_PLL
  40. #define STM32_PLLSRC STM32_PLLSRC_HSI
  41. #define STM32_PREDIV_VALUE 1
  42. #define STM32_PLLMUL_VALUE 9
  43. #define STM32_HPRE STM32_HPRE_DIV1
  44. #define STM32_PPRE1 STM32_PPRE1_DIV2
  45. #define STM32_PPRE2 STM32_PPRE2_DIV2
  46. #define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
  47. #define STM32_ADC12PRES STM32_ADC12PRES_DIV1
  48. #define STM32_USART1SW STM32_USART1SW_PCLK
  49. #define STM32_USART2SW STM32_USART2SW_PCLK
  50. #define STM32_USART3SW STM32_USART3SW_PCLK
  51. #define STM32_I2C1SW STM32_I2C1SW_SYSCLK
  52. #define STM32_TIM1SW STM32_TIM1SW_PCLK2
  53. #define STM32_RTCSEL STM32_RTCSEL_LSI
  54. /*
  55. * IRQ system settings.
  56. */
  57. #define STM32_IRQ_EXTI0_PRIORITY 6
  58. #define STM32_IRQ_EXTI1_PRIORITY 6
  59. #define STM32_IRQ_EXTI2_PRIORITY 6
  60. #define STM32_IRQ_EXTI3_PRIORITY 6
  61. #define STM32_IRQ_EXTI4_PRIORITY 6
  62. #define STM32_IRQ_EXTI5_9_PRIORITY 6
  63. #define STM32_IRQ_EXTI10_15_PRIORITY 6
  64. #define STM32_IRQ_EXTI16_PRIORITY 6
  65. #define STM32_IRQ_EXTI17_PRIORITY 6
  66. #define STM32_IRQ_EXTI18_PRIORITY 6
  67. #define STM32_IRQ_EXTI19_PRIORITY 6
  68. #define STM32_IRQ_EXTI20_PRIORITY 6
  69. #define STM32_IRQ_EXTI21_22_29_PRIORITY 6
  70. #define STM32_IRQ_EXTI30_32_PRIORITY 6
  71. #define STM32_IRQ_EXTI33_PRIORITY 6
  72. /*
  73. * ADC driver system settings.
  74. */
  75. #define STM32_ADC_DUAL_MODE FALSE
  76. #define STM32_ADC_COMPACT_SAMPLES FALSE
  77. #define STM32_ADC_USE_ADC1 FALSE
  78. #define STM32_ADC_USE_ADC2 FALSE
  79. #define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
  80. #define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  81. #define STM32_ADC_ADC1_DMA_PRIORITY 2
  82. #define STM32_ADC_ADC2_DMA_PRIORITY 2
  83. #define STM32_ADC_ADC12_IRQ_PRIORITY 5
  84. #define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 5
  85. #define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 5
  86. #define STM32_ADC_ADC12_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV1
  87. /*
  88. * CAN driver system settings.
  89. */
  90. #define STM32_CAN_USE_CAN1 FALSE
  91. #define STM32_CAN_CAN1_IRQ_PRIORITY 11
  92. /*
  93. * DAC driver system settings.
  94. */
  95. #define STM32_DAC_DUAL_MODE FALSE
  96. #define STM32_DAC_USE_DAC1_CH1 TRUE
  97. #define STM32_DAC_USE_DAC1_CH2 TRUE
  98. #define STM32_DAC_USE_DAC2_CH1 TRUE
  99. #define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
  100. #define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
  101. #define STM32_DAC_DAC2_CH1_IRQ_PRIORITY 10
  102. #define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
  103. #define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
  104. #define STM32_DAC_DAC2_CH1_DMA_PRIORITY 2
  105. /*
  106. * GPT driver system settings.
  107. */
  108. #define STM32_GPT_USE_TIM1 FALSE
  109. #define STM32_GPT_USE_TIM2 FALSE
  110. #define STM32_GPT_USE_TIM3 FALSE
  111. #define STM32_GPT_USE_TIM6 FALSE
  112. #define STM32_GPT_USE_TIM7 FALSE
  113. #define STM32_GPT_TIM1_IRQ_PRIORITY 7
  114. #define STM32_GPT_TIM2_IRQ_PRIORITY 7
  115. #define STM32_GPT_TIM3_IRQ_PRIORITY 7
  116. #define STM32_GPT_TIM6_IRQ_PRIORITY 7
  117. #define STM32_GPT_TIM7_IRQ_PRIORITY 7
  118. /*
  119. * I2C driver system settings.
  120. */
  121. #define STM32_I2C_USE_I2C1 FALSE
  122. #define STM32_I2C_BUSY_TIMEOUT 50
  123. #define STM32_I2C_I2C1_IRQ_PRIORITY 10
  124. #define STM32_I2C_USE_DMA TRUE
  125. #define STM32_I2C_I2C1_DMA_PRIORITY 1
  126. #define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
  127. /*
  128. * ICU driver system settings.
  129. */
  130. #define STM32_ICU_USE_TIM1 FALSE
  131. #define STM32_ICU_USE_TIM2 FALSE
  132. #define STM32_ICU_USE_TIM3 FALSE
  133. #define STM32_ICU_TIM1_IRQ_PRIORITY 7
  134. #define STM32_ICU_TIM2_IRQ_PRIORITY 7
  135. #define STM32_ICU_TIM3_IRQ_PRIORITY 7
  136. /*
  137. * PWM driver system settings.
  138. */
  139. #define STM32_PWM_USE_ADVANCED FALSE
  140. #define STM32_PWM_USE_TIM1 FALSE
  141. #define STM32_PWM_USE_TIM2 FALSE
  142. #define STM32_PWM_USE_TIM3 FALSE
  143. #define STM32_PWM_TIM1_IRQ_PRIORITY 7
  144. #define STM32_PWM_TIM2_IRQ_PRIORITY 7
  145. #define STM32_PWM_TIM3_IRQ_PRIORITY 7
  146. /*
  147. * SERIAL driver system settings.
  148. */
  149. #define STM32_SERIAL_USE_USART1 FALSE
  150. #define STM32_SERIAL_USE_USART2 TRUE
  151. #define STM32_SERIAL_USE_USART3 FALSE
  152. #define STM32_SERIAL_USART1_PRIORITY 12
  153. #define STM32_SERIAL_USART2_PRIORITY 12
  154. #define STM32_SERIAL_USART3_PRIORITY 12
  155. /*
  156. * SPI driver system settings.
  157. */
  158. #define STM32_SPI_USE_SPI1 FALSE
  159. #define STM32_SPI_SPI1_DMA_PRIORITY 1
  160. #define STM32_SPI_SPI1_IRQ_PRIORITY 10
  161. #define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
  162. /*
  163. * ST driver system settings.
  164. */
  165. #define STM32_ST_IRQ_PRIORITY 8
  166. #define STM32_ST_USE_TIMER 2
  167. /*
  168. * UART driver system settings.
  169. */
  170. #define STM32_UART_USE_USART1 FALSE
  171. #define STM32_UART_USE_USART2 FALSE
  172. #define STM32_UART_USE_USART3 FALSE
  173. #define STM32_UART_USART1_IRQ_PRIORITY 12
  174. #define STM32_UART_USART2_IRQ_PRIORITY 12
  175. #define STM32_UART_USART3_IRQ_PRIORITY 12
  176. #define STM32_UART_USART1_DMA_PRIORITY 0
  177. #define STM32_UART_USART2_DMA_PRIORITY 0
  178. #define STM32_UART_USART3_DMA_PRIORITY 0
  179. #define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
  180. /*
  181. * WDG driver system settings.
  182. */
  183. #define STM32_WDG_USE_IWDG FALSE
  184. #endif /* MCUCONF_H */