mcuconf.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191
  1. /*
  2. ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
  3. Licensed under the Apache License, Version 2.0 (the "License");
  4. you may not use this file except in compliance with the License.
  5. You may obtain a copy of the License at
  6. http://www.apache.org/licenses/LICENSE-2.0
  7. Unless required by applicable law or agreed to in writing, software
  8. distributed under the License is distributed on an "AS IS" BASIS,
  9. WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  10. See the License for the specific language governing permissions and
  11. limitations under the License.
  12. */
  13. #ifndef MCUCONF_H
  14. #define MCUCONF_H
  15. #define STM32F100_MCUCONF
  16. /*
  17. * STM32F103 drivers configuration.
  18. * The following settings override the default settings present in
  19. * the various device driver implementation headers.
  20. * Note that the settings for each driver only have effect if the whole
  21. * driver is enabled in halconf.h.
  22. *
  23. * IRQ priorities:
  24. * 15...0 Lowest...Highest.
  25. *
  26. * DMA priorities:
  27. * 0...3 Lowest...Highest.
  28. */
  29. /*
  30. * HAL driver system settings.
  31. */
  32. #define STM32_NO_INIT FALSE
  33. #define STM32_HSI_ENABLED TRUE
  34. #define STM32_LSI_ENABLED FALSE
  35. #define STM32_HSE_ENABLED TRUE
  36. #define STM32_LSE_ENABLED FALSE
  37. #define STM32_SW STM32_SW_PLL
  38. #define STM32_PLLSRC STM32_PLLSRC_HSE
  39. #define STM32_PLLXTPRE STM32_PLLXTPRE_DIV1
  40. #define STM32_PLLMUL_VALUE 3
  41. #define STM32_HPRE STM32_HPRE_DIV1
  42. #define STM32_PPRE1 STM32_PPRE1_DIV1
  43. #define STM32_PPRE2 STM32_PPRE2_DIV1
  44. #define STM32_ADCPRE STM32_ADCPRE_DIV2
  45. #define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
  46. #define STM32_RTCSEL STM32_RTCSEL_HSEDIV
  47. #define STM32_PVD_ENABLE FALSE
  48. #define STM32_PLS STM32_PLS_LEV0
  49. /*
  50. * IRQ system settings.
  51. */
  52. #define STM32_IRQ_EXTI0_PRIORITY 6
  53. #define STM32_IRQ_EXTI1_PRIORITY 6
  54. #define STM32_IRQ_EXTI2_PRIORITY 6
  55. #define STM32_IRQ_EXTI3_PRIORITY 6
  56. #define STM32_IRQ_EXTI4_PRIORITY 6
  57. #define STM32_IRQ_EXTI5_9_PRIORITY 6
  58. #define STM32_IRQ_EXTI10_15_PRIORITY 6
  59. #define STM32_IRQ_EXTI16_PRIORITY 6
  60. #define STM32_IRQ_EXTI17_PRIORITY 6
  61. #define STM32_IRQ_EXTI18_PRIORITY 6
  62. #define STM32_IRQ_EXTI19_PRIORITY 6
  63. /*
  64. * ADC driver system settings.
  65. */
  66. #define STM32_ADC_USE_ADC1 TRUE
  67. #define STM32_ADC_ADC1_DMA_PRIORITY 2
  68. #define STM32_ADC_ADC1_IRQ_PRIORITY 6
  69. /*
  70. * GPT driver system settings.
  71. */
  72. #define STM32_GPT_USE_TIM1 FALSE
  73. #define STM32_GPT_USE_TIM2 FALSE
  74. #define STM32_GPT_USE_TIM3 FALSE
  75. #define STM32_GPT_USE_TIM4 FALSE
  76. #define STM32_GPT_USE_TIM5 FALSE
  77. #define STM32_GPT_USE_TIM8 FALSE
  78. #define STM32_GPT_TIM1_IRQ_PRIORITY 7
  79. #define STM32_GPT_TIM2_IRQ_PRIORITY 7
  80. #define STM32_GPT_TIM3_IRQ_PRIORITY 7
  81. #define STM32_GPT_TIM4_IRQ_PRIORITY 7
  82. #define STM32_GPT_TIM5_IRQ_PRIORITY 7
  83. #define STM32_GPT_TIM8_IRQ_PRIORITY 7
  84. /*
  85. * I2C driver system settings.
  86. */
  87. #define STM32_I2C_USE_I2C1 FALSE
  88. #define STM32_I2C_USE_I2C2 FALSE
  89. #define STM32_I2C_BUSY_TIMEOUT 50
  90. #define STM32_I2C_I2C1_IRQ_PRIORITY 5
  91. #define STM32_I2C_I2C2_IRQ_PRIORITY 5
  92. #define STM32_I2C_I2C1_DMA_PRIORITY 3
  93. #define STM32_I2C_I2C2_DMA_PRIORITY 3
  94. #define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
  95. /*
  96. * ICU driver system settings.
  97. */
  98. #define STM32_ICU_USE_TIM1 FALSE
  99. #define STM32_ICU_USE_TIM2 FALSE
  100. #define STM32_ICU_USE_TIM3 FALSE
  101. #define STM32_ICU_USE_TIM4 FALSE
  102. #define STM32_ICU_USE_TIM5 FALSE
  103. #define STM32_ICU_USE_TIM8 FALSE
  104. #define STM32_ICU_TIM1_IRQ_PRIORITY 7
  105. #define STM32_ICU_TIM2_IRQ_PRIORITY 7
  106. #define STM32_ICU_TIM3_IRQ_PRIORITY 7
  107. #define STM32_ICU_TIM4_IRQ_PRIORITY 7
  108. #define STM32_ICU_TIM5_IRQ_PRIORITY 7
  109. #define STM32_ICU_TIM8_IRQ_PRIORITY 7
  110. /*
  111. * PWM driver system settings.
  112. */
  113. #define STM32_PWM_USE_ADVANCED FALSE
  114. #define STM32_PWM_USE_TIM1 FALSE
  115. #define STM32_PWM_USE_TIM2 FALSE
  116. #define STM32_PWM_USE_TIM3 TRUE
  117. #define STM32_PWM_USE_TIM4 FALSE
  118. #define STM32_PWM_USE_TIM5 FALSE
  119. #define STM32_PWM_USE_TIM8 FALSE
  120. #define STM32_PWM_TIM1_IRQ_PRIORITY 7
  121. #define STM32_PWM_TIM2_IRQ_PRIORITY 7
  122. #define STM32_PWM_TIM3_IRQ_PRIORITY 7
  123. #define STM32_PWM_TIM4_IRQ_PRIORITY 7
  124. #define STM32_PWM_TIM5_IRQ_PRIORITY 7
  125. #define STM32_PWM_TIM8_IRQ_PRIORITY 7
  126. /*
  127. * RTC driver system settings.
  128. */
  129. #define STM32_RTC_IRQ_PRIORITY 15
  130. /*
  131. * SERIAL driver system settings.
  132. */
  133. #define STM32_SERIAL_USE_USART1 TRUE
  134. #define STM32_SERIAL_USE_USART2 FALSE
  135. #define STM32_SERIAL_USE_USART3 FALSE
  136. #define STM32_SERIAL_USART1_PRIORITY 12
  137. #define STM32_SERIAL_USART2_PRIORITY 12
  138. #define STM32_SERIAL_USART3_PRIORITY 12
  139. /*
  140. * SPI driver system settings.
  141. */
  142. #define STM32_SPI_USE_SPI1 TRUE
  143. #define STM32_SPI_USE_SPI2 FALSE
  144. #define STM32_SPI_SPI1_DMA_PRIORITY 1
  145. #define STM32_SPI_SPI2_DMA_PRIORITY 1
  146. #define STM32_SPI_SPI1_IRQ_PRIORITY 10
  147. #define STM32_SPI_SPI2_IRQ_PRIORITY 10
  148. #define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
  149. /*
  150. * ST driver system settings.
  151. */
  152. #define STM32_ST_IRQ_PRIORITY 8
  153. #define STM32_ST_USE_TIMER 2
  154. /*
  155. * UART driver system settings.
  156. */
  157. #define STM32_UART_USE_USART1 FALSE
  158. #define STM32_UART_USE_USART2 FALSE
  159. #define STM32_UART_USE_USART3 FALSE
  160. #define STM32_UART_USART1_IRQ_PRIORITY 12
  161. #define STM32_UART_USART2_IRQ_PRIORITY 12
  162. #define STM32_UART_USART3_IRQ_PRIORITY 12
  163. #define STM32_UART_USART1_DMA_PRIORITY 0
  164. #define STM32_UART_USART2_DMA_PRIORITY 0
  165. #define STM32_UART_USART3_DMA_PRIORITY 0
  166. #define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
  167. /*
  168. * WDG driver system settings.
  169. */
  170. #define STM32_WDG_USE_IWDG FALSE
  171. #endif /* MCUCONF_H */