123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383 |
- #include "hal.h"
- #define exti_serve_irq(pr, channel) { \
- \
- if ((pr) & (1U << (channel))) { \
- _pal_isr_code(channel); \
- } \
- }
- #if (HAL_USE_PAL && (PAL_USE_WAIT || PAL_USE_CALLBACKS)) || defined(__DOXYGEN__)
- #if !defined(STM32_DISABLE_EXTI0_HANDLER)
- OSAL_IRQ_HANDLER(Vector58) {
- uint32_t pr;
- OSAL_IRQ_PROLOGUE();
- pr = EXTI->PR1;
- pr &= EXTI->IMR1 & (1U << 0);
- EXTI->PR1 = pr;
- exti_serve_irq(pr, 0);
- OSAL_IRQ_EPILOGUE();
- }
- #endif
- #if !defined(STM32_DISABLE_EXTI1_HANDLER)
- OSAL_IRQ_HANDLER(Vector5C) {
- uint32_t pr;
- OSAL_IRQ_PROLOGUE();
- pr = EXTI->PR1;
- pr &= EXTI->IMR1 & (1U << 1);
- EXTI->PR1 = pr;
- exti_serve_irq(pr, 1);
- OSAL_IRQ_EPILOGUE();
- }
- #endif
- #if !defined(STM32_DISABLE_EXTI2_HANDLER)
- OSAL_IRQ_HANDLER(Vector60) {
- uint32_t pr;
- OSAL_IRQ_PROLOGUE();
- pr = EXTI->PR1;
- pr &= EXTI->IMR1 & (1U << 2);
- EXTI->PR1 = pr;
- exti_serve_irq(pr, 2);
- OSAL_IRQ_EPILOGUE();
- }
- #endif
- #if !defined(STM32_DISABLE_EXTI3_HANDLER)
- OSAL_IRQ_HANDLER(Vector64) {
- uint32_t pr;
- OSAL_IRQ_PROLOGUE();
- pr = EXTI->PR1;
- pr &= EXTI->IMR1 & (1U << 3);
- EXTI->PR1 = pr;
- exti_serve_irq(pr, 3);
- OSAL_IRQ_EPILOGUE();
- }
- #endif
- #if !defined(STM32_DISABLE_EXTI4_HANDLER)
- OSAL_IRQ_HANDLER(Vector68) {
- uint32_t pr;
- OSAL_IRQ_PROLOGUE();
- pr = EXTI->PR1;
- pr &= EXTI->IMR1 & (1U << 4);
- EXTI->PR1 = pr;
- exti_serve_irq(pr, 4);
- OSAL_IRQ_EPILOGUE();
- }
- #endif
- #if !defined(STM32_DISABLE_EXTI5_9_HANDLER)
- OSAL_IRQ_HANDLER(Vector9C) {
- uint32_t pr;
- OSAL_IRQ_PROLOGUE();
- pr = EXTI->PR1;
- pr &= EXTI->IMR1 & ((1U << 5) | (1U << 6) | (1U << 7) | (1U << 8) |
- (1U << 9));
- EXTI->PR1 = pr;
- exti_serve_irq(pr, 5);
- exti_serve_irq(pr, 6);
- exti_serve_irq(pr, 7);
- exti_serve_irq(pr, 8);
- exti_serve_irq(pr, 9);
- OSAL_IRQ_EPILOGUE();
- }
- #endif
- #if !defined(STM32_DISABLE_EXTI10_15_HANDLER)
- OSAL_IRQ_HANDLER(VectorE0) {
- uint32_t pr;
- OSAL_IRQ_PROLOGUE();
- pr = EXTI->PR1;
- pr &= EXTI->IMR1 & ((1U << 10) | (1U << 11) | (1U << 12) | (1U << 13) |
- (1U << 14) | (1U << 15));
- EXTI->PR1 = pr;
- exti_serve_irq(pr, 10);
- exti_serve_irq(pr, 11);
- exti_serve_irq(pr, 12);
- exti_serve_irq(pr, 13);
- exti_serve_irq(pr, 14);
- exti_serve_irq(pr, 15);
- OSAL_IRQ_EPILOGUE();
- }
- #endif
- #endif
- #if HAL_USE_GPT || HAL_USE_ICU || HAL_USE_PWM || defined(__DOXYGEN__)
- OSAL_IRQ_HANDLER(VectorA0) {
- OSAL_IRQ_PROLOGUE();
- #if HAL_USE_GPT
- #if STM32_GPT_USE_TIM15
- gpt_lld_serve_interrupt(&GPTD15);
- #endif
- #endif
- #if HAL_USE_ICU
- #if STM32_ICU_USE_TIM15
- icu_lld_serve_interrupt(&ICUD15);
- #endif
- #endif
- #if HAL_USE_PWM
- #if STM32_PWM_USE_TIM15
- pwm_lld_serve_interrupt(&PWMD15);
- #endif
- #endif
- OSAL_IRQ_EPILOGUE();
- }
- OSAL_IRQ_HANDLER(VectorA4) {
- OSAL_IRQ_PROLOGUE();
- #if HAL_USE_GPT
- #if STM32_GPT_USE_TIM1
- gpt_lld_serve_interrupt(&GPTD1);
- #endif
- #if STM32_GPT_USE_TIM16
- gpt_lld_serve_interrupt(&GPTD16);
- #endif
- #endif
- #if HAL_USE_ICU
- #if STM32_ICU_USE_TIM1
- icu_lld_serve_interrupt(&ICUD1);
- #endif
- #endif
- #if HAL_USE_PWM
- #if STM32_PWM_USE_TIM1
- pwm_lld_serve_interrupt(&PWMD1);
- #endif
- #if STM32_PWM_USE_TIM16
- pwm_lld_serve_interrupt(&PWMD16);
- #endif
- #endif
- OSAL_IRQ_EPILOGUE();
- }
- OSAL_IRQ_HANDLER(VectorA8) {
- OSAL_IRQ_PROLOGUE();
- #if HAL_USE_GPT
- #if STM32_GPT_USE_TIM17
- gpt_lld_serve_interrupt(&GPTD17);
- #endif
- #endif
- #if HAL_USE_ICU
-
- #endif
- #if HAL_USE_PWM
- #if STM32_PWM_USE_TIM17
- pwm_lld_serve_interrupt(&PWMD17);
- #endif
- #endif
- OSAL_IRQ_EPILOGUE();
- }
- OSAL_IRQ_HANDLER(VectorAC) {
- OSAL_IRQ_PROLOGUE();
- #if HAL_USE_GPT
-
- #endif
- #if HAL_USE_ICU
- #if STM32_ICU_USE_TIM1
- icu_lld_serve_interrupt(&ICUD1);
- #endif
- #endif
- #if HAL_USE_PWM
- #if STM32_PWM_USE_TIM1
- pwm_lld_serve_interrupt(&PWMD1);
- #endif
- #endif
- OSAL_IRQ_EPILOGUE();
- }
- #endif
- void irqInit(void) {
- #if HAL_USE_PAL
- nvicEnableVector(EXTI0_IRQn, STM32_IRQ_EXTI0_PRIORITY);
- nvicEnableVector(EXTI1_IRQn, STM32_IRQ_EXTI1_PRIORITY);
- nvicEnableVector(EXTI2_IRQn, STM32_IRQ_EXTI2_PRIORITY);
- nvicEnableVector(EXTI3_IRQn, STM32_IRQ_EXTI3_PRIORITY);
- nvicEnableVector(EXTI4_IRQn, STM32_IRQ_EXTI4_PRIORITY);
- nvicEnableVector(EXTI9_5_IRQn, STM32_IRQ_EXTI5_9_PRIORITY);
- nvicEnableVector(EXTI15_10_IRQn, STM32_IRQ_EXTI10_15_PRIORITY);
- #endif
- #if HAL_USE_GPT || HAL_USE_ICU || HAL_USE_PWM || defined(__DOXYGEN__)
- nvicEnableVector(TIM1_BRK_TIM15_IRQn, STM32_IRQ_TIM1_BRK_TIM15_PRIORITY);
- nvicEnableVector(TIM1_UP_TIM16_IRQn, STM32_IRQ_TIM1_UP_TIM16_PRIORITY);
- nvicEnableVector(TIM1_TRG_COM_TIM17_IRQn, STM32_IRQ_TIM1_TRGCO_TIM17_PRIORITY);
- nvicEnableVector(TIM1_CC_IRQn, STM32_IRQ_TIM1_CC_PRIORITY);
- #endif
- }
- void irqDeinit(void) {
- #if HAL_USE_PAL
- nvicDisableVector(EXTI0_IRQn);
- nvicDisableVector(EXTI1_IRQn);
- nvicDisableVector(EXTI2_IRQn);
- nvicDisableVector(EXTI3_IRQn);
- nvicDisableVector(EXTI4_IRQn);
- nvicDisableVector(EXTI9_5_IRQn);
- nvicDisableVector(EXTI15_10_IRQn);
- #endif
- #if HAL_USE_GPT || HAL_USE_ICU || HAL_USE_PWM || defined(__DOXYGEN__)
- nvicDisableVector(TIM1_BRK_TIM15_IRQn);
- nvicDisableVector(TIM1_UP_TIM16_IRQn);
- nvicDisableVector(TIM1_TRG_COM_TIM17_IRQn);
- nvicDisableVector(TIM1_CC_IRQn);
- #endif
- }
|