stm32f47_mcuconf.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /*
  2. ChibiOS - Copyright (C) 2006..2016 Giovanni Di Sirio
  3. Licensed under the Apache License, Version 2.0 (the "License");
  4. you may not use this file except in compliance with the License.
  5. You may obtain a copy of the License at
  6. http://www.apache.org/licenses/LICENSE-2.0
  7. Unless required by applicable law or agreed to in writing, software
  8. distributed under the License is distributed on an "AS IS" BASIS,
  9. WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  10. See the License for the specific language governing permissions and
  11. limitations under the License.
  12. */
  13. /*
  14. * This file is free software: you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation, either version 3 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This file is distributed in the hope that it will be useful, but
  20. * WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  22. * See the GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License along
  25. * with this program. If not, see <http://www.gnu.org/licenses/>.
  26. *
  27. * Modified for use in AP_HAL by Andrew Tridgell and Siddharth Bharat Purohit
  28. */
  29. /*
  30. this provides the default mcuconf.h for each board. Override values in hwdef.dat
  31. */
  32. #pragma once
  33. /*
  34. * STM32F4xx drivers configuration.
  35. * The following settings override the default settings present in
  36. * the various device driver implementation headers.
  37. * Note that the settings for each driver only have effect if the whole
  38. * driver is enabled in halconf.h.
  39. *
  40. * IRQ priorities:
  41. * 15...0 Lowest...Highest.
  42. *
  43. * DMA priorities:
  44. * 0...3 Lowest...Highest.
  45. */
  46. /*
  47. * HAL driver system settings.
  48. */
  49. #define STM32_NO_INIT FALSE
  50. #ifndef STM32_HSI_ENABLED
  51. #define STM32_HSI_ENABLED TRUE
  52. #endif
  53. #ifndef STM32_LSI_ENABLED
  54. #define STM32_LSI_ENABLED TRUE
  55. #endif
  56. #ifndef STM32_HSE_ENABLED
  57. #define STM32_HSE_ENABLED TRUE
  58. #endif
  59. #ifndef STM32_LSE_ENABLED
  60. #define STM32_LSE_ENABLED FALSE
  61. #endif
  62. #ifndef STM32_CLOCK48_REQUIRED
  63. #define STM32_CLOCK48_REQUIRED TRUE
  64. #endif
  65. #ifndef STM32_SW
  66. #define STM32_SW STM32_SW_PLL
  67. #endif
  68. #ifndef STM32_PLLSRC
  69. #define STM32_PLLSRC STM32_PLLSRC_HSE
  70. #endif
  71. #ifndef STM32_PLLM_VALUE
  72. #define STM32_PLLM_VALUE 24
  73. #endif
  74. #ifndef STM32_PLLN_VALUE
  75. #define STM32_PLLN_VALUE 336
  76. #endif
  77. #ifndef STM32_PLLP_VALUE
  78. #define STM32_PLLP_VALUE 2
  79. #endif
  80. #ifndef STM32_PLLQ_VALUE
  81. #define STM32_PLLQ_VALUE 7
  82. #endif
  83. #ifndef STM32_HPRE
  84. #define STM32_HPRE STM32_HPRE_DIV1
  85. #endif
  86. #ifndef STM32_PPRE1
  87. #define STM32_PPRE1 STM32_PPRE1_DIV4
  88. #endif
  89. #ifndef STM32_PPRE2
  90. #define STM32_PPRE2 STM32_PPRE2_DIV2
  91. #endif
  92. #define STM32_RTCSEL STM32_RTCSEL_LSI
  93. #define STM32_RTCPRE_VALUE 8
  94. #define STM32_MCO1SEL STM32_MCO1SEL_HSI
  95. #define STM32_MCO1PRE STM32_MCO1PRE_DIV1
  96. #define STM32_MCO2SEL STM32_MCO2SEL_SYSCLK
  97. #define STM32_MCO2PRE STM32_MCO2PRE_DIV5
  98. #define STM32_I2SSRC STM32_I2SSRC_CKIN
  99. #define STM32_PLLI2SN_VALUE 192
  100. #define STM32_PLLI2SR_VALUE 5
  101. #define STM32_PVD_ENABLE FALSE
  102. #define STM32_PLS STM32_PLS_LEV0
  103. #define STM32_BKPRAM_ENABLE FALSE
  104. /*
  105. * ADC driver system settings.
  106. */
  107. #define STM32_ADC_ADCPRE ADC_CCR_ADCPRE_DIV4
  108. #ifndef STM32_ADC_USE_ADC1
  109. #define STM32_ADC_USE_ADC1 TRUE
  110. #endif
  111. #ifndef STM32_ADC_USE_ADC2
  112. #define STM32_ADC_USE_ADC2 FALSE
  113. #endif
  114. #ifndef STM32_ADC_USE_ADC3
  115. #define STM32_ADC_USE_ADC3 FALSE
  116. #endif
  117. #define STM32_ADC_ADC1_DMA_PRIORITY 2
  118. #define STM32_ADC_ADC2_DMA_PRIORITY 2
  119. #define STM32_ADC_ADC3_DMA_PRIORITY 2
  120. #define STM32_ADC_IRQ_PRIORITY 6
  121. #define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 6
  122. #define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 6
  123. #define STM32_ADC_ADC3_DMA_IRQ_PRIORITY 6
  124. /*
  125. * CAN driver system settings.
  126. */
  127. #ifndef STM32_CAN_USE_CAN1
  128. #define STM32_CAN_USE_CAN1 FALSE
  129. #endif
  130. #ifndef STM32_CAN_USE_CAN2
  131. #define STM32_CAN_USE_CAN2 FALSE
  132. #endif
  133. #define STM32_CAN_CAN1_IRQ_PRIORITY 11
  134. #define STM32_CAN_CAN2_IRQ_PRIORITY 11
  135. /*
  136. * DAC driver system settings.
  137. */
  138. #define STM32_DAC_DUAL_MODE FALSE
  139. #define STM32_DAC_USE_DAC1_CH1 FALSE
  140. #define STM32_DAC_USE_DAC1_CH2 FALSE
  141. #define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
  142. #define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
  143. #define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
  144. #define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
  145. /*
  146. * EXT driver system settings.
  147. */
  148. #define STM32_EXT_EXTI0_IRQ_PRIORITY 6
  149. #define STM32_EXT_EXTI1_IRQ_PRIORITY 6
  150. #define STM32_EXT_EXTI2_IRQ_PRIORITY 6
  151. #define STM32_EXT_EXTI3_IRQ_PRIORITY 6
  152. #define STM32_EXT_EXTI4_IRQ_PRIORITY 6
  153. #define STM32_EXT_EXTI5_9_IRQ_PRIORITY 6
  154. #define STM32_EXT_EXTI10_15_IRQ_PRIORITY 6
  155. #define STM32_EXT_EXTI16_IRQ_PRIORITY 6
  156. #define STM32_EXT_EXTI17_IRQ_PRIORITY 15
  157. #define STM32_EXT_EXTI18_IRQ_PRIORITY 6
  158. #define STM32_EXT_EXTI19_IRQ_PRIORITY 6
  159. #define STM32_EXT_EXTI20_IRQ_PRIORITY 6
  160. #define STM32_EXT_EXTI21_IRQ_PRIORITY 15
  161. #define STM32_EXT_EXTI22_IRQ_PRIORITY 15
  162. /*
  163. * GPT driver system settings.
  164. */
  165. #ifndef STM32_GPT_USE_TIM1
  166. #define STM32_GPT_USE_TIM1 FALSE
  167. #endif
  168. #ifndef STM32_GPT_USE_TIM2
  169. #define STM32_GPT_USE_TIM2 FALSE
  170. #endif
  171. #ifndef STM32_GPT_USE_TIM3
  172. #define STM32_GPT_USE_TIM3 FALSE
  173. #endif
  174. #ifndef STM32_GPT_USE_TIM4
  175. #define STM32_GPT_USE_TIM4 FALSE
  176. #endif
  177. #ifndef STM32_GPT_USE_TIM5
  178. #define STM32_GPT_USE_TIM5 FALSE
  179. #endif
  180. #ifndef STM32_GPT_USE_TIM6
  181. #define STM32_GPT_USE_TIM6 FALSE
  182. #endif
  183. #ifndef STM32_GPT_USE_TIM7
  184. #define STM32_GPT_USE_TIM7 FALSE
  185. #endif
  186. #ifndef STM32_GPT_USE_TIM8
  187. #define STM32_GPT_USE_TIM8 FALSE
  188. #endif
  189. #ifndef STM32_GPT_USE_TIM9
  190. #define STM32_GPT_USE_TIM9 FALSE
  191. #endif
  192. #ifndef STM32_GPT_USE_TIM10
  193. #define STM32_GPT_USE_TIM10 FALSE
  194. #endif
  195. #ifndef STM32_GPT_USE_TIM11
  196. #define STM32_GPT_USE_TIM11 FALSE
  197. #endif
  198. #ifndef STM32_GPT_USE_TIM12
  199. #define STM32_GPT_USE_TIM12 FALSE
  200. #endif
  201. #ifndef STM32_GPT_USE_TIM13
  202. #define STM32_GPT_USE_TIM13 FALSE
  203. #endif
  204. #ifndef STM32_GPT_USE_TIM14
  205. #define STM32_GPT_USE_TIM14 FALSE
  206. #endif
  207. #define STM32_GPT_TIM1_IRQ_PRIORITY 7
  208. #define STM32_GPT_TIM2_IRQ_PRIORITY 7
  209. #define STM32_GPT_TIM3_IRQ_PRIORITY 7
  210. #define STM32_GPT_TIM4_IRQ_PRIORITY 7
  211. #define STM32_GPT_TIM5_IRQ_PRIORITY 7
  212. #define STM32_GPT_TIM6_IRQ_PRIORITY 7
  213. #define STM32_GPT_TIM7_IRQ_PRIORITY 7
  214. #define STM32_GPT_TIM8_IRQ_PRIORITY 7
  215. #define STM32_GPT_TIM9_IRQ_PRIORITY 7
  216. #define STM32_GPT_TIM11_IRQ_PRIORITY 7
  217. #define STM32_GPT_TIM12_IRQ_PRIORITY 7
  218. #define STM32_GPT_TIM14_IRQ_PRIORITY 7
  219. /*
  220. * I2C driver system settings.
  221. */
  222. #define STM32_I2C_BUSY_TIMEOUT 50
  223. #define STM32_I2C_I2C1_IRQ_PRIORITY 5
  224. #define STM32_I2C_I2C2_IRQ_PRIORITY 5
  225. #define STM32_I2C_I2C3_IRQ_PRIORITY 5
  226. #define STM32_I2C_I2C1_DMA_PRIORITY 3
  227. #define STM32_I2C_I2C2_DMA_PRIORITY 3
  228. #define STM32_I2C_I2C3_DMA_PRIORITY 3
  229. #define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
  230. /*
  231. * I2S driver system settings.
  232. */
  233. #define STM32_I2S_SPI2_IRQ_PRIORITY 10
  234. #define STM32_I2S_SPI3_IRQ_PRIORITY 10
  235. #define STM32_I2S_SPI2_DMA_PRIORITY 1
  236. #define STM32_I2S_SPI3_DMA_PRIORITY 1
  237. #define STM32_I2S_DMA_ERROR_HOOK(i2sp) osalSysHalt("DMA failure")
  238. /*
  239. * ICU driver system settings.
  240. */
  241. #define STM32_ICU_TIM1_IRQ_PRIORITY 7
  242. #define STM32_ICU_TIM2_IRQ_PRIORITY 7
  243. #define STM32_ICU_TIM3_IRQ_PRIORITY 7
  244. #define STM32_ICU_TIM4_IRQ_PRIORITY 7
  245. #define STM32_ICU_TIM5_IRQ_PRIORITY 7
  246. #define STM32_ICU_TIM8_IRQ_PRIORITY 7
  247. #define STM32_ICU_TIM9_IRQ_PRIORITY 7
  248. /*
  249. * EICU driver system settings.
  250. */
  251. #define STM32_EICU_TIM1_IRQ_PRIORITY 6
  252. #define STM32_EICU_TIM2_IRQ_PRIORITY 6
  253. #define STM32_EICU_TIM3_IRQ_PRIORITY 6
  254. #define STM32_EICU_TIM4_IRQ_PRIORITY 6
  255. #define STM32_EICU_TIM5_IRQ_PRIORITY 6
  256. #define STM32_EICU_TIM8_IRQ_PRIORITY 6
  257. #define STM32_EICU_TIM9_IRQ_PRIORITY 6
  258. #define STM32_EICU_TIM10_IRQ_PRIORITY 6
  259. #define STM32_EICU_TIM11_IRQ_PRIORITY 6
  260. #define STM32_EICU_TIM12_IRQ_PRIORITY 6
  261. #define STM32_EICU_TIM13_IRQ_PRIORITY 6
  262. #define STM32_EICU_TIM14_IRQ_PRIORITY 6
  263. /*
  264. * MAC driver system settings.
  265. */
  266. #define STM32_MAC_TRANSMIT_BUFFERS 2
  267. #define STM32_MAC_RECEIVE_BUFFERS 4
  268. #define STM32_MAC_BUFFERS_SIZE 1522
  269. #define STM32_MAC_PHY_TIMEOUT 100
  270. #define STM32_MAC_ETH1_CHANGE_PHY_STATE TRUE
  271. #define STM32_MAC_ETH1_IRQ_PRIORITY 13
  272. #define STM32_MAC_IP_CHECKSUM_OFFLOAD 0
  273. /*
  274. * PWM driver system settings.
  275. */
  276. #ifndef STM32_PWM_USE_ADVANCED
  277. #define STM32_PWM_USE_ADVANCED FALSE
  278. #endif
  279. #define STM32_PWM_TIM1_IRQ_PRIORITY 7
  280. #define STM32_PWM_TIM2_IRQ_PRIORITY 7
  281. #define STM32_PWM_TIM3_IRQ_PRIORITY 7
  282. #define STM32_PWM_TIM4_IRQ_PRIORITY 7
  283. #define STM32_PWM_TIM5_IRQ_PRIORITY 7
  284. #define STM32_PWM_TIM8_IRQ_PRIORITY 7
  285. #define STM32_PWM_TIM9_IRQ_PRIORITY 7
  286. /*
  287. * SDC driver system settings.
  288. */
  289. #define STM32_SDC_SDIO_DMA_PRIORITY 3
  290. #define STM32_SDC_SDIO_IRQ_PRIORITY 9
  291. #define STM32_SDC_WRITE_TIMEOUT_MS 1000
  292. #define STM32_SDC_READ_TIMEOUT_MS 1000
  293. #define STM32_SDC_CLOCK_ACTIVATION_DELAY 10
  294. #define STM32_SDC_SDIO_UNALIGNED_SUPPORT TRUE
  295. /*
  296. * SERIAL driver system settings.
  297. */
  298. #define STM32_SERIAL_USART1_PRIORITY 11
  299. #define STM32_SERIAL_USART2_PRIORITY 11
  300. #define STM32_SERIAL_USART3_PRIORITY 11
  301. #define STM32_SERIAL_UART4_PRIORITY 11
  302. #define STM32_SERIAL_UART5_PRIORITY 11
  303. #define STM32_SERIAL_USART6_PRIORITY 11
  304. #define STM32_SERIAL_UART7_PRIORITY 11
  305. #define STM32_SERIAL_UART8_PRIORITY 11
  306. /*
  307. * SPI driver system settings.
  308. */
  309. #define STM32_SPI_SPI1_DMA_PRIORITY 1
  310. #define STM32_SPI_SPI2_DMA_PRIORITY 1
  311. #define STM32_SPI_SPI3_DMA_PRIORITY 1
  312. #define STM32_SPI_SPI4_DMA_PRIORITY 1
  313. #define STM32_SPI_SPI1_IRQ_PRIORITY 10
  314. #define STM32_SPI_SPI2_IRQ_PRIORITY 10
  315. #define STM32_SPI_SPI3_IRQ_PRIORITY 10
  316. #define STM32_SPI_SPI4_IRQ_PRIORITY 10
  317. #define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
  318. /*
  319. * ST driver system settings.
  320. */
  321. #define STM32_ST_IRQ_PRIORITY 8
  322. #ifndef STM32_ST_USE_TIMER
  323. #define STM32_ST_USE_TIMER 2
  324. #endif
  325. /*
  326. * UART driver system settings.
  327. */
  328. #define STM32_UART_USART1_IRQ_PRIORITY 12
  329. #define STM32_UART_USART2_IRQ_PRIORITY 12
  330. #define STM32_UART_USART3_IRQ_PRIORITY 12
  331. #define STM32_UART_UART4_IRQ_PRIORITY 12
  332. #define STM32_UART_UART5_IRQ_PRIORITY 12
  333. #define STM32_UART_USART6_IRQ_PRIORITY 12
  334. #define STM32_UART_USART1_DMA_PRIORITY 0
  335. #define STM32_UART_USART2_DMA_PRIORITY 0
  336. #define STM32_UART_USART3_DMA_PRIORITY 0
  337. #define STM32_UART_UART4_DMA_PRIORITY 0
  338. #define STM32_UART_UART5_DMA_PRIORITY 0
  339. #define STM32_UART_USART6_DMA_PRIORITY 0
  340. #define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
  341. /*
  342. * USB driver system settings.
  343. */
  344. #ifndef STM32_USB_OTG1_IRQ_PRIORITY
  345. #define STM32_USB_OTG1_IRQ_PRIORITY 14
  346. #endif
  347. #ifndef STM32_USB_OTG2_IRQ_PRIORITY
  348. #define STM32_USB_OTG2_IRQ_PRIORITY 14
  349. #endif
  350. #ifndef STM32_USB_OTG1_RX_FIFO_SIZE
  351. #define STM32_USB_OTG1_RX_FIFO_SIZE 512
  352. #endif
  353. #ifndef STM32_USB_OTG2_RX_FIFO_SIZE
  354. #define STM32_USB_OTG2_RX_FIFO_SIZE 1024
  355. #endif
  356. #ifndef STM32_USB_OTG_THREAD_PRIO
  357. #define STM32_USB_OTG_THREAD_PRIO LOWPRIO
  358. #endif
  359. #ifndef STM32_USB_OTG_THREAD_STACK_SIZE
  360. #define STM32_USB_OTG_THREAD_STACK_SIZE 128
  361. #endif
  362. #ifndef STM32_USB_OTGFIFO_FILL_BASEPRI
  363. #define STM32_USB_OTGFIFO_FILL_BASEPRI 0
  364. #endif
  365. /*
  366. * WDG driver system settings.
  367. */
  368. #define STM32_WDG_USE_IWDG FALSE
  369. // limit ISR count per byte
  370. #define STM32_I2C_ISR_LIMIT 6