mcuconf.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /*
  2. ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
  3. Licensed under the Apache License, Version 2.0 (the "License");
  4. you may not use this file except in compliance with the License.
  5. You may obtain a copy of the License at
  6. http://www.apache.org/licenses/LICENSE-2.0
  7. Unless required by applicable law or agreed to in writing, software
  8. distributed under the License is distributed on an "AS IS" BASIS,
  9. WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  10. See the License for the specific language governing permissions and
  11. limitations under the License.
  12. */
  13. /*
  14. * STM32L4xx drivers configuration.
  15. * The following settings override the default settings present in
  16. * the various device driver implementation headers.
  17. * Note that the settings for each driver only have effect if the whole
  18. * driver is enabled in halconf.h.
  19. *
  20. * IRQ priorities:
  21. * 15...0 Lowest...Highest.
  22. *
  23. * DMA priorities:
  24. * 0...3 Lowest...Highest.
  25. */
  26. #ifndef MCUCONF_H
  27. #define MCUCONF_H
  28. #define STM32L4xx_MCUCONF
  29. #define STM32L476_MCUCONF
  30. #define STM32L486_MCUCONF
  31. /*
  32. * HAL driver system settings.
  33. */
  34. #define STM32_NO_INIT FALSE
  35. #define STM32_VOS STM32_VOS_RANGE1
  36. #define STM32_PVD_ENABLE FALSE
  37. #define STM32_PLS STM32_PLS_LEV0
  38. #define STM32_HSI16_ENABLED FALSE
  39. #define STM32_LSI_ENABLED TRUE
  40. #define STM32_HSE_ENABLED FALSE
  41. #define STM32_LSE_ENABLED TRUE
  42. #define STM32_MSIPLL_ENABLED TRUE
  43. #define STM32_MSIRANGE STM32_MSIRANGE_4M
  44. #define STM32_MSISRANGE STM32_MSISRANGE_4M
  45. #define STM32_SW STM32_SW_PLL
  46. #define STM32_PLLSRC STM32_PLLSRC_MSI
  47. #define STM32_PLLM_VALUE 1
  48. #define STM32_PLLN_VALUE 80
  49. #define STM32_PLLP_VALUE 7
  50. #define STM32_PLLQ_VALUE 6
  51. #define STM32_PLLR_VALUE 4
  52. #define STM32_HPRE STM32_HPRE_DIV1
  53. #define STM32_PPRE1 STM32_PPRE1_DIV1
  54. #define STM32_PPRE2 STM32_PPRE2_DIV1
  55. #define STM32_STOPWUCK STM32_STOPWUCK_MSI
  56. #define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
  57. #define STM32_MCOPRE STM32_MCOPRE_DIV1
  58. #define STM32_LSCOSEL STM32_LSCOSEL_NOCLOCK
  59. #define STM32_PLLSAI1N_VALUE 72
  60. #define STM32_PLLSAI1P_VALUE 7
  61. #define STM32_PLLSAI1Q_VALUE 6
  62. #define STM32_PLLSAI1R_VALUE 6
  63. #define STM32_PLLSAI2N_VALUE 72
  64. #define STM32_PLLSAI2P_VALUE 7
  65. #define STM32_PLLSAI2R_VALUE 6
  66. /*
  67. * Peripherals clock sources.
  68. */
  69. #define STM32_USART1SEL STM32_USART1SEL_SYSCLK
  70. #define STM32_USART2SEL STM32_USART2SEL_SYSCLK
  71. #define STM32_USART3SEL STM32_USART3SEL_SYSCLK
  72. #define STM32_UART4SEL STM32_UART4SEL_SYSCLK
  73. #define STM32_UART5SEL STM32_UART5SEL_SYSCLK
  74. #define STM32_LPUART1SEL STM32_LPUART1SEL_SYSCLK
  75. #define STM32_I2C1SEL STM32_I2C1SEL_SYSCLK
  76. #define STM32_I2C2SEL STM32_I2C2SEL_SYSCLK
  77. #define STM32_I2C3SEL STM32_I2C3SEL_SYSCLK
  78. #define STM32_LPTIM1SEL STM32_LPTIM1SEL_PCLK1
  79. #define STM32_LPTIM2SEL STM32_LPTIM2SEL_PCLK1
  80. #define STM32_SAI1SEL STM32_SAI1SEL_OFF
  81. #define STM32_SAI2SEL STM32_SAI2SEL_OFF
  82. #define STM32_CLK48SEL STM32_CLK48SEL_PLLSAI1
  83. #define STM32_ADCSEL STM32_ADCSEL_SYSCLK
  84. #define STM32_SWPMI1SEL STM32_SWPMI1SEL_PCLK1
  85. #define STM32_DFSDMSEL STM32_DFSDMSEL_PCLK2
  86. #define STM32_RTCSEL STM32_RTCSEL_LSI
  87. /*
  88. * IRQ system settings.
  89. */
  90. #define STM32_IRQ_EXTI0_PRIORITY 6
  91. #define STM32_IRQ_EXTI1_PRIORITY 6
  92. #define STM32_IRQ_EXTI2_PRIORITY 6
  93. #define STM32_IRQ_EXTI3_PRIORITY 6
  94. #define STM32_IRQ_EXTI4_PRIORITY 6
  95. #define STM32_IRQ_EXTI5_9_PRIORITY 6
  96. #define STM32_IRQ_EXTI10_15_PRIORITY 6
  97. #define STM32_IRQ_EXTI1635_38_PRIORITY 6
  98. #define STM32_IRQ_EXTI18_PRIORITY 6
  99. #define STM32_IRQ_EXTI19_PRIORITY 6
  100. #define STM32_IRQ_EXTI20_PRIORITY 6
  101. #define STM32_IRQ_EXTI21_22_PRIORITY 15
  102. #define STM32_IRQ_TIM1_BRK_TIM15_PRIORITY 7
  103. #define STM32_IRQ_TIM1_UP_TIM16_PRIORITY 7
  104. #define STM32_IRQ_TIM1_TRGCO_TIM17_PRIORITY 7
  105. #define STM32_IRQ_TIM1_CC_PRIORITY 7
  106. /*
  107. * ADC driver system settings.
  108. */
  109. #define STM32_ADC_DUAL_MODE FALSE
  110. #define STM32_ADC_COMPACT_SAMPLES FALSE
  111. #define STM32_ADC_USE_ADC1 FALSE
  112. #define STM32_ADC_USE_ADC2 FALSE
  113. #define STM32_ADC_USE_ADC3 FALSE
  114. #define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
  115. #define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  116. #define STM32_ADC_ADC3_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  117. #define STM32_ADC_ADC1_DMA_PRIORITY 2
  118. #define STM32_ADC_ADC2_DMA_PRIORITY 2
  119. #define STM32_ADC_ADC3_DMA_PRIORITY 2
  120. #define STM32_ADC_ADC12_IRQ_PRIORITY 5
  121. #define STM32_ADC_ADC3_IRQ_PRIORITY 5
  122. #define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 5
  123. #define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 5
  124. #define STM32_ADC_ADC3_DMA_IRQ_PRIORITY 5
  125. #define STM32_ADC_ADC123_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV1
  126. /*
  127. * CAN driver system settings.
  128. */
  129. #define STM32_CAN_USE_CAN1 FALSE
  130. #define STM32_CAN_CAN1_IRQ_PRIORITY 11
  131. /*
  132. * DAC driver system settings.
  133. */
  134. #define STM32_DAC_DUAL_MODE FALSE
  135. #define STM32_DAC_USE_DAC1_CH1 FALSE
  136. #define STM32_DAC_USE_DAC1_CH2 FALSE
  137. #define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
  138. #define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
  139. #define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
  140. #define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
  141. #define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
  142. #define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  143. /*
  144. * GPT driver system settings.
  145. */
  146. #define STM32_GPT_USE_TIM1 FALSE
  147. #define STM32_GPT_USE_TIM2 FALSE
  148. #define STM32_GPT_USE_TIM3 FALSE
  149. #define STM32_GPT_USE_TIM4 FALSE
  150. #define STM32_GPT_USE_TIM5 FALSE
  151. #define STM32_GPT_USE_TIM6 FALSE
  152. #define STM32_GPT_USE_TIM7 FALSE
  153. #define STM32_GPT_USE_TIM8 FALSE
  154. #define STM32_GPT_USE_TIM15 FALSE
  155. #define STM32_GPT_USE_TIM16 FALSE
  156. #define STM32_GPT_USE_TIM17 FALSE
  157. #define STM32_GPT_TIM1_IRQ_PRIORITY 7
  158. #define STM32_GPT_TIM2_IRQ_PRIORITY 7
  159. #define STM32_GPT_TIM3_IRQ_PRIORITY 7
  160. #define STM32_GPT_TIM4_IRQ_PRIORITY 7
  161. #define STM32_GPT_TIM5_IRQ_PRIORITY 7
  162. #define STM32_GPT_TIM6_IRQ_PRIORITY 7
  163. #define STM32_GPT_TIM7_IRQ_PRIORITY 7
  164. #define STM32_GPT_TIM8_IRQ_PRIORITY 7
  165. /*
  166. * I2C driver system settings.
  167. */
  168. #define STM32_I2C_USE_I2C1 FALSE
  169. #define STM32_I2C_USE_I2C2 FALSE
  170. #define STM32_I2C_USE_I2C3 FALSE
  171. #define STM32_I2C_BUSY_TIMEOUT 50
  172. #define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
  173. #define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
  174. #define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
  175. #define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  176. #define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  177. #define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  178. #define STM32_I2C_I2C1_IRQ_PRIORITY 5
  179. #define STM32_I2C_I2C2_IRQ_PRIORITY 5
  180. #define STM32_I2C_I2C3_IRQ_PRIORITY 5
  181. #define STM32_I2C_I2C1_DMA_PRIORITY 3
  182. #define STM32_I2C_I2C2_DMA_PRIORITY 3
  183. #define STM32_I2C_I2C3_DMA_PRIORITY 3
  184. #define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
  185. /*
  186. * ICU driver system settings.
  187. */
  188. #define STM32_ICU_USE_TIM1 FALSE
  189. #define STM32_ICU_USE_TIM2 FALSE
  190. #define STM32_ICU_USE_TIM3 FALSE
  191. #define STM32_ICU_USE_TIM4 FALSE
  192. #define STM32_ICU_USE_TIM5 FALSE
  193. #define STM32_ICU_USE_TIM8 FALSE
  194. #define STM32_ICU_USE_TIM15 FALSE
  195. #define STM32_ICU_TIM1_IRQ_PRIORITY 7
  196. #define STM32_ICU_TIM2_IRQ_PRIORITY 7
  197. #define STM32_ICU_TIM3_IRQ_PRIORITY 7
  198. #define STM32_ICU_TIM4_IRQ_PRIORITY 7
  199. #define STM32_ICU_TIM5_IRQ_PRIORITY 7
  200. #define STM32_ICU_TIM8_IRQ_PRIORITY 7
  201. /*
  202. * PWM driver system settings.
  203. */
  204. #define STM32_PWM_USE_ADVANCED FALSE
  205. #define STM32_PWM_USE_TIM1 FALSE
  206. #define STM32_PWM_USE_TIM2 FALSE
  207. #define STM32_PWM_USE_TIM3 FALSE
  208. #define STM32_PWM_USE_TIM4 FALSE
  209. #define STM32_PWM_USE_TIM5 FALSE
  210. #define STM32_PWM_USE_TIM8 FALSE
  211. #define STM32_PWM_USE_TIM15 FALSE
  212. #define STM32_PWM_USE_TIM16 FALSE
  213. #define STM32_PWM_USE_TIM17 FALSE
  214. #define STM32_PWM_TIM1_IRQ_PRIORITY 7
  215. #define STM32_PWM_TIM2_IRQ_PRIORITY 7
  216. #define STM32_PWM_TIM3_IRQ_PRIORITY 7
  217. #define STM32_PWM_TIM4_IRQ_PRIORITY 7
  218. #define STM32_PWM_TIM5_IRQ_PRIORITY 7
  219. #define STM32_PWM_TIM8_IRQ_PRIORITY 7
  220. /*
  221. * RTC driver system settings.
  222. */
  223. #define STM32_RTC_PRESA_VALUE 32
  224. #define STM32_RTC_PRESS_VALUE 1024
  225. #define STM32_RTC_CR_INIT 0
  226. #define STM32_RTC_TAMPCR_INIT 0
  227. /*
  228. * SDC driver system settings.
  229. */
  230. #define STM32_SDC_USE_SDMMC1 FALSE
  231. #define STM32_SDC_SDMMC_UNALIGNED_SUPPORT TRUE
  232. #define STM32_SDC_SDMMC_WRITE_TIMEOUT 1000
  233. #define STM32_SDC_SDMMC_READ_TIMEOUT 1000
  234. #define STM32_SDC_SDMMC_CLOCK_DELAY 10
  235. #define STM32_SDC_SDMMC1_DMA_PRIORITY 3
  236. #define STM32_SDC_SDMMC1_IRQ_PRIORITY 9
  237. #define STM32_SDC_SDMMC1_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
  238. /*
  239. * SERIAL driver system settings.
  240. */
  241. #define STM32_SERIAL_USE_USART1 FALSE
  242. #define STM32_SERIAL_USE_USART2 TRUE
  243. #define STM32_SERIAL_USE_USART3 FALSE
  244. #define STM32_SERIAL_USE_UART4 FALSE
  245. #define STM32_SERIAL_USE_UART5 FALSE
  246. #define STM32_SERIAL_USE_LPUART1 FALSE
  247. #define STM32_SERIAL_USART1_PRIORITY 12
  248. #define STM32_SERIAL_USART2_PRIORITY 12
  249. #define STM32_SERIAL_USART3_PRIORITY 12
  250. #define STM32_SERIAL_UART4_PRIORITY 12
  251. #define STM32_SERIAL_UART5_PRIORITY 12
  252. #define STM32_SERIAL_LPUART1_PRIORITY 12
  253. /*
  254. * SPI driver system settings.
  255. */
  256. #define STM32_SPI_USE_SPI1 FALSE
  257. #define STM32_SPI_USE_SPI2 TRUE
  258. #define STM32_SPI_USE_SPI3 FALSE
  259. #define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
  260. #define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
  261. #define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
  262. #define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
  263. #define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
  264. #define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
  265. #define STM32_SPI_SPI1_DMA_PRIORITY 1
  266. #define STM32_SPI_SPI2_DMA_PRIORITY 1
  267. #define STM32_SPI_SPI3_DMA_PRIORITY 1
  268. #define STM32_SPI_SPI1_IRQ_PRIORITY 10
  269. #define STM32_SPI_SPI2_IRQ_PRIORITY 10
  270. #define STM32_SPI_SPI3_IRQ_PRIORITY 10
  271. #define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
  272. /*
  273. * ST driver system settings.
  274. */
  275. #define STM32_ST_IRQ_PRIORITY 8
  276. #define STM32_ST_USE_TIMER 2
  277. /*
  278. * TRNG driver system settings.
  279. */
  280. #define STM32_TRNG_USE_RNG1 FALSE
  281. /*
  282. * UART driver system settings.
  283. */
  284. #define STM32_UART_USE_USART1 FALSE
  285. #define STM32_UART_USE_USART2 FALSE
  286. #define STM32_UART_USE_USART3 FALSE
  287. #define STM32_UART_USE_UART4 FALSE
  288. #define STM32_UART_USE_UART5 FALSE
  289. #define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
  290. #define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 6)
  291. #define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
  292. #define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
  293. #define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
  294. #define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
  295. #define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
  296. #define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
  297. #define STM32_UART_UART5_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
  298. #define STM32_UART_UART5_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
  299. #define STM32_UART_USART1_IRQ_PRIORITY 12
  300. #define STM32_UART_USART2_IRQ_PRIORITY 12
  301. #define STM32_UART_USART3_IRQ_PRIORITY 12
  302. #define STM32_UART_UART4_IRQ_PRIORITY 12
  303. #define STM32_UART_UART5_IRQ_PRIORITY 12
  304. #define STM32_UART_USART1_DMA_PRIORITY 0
  305. #define STM32_UART_USART2_DMA_PRIORITY 0
  306. #define STM32_UART_USART3_DMA_PRIORITY 0
  307. #define STM32_UART_UART4_DMA_PRIORITY 0
  308. #define STM32_UART_UART5_DMA_PRIORITY 0
  309. #define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
  310. /*
  311. * USB driver system settings.
  312. */
  313. #define STM32_USB_USE_OTG1 FALSE
  314. #define STM32_USB_OTG1_IRQ_PRIORITY 14
  315. #define STM32_USB_OTG1_RX_FIFO_SIZE 512
  316. /*
  317. * WDG driver system settings.
  318. */
  319. #define STM32_WDG_USE_IWDG FALSE
  320. /*
  321. * WSPI driver system settings.
  322. */
  323. #define STM32_WSPI_USE_QUADSPI1 FALSE
  324. #define STM32_WSPI_QUADSPI1_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
  325. #endif /* MCUCONF_H */